amdgpu_device.c 79 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amd_pcie.h"
  44. #ifdef CONFIG_DRM_AMDGPU_SI
  45. #include "si.h"
  46. #endif
  47. #ifdef CONFIG_DRM_AMDGPU_CIK
  48. #include "cik.h"
  49. #endif
  50. #include "vi.h"
  51. #include "bif/bif_4_1_d.h"
  52. #include <linux/pci.h>
  53. #include <linux/firmware.h>
  54. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  55. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  56. static const char *amdgpu_asic_name[] = {
  57. "TAHITI",
  58. "PITCAIRN",
  59. "VERDE",
  60. "OLAND",
  61. "HAINAN",
  62. "BONAIRE",
  63. "KAVERI",
  64. "KABINI",
  65. "HAWAII",
  66. "MULLINS",
  67. "TOPAZ",
  68. "TONGA",
  69. "FIJI",
  70. "CARRIZO",
  71. "STONEY",
  72. "POLARIS10",
  73. "POLARIS11",
  74. "POLARIS12",
  75. "LAST",
  76. };
  77. bool amdgpu_device_is_px(struct drm_device *dev)
  78. {
  79. struct amdgpu_device *adev = dev->dev_private;
  80. if (adev->flags & AMD_IS_PX)
  81. return true;
  82. return false;
  83. }
  84. /*
  85. * MMIO register access helper functions.
  86. */
  87. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  88. bool always_indirect)
  89. {
  90. uint32_t ret;
  91. if ((reg * 4) < adev->rmmio_size && !always_indirect)
  92. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  93. else {
  94. unsigned long flags;
  95. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  96. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  97. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  98. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  99. }
  100. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  101. return ret;
  102. }
  103. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  104. bool always_indirect)
  105. {
  106. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  107. if ((reg * 4) < adev->rmmio_size && !always_indirect)
  108. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  109. else {
  110. unsigned long flags;
  111. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  112. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  113. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  114. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  115. }
  116. }
  117. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  118. {
  119. if ((reg * 4) < adev->rio_mem_size)
  120. return ioread32(adev->rio_mem + (reg * 4));
  121. else {
  122. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  123. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  124. }
  125. }
  126. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  127. {
  128. if ((reg * 4) < adev->rio_mem_size)
  129. iowrite32(v, adev->rio_mem + (reg * 4));
  130. else {
  131. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  132. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  133. }
  134. }
  135. /**
  136. * amdgpu_mm_rdoorbell - read a doorbell dword
  137. *
  138. * @adev: amdgpu_device pointer
  139. * @index: doorbell index
  140. *
  141. * Returns the value in the doorbell aperture at the
  142. * requested doorbell index (CIK).
  143. */
  144. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  145. {
  146. if (index < adev->doorbell.num_doorbells) {
  147. return readl(adev->doorbell.ptr + index);
  148. } else {
  149. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  150. return 0;
  151. }
  152. }
  153. /**
  154. * amdgpu_mm_wdoorbell - write a doorbell dword
  155. *
  156. * @adev: amdgpu_device pointer
  157. * @index: doorbell index
  158. * @v: value to write
  159. *
  160. * Writes @v to the doorbell aperture at the
  161. * requested doorbell index (CIK).
  162. */
  163. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  164. {
  165. if (index < adev->doorbell.num_doorbells) {
  166. writel(v, adev->doorbell.ptr + index);
  167. } else {
  168. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  169. }
  170. }
  171. /**
  172. * amdgpu_invalid_rreg - dummy reg read function
  173. *
  174. * @adev: amdgpu device pointer
  175. * @reg: offset of register
  176. *
  177. * Dummy register read function. Used for register blocks
  178. * that certain asics don't have (all asics).
  179. * Returns the value in the register.
  180. */
  181. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  182. {
  183. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  184. BUG();
  185. return 0;
  186. }
  187. /**
  188. * amdgpu_invalid_wreg - dummy reg write function
  189. *
  190. * @adev: amdgpu device pointer
  191. * @reg: offset of register
  192. * @v: value to write to the register
  193. *
  194. * Dummy register read function. Used for register blocks
  195. * that certain asics don't have (all asics).
  196. */
  197. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  198. {
  199. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  200. reg, v);
  201. BUG();
  202. }
  203. /**
  204. * amdgpu_block_invalid_rreg - dummy reg read function
  205. *
  206. * @adev: amdgpu device pointer
  207. * @block: offset of instance
  208. * @reg: offset of register
  209. *
  210. * Dummy register read function. Used for register blocks
  211. * that certain asics don't have (all asics).
  212. * Returns the value in the register.
  213. */
  214. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  215. uint32_t block, uint32_t reg)
  216. {
  217. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  218. reg, block);
  219. BUG();
  220. return 0;
  221. }
  222. /**
  223. * amdgpu_block_invalid_wreg - dummy reg write function
  224. *
  225. * @adev: amdgpu device pointer
  226. * @block: offset of instance
  227. * @reg: offset of register
  228. * @v: value to write to the register
  229. *
  230. * Dummy register read function. Used for register blocks
  231. * that certain asics don't have (all asics).
  232. */
  233. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  234. uint32_t block,
  235. uint32_t reg, uint32_t v)
  236. {
  237. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  238. reg, block, v);
  239. BUG();
  240. }
  241. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  242. {
  243. int r;
  244. if (adev->vram_scratch.robj == NULL) {
  245. r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
  246. PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
  247. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  248. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  249. NULL, NULL, &adev->vram_scratch.robj);
  250. if (r) {
  251. return r;
  252. }
  253. }
  254. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  255. if (unlikely(r != 0))
  256. return r;
  257. r = amdgpu_bo_pin(adev->vram_scratch.robj,
  258. AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
  259. if (r) {
  260. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  261. return r;
  262. }
  263. r = amdgpu_bo_kmap(adev->vram_scratch.robj,
  264. (void **)&adev->vram_scratch.ptr);
  265. if (r)
  266. amdgpu_bo_unpin(adev->vram_scratch.robj);
  267. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  268. return r;
  269. }
  270. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  271. {
  272. int r;
  273. if (adev->vram_scratch.robj == NULL) {
  274. return;
  275. }
  276. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  277. if (likely(r == 0)) {
  278. amdgpu_bo_kunmap(adev->vram_scratch.robj);
  279. amdgpu_bo_unpin(adev->vram_scratch.robj);
  280. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  281. }
  282. amdgpu_bo_unref(&adev->vram_scratch.robj);
  283. }
  284. /**
  285. * amdgpu_program_register_sequence - program an array of registers.
  286. *
  287. * @adev: amdgpu_device pointer
  288. * @registers: pointer to the register array
  289. * @array_size: size of the register array
  290. *
  291. * Programs an array or registers with and and or masks.
  292. * This is a helper for setting golden registers.
  293. */
  294. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  295. const u32 *registers,
  296. const u32 array_size)
  297. {
  298. u32 tmp, reg, and_mask, or_mask;
  299. int i;
  300. if (array_size % 3)
  301. return;
  302. for (i = 0; i < array_size; i +=3) {
  303. reg = registers[i + 0];
  304. and_mask = registers[i + 1];
  305. or_mask = registers[i + 2];
  306. if (and_mask == 0xffffffff) {
  307. tmp = or_mask;
  308. } else {
  309. tmp = RREG32(reg);
  310. tmp &= ~and_mask;
  311. tmp |= or_mask;
  312. }
  313. WREG32(reg, tmp);
  314. }
  315. }
  316. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  317. {
  318. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  319. }
  320. /*
  321. * GPU doorbell aperture helpers function.
  322. */
  323. /**
  324. * amdgpu_doorbell_init - Init doorbell driver information.
  325. *
  326. * @adev: amdgpu_device pointer
  327. *
  328. * Init doorbell driver information (CIK)
  329. * Returns 0 on success, error on failure.
  330. */
  331. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  332. {
  333. /* doorbell bar mapping */
  334. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  335. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  336. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  337. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  338. if (adev->doorbell.num_doorbells == 0)
  339. return -EINVAL;
  340. adev->doorbell.ptr = ioremap(adev->doorbell.base, adev->doorbell.num_doorbells * sizeof(u32));
  341. if (adev->doorbell.ptr == NULL) {
  342. return -ENOMEM;
  343. }
  344. DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)adev->doorbell.base);
  345. DRM_INFO("doorbell mmio size: %u\n", (unsigned)adev->doorbell.size);
  346. return 0;
  347. }
  348. /**
  349. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  350. *
  351. * @adev: amdgpu_device pointer
  352. *
  353. * Tear down doorbell driver information (CIK)
  354. */
  355. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  356. {
  357. iounmap(adev->doorbell.ptr);
  358. adev->doorbell.ptr = NULL;
  359. }
  360. /**
  361. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  362. * setup amdkfd
  363. *
  364. * @adev: amdgpu_device pointer
  365. * @aperture_base: output returning doorbell aperture base physical address
  366. * @aperture_size: output returning doorbell aperture size in bytes
  367. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  368. *
  369. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  370. * takes doorbells required for its own rings and reports the setup to amdkfd.
  371. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  372. */
  373. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  374. phys_addr_t *aperture_base,
  375. size_t *aperture_size,
  376. size_t *start_offset)
  377. {
  378. /*
  379. * The first num_doorbells are used by amdgpu.
  380. * amdkfd takes whatever's left in the aperture.
  381. */
  382. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  383. *aperture_base = adev->doorbell.base;
  384. *aperture_size = adev->doorbell.size;
  385. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  386. } else {
  387. *aperture_base = 0;
  388. *aperture_size = 0;
  389. *start_offset = 0;
  390. }
  391. }
  392. /*
  393. * amdgpu_wb_*()
  394. * Writeback is the the method by which the the GPU updates special pages
  395. * in memory with the status of certain GPU events (fences, ring pointers,
  396. * etc.).
  397. */
  398. /**
  399. * amdgpu_wb_fini - Disable Writeback and free memory
  400. *
  401. * @adev: amdgpu_device pointer
  402. *
  403. * Disables Writeback and frees the Writeback memory (all asics).
  404. * Used at driver shutdown.
  405. */
  406. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  407. {
  408. if (adev->wb.wb_obj) {
  409. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  410. &adev->wb.gpu_addr,
  411. (void **)&adev->wb.wb);
  412. adev->wb.wb_obj = NULL;
  413. }
  414. }
  415. /**
  416. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  417. *
  418. * @adev: amdgpu_device pointer
  419. *
  420. * Disables Writeback and frees the Writeback memory (all asics).
  421. * Used at driver startup.
  422. * Returns 0 on success or an -error on failure.
  423. */
  424. static int amdgpu_wb_init(struct amdgpu_device *adev)
  425. {
  426. int r;
  427. if (adev->wb.wb_obj == NULL) {
  428. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * 4,
  429. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  430. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  431. (void **)&adev->wb.wb);
  432. if (r) {
  433. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  434. return r;
  435. }
  436. adev->wb.num_wb = AMDGPU_MAX_WB;
  437. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  438. /* clear wb memory */
  439. memset((char *)adev->wb.wb, 0, AMDGPU_GPU_PAGE_SIZE);
  440. }
  441. return 0;
  442. }
  443. /**
  444. * amdgpu_wb_get - Allocate a wb entry
  445. *
  446. * @adev: amdgpu_device pointer
  447. * @wb: wb index
  448. *
  449. * Allocate a wb slot for use by the driver (all asics).
  450. * Returns 0 on success or -EINVAL on failure.
  451. */
  452. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  453. {
  454. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  455. if (offset < adev->wb.num_wb) {
  456. __set_bit(offset, adev->wb.used);
  457. *wb = offset;
  458. return 0;
  459. } else {
  460. return -EINVAL;
  461. }
  462. }
  463. /**
  464. * amdgpu_wb_free - Free a wb entry
  465. *
  466. * @adev: amdgpu_device pointer
  467. * @wb: wb index
  468. *
  469. * Free a wb slot allocated for use by the driver (all asics)
  470. */
  471. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  472. {
  473. if (wb < adev->wb.num_wb)
  474. __clear_bit(wb, adev->wb.used);
  475. }
  476. /**
  477. * amdgpu_vram_location - try to find VRAM location
  478. * @adev: amdgpu device structure holding all necessary informations
  479. * @mc: memory controller structure holding memory informations
  480. * @base: base address at which to put VRAM
  481. *
  482. * Function will place try to place VRAM at base address provided
  483. * as parameter (which is so far either PCI aperture address or
  484. * for IGP TOM base address).
  485. *
  486. * If there is not enough space to fit the unvisible VRAM in the 32bits
  487. * address space then we limit the VRAM size to the aperture.
  488. *
  489. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  490. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  491. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  492. * not IGP.
  493. *
  494. * Note: we use mc_vram_size as on some board we need to program the mc to
  495. * cover the whole aperture even if VRAM size is inferior to aperture size
  496. * Novell bug 204882 + along with lots of ubuntu ones
  497. *
  498. * Note: when limiting vram it's safe to overwritte real_vram_size because
  499. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  500. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  501. * ones)
  502. *
  503. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  504. * explicitly check for that thought.
  505. *
  506. * FIXME: when reducing VRAM size align new size on power of 2.
  507. */
  508. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  509. {
  510. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  511. mc->vram_start = base;
  512. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  513. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  514. mc->real_vram_size = mc->aper_size;
  515. mc->mc_vram_size = mc->aper_size;
  516. }
  517. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  518. if (limit && limit < mc->real_vram_size)
  519. mc->real_vram_size = limit;
  520. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  521. mc->mc_vram_size >> 20, mc->vram_start,
  522. mc->vram_end, mc->real_vram_size >> 20);
  523. }
  524. /**
  525. * amdgpu_gtt_location - try to find GTT location
  526. * @adev: amdgpu device structure holding all necessary informations
  527. * @mc: memory controller structure holding memory informations
  528. *
  529. * Function will place try to place GTT before or after VRAM.
  530. *
  531. * If GTT size is bigger than space left then we ajust GTT size.
  532. * Thus function will never fails.
  533. *
  534. * FIXME: when reducing GTT size align new size on power of 2.
  535. */
  536. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  537. {
  538. u64 size_af, size_bf;
  539. size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  540. size_bf = mc->vram_start & ~mc->gtt_base_align;
  541. if (size_bf > size_af) {
  542. if (mc->gtt_size > size_bf) {
  543. dev_warn(adev->dev, "limiting GTT\n");
  544. mc->gtt_size = size_bf;
  545. }
  546. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  547. } else {
  548. if (mc->gtt_size > size_af) {
  549. dev_warn(adev->dev, "limiting GTT\n");
  550. mc->gtt_size = size_af;
  551. }
  552. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  553. }
  554. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  555. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  556. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  557. }
  558. /*
  559. * GPU helpers function.
  560. */
  561. /**
  562. * amdgpu_card_posted - check if the hw has already been initialized
  563. *
  564. * @adev: amdgpu_device pointer
  565. *
  566. * Check if the asic has been initialized (all asics).
  567. * Used at driver startup.
  568. * Returns true if initialized or false if not.
  569. */
  570. bool amdgpu_card_posted(struct amdgpu_device *adev)
  571. {
  572. uint32_t reg;
  573. /* then check MEM_SIZE, in case the crtcs are off */
  574. reg = RREG32(mmCONFIG_MEMSIZE);
  575. if (reg)
  576. return true;
  577. return false;
  578. }
  579. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  580. {
  581. if (amdgpu_sriov_vf(adev))
  582. return false;
  583. if (amdgpu_passthrough(adev)) {
  584. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  585. * some old smc fw still need driver do vPost otherwise gpu hang, while
  586. * those smc fw version above 22.15 doesn't have this flaw, so we force
  587. * vpost executed for smc version below 22.15
  588. */
  589. if (adev->asic_type == CHIP_FIJI) {
  590. int err;
  591. uint32_t fw_ver;
  592. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  593. /* force vPost if error occured */
  594. if (err)
  595. return true;
  596. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  597. if (fw_ver < 0x00160e00)
  598. return true;
  599. }
  600. }
  601. return !amdgpu_card_posted(adev);
  602. }
  603. /**
  604. * amdgpu_dummy_page_init - init dummy page used by the driver
  605. *
  606. * @adev: amdgpu_device pointer
  607. *
  608. * Allocate the dummy page used by the driver (all asics).
  609. * This dummy page is used by the driver as a filler for gart entries
  610. * when pages are taken out of the GART
  611. * Returns 0 on sucess, -ENOMEM on failure.
  612. */
  613. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  614. {
  615. if (adev->dummy_page.page)
  616. return 0;
  617. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  618. if (adev->dummy_page.page == NULL)
  619. return -ENOMEM;
  620. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  621. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  622. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  623. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  624. __free_page(adev->dummy_page.page);
  625. adev->dummy_page.page = NULL;
  626. return -ENOMEM;
  627. }
  628. return 0;
  629. }
  630. /**
  631. * amdgpu_dummy_page_fini - free dummy page used by the driver
  632. *
  633. * @adev: amdgpu_device pointer
  634. *
  635. * Frees the dummy page used by the driver (all asics).
  636. */
  637. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  638. {
  639. if (adev->dummy_page.page == NULL)
  640. return;
  641. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  642. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  643. __free_page(adev->dummy_page.page);
  644. adev->dummy_page.page = NULL;
  645. }
  646. /* ATOM accessor methods */
  647. /*
  648. * ATOM is an interpreted byte code stored in tables in the vbios. The
  649. * driver registers callbacks to access registers and the interpreter
  650. * in the driver parses the tables and executes then to program specific
  651. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  652. * atombios.h, and atom.c
  653. */
  654. /**
  655. * cail_pll_read - read PLL register
  656. *
  657. * @info: atom card_info pointer
  658. * @reg: PLL register offset
  659. *
  660. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  661. * Returns the value of the PLL register.
  662. */
  663. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  664. {
  665. return 0;
  666. }
  667. /**
  668. * cail_pll_write - write PLL register
  669. *
  670. * @info: atom card_info pointer
  671. * @reg: PLL register offset
  672. * @val: value to write to the pll register
  673. *
  674. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  675. */
  676. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  677. {
  678. }
  679. /**
  680. * cail_mc_read - read MC (Memory Controller) register
  681. *
  682. * @info: atom card_info pointer
  683. * @reg: MC register offset
  684. *
  685. * Provides an MC register accessor for the atom interpreter (r4xx+).
  686. * Returns the value of the MC register.
  687. */
  688. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  689. {
  690. return 0;
  691. }
  692. /**
  693. * cail_mc_write - write MC (Memory Controller) register
  694. *
  695. * @info: atom card_info pointer
  696. * @reg: MC register offset
  697. * @val: value to write to the pll register
  698. *
  699. * Provides a MC register accessor for the atom interpreter (r4xx+).
  700. */
  701. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  702. {
  703. }
  704. /**
  705. * cail_reg_write - write MMIO register
  706. *
  707. * @info: atom card_info pointer
  708. * @reg: MMIO register offset
  709. * @val: value to write to the pll register
  710. *
  711. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  712. */
  713. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  714. {
  715. struct amdgpu_device *adev = info->dev->dev_private;
  716. WREG32(reg, val);
  717. }
  718. /**
  719. * cail_reg_read - read MMIO register
  720. *
  721. * @info: atom card_info pointer
  722. * @reg: MMIO register offset
  723. *
  724. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  725. * Returns the value of the MMIO register.
  726. */
  727. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  728. {
  729. struct amdgpu_device *adev = info->dev->dev_private;
  730. uint32_t r;
  731. r = RREG32(reg);
  732. return r;
  733. }
  734. /**
  735. * cail_ioreg_write - write IO register
  736. *
  737. * @info: atom card_info pointer
  738. * @reg: IO register offset
  739. * @val: value to write to the pll register
  740. *
  741. * Provides a IO register accessor for the atom interpreter (r4xx+).
  742. */
  743. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  744. {
  745. struct amdgpu_device *adev = info->dev->dev_private;
  746. WREG32_IO(reg, val);
  747. }
  748. /**
  749. * cail_ioreg_read - read IO register
  750. *
  751. * @info: atom card_info pointer
  752. * @reg: IO register offset
  753. *
  754. * Provides an IO register accessor for the atom interpreter (r4xx+).
  755. * Returns the value of the IO register.
  756. */
  757. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  758. {
  759. struct amdgpu_device *adev = info->dev->dev_private;
  760. uint32_t r;
  761. r = RREG32_IO(reg);
  762. return r;
  763. }
  764. /**
  765. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  766. *
  767. * @adev: amdgpu_device pointer
  768. *
  769. * Frees the driver info and register access callbacks for the ATOM
  770. * interpreter (r4xx+).
  771. * Called at driver shutdown.
  772. */
  773. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  774. {
  775. if (adev->mode_info.atom_context) {
  776. kfree(adev->mode_info.atom_context->scratch);
  777. kfree(adev->mode_info.atom_context->iio);
  778. }
  779. kfree(adev->mode_info.atom_context);
  780. adev->mode_info.atom_context = NULL;
  781. kfree(adev->mode_info.atom_card_info);
  782. adev->mode_info.atom_card_info = NULL;
  783. }
  784. /**
  785. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  786. *
  787. * @adev: amdgpu_device pointer
  788. *
  789. * Initializes the driver info and register access callbacks for the
  790. * ATOM interpreter (r4xx+).
  791. * Returns 0 on sucess, -ENOMEM on failure.
  792. * Called at driver startup.
  793. */
  794. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  795. {
  796. struct card_info *atom_card_info =
  797. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  798. if (!atom_card_info)
  799. return -ENOMEM;
  800. adev->mode_info.atom_card_info = atom_card_info;
  801. atom_card_info->dev = adev->ddev;
  802. atom_card_info->reg_read = cail_reg_read;
  803. atom_card_info->reg_write = cail_reg_write;
  804. /* needed for iio ops */
  805. if (adev->rio_mem) {
  806. atom_card_info->ioreg_read = cail_ioreg_read;
  807. atom_card_info->ioreg_write = cail_ioreg_write;
  808. } else {
  809. DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
  810. atom_card_info->ioreg_read = cail_reg_read;
  811. atom_card_info->ioreg_write = cail_reg_write;
  812. }
  813. atom_card_info->mc_read = cail_mc_read;
  814. atom_card_info->mc_write = cail_mc_write;
  815. atom_card_info->pll_read = cail_pll_read;
  816. atom_card_info->pll_write = cail_pll_write;
  817. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  818. if (!adev->mode_info.atom_context) {
  819. amdgpu_atombios_fini(adev);
  820. return -ENOMEM;
  821. }
  822. mutex_init(&adev->mode_info.atom_context->mutex);
  823. amdgpu_atombios_scratch_regs_init(adev);
  824. amdgpu_atom_allocate_fb_scratch(adev->mode_info.atom_context);
  825. return 0;
  826. }
  827. /* if we get transitioned to only one device, take VGA back */
  828. /**
  829. * amdgpu_vga_set_decode - enable/disable vga decode
  830. *
  831. * @cookie: amdgpu_device pointer
  832. * @state: enable/disable vga decode
  833. *
  834. * Enable/disable vga decode (all asics).
  835. * Returns VGA resource flags.
  836. */
  837. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  838. {
  839. struct amdgpu_device *adev = cookie;
  840. amdgpu_asic_set_vga_state(adev, state);
  841. if (state)
  842. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  843. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  844. else
  845. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  846. }
  847. /**
  848. * amdgpu_check_pot_argument - check that argument is a power of two
  849. *
  850. * @arg: value to check
  851. *
  852. * Validates that a certain argument is a power of two (all asics).
  853. * Returns true if argument is valid.
  854. */
  855. static bool amdgpu_check_pot_argument(int arg)
  856. {
  857. return (arg & (arg - 1)) == 0;
  858. }
  859. /**
  860. * amdgpu_check_arguments - validate module params
  861. *
  862. * @adev: amdgpu_device pointer
  863. *
  864. * Validates certain module parameters and updates
  865. * the associated values used by the driver (all asics).
  866. */
  867. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  868. {
  869. if (amdgpu_sched_jobs < 4) {
  870. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  871. amdgpu_sched_jobs);
  872. amdgpu_sched_jobs = 4;
  873. } else if (!amdgpu_check_pot_argument(amdgpu_sched_jobs)){
  874. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  875. amdgpu_sched_jobs);
  876. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  877. }
  878. if (amdgpu_gart_size != -1) {
  879. /* gtt size must be greater or equal to 32M */
  880. if (amdgpu_gart_size < 32) {
  881. dev_warn(adev->dev, "gart size (%d) too small\n",
  882. amdgpu_gart_size);
  883. amdgpu_gart_size = -1;
  884. }
  885. }
  886. if (!amdgpu_check_pot_argument(amdgpu_vm_size)) {
  887. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  888. amdgpu_vm_size);
  889. amdgpu_vm_size = 8;
  890. }
  891. if (amdgpu_vm_size < 1) {
  892. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  893. amdgpu_vm_size);
  894. amdgpu_vm_size = 8;
  895. }
  896. /*
  897. * Max GPUVM size for Cayman, SI and CI are 40 bits.
  898. */
  899. if (amdgpu_vm_size > 1024) {
  900. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  901. amdgpu_vm_size);
  902. amdgpu_vm_size = 8;
  903. }
  904. /* defines number of bits in page table versus page directory,
  905. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  906. * page table and the remaining bits are in the page directory */
  907. if (amdgpu_vm_block_size == -1) {
  908. /* Total bits covered by PD + PTs */
  909. unsigned bits = ilog2(amdgpu_vm_size) + 18;
  910. /* Make sure the PD is 4K in size up to 8GB address space.
  911. Above that split equal between PD and PTs */
  912. if (amdgpu_vm_size <= 8)
  913. amdgpu_vm_block_size = bits - 9;
  914. else
  915. amdgpu_vm_block_size = (bits + 3) / 2;
  916. } else if (amdgpu_vm_block_size < 9) {
  917. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  918. amdgpu_vm_block_size);
  919. amdgpu_vm_block_size = 9;
  920. }
  921. if (amdgpu_vm_block_size > 24 ||
  922. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  923. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  924. amdgpu_vm_block_size);
  925. amdgpu_vm_block_size = 9;
  926. }
  927. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  928. !amdgpu_check_pot_argument(amdgpu_vram_page_split))) {
  929. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  930. amdgpu_vram_page_split);
  931. amdgpu_vram_page_split = 1024;
  932. }
  933. }
  934. /**
  935. * amdgpu_switcheroo_set_state - set switcheroo state
  936. *
  937. * @pdev: pci dev pointer
  938. * @state: vga_switcheroo state
  939. *
  940. * Callback for the switcheroo driver. Suspends or resumes the
  941. * the asics before or after it is powered up using ACPI methods.
  942. */
  943. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  944. {
  945. struct drm_device *dev = pci_get_drvdata(pdev);
  946. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  947. return;
  948. if (state == VGA_SWITCHEROO_ON) {
  949. unsigned d3_delay = dev->pdev->d3_delay;
  950. printk(KERN_INFO "amdgpu: switched on\n");
  951. /* don't suspend or resume card normally */
  952. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  953. amdgpu_device_resume(dev, true, true);
  954. dev->pdev->d3_delay = d3_delay;
  955. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  956. drm_kms_helper_poll_enable(dev);
  957. } else {
  958. printk(KERN_INFO "amdgpu: switched off\n");
  959. drm_kms_helper_poll_disable(dev);
  960. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  961. amdgpu_device_suspend(dev, true, true);
  962. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  963. }
  964. }
  965. /**
  966. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  967. *
  968. * @pdev: pci dev pointer
  969. *
  970. * Callback for the switcheroo driver. Check of the switcheroo
  971. * state can be changed.
  972. * Returns true if the state can be changed, false if not.
  973. */
  974. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  975. {
  976. struct drm_device *dev = pci_get_drvdata(pdev);
  977. /*
  978. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  979. * locking inversion with the driver load path. And the access here is
  980. * completely racy anyway. So don't bother with locking for now.
  981. */
  982. return dev->open_count == 0;
  983. }
  984. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  985. .set_gpu_state = amdgpu_switcheroo_set_state,
  986. .reprobe = NULL,
  987. .can_switch = amdgpu_switcheroo_can_switch,
  988. };
  989. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  990. enum amd_ip_block_type block_type,
  991. enum amd_clockgating_state state)
  992. {
  993. int i, r = 0;
  994. for (i = 0; i < adev->num_ip_blocks; i++) {
  995. if (!adev->ip_blocks[i].status.valid)
  996. continue;
  997. if (adev->ip_blocks[i].version->type == block_type) {
  998. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  999. state);
  1000. if (r)
  1001. return r;
  1002. break;
  1003. }
  1004. }
  1005. return r;
  1006. }
  1007. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1008. enum amd_ip_block_type block_type,
  1009. enum amd_powergating_state state)
  1010. {
  1011. int i, r = 0;
  1012. for (i = 0; i < adev->num_ip_blocks; i++) {
  1013. if (!adev->ip_blocks[i].status.valid)
  1014. continue;
  1015. if (adev->ip_blocks[i].version->type == block_type) {
  1016. r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
  1017. state);
  1018. if (r)
  1019. return r;
  1020. break;
  1021. }
  1022. }
  1023. return r;
  1024. }
  1025. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1026. enum amd_ip_block_type block_type)
  1027. {
  1028. int i, r;
  1029. for (i = 0; i < adev->num_ip_blocks; i++) {
  1030. if (!adev->ip_blocks[i].status.valid)
  1031. continue;
  1032. if (adev->ip_blocks[i].version->type == block_type) {
  1033. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1034. if (r)
  1035. return r;
  1036. break;
  1037. }
  1038. }
  1039. return 0;
  1040. }
  1041. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1042. enum amd_ip_block_type block_type)
  1043. {
  1044. int i;
  1045. for (i = 0; i < adev->num_ip_blocks; i++) {
  1046. if (!adev->ip_blocks[i].status.valid)
  1047. continue;
  1048. if (adev->ip_blocks[i].version->type == block_type)
  1049. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1050. }
  1051. return true;
  1052. }
  1053. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1054. enum amd_ip_block_type type)
  1055. {
  1056. int i;
  1057. for (i = 0; i < adev->num_ip_blocks; i++)
  1058. if (adev->ip_blocks[i].version->type == type)
  1059. return &adev->ip_blocks[i];
  1060. return NULL;
  1061. }
  1062. /**
  1063. * amdgpu_ip_block_version_cmp
  1064. *
  1065. * @adev: amdgpu_device pointer
  1066. * @type: enum amd_ip_block_type
  1067. * @major: major version
  1068. * @minor: minor version
  1069. *
  1070. * return 0 if equal or greater
  1071. * return 1 if smaller or the ip_block doesn't exist
  1072. */
  1073. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1074. enum amd_ip_block_type type,
  1075. u32 major, u32 minor)
  1076. {
  1077. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1078. if (ip_block && ((ip_block->version->major > major) ||
  1079. ((ip_block->version->major == major) &&
  1080. (ip_block->version->minor >= minor))))
  1081. return 0;
  1082. return 1;
  1083. }
  1084. /**
  1085. * amdgpu_ip_block_add
  1086. *
  1087. * @adev: amdgpu_device pointer
  1088. * @ip_block_version: pointer to the IP to add
  1089. *
  1090. * Adds the IP block driver information to the collection of IPs
  1091. * on the asic.
  1092. */
  1093. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1094. const struct amdgpu_ip_block_version *ip_block_version)
  1095. {
  1096. if (!ip_block_version)
  1097. return -EINVAL;
  1098. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1099. return 0;
  1100. }
  1101. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1102. {
  1103. adev->enable_virtual_display = false;
  1104. if (amdgpu_virtual_display) {
  1105. struct drm_device *ddev = adev->ddev;
  1106. const char *pci_address_name = pci_name(ddev->pdev);
  1107. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1108. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1109. pciaddstr_tmp = pciaddstr;
  1110. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1111. pciaddname = strsep(&pciaddname_tmp, ",");
  1112. if (!strcmp(pci_address_name, pciaddname)) {
  1113. long num_crtc;
  1114. int res = -1;
  1115. adev->enable_virtual_display = true;
  1116. if (pciaddname_tmp)
  1117. res = kstrtol(pciaddname_tmp, 10,
  1118. &num_crtc);
  1119. if (!res) {
  1120. if (num_crtc < 1)
  1121. num_crtc = 1;
  1122. if (num_crtc > 6)
  1123. num_crtc = 6;
  1124. adev->mode_info.num_crtc = num_crtc;
  1125. } else {
  1126. adev->mode_info.num_crtc = 1;
  1127. }
  1128. break;
  1129. }
  1130. }
  1131. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1132. amdgpu_virtual_display, pci_address_name,
  1133. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1134. kfree(pciaddstr);
  1135. }
  1136. }
  1137. static int amdgpu_early_init(struct amdgpu_device *adev)
  1138. {
  1139. int i, r;
  1140. amdgpu_device_enable_virtual_display(adev);
  1141. switch (adev->asic_type) {
  1142. case CHIP_TOPAZ:
  1143. case CHIP_TONGA:
  1144. case CHIP_FIJI:
  1145. case CHIP_POLARIS11:
  1146. case CHIP_POLARIS10:
  1147. case CHIP_POLARIS12:
  1148. case CHIP_CARRIZO:
  1149. case CHIP_STONEY:
  1150. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1151. adev->family = AMDGPU_FAMILY_CZ;
  1152. else
  1153. adev->family = AMDGPU_FAMILY_VI;
  1154. r = vi_set_ip_blocks(adev);
  1155. if (r)
  1156. return r;
  1157. break;
  1158. #ifdef CONFIG_DRM_AMDGPU_SI
  1159. case CHIP_VERDE:
  1160. case CHIP_TAHITI:
  1161. case CHIP_PITCAIRN:
  1162. case CHIP_OLAND:
  1163. case CHIP_HAINAN:
  1164. adev->family = AMDGPU_FAMILY_SI;
  1165. r = si_set_ip_blocks(adev);
  1166. if (r)
  1167. return r;
  1168. break;
  1169. #endif
  1170. #ifdef CONFIG_DRM_AMDGPU_CIK
  1171. case CHIP_BONAIRE:
  1172. case CHIP_HAWAII:
  1173. case CHIP_KAVERI:
  1174. case CHIP_KABINI:
  1175. case CHIP_MULLINS:
  1176. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1177. adev->family = AMDGPU_FAMILY_CI;
  1178. else
  1179. adev->family = AMDGPU_FAMILY_KV;
  1180. r = cik_set_ip_blocks(adev);
  1181. if (r)
  1182. return r;
  1183. break;
  1184. #endif
  1185. default:
  1186. /* FIXME: not supported yet */
  1187. return -EINVAL;
  1188. }
  1189. for (i = 0; i < adev->num_ip_blocks; i++) {
  1190. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1191. DRM_ERROR("disabled ip block: %d\n", i);
  1192. adev->ip_blocks[i].status.valid = false;
  1193. } else {
  1194. if (adev->ip_blocks[i].version->funcs->early_init) {
  1195. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1196. if (r == -ENOENT) {
  1197. adev->ip_blocks[i].status.valid = false;
  1198. } else if (r) {
  1199. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1200. adev->ip_blocks[i].version->funcs->name, r);
  1201. return r;
  1202. } else {
  1203. adev->ip_blocks[i].status.valid = true;
  1204. }
  1205. } else {
  1206. adev->ip_blocks[i].status.valid = true;
  1207. }
  1208. }
  1209. }
  1210. adev->cg_flags &= amdgpu_cg_mask;
  1211. adev->pg_flags &= amdgpu_pg_mask;
  1212. return 0;
  1213. }
  1214. static int amdgpu_init(struct amdgpu_device *adev)
  1215. {
  1216. int i, r;
  1217. for (i = 0; i < adev->num_ip_blocks; i++) {
  1218. if (!adev->ip_blocks[i].status.valid)
  1219. continue;
  1220. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1221. if (r) {
  1222. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1223. adev->ip_blocks[i].version->funcs->name, r);
  1224. return r;
  1225. }
  1226. adev->ip_blocks[i].status.sw = true;
  1227. /* need to do gmc hw init early so we can allocate gpu mem */
  1228. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1229. r = amdgpu_vram_scratch_init(adev);
  1230. if (r) {
  1231. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1232. return r;
  1233. }
  1234. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1235. if (r) {
  1236. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1237. return r;
  1238. }
  1239. r = amdgpu_wb_init(adev);
  1240. if (r) {
  1241. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1242. return r;
  1243. }
  1244. adev->ip_blocks[i].status.hw = true;
  1245. }
  1246. }
  1247. for (i = 0; i < adev->num_ip_blocks; i++) {
  1248. if (!adev->ip_blocks[i].status.sw)
  1249. continue;
  1250. /* gmc hw init is done early */
  1251. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1252. continue;
  1253. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1254. if (r) {
  1255. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1256. adev->ip_blocks[i].version->funcs->name, r);
  1257. return r;
  1258. }
  1259. adev->ip_blocks[i].status.hw = true;
  1260. }
  1261. return 0;
  1262. }
  1263. static int amdgpu_late_init(struct amdgpu_device *adev)
  1264. {
  1265. int i = 0, r;
  1266. for (i = 0; i < adev->num_ip_blocks; i++) {
  1267. if (!adev->ip_blocks[i].status.valid)
  1268. continue;
  1269. if (adev->ip_blocks[i].version->funcs->late_init) {
  1270. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1271. if (r) {
  1272. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1273. adev->ip_blocks[i].version->funcs->name, r);
  1274. return r;
  1275. }
  1276. adev->ip_blocks[i].status.late_initialized = true;
  1277. }
  1278. /* skip CG for VCE/UVD, it's handled specially */
  1279. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1280. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1281. /* enable clockgating to save power */
  1282. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1283. AMD_CG_STATE_GATE);
  1284. if (r) {
  1285. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1286. adev->ip_blocks[i].version->funcs->name, r);
  1287. return r;
  1288. }
  1289. }
  1290. }
  1291. return 0;
  1292. }
  1293. static int amdgpu_fini(struct amdgpu_device *adev)
  1294. {
  1295. int i, r;
  1296. /* need to disable SMC first */
  1297. for (i = 0; i < adev->num_ip_blocks; i++) {
  1298. if (!adev->ip_blocks[i].status.hw)
  1299. continue;
  1300. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1301. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1302. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1303. AMD_CG_STATE_UNGATE);
  1304. if (r) {
  1305. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1306. adev->ip_blocks[i].version->funcs->name, r);
  1307. return r;
  1308. }
  1309. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1310. /* XXX handle errors */
  1311. if (r) {
  1312. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1313. adev->ip_blocks[i].version->funcs->name, r);
  1314. }
  1315. adev->ip_blocks[i].status.hw = false;
  1316. break;
  1317. }
  1318. }
  1319. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1320. if (!adev->ip_blocks[i].status.hw)
  1321. continue;
  1322. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1323. amdgpu_wb_fini(adev);
  1324. amdgpu_vram_scratch_fini(adev);
  1325. }
  1326. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1327. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1328. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1329. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1330. AMD_CG_STATE_UNGATE);
  1331. if (r) {
  1332. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1333. adev->ip_blocks[i].version->funcs->name, r);
  1334. return r;
  1335. }
  1336. }
  1337. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1338. /* XXX handle errors */
  1339. if (r) {
  1340. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1341. adev->ip_blocks[i].version->funcs->name, r);
  1342. }
  1343. adev->ip_blocks[i].status.hw = false;
  1344. }
  1345. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1346. if (!adev->ip_blocks[i].status.sw)
  1347. continue;
  1348. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1349. /* XXX handle errors */
  1350. if (r) {
  1351. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1352. adev->ip_blocks[i].version->funcs->name, r);
  1353. }
  1354. adev->ip_blocks[i].status.sw = false;
  1355. adev->ip_blocks[i].status.valid = false;
  1356. }
  1357. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1358. if (!adev->ip_blocks[i].status.late_initialized)
  1359. continue;
  1360. if (adev->ip_blocks[i].version->funcs->late_fini)
  1361. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1362. adev->ip_blocks[i].status.late_initialized = false;
  1363. }
  1364. return 0;
  1365. }
  1366. int amdgpu_suspend(struct amdgpu_device *adev)
  1367. {
  1368. int i, r;
  1369. /* ungate SMC block first */
  1370. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1371. AMD_CG_STATE_UNGATE);
  1372. if (r) {
  1373. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1374. }
  1375. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1376. if (!adev->ip_blocks[i].status.valid)
  1377. continue;
  1378. /* ungate blocks so that suspend can properly shut them down */
  1379. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1380. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1381. AMD_CG_STATE_UNGATE);
  1382. if (r) {
  1383. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1384. adev->ip_blocks[i].version->funcs->name, r);
  1385. }
  1386. }
  1387. /* XXX handle errors */
  1388. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1389. /* XXX handle errors */
  1390. if (r) {
  1391. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1392. adev->ip_blocks[i].version->funcs->name, r);
  1393. }
  1394. }
  1395. return 0;
  1396. }
  1397. static int amdgpu_resume(struct amdgpu_device *adev)
  1398. {
  1399. int i, r;
  1400. for (i = 0; i < adev->num_ip_blocks; i++) {
  1401. if (!adev->ip_blocks[i].status.valid)
  1402. continue;
  1403. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1404. if (r) {
  1405. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1406. adev->ip_blocks[i].version->funcs->name, r);
  1407. return r;
  1408. }
  1409. }
  1410. return 0;
  1411. }
  1412. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1413. {
  1414. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1415. adev->virtualization.virtual_caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1416. }
  1417. /**
  1418. * amdgpu_device_init - initialize the driver
  1419. *
  1420. * @adev: amdgpu_device pointer
  1421. * @pdev: drm dev pointer
  1422. * @pdev: pci dev pointer
  1423. * @flags: driver flags
  1424. *
  1425. * Initializes the driver info and hw (all asics).
  1426. * Returns 0 for success or an error on failure.
  1427. * Called at driver startup.
  1428. */
  1429. int amdgpu_device_init(struct amdgpu_device *adev,
  1430. struct drm_device *ddev,
  1431. struct pci_dev *pdev,
  1432. uint32_t flags)
  1433. {
  1434. int r, i;
  1435. bool runtime = false;
  1436. u32 max_MBps;
  1437. adev->shutdown = false;
  1438. adev->dev = &pdev->dev;
  1439. adev->ddev = ddev;
  1440. adev->pdev = pdev;
  1441. adev->flags = flags;
  1442. adev->asic_type = flags & AMD_ASIC_MASK;
  1443. adev->is_atom_bios = false;
  1444. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1445. adev->mc.gtt_size = 512 * 1024 * 1024;
  1446. adev->accel_working = false;
  1447. adev->num_rings = 0;
  1448. adev->mman.buffer_funcs = NULL;
  1449. adev->mman.buffer_funcs_ring = NULL;
  1450. adev->vm_manager.vm_pte_funcs = NULL;
  1451. adev->vm_manager.vm_pte_num_rings = 0;
  1452. adev->gart.gart_funcs = NULL;
  1453. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1454. adev->smc_rreg = &amdgpu_invalid_rreg;
  1455. adev->smc_wreg = &amdgpu_invalid_wreg;
  1456. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1457. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1458. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1459. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1460. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1461. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1462. adev->didt_rreg = &amdgpu_invalid_rreg;
  1463. adev->didt_wreg = &amdgpu_invalid_wreg;
  1464. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1465. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1466. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1467. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1468. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1469. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1470. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1471. /* mutex initialization are all done here so we
  1472. * can recall function without having locking issues */
  1473. mutex_init(&adev->vm_manager.lock);
  1474. atomic_set(&adev->irq.ih.lock, 0);
  1475. mutex_init(&adev->pm.mutex);
  1476. mutex_init(&adev->gfx.gpu_clock_mutex);
  1477. mutex_init(&adev->srbm_mutex);
  1478. mutex_init(&adev->grbm_idx_mutex);
  1479. mutex_init(&adev->mn_lock);
  1480. hash_init(adev->mn_hash);
  1481. amdgpu_check_arguments(adev);
  1482. /* Registers mapping */
  1483. /* TODO: block userspace mapping of io register */
  1484. spin_lock_init(&adev->mmio_idx_lock);
  1485. spin_lock_init(&adev->smc_idx_lock);
  1486. spin_lock_init(&adev->pcie_idx_lock);
  1487. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1488. spin_lock_init(&adev->didt_idx_lock);
  1489. spin_lock_init(&adev->gc_cac_idx_lock);
  1490. spin_lock_init(&adev->audio_endpt_idx_lock);
  1491. spin_lock_init(&adev->mm_stats.lock);
  1492. INIT_LIST_HEAD(&adev->shadow_list);
  1493. mutex_init(&adev->shadow_list_lock);
  1494. INIT_LIST_HEAD(&adev->gtt_list);
  1495. spin_lock_init(&adev->gtt_list_lock);
  1496. if (adev->asic_type >= CHIP_BONAIRE) {
  1497. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1498. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1499. } else {
  1500. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1501. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1502. }
  1503. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1504. if (adev->rmmio == NULL) {
  1505. return -ENOMEM;
  1506. }
  1507. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1508. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1509. if (adev->asic_type >= CHIP_BONAIRE)
  1510. /* doorbell bar mapping */
  1511. amdgpu_doorbell_init(adev);
  1512. /* io port mapping */
  1513. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1514. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1515. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1516. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1517. break;
  1518. }
  1519. }
  1520. if (adev->rio_mem == NULL)
  1521. DRM_ERROR("Unable to find PCI I/O BAR\n");
  1522. /* early init functions */
  1523. r = amdgpu_early_init(adev);
  1524. if (r)
  1525. return r;
  1526. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1527. /* this will fail for cards that aren't VGA class devices, just
  1528. * ignore it */
  1529. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1530. if (amdgpu_runtime_pm == 1)
  1531. runtime = true;
  1532. if (amdgpu_device_is_px(ddev))
  1533. runtime = true;
  1534. vga_switcheroo_register_client(adev->pdev, &amdgpu_switcheroo_ops, runtime);
  1535. if (runtime)
  1536. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1537. /* Read BIOS */
  1538. if (!amdgpu_get_bios(adev)) {
  1539. r = -EINVAL;
  1540. goto failed;
  1541. }
  1542. /* Must be an ATOMBIOS */
  1543. if (!adev->is_atom_bios) {
  1544. dev_err(adev->dev, "Expecting atombios for GPU\n");
  1545. r = -EINVAL;
  1546. goto failed;
  1547. }
  1548. r = amdgpu_atombios_init(adev);
  1549. if (r) {
  1550. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1551. goto failed;
  1552. }
  1553. /* detect if we are with an SRIOV vbios */
  1554. amdgpu_device_detect_sriov_bios(adev);
  1555. /* Post card if necessary */
  1556. if (amdgpu_vpost_needed(adev)) {
  1557. if (!adev->bios) {
  1558. dev_err(adev->dev, "no vBIOS found\n");
  1559. r = -EINVAL;
  1560. goto failed;
  1561. }
  1562. DRM_INFO("GPU posting now...\n");
  1563. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1564. if (r) {
  1565. dev_err(adev->dev, "gpu post error!\n");
  1566. goto failed;
  1567. }
  1568. } else {
  1569. DRM_INFO("GPU post is not needed\n");
  1570. }
  1571. /* Initialize clocks */
  1572. r = amdgpu_atombios_get_clock_info(adev);
  1573. if (r) {
  1574. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1575. goto failed;
  1576. }
  1577. /* init i2c buses */
  1578. amdgpu_atombios_i2c_init(adev);
  1579. /* Fence driver */
  1580. r = amdgpu_fence_driver_init(adev);
  1581. if (r) {
  1582. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1583. goto failed;
  1584. }
  1585. /* init the mode config */
  1586. drm_mode_config_init(adev->ddev);
  1587. r = amdgpu_init(adev);
  1588. if (r) {
  1589. dev_err(adev->dev, "amdgpu_init failed\n");
  1590. amdgpu_fini(adev);
  1591. goto failed;
  1592. }
  1593. adev->accel_working = true;
  1594. /* Initialize the buffer migration limit. */
  1595. if (amdgpu_moverate >= 0)
  1596. max_MBps = amdgpu_moverate;
  1597. else
  1598. max_MBps = 8; /* Allow 8 MB/s. */
  1599. /* Get a log2 for easy divisions. */
  1600. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1601. amdgpu_fbdev_init(adev);
  1602. r = amdgpu_ib_pool_init(adev);
  1603. if (r) {
  1604. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1605. goto failed;
  1606. }
  1607. r = amdgpu_ib_ring_tests(adev);
  1608. if (r)
  1609. DRM_ERROR("ib ring test failed (%d).\n", r);
  1610. r = amdgpu_gem_debugfs_init(adev);
  1611. if (r) {
  1612. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1613. }
  1614. r = amdgpu_debugfs_regs_init(adev);
  1615. if (r) {
  1616. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1617. }
  1618. r = amdgpu_debugfs_firmware_init(adev);
  1619. if (r) {
  1620. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  1621. return r;
  1622. }
  1623. if ((amdgpu_testing & 1)) {
  1624. if (adev->accel_working)
  1625. amdgpu_test_moves(adev);
  1626. else
  1627. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  1628. }
  1629. if ((amdgpu_testing & 2)) {
  1630. if (adev->accel_working)
  1631. amdgpu_test_syncing(adev);
  1632. else
  1633. DRM_INFO("amdgpu: acceleration disabled, skipping sync tests\n");
  1634. }
  1635. if (amdgpu_benchmarking) {
  1636. if (adev->accel_working)
  1637. amdgpu_benchmark(adev, amdgpu_benchmarking);
  1638. else
  1639. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  1640. }
  1641. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  1642. * explicit gating rather than handling it automatically.
  1643. */
  1644. r = amdgpu_late_init(adev);
  1645. if (r) {
  1646. dev_err(adev->dev, "amdgpu_late_init failed\n");
  1647. goto failed;
  1648. }
  1649. return 0;
  1650. failed:
  1651. if (runtime)
  1652. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  1653. return r;
  1654. }
  1655. /**
  1656. * amdgpu_device_fini - tear down the driver
  1657. *
  1658. * @adev: amdgpu_device pointer
  1659. *
  1660. * Tear down the driver info (all asics).
  1661. * Called at driver shutdown.
  1662. */
  1663. void amdgpu_device_fini(struct amdgpu_device *adev)
  1664. {
  1665. int r;
  1666. DRM_INFO("amdgpu: finishing device.\n");
  1667. adev->shutdown = true;
  1668. drm_crtc_force_disable_all(adev->ddev);
  1669. /* evict vram memory */
  1670. amdgpu_bo_evict_vram(adev);
  1671. amdgpu_ib_pool_fini(adev);
  1672. amdgpu_fence_driver_fini(adev);
  1673. amdgpu_fbdev_fini(adev);
  1674. r = amdgpu_fini(adev);
  1675. adev->accel_working = false;
  1676. /* free i2c buses */
  1677. amdgpu_i2c_fini(adev);
  1678. amdgpu_atombios_fini(adev);
  1679. kfree(adev->bios);
  1680. adev->bios = NULL;
  1681. vga_switcheroo_unregister_client(adev->pdev);
  1682. if (adev->flags & AMD_IS_PX)
  1683. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  1684. vga_client_register(adev->pdev, NULL, NULL, NULL);
  1685. if (adev->rio_mem)
  1686. pci_iounmap(adev->pdev, adev->rio_mem);
  1687. adev->rio_mem = NULL;
  1688. iounmap(adev->rmmio);
  1689. adev->rmmio = NULL;
  1690. if (adev->asic_type >= CHIP_BONAIRE)
  1691. amdgpu_doorbell_fini(adev);
  1692. amdgpu_debugfs_regs_cleanup(adev);
  1693. }
  1694. /*
  1695. * Suspend & resume.
  1696. */
  1697. /**
  1698. * amdgpu_device_suspend - initiate device suspend
  1699. *
  1700. * @pdev: drm dev pointer
  1701. * @state: suspend state
  1702. *
  1703. * Puts the hw in the suspend state (all asics).
  1704. * Returns 0 for success or an error on failure.
  1705. * Called at driver suspend.
  1706. */
  1707. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  1708. {
  1709. struct amdgpu_device *adev;
  1710. struct drm_crtc *crtc;
  1711. struct drm_connector *connector;
  1712. int r;
  1713. if (dev == NULL || dev->dev_private == NULL) {
  1714. return -ENODEV;
  1715. }
  1716. adev = dev->dev_private;
  1717. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1718. return 0;
  1719. drm_kms_helper_poll_disable(dev);
  1720. /* turn off display hw */
  1721. drm_modeset_lock_all(dev);
  1722. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1723. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  1724. }
  1725. drm_modeset_unlock_all(dev);
  1726. /* unpin the front buffers and cursors */
  1727. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1728. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1729. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  1730. struct amdgpu_bo *robj;
  1731. if (amdgpu_crtc->cursor_bo) {
  1732. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  1733. r = amdgpu_bo_reserve(aobj, false);
  1734. if (r == 0) {
  1735. amdgpu_bo_unpin(aobj);
  1736. amdgpu_bo_unreserve(aobj);
  1737. }
  1738. }
  1739. if (rfb == NULL || rfb->obj == NULL) {
  1740. continue;
  1741. }
  1742. robj = gem_to_amdgpu_bo(rfb->obj);
  1743. /* don't unpin kernel fb objects */
  1744. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  1745. r = amdgpu_bo_reserve(robj, false);
  1746. if (r == 0) {
  1747. amdgpu_bo_unpin(robj);
  1748. amdgpu_bo_unreserve(robj);
  1749. }
  1750. }
  1751. }
  1752. /* evict vram memory */
  1753. amdgpu_bo_evict_vram(adev);
  1754. amdgpu_fence_driver_suspend(adev);
  1755. r = amdgpu_suspend(adev);
  1756. /* evict remaining vram memory
  1757. * This second call to evict vram is to evict the gart page table
  1758. * using the CPU.
  1759. */
  1760. amdgpu_bo_evict_vram(adev);
  1761. amdgpu_atombios_scratch_regs_save(adev);
  1762. pci_save_state(dev->pdev);
  1763. if (suspend) {
  1764. /* Shut down the device */
  1765. pci_disable_device(dev->pdev);
  1766. pci_set_power_state(dev->pdev, PCI_D3hot);
  1767. } else {
  1768. r = amdgpu_asic_reset(adev);
  1769. if (r)
  1770. DRM_ERROR("amdgpu asic reset failed\n");
  1771. }
  1772. if (fbcon) {
  1773. console_lock();
  1774. amdgpu_fbdev_set_suspend(adev, 1);
  1775. console_unlock();
  1776. }
  1777. return 0;
  1778. }
  1779. /**
  1780. * amdgpu_device_resume - initiate device resume
  1781. *
  1782. * @pdev: drm dev pointer
  1783. *
  1784. * Bring the hw back to operating state (all asics).
  1785. * Returns 0 for success or an error on failure.
  1786. * Called at driver resume.
  1787. */
  1788. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  1789. {
  1790. struct drm_connector *connector;
  1791. struct amdgpu_device *adev = dev->dev_private;
  1792. struct drm_crtc *crtc;
  1793. int r;
  1794. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1795. return 0;
  1796. if (fbcon)
  1797. console_lock();
  1798. if (resume) {
  1799. pci_set_power_state(dev->pdev, PCI_D0);
  1800. pci_restore_state(dev->pdev);
  1801. r = pci_enable_device(dev->pdev);
  1802. if (r) {
  1803. if (fbcon)
  1804. console_unlock();
  1805. return r;
  1806. }
  1807. }
  1808. amdgpu_atombios_scratch_regs_restore(adev);
  1809. /* post card */
  1810. if (!amdgpu_card_posted(adev) || !resume) {
  1811. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1812. if (r)
  1813. DRM_ERROR("amdgpu asic init failed\n");
  1814. }
  1815. r = amdgpu_resume(adev);
  1816. if (r)
  1817. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  1818. amdgpu_fence_driver_resume(adev);
  1819. if (resume) {
  1820. r = amdgpu_ib_ring_tests(adev);
  1821. if (r)
  1822. DRM_ERROR("ib ring test failed (%d).\n", r);
  1823. }
  1824. r = amdgpu_late_init(adev);
  1825. if (r)
  1826. return r;
  1827. /* pin cursors */
  1828. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1829. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1830. if (amdgpu_crtc->cursor_bo) {
  1831. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  1832. r = amdgpu_bo_reserve(aobj, false);
  1833. if (r == 0) {
  1834. r = amdgpu_bo_pin(aobj,
  1835. AMDGPU_GEM_DOMAIN_VRAM,
  1836. &amdgpu_crtc->cursor_addr);
  1837. if (r != 0)
  1838. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  1839. amdgpu_bo_unreserve(aobj);
  1840. }
  1841. }
  1842. }
  1843. /* blat the mode back in */
  1844. if (fbcon) {
  1845. drm_helper_resume_force_mode(dev);
  1846. /* turn on display hw */
  1847. drm_modeset_lock_all(dev);
  1848. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1849. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  1850. }
  1851. drm_modeset_unlock_all(dev);
  1852. }
  1853. drm_kms_helper_poll_enable(dev);
  1854. /*
  1855. * Most of the connector probing functions try to acquire runtime pm
  1856. * refs to ensure that the GPU is powered on when connector polling is
  1857. * performed. Since we're calling this from a runtime PM callback,
  1858. * trying to acquire rpm refs will cause us to deadlock.
  1859. *
  1860. * Since we're guaranteed to be holding the rpm lock, it's safe to
  1861. * temporarily disable the rpm helpers so this doesn't deadlock us.
  1862. */
  1863. #ifdef CONFIG_PM
  1864. dev->dev->power.disable_depth++;
  1865. #endif
  1866. drm_helper_hpd_irq_event(dev);
  1867. #ifdef CONFIG_PM
  1868. dev->dev->power.disable_depth--;
  1869. #endif
  1870. if (fbcon) {
  1871. amdgpu_fbdev_set_suspend(adev, 0);
  1872. console_unlock();
  1873. }
  1874. return 0;
  1875. }
  1876. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  1877. {
  1878. int i;
  1879. bool asic_hang = false;
  1880. for (i = 0; i < adev->num_ip_blocks; i++) {
  1881. if (!adev->ip_blocks[i].status.valid)
  1882. continue;
  1883. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  1884. adev->ip_blocks[i].status.hang =
  1885. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  1886. if (adev->ip_blocks[i].status.hang) {
  1887. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  1888. asic_hang = true;
  1889. }
  1890. }
  1891. return asic_hang;
  1892. }
  1893. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  1894. {
  1895. int i, r = 0;
  1896. for (i = 0; i < adev->num_ip_blocks; i++) {
  1897. if (!adev->ip_blocks[i].status.valid)
  1898. continue;
  1899. if (adev->ip_blocks[i].status.hang &&
  1900. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  1901. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  1902. if (r)
  1903. return r;
  1904. }
  1905. }
  1906. return 0;
  1907. }
  1908. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  1909. {
  1910. int i;
  1911. for (i = 0; i < adev->num_ip_blocks; i++) {
  1912. if (!adev->ip_blocks[i].status.valid)
  1913. continue;
  1914. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  1915. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  1916. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  1917. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
  1918. if (adev->ip_blocks[i].status.hang) {
  1919. DRM_INFO("Some block need full reset!\n");
  1920. return true;
  1921. }
  1922. }
  1923. }
  1924. return false;
  1925. }
  1926. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  1927. {
  1928. int i, r = 0;
  1929. for (i = 0; i < adev->num_ip_blocks; i++) {
  1930. if (!adev->ip_blocks[i].status.valid)
  1931. continue;
  1932. if (adev->ip_blocks[i].status.hang &&
  1933. adev->ip_blocks[i].version->funcs->soft_reset) {
  1934. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  1935. if (r)
  1936. return r;
  1937. }
  1938. }
  1939. return 0;
  1940. }
  1941. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  1942. {
  1943. int i, r = 0;
  1944. for (i = 0; i < adev->num_ip_blocks; i++) {
  1945. if (!adev->ip_blocks[i].status.valid)
  1946. continue;
  1947. if (adev->ip_blocks[i].status.hang &&
  1948. adev->ip_blocks[i].version->funcs->post_soft_reset)
  1949. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  1950. if (r)
  1951. return r;
  1952. }
  1953. return 0;
  1954. }
  1955. bool amdgpu_need_backup(struct amdgpu_device *adev)
  1956. {
  1957. if (adev->flags & AMD_IS_APU)
  1958. return false;
  1959. return amdgpu_lockup_timeout > 0 ? true : false;
  1960. }
  1961. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  1962. struct amdgpu_ring *ring,
  1963. struct amdgpu_bo *bo,
  1964. struct dma_fence **fence)
  1965. {
  1966. uint32_t domain;
  1967. int r;
  1968. if (!bo->shadow)
  1969. return 0;
  1970. r = amdgpu_bo_reserve(bo, false);
  1971. if (r)
  1972. return r;
  1973. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  1974. /* if bo has been evicted, then no need to recover */
  1975. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  1976. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  1977. NULL, fence, true);
  1978. if (r) {
  1979. DRM_ERROR("recover page table failed!\n");
  1980. goto err;
  1981. }
  1982. }
  1983. err:
  1984. amdgpu_bo_unreserve(bo);
  1985. return r;
  1986. }
  1987. /**
  1988. * amdgpu_gpu_reset - reset the asic
  1989. *
  1990. * @adev: amdgpu device pointer
  1991. *
  1992. * Attempt the reset the GPU if it has hung (all asics).
  1993. * Returns 0 for success or an error on failure.
  1994. */
  1995. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  1996. {
  1997. int i, r;
  1998. int resched;
  1999. bool need_full_reset;
  2000. if (!amdgpu_check_soft_reset(adev)) {
  2001. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2002. return 0;
  2003. }
  2004. atomic_inc(&adev->gpu_reset_counter);
  2005. /* block TTM */
  2006. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2007. /* block scheduler */
  2008. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2009. struct amdgpu_ring *ring = adev->rings[i];
  2010. if (!ring)
  2011. continue;
  2012. kthread_park(ring->sched.thread);
  2013. amd_sched_hw_job_reset(&ring->sched);
  2014. }
  2015. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2016. amdgpu_fence_driver_force_completion(adev);
  2017. need_full_reset = amdgpu_need_full_reset(adev);
  2018. if (!need_full_reset) {
  2019. amdgpu_pre_soft_reset(adev);
  2020. r = amdgpu_soft_reset(adev);
  2021. amdgpu_post_soft_reset(adev);
  2022. if (r || amdgpu_check_soft_reset(adev)) {
  2023. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2024. need_full_reset = true;
  2025. }
  2026. }
  2027. if (need_full_reset) {
  2028. r = amdgpu_suspend(adev);
  2029. retry:
  2030. /* Disable fb access */
  2031. if (adev->mode_info.num_crtc) {
  2032. struct amdgpu_mode_mc_save save;
  2033. amdgpu_display_stop_mc_access(adev, &save);
  2034. amdgpu_wait_for_idle(adev, AMD_IP_BLOCK_TYPE_GMC);
  2035. }
  2036. amdgpu_atombios_scratch_regs_save(adev);
  2037. r = amdgpu_asic_reset(adev);
  2038. amdgpu_atombios_scratch_regs_restore(adev);
  2039. /* post card */
  2040. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2041. if (!r) {
  2042. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2043. r = amdgpu_resume(adev);
  2044. }
  2045. }
  2046. if (!r) {
  2047. amdgpu_irq_gpu_reset_resume_helper(adev);
  2048. if (need_full_reset && amdgpu_need_backup(adev)) {
  2049. r = amdgpu_ttm_recover_gart(adev);
  2050. if (r)
  2051. DRM_ERROR("gart recovery failed!!!\n");
  2052. }
  2053. r = amdgpu_ib_ring_tests(adev);
  2054. if (r) {
  2055. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2056. r = amdgpu_suspend(adev);
  2057. need_full_reset = true;
  2058. goto retry;
  2059. }
  2060. /**
  2061. * recovery vm page tables, since we cannot depend on VRAM is
  2062. * consistent after gpu full reset.
  2063. */
  2064. if (need_full_reset && amdgpu_need_backup(adev)) {
  2065. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2066. struct amdgpu_bo *bo, *tmp;
  2067. struct dma_fence *fence = NULL, *next = NULL;
  2068. DRM_INFO("recover vram bo from shadow\n");
  2069. mutex_lock(&adev->shadow_list_lock);
  2070. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2071. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2072. if (fence) {
  2073. r = dma_fence_wait(fence, false);
  2074. if (r) {
  2075. WARN(r, "recovery from shadow isn't comleted\n");
  2076. break;
  2077. }
  2078. }
  2079. dma_fence_put(fence);
  2080. fence = next;
  2081. }
  2082. mutex_unlock(&adev->shadow_list_lock);
  2083. if (fence) {
  2084. r = dma_fence_wait(fence, false);
  2085. if (r)
  2086. WARN(r, "recovery from shadow isn't comleted\n");
  2087. }
  2088. dma_fence_put(fence);
  2089. }
  2090. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2091. struct amdgpu_ring *ring = adev->rings[i];
  2092. if (!ring)
  2093. continue;
  2094. amd_sched_job_recovery(&ring->sched);
  2095. kthread_unpark(ring->sched.thread);
  2096. }
  2097. } else {
  2098. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2099. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2100. if (adev->rings[i]) {
  2101. kthread_unpark(adev->rings[i]->sched.thread);
  2102. }
  2103. }
  2104. }
  2105. drm_helper_resume_force_mode(adev->ddev);
  2106. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2107. if (r) {
  2108. /* bad news, how to tell it to userspace ? */
  2109. dev_info(adev->dev, "GPU reset failed\n");
  2110. }
  2111. return r;
  2112. }
  2113. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2114. {
  2115. u32 mask;
  2116. int ret;
  2117. if (amdgpu_pcie_gen_cap)
  2118. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2119. if (amdgpu_pcie_lane_cap)
  2120. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2121. /* covers APUs as well */
  2122. if (pci_is_root_bus(adev->pdev->bus)) {
  2123. if (adev->pm.pcie_gen_mask == 0)
  2124. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2125. if (adev->pm.pcie_mlw_mask == 0)
  2126. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2127. return;
  2128. }
  2129. if (adev->pm.pcie_gen_mask == 0) {
  2130. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2131. if (!ret) {
  2132. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2133. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2134. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2135. if (mask & DRM_PCIE_SPEED_25)
  2136. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2137. if (mask & DRM_PCIE_SPEED_50)
  2138. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2139. if (mask & DRM_PCIE_SPEED_80)
  2140. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2141. } else {
  2142. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2143. }
  2144. }
  2145. if (adev->pm.pcie_mlw_mask == 0) {
  2146. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2147. if (!ret) {
  2148. switch (mask) {
  2149. case 32:
  2150. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2151. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2152. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2153. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2154. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2155. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2156. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2157. break;
  2158. case 16:
  2159. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2160. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2161. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2162. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2163. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2164. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2165. break;
  2166. case 12:
  2167. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2168. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2169. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2170. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2171. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2172. break;
  2173. case 8:
  2174. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2175. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2176. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2177. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2178. break;
  2179. case 4:
  2180. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2181. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2182. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2183. break;
  2184. case 2:
  2185. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2186. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2187. break;
  2188. case 1:
  2189. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2190. break;
  2191. default:
  2192. break;
  2193. }
  2194. } else {
  2195. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2196. }
  2197. }
  2198. }
  2199. /*
  2200. * Debugfs
  2201. */
  2202. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2203. const struct drm_info_list *files,
  2204. unsigned nfiles)
  2205. {
  2206. unsigned i;
  2207. for (i = 0; i < adev->debugfs_count; i++) {
  2208. if (adev->debugfs[i].files == files) {
  2209. /* Already registered */
  2210. return 0;
  2211. }
  2212. }
  2213. i = adev->debugfs_count + 1;
  2214. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2215. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2216. DRM_ERROR("Report so we increase "
  2217. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2218. return -EINVAL;
  2219. }
  2220. adev->debugfs[adev->debugfs_count].files = files;
  2221. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2222. adev->debugfs_count = i;
  2223. #if defined(CONFIG_DEBUG_FS)
  2224. drm_debugfs_create_files(files, nfiles,
  2225. adev->ddev->primary->debugfs_root,
  2226. adev->ddev->primary);
  2227. #endif
  2228. return 0;
  2229. }
  2230. #if defined(CONFIG_DEBUG_FS)
  2231. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2232. size_t size, loff_t *pos)
  2233. {
  2234. struct amdgpu_device *adev = file_inode(f)->i_private;
  2235. ssize_t result = 0;
  2236. int r;
  2237. bool pm_pg_lock, use_bank;
  2238. unsigned instance_bank, sh_bank, se_bank;
  2239. if (size & 0x3 || *pos & 0x3)
  2240. return -EINVAL;
  2241. /* are we reading registers for which a PG lock is necessary? */
  2242. pm_pg_lock = (*pos >> 23) & 1;
  2243. if (*pos & (1ULL << 62)) {
  2244. se_bank = (*pos >> 24) & 0x3FF;
  2245. sh_bank = (*pos >> 34) & 0x3FF;
  2246. instance_bank = (*pos >> 44) & 0x3FF;
  2247. if (se_bank == 0x3FF)
  2248. se_bank = 0xFFFFFFFF;
  2249. if (sh_bank == 0x3FF)
  2250. sh_bank = 0xFFFFFFFF;
  2251. if (instance_bank == 0x3FF)
  2252. instance_bank = 0xFFFFFFFF;
  2253. use_bank = 1;
  2254. } else {
  2255. use_bank = 0;
  2256. }
  2257. *pos &= 0x3FFFF;
  2258. if (use_bank) {
  2259. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2260. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2261. return -EINVAL;
  2262. mutex_lock(&adev->grbm_idx_mutex);
  2263. amdgpu_gfx_select_se_sh(adev, se_bank,
  2264. sh_bank, instance_bank);
  2265. }
  2266. if (pm_pg_lock)
  2267. mutex_lock(&adev->pm.mutex);
  2268. while (size) {
  2269. uint32_t value;
  2270. if (*pos > adev->rmmio_size)
  2271. goto end;
  2272. value = RREG32(*pos >> 2);
  2273. r = put_user(value, (uint32_t *)buf);
  2274. if (r) {
  2275. result = r;
  2276. goto end;
  2277. }
  2278. result += 4;
  2279. buf += 4;
  2280. *pos += 4;
  2281. size -= 4;
  2282. }
  2283. end:
  2284. if (use_bank) {
  2285. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2286. mutex_unlock(&adev->grbm_idx_mutex);
  2287. }
  2288. if (pm_pg_lock)
  2289. mutex_unlock(&adev->pm.mutex);
  2290. return result;
  2291. }
  2292. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2293. size_t size, loff_t *pos)
  2294. {
  2295. struct amdgpu_device *adev = file_inode(f)->i_private;
  2296. ssize_t result = 0;
  2297. int r;
  2298. bool pm_pg_lock, use_bank;
  2299. unsigned instance_bank, sh_bank, se_bank;
  2300. if (size & 0x3 || *pos & 0x3)
  2301. return -EINVAL;
  2302. /* are we reading registers for which a PG lock is necessary? */
  2303. pm_pg_lock = (*pos >> 23) & 1;
  2304. if (*pos & (1ULL << 62)) {
  2305. se_bank = (*pos >> 24) & 0x3FF;
  2306. sh_bank = (*pos >> 34) & 0x3FF;
  2307. instance_bank = (*pos >> 44) & 0x3FF;
  2308. if (se_bank == 0x3FF)
  2309. se_bank = 0xFFFFFFFF;
  2310. if (sh_bank == 0x3FF)
  2311. sh_bank = 0xFFFFFFFF;
  2312. if (instance_bank == 0x3FF)
  2313. instance_bank = 0xFFFFFFFF;
  2314. use_bank = 1;
  2315. } else {
  2316. use_bank = 0;
  2317. }
  2318. *pos &= 0x3FFFF;
  2319. if (use_bank) {
  2320. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2321. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2322. return -EINVAL;
  2323. mutex_lock(&adev->grbm_idx_mutex);
  2324. amdgpu_gfx_select_se_sh(adev, se_bank,
  2325. sh_bank, instance_bank);
  2326. }
  2327. if (pm_pg_lock)
  2328. mutex_lock(&adev->pm.mutex);
  2329. while (size) {
  2330. uint32_t value;
  2331. if (*pos > adev->rmmio_size)
  2332. return result;
  2333. r = get_user(value, (uint32_t *)buf);
  2334. if (r)
  2335. return r;
  2336. WREG32(*pos >> 2, value);
  2337. result += 4;
  2338. buf += 4;
  2339. *pos += 4;
  2340. size -= 4;
  2341. }
  2342. if (use_bank) {
  2343. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2344. mutex_unlock(&adev->grbm_idx_mutex);
  2345. }
  2346. if (pm_pg_lock)
  2347. mutex_unlock(&adev->pm.mutex);
  2348. return result;
  2349. }
  2350. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2351. size_t size, loff_t *pos)
  2352. {
  2353. struct amdgpu_device *adev = file_inode(f)->i_private;
  2354. ssize_t result = 0;
  2355. int r;
  2356. if (size & 0x3 || *pos & 0x3)
  2357. return -EINVAL;
  2358. while (size) {
  2359. uint32_t value;
  2360. value = RREG32_PCIE(*pos >> 2);
  2361. r = put_user(value, (uint32_t *)buf);
  2362. if (r)
  2363. return r;
  2364. result += 4;
  2365. buf += 4;
  2366. *pos += 4;
  2367. size -= 4;
  2368. }
  2369. return result;
  2370. }
  2371. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2372. size_t size, loff_t *pos)
  2373. {
  2374. struct amdgpu_device *adev = file_inode(f)->i_private;
  2375. ssize_t result = 0;
  2376. int r;
  2377. if (size & 0x3 || *pos & 0x3)
  2378. return -EINVAL;
  2379. while (size) {
  2380. uint32_t value;
  2381. r = get_user(value, (uint32_t *)buf);
  2382. if (r)
  2383. return r;
  2384. WREG32_PCIE(*pos >> 2, value);
  2385. result += 4;
  2386. buf += 4;
  2387. *pos += 4;
  2388. size -= 4;
  2389. }
  2390. return result;
  2391. }
  2392. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2393. size_t size, loff_t *pos)
  2394. {
  2395. struct amdgpu_device *adev = file_inode(f)->i_private;
  2396. ssize_t result = 0;
  2397. int r;
  2398. if (size & 0x3 || *pos & 0x3)
  2399. return -EINVAL;
  2400. while (size) {
  2401. uint32_t value;
  2402. value = RREG32_DIDT(*pos >> 2);
  2403. r = put_user(value, (uint32_t *)buf);
  2404. if (r)
  2405. return r;
  2406. result += 4;
  2407. buf += 4;
  2408. *pos += 4;
  2409. size -= 4;
  2410. }
  2411. return result;
  2412. }
  2413. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2414. size_t size, loff_t *pos)
  2415. {
  2416. struct amdgpu_device *adev = file_inode(f)->i_private;
  2417. ssize_t result = 0;
  2418. int r;
  2419. if (size & 0x3 || *pos & 0x3)
  2420. return -EINVAL;
  2421. while (size) {
  2422. uint32_t value;
  2423. r = get_user(value, (uint32_t *)buf);
  2424. if (r)
  2425. return r;
  2426. WREG32_DIDT(*pos >> 2, value);
  2427. result += 4;
  2428. buf += 4;
  2429. *pos += 4;
  2430. size -= 4;
  2431. }
  2432. return result;
  2433. }
  2434. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2435. size_t size, loff_t *pos)
  2436. {
  2437. struct amdgpu_device *adev = file_inode(f)->i_private;
  2438. ssize_t result = 0;
  2439. int r;
  2440. if (size & 0x3 || *pos & 0x3)
  2441. return -EINVAL;
  2442. while (size) {
  2443. uint32_t value;
  2444. value = RREG32_SMC(*pos);
  2445. r = put_user(value, (uint32_t *)buf);
  2446. if (r)
  2447. return r;
  2448. result += 4;
  2449. buf += 4;
  2450. *pos += 4;
  2451. size -= 4;
  2452. }
  2453. return result;
  2454. }
  2455. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  2456. size_t size, loff_t *pos)
  2457. {
  2458. struct amdgpu_device *adev = file_inode(f)->i_private;
  2459. ssize_t result = 0;
  2460. int r;
  2461. if (size & 0x3 || *pos & 0x3)
  2462. return -EINVAL;
  2463. while (size) {
  2464. uint32_t value;
  2465. r = get_user(value, (uint32_t *)buf);
  2466. if (r)
  2467. return r;
  2468. WREG32_SMC(*pos, value);
  2469. result += 4;
  2470. buf += 4;
  2471. *pos += 4;
  2472. size -= 4;
  2473. }
  2474. return result;
  2475. }
  2476. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  2477. size_t size, loff_t *pos)
  2478. {
  2479. struct amdgpu_device *adev = file_inode(f)->i_private;
  2480. ssize_t result = 0;
  2481. int r;
  2482. uint32_t *config, no_regs = 0;
  2483. if (size & 0x3 || *pos & 0x3)
  2484. return -EINVAL;
  2485. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  2486. if (!config)
  2487. return -ENOMEM;
  2488. /* version, increment each time something is added */
  2489. config[no_regs++] = 2;
  2490. config[no_regs++] = adev->gfx.config.max_shader_engines;
  2491. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  2492. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  2493. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  2494. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  2495. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  2496. config[no_regs++] = adev->gfx.config.max_gprs;
  2497. config[no_regs++] = adev->gfx.config.max_gs_threads;
  2498. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  2499. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  2500. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  2501. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  2502. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  2503. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  2504. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  2505. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  2506. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  2507. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  2508. config[no_regs++] = adev->gfx.config.num_gpus;
  2509. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  2510. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  2511. config[no_regs++] = adev->gfx.config.gb_addr_config;
  2512. config[no_regs++] = adev->gfx.config.num_rbs;
  2513. /* rev==1 */
  2514. config[no_regs++] = adev->rev_id;
  2515. config[no_regs++] = adev->pg_flags;
  2516. config[no_regs++] = adev->cg_flags;
  2517. /* rev==2 */
  2518. config[no_regs++] = adev->family;
  2519. config[no_regs++] = adev->external_rev_id;
  2520. while (size && (*pos < no_regs * 4)) {
  2521. uint32_t value;
  2522. value = config[*pos >> 2];
  2523. r = put_user(value, (uint32_t *)buf);
  2524. if (r) {
  2525. kfree(config);
  2526. return r;
  2527. }
  2528. result += 4;
  2529. buf += 4;
  2530. *pos += 4;
  2531. size -= 4;
  2532. }
  2533. kfree(config);
  2534. return result;
  2535. }
  2536. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  2537. size_t size, loff_t *pos)
  2538. {
  2539. struct amdgpu_device *adev = file_inode(f)->i_private;
  2540. int idx, r;
  2541. int32_t value;
  2542. if (size != 4 || *pos & 0x3)
  2543. return -EINVAL;
  2544. /* convert offset to sensor number */
  2545. idx = *pos >> 2;
  2546. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  2547. r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &value);
  2548. else
  2549. return -EINVAL;
  2550. if (!r)
  2551. r = put_user(value, (int32_t *)buf);
  2552. return !r ? 4 : r;
  2553. }
  2554. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  2555. size_t size, loff_t *pos)
  2556. {
  2557. struct amdgpu_device *adev = f->f_inode->i_private;
  2558. int r, x;
  2559. ssize_t result=0;
  2560. uint32_t offset, se, sh, cu, wave, simd, data[32];
  2561. if (size & 3 || *pos & 3)
  2562. return -EINVAL;
  2563. /* decode offset */
  2564. offset = (*pos & 0x7F);
  2565. se = ((*pos >> 7) & 0xFF);
  2566. sh = ((*pos >> 15) & 0xFF);
  2567. cu = ((*pos >> 23) & 0xFF);
  2568. wave = ((*pos >> 31) & 0xFF);
  2569. simd = ((*pos >> 37) & 0xFF);
  2570. /* switch to the specific se/sh/cu */
  2571. mutex_lock(&adev->grbm_idx_mutex);
  2572. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  2573. x = 0;
  2574. if (adev->gfx.funcs->read_wave_data)
  2575. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  2576. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  2577. mutex_unlock(&adev->grbm_idx_mutex);
  2578. if (!x)
  2579. return -EINVAL;
  2580. while (size && (offset < x * 4)) {
  2581. uint32_t value;
  2582. value = data[offset >> 2];
  2583. r = put_user(value, (uint32_t *)buf);
  2584. if (r)
  2585. return r;
  2586. result += 4;
  2587. buf += 4;
  2588. offset += 4;
  2589. size -= 4;
  2590. }
  2591. return result;
  2592. }
  2593. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  2594. size_t size, loff_t *pos)
  2595. {
  2596. struct amdgpu_device *adev = f->f_inode->i_private;
  2597. int r;
  2598. ssize_t result = 0;
  2599. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  2600. if (size & 3 || *pos & 3)
  2601. return -EINVAL;
  2602. /* decode offset */
  2603. offset = (*pos & 0xFFF); /* in dwords */
  2604. se = ((*pos >> 12) & 0xFF);
  2605. sh = ((*pos >> 20) & 0xFF);
  2606. cu = ((*pos >> 28) & 0xFF);
  2607. wave = ((*pos >> 36) & 0xFF);
  2608. simd = ((*pos >> 44) & 0xFF);
  2609. thread = ((*pos >> 52) & 0xFF);
  2610. bank = ((*pos >> 60) & 1);
  2611. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  2612. if (!data)
  2613. return -ENOMEM;
  2614. /* switch to the specific se/sh/cu */
  2615. mutex_lock(&adev->grbm_idx_mutex);
  2616. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  2617. if (bank == 0) {
  2618. if (adev->gfx.funcs->read_wave_vgprs)
  2619. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  2620. } else {
  2621. if (adev->gfx.funcs->read_wave_sgprs)
  2622. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  2623. }
  2624. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  2625. mutex_unlock(&adev->grbm_idx_mutex);
  2626. while (size) {
  2627. uint32_t value;
  2628. value = data[offset++];
  2629. r = put_user(value, (uint32_t *)buf);
  2630. if (r) {
  2631. result = r;
  2632. goto err;
  2633. }
  2634. result += 4;
  2635. buf += 4;
  2636. size -= 4;
  2637. }
  2638. err:
  2639. kfree(data);
  2640. return result;
  2641. }
  2642. static const struct file_operations amdgpu_debugfs_regs_fops = {
  2643. .owner = THIS_MODULE,
  2644. .read = amdgpu_debugfs_regs_read,
  2645. .write = amdgpu_debugfs_regs_write,
  2646. .llseek = default_llseek
  2647. };
  2648. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  2649. .owner = THIS_MODULE,
  2650. .read = amdgpu_debugfs_regs_didt_read,
  2651. .write = amdgpu_debugfs_regs_didt_write,
  2652. .llseek = default_llseek
  2653. };
  2654. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  2655. .owner = THIS_MODULE,
  2656. .read = amdgpu_debugfs_regs_pcie_read,
  2657. .write = amdgpu_debugfs_regs_pcie_write,
  2658. .llseek = default_llseek
  2659. };
  2660. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  2661. .owner = THIS_MODULE,
  2662. .read = amdgpu_debugfs_regs_smc_read,
  2663. .write = amdgpu_debugfs_regs_smc_write,
  2664. .llseek = default_llseek
  2665. };
  2666. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  2667. .owner = THIS_MODULE,
  2668. .read = amdgpu_debugfs_gca_config_read,
  2669. .llseek = default_llseek
  2670. };
  2671. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  2672. .owner = THIS_MODULE,
  2673. .read = amdgpu_debugfs_sensor_read,
  2674. .llseek = default_llseek
  2675. };
  2676. static const struct file_operations amdgpu_debugfs_wave_fops = {
  2677. .owner = THIS_MODULE,
  2678. .read = amdgpu_debugfs_wave_read,
  2679. .llseek = default_llseek
  2680. };
  2681. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  2682. .owner = THIS_MODULE,
  2683. .read = amdgpu_debugfs_gpr_read,
  2684. .llseek = default_llseek
  2685. };
  2686. static const struct file_operations *debugfs_regs[] = {
  2687. &amdgpu_debugfs_regs_fops,
  2688. &amdgpu_debugfs_regs_didt_fops,
  2689. &amdgpu_debugfs_regs_pcie_fops,
  2690. &amdgpu_debugfs_regs_smc_fops,
  2691. &amdgpu_debugfs_gca_config_fops,
  2692. &amdgpu_debugfs_sensors_fops,
  2693. &amdgpu_debugfs_wave_fops,
  2694. &amdgpu_debugfs_gpr_fops,
  2695. };
  2696. static const char *debugfs_regs_names[] = {
  2697. "amdgpu_regs",
  2698. "amdgpu_regs_didt",
  2699. "amdgpu_regs_pcie",
  2700. "amdgpu_regs_smc",
  2701. "amdgpu_gca_config",
  2702. "amdgpu_sensors",
  2703. "amdgpu_wave",
  2704. "amdgpu_gpr",
  2705. };
  2706. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  2707. {
  2708. struct drm_minor *minor = adev->ddev->primary;
  2709. struct dentry *ent, *root = minor->debugfs_root;
  2710. unsigned i, j;
  2711. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  2712. ent = debugfs_create_file(debugfs_regs_names[i],
  2713. S_IFREG | S_IRUGO, root,
  2714. adev, debugfs_regs[i]);
  2715. if (IS_ERR(ent)) {
  2716. for (j = 0; j < i; j++) {
  2717. debugfs_remove(adev->debugfs_regs[i]);
  2718. adev->debugfs_regs[i] = NULL;
  2719. }
  2720. return PTR_ERR(ent);
  2721. }
  2722. if (!i)
  2723. i_size_write(ent->d_inode, adev->rmmio_size);
  2724. adev->debugfs_regs[i] = ent;
  2725. }
  2726. return 0;
  2727. }
  2728. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  2729. {
  2730. unsigned i;
  2731. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  2732. if (adev->debugfs_regs[i]) {
  2733. debugfs_remove(adev->debugfs_regs[i]);
  2734. adev->debugfs_regs[i] = NULL;
  2735. }
  2736. }
  2737. }
  2738. int amdgpu_debugfs_init(struct drm_minor *minor)
  2739. {
  2740. return 0;
  2741. }
  2742. #else
  2743. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  2744. {
  2745. return 0;
  2746. }
  2747. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  2748. #endif