intel_pm.c 208 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include <linux/cpufreq.h>
  28. #include "i915_drv.h"
  29. #include "intel_drv.h"
  30. #include "../../../platform/x86/intel_ips.h"
  31. #include <linux/module.h>
  32. /**
  33. * RC6 is a special power stage which allows the GPU to enter an very
  34. * low-voltage mode when idle, using down to 0V while at this stage. This
  35. * stage is entered automatically when the GPU is idle when RC6 support is
  36. * enabled, and as soon as new workload arises GPU wakes up automatically as well.
  37. *
  38. * There are different RC6 modes available in Intel GPU, which differentiate
  39. * among each other with the latency required to enter and leave RC6 and
  40. * voltage consumed by the GPU in different states.
  41. *
  42. * The combination of the following flags define which states GPU is allowed
  43. * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
  44. * RC6pp is deepest RC6. Their support by hardware varies according to the
  45. * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
  46. * which brings the most power savings; deeper states save more power, but
  47. * require higher latency to switch to and wake up.
  48. */
  49. #define INTEL_RC6_ENABLE (1<<0)
  50. #define INTEL_RC6p_ENABLE (1<<1)
  51. #define INTEL_RC6pp_ENABLE (1<<2)
  52. static void gen9_init_clock_gating(struct drm_device *dev)
  53. {
  54. struct drm_i915_private *dev_priv = dev->dev_private;
  55. /* WaEnableLbsSlaRetryTimerDecrement:skl */
  56. I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
  57. GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
  58. /* WaDisableKillLogic:bxt,skl */
  59. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  60. ECOCHK_DIS_TLB);
  61. }
  62. static void skl_init_clock_gating(struct drm_device *dev)
  63. {
  64. struct drm_i915_private *dev_priv = dev->dev_private;
  65. gen9_init_clock_gating(dev);
  66. if (INTEL_REVID(dev) <= SKL_REVID_D0) {
  67. /* WaDisableHDCInvalidation:skl */
  68. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  69. BDW_DISABLE_HDC_INVALIDATION);
  70. /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
  71. I915_WRITE(FF_SLICE_CS_CHICKEN2,
  72. _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
  73. }
  74. /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
  75. * involving this register should also be added to WA batch as required.
  76. */
  77. if (INTEL_REVID(dev) <= SKL_REVID_E0)
  78. /* WaDisableLSQCROPERFforOCL:skl */
  79. I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
  80. GEN8_LQSC_RO_PERF_DIS);
  81. /* WaEnableGapsTsvCreditFix:skl */
  82. if (IS_SKYLAKE(dev) && (INTEL_REVID(dev) >= SKL_REVID_C0)) {
  83. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  84. GEN9_GAPS_TSV_CREDIT_DISABLE));
  85. }
  86. }
  87. static void bxt_init_clock_gating(struct drm_device *dev)
  88. {
  89. struct drm_i915_private *dev_priv = dev->dev_private;
  90. gen9_init_clock_gating(dev);
  91. /* WaDisableSDEUnitClockGating:bxt */
  92. I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
  93. GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
  94. /*
  95. * FIXME:
  96. * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
  97. */
  98. I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
  99. GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
  100. /* WaStoreMultiplePTEenable:bxt */
  101. /* This is a requirement according to Hardware specification */
  102. if (INTEL_REVID(dev) == BXT_REVID_A0)
  103. I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
  104. /* WaSetClckGatingDisableMedia:bxt */
  105. if (INTEL_REVID(dev) == BXT_REVID_A0) {
  106. I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
  107. ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
  108. }
  109. }
  110. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  111. {
  112. struct drm_i915_private *dev_priv = dev->dev_private;
  113. u32 tmp;
  114. tmp = I915_READ(CLKCFG);
  115. switch (tmp & CLKCFG_FSB_MASK) {
  116. case CLKCFG_FSB_533:
  117. dev_priv->fsb_freq = 533; /* 133*4 */
  118. break;
  119. case CLKCFG_FSB_800:
  120. dev_priv->fsb_freq = 800; /* 200*4 */
  121. break;
  122. case CLKCFG_FSB_667:
  123. dev_priv->fsb_freq = 667; /* 167*4 */
  124. break;
  125. case CLKCFG_FSB_400:
  126. dev_priv->fsb_freq = 400; /* 100*4 */
  127. break;
  128. }
  129. switch (tmp & CLKCFG_MEM_MASK) {
  130. case CLKCFG_MEM_533:
  131. dev_priv->mem_freq = 533;
  132. break;
  133. case CLKCFG_MEM_667:
  134. dev_priv->mem_freq = 667;
  135. break;
  136. case CLKCFG_MEM_800:
  137. dev_priv->mem_freq = 800;
  138. break;
  139. }
  140. /* detect pineview DDR3 setting */
  141. tmp = I915_READ(CSHRDDR3CTL);
  142. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  143. }
  144. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  145. {
  146. struct drm_i915_private *dev_priv = dev->dev_private;
  147. u16 ddrpll, csipll;
  148. ddrpll = I915_READ16(DDRMPLL1);
  149. csipll = I915_READ16(CSIPLL0);
  150. switch (ddrpll & 0xff) {
  151. case 0xc:
  152. dev_priv->mem_freq = 800;
  153. break;
  154. case 0x10:
  155. dev_priv->mem_freq = 1066;
  156. break;
  157. case 0x14:
  158. dev_priv->mem_freq = 1333;
  159. break;
  160. case 0x18:
  161. dev_priv->mem_freq = 1600;
  162. break;
  163. default:
  164. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  165. ddrpll & 0xff);
  166. dev_priv->mem_freq = 0;
  167. break;
  168. }
  169. dev_priv->ips.r_t = dev_priv->mem_freq;
  170. switch (csipll & 0x3ff) {
  171. case 0x00c:
  172. dev_priv->fsb_freq = 3200;
  173. break;
  174. case 0x00e:
  175. dev_priv->fsb_freq = 3733;
  176. break;
  177. case 0x010:
  178. dev_priv->fsb_freq = 4266;
  179. break;
  180. case 0x012:
  181. dev_priv->fsb_freq = 4800;
  182. break;
  183. case 0x014:
  184. dev_priv->fsb_freq = 5333;
  185. break;
  186. case 0x016:
  187. dev_priv->fsb_freq = 5866;
  188. break;
  189. case 0x018:
  190. dev_priv->fsb_freq = 6400;
  191. break;
  192. default:
  193. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  194. csipll & 0x3ff);
  195. dev_priv->fsb_freq = 0;
  196. break;
  197. }
  198. if (dev_priv->fsb_freq == 3200) {
  199. dev_priv->ips.c_m = 0;
  200. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  201. dev_priv->ips.c_m = 1;
  202. } else {
  203. dev_priv->ips.c_m = 2;
  204. }
  205. }
  206. static const struct cxsr_latency cxsr_latency_table[] = {
  207. {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
  208. {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
  209. {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
  210. {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
  211. {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
  212. {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
  213. {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
  214. {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
  215. {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
  216. {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
  217. {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
  218. {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
  219. {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
  220. {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
  221. {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
  222. {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
  223. {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
  224. {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
  225. {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
  226. {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
  227. {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
  228. {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
  229. {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
  230. {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
  231. {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
  232. {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
  233. {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
  234. {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
  235. {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
  236. {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
  237. };
  238. static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
  239. int is_ddr3,
  240. int fsb,
  241. int mem)
  242. {
  243. const struct cxsr_latency *latency;
  244. int i;
  245. if (fsb == 0 || mem == 0)
  246. return NULL;
  247. for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
  248. latency = &cxsr_latency_table[i];
  249. if (is_desktop == latency->is_desktop &&
  250. is_ddr3 == latency->is_ddr3 &&
  251. fsb == latency->fsb_freq && mem == latency->mem_freq)
  252. return latency;
  253. }
  254. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  255. return NULL;
  256. }
  257. static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
  258. {
  259. u32 val;
  260. mutex_lock(&dev_priv->rps.hw_lock);
  261. val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
  262. if (enable)
  263. val &= ~FORCE_DDR_HIGH_FREQ;
  264. else
  265. val |= FORCE_DDR_HIGH_FREQ;
  266. val &= ~FORCE_DDR_LOW_FREQ;
  267. val |= FORCE_DDR_FREQ_REQ_ACK;
  268. vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
  269. if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
  270. FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
  271. DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
  272. mutex_unlock(&dev_priv->rps.hw_lock);
  273. }
  274. static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
  275. {
  276. u32 val;
  277. mutex_lock(&dev_priv->rps.hw_lock);
  278. val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  279. if (enable)
  280. val |= DSP_MAXFIFO_PM5_ENABLE;
  281. else
  282. val &= ~DSP_MAXFIFO_PM5_ENABLE;
  283. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
  284. mutex_unlock(&dev_priv->rps.hw_lock);
  285. }
  286. #define FW_WM(value, plane) \
  287. (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
  288. void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
  289. {
  290. struct drm_device *dev = dev_priv->dev;
  291. u32 val;
  292. if (IS_VALLEYVIEW(dev)) {
  293. I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
  294. POSTING_READ(FW_BLC_SELF_VLV);
  295. dev_priv->wm.vlv.cxsr = enable;
  296. } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
  297. I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
  298. POSTING_READ(FW_BLC_SELF);
  299. } else if (IS_PINEVIEW(dev)) {
  300. val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
  301. val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
  302. I915_WRITE(DSPFW3, val);
  303. POSTING_READ(DSPFW3);
  304. } else if (IS_I945G(dev) || IS_I945GM(dev)) {
  305. val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
  306. _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
  307. I915_WRITE(FW_BLC_SELF, val);
  308. POSTING_READ(FW_BLC_SELF);
  309. } else if (IS_I915GM(dev)) {
  310. val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
  311. _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
  312. I915_WRITE(INSTPM, val);
  313. POSTING_READ(INSTPM);
  314. } else {
  315. return;
  316. }
  317. DRM_DEBUG_KMS("memory self-refresh is %s\n",
  318. enable ? "enabled" : "disabled");
  319. }
  320. /*
  321. * Latency for FIFO fetches is dependent on several factors:
  322. * - memory configuration (speed, channels)
  323. * - chipset
  324. * - current MCH state
  325. * It can be fairly high in some situations, so here we assume a fairly
  326. * pessimal value. It's a tradeoff between extra memory fetches (if we
  327. * set this value too high, the FIFO will fetch frequently to stay full)
  328. * and power consumption (set it too low to save power and we might see
  329. * FIFO underruns and display "flicker").
  330. *
  331. * A value of 5us seems to be a good balance; safe for very low end
  332. * platforms but not overly aggressive on lower latency configs.
  333. */
  334. static const int pessimal_latency_ns = 5000;
  335. #define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
  336. ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
  337. static int vlv_get_fifo_size(struct drm_device *dev,
  338. enum pipe pipe, int plane)
  339. {
  340. struct drm_i915_private *dev_priv = dev->dev_private;
  341. int sprite0_start, sprite1_start, size;
  342. switch (pipe) {
  343. uint32_t dsparb, dsparb2, dsparb3;
  344. case PIPE_A:
  345. dsparb = I915_READ(DSPARB);
  346. dsparb2 = I915_READ(DSPARB2);
  347. sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
  348. sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
  349. break;
  350. case PIPE_B:
  351. dsparb = I915_READ(DSPARB);
  352. dsparb2 = I915_READ(DSPARB2);
  353. sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
  354. sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
  355. break;
  356. case PIPE_C:
  357. dsparb2 = I915_READ(DSPARB2);
  358. dsparb3 = I915_READ(DSPARB3);
  359. sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
  360. sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
  361. break;
  362. default:
  363. return 0;
  364. }
  365. switch (plane) {
  366. case 0:
  367. size = sprite0_start;
  368. break;
  369. case 1:
  370. size = sprite1_start - sprite0_start;
  371. break;
  372. case 2:
  373. size = 512 - 1 - sprite1_start;
  374. break;
  375. default:
  376. return 0;
  377. }
  378. DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
  379. pipe_name(pipe), plane == 0 ? "primary" : "sprite",
  380. plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
  381. size);
  382. return size;
  383. }
  384. static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
  385. {
  386. struct drm_i915_private *dev_priv = dev->dev_private;
  387. uint32_t dsparb = I915_READ(DSPARB);
  388. int size;
  389. size = dsparb & 0x7f;
  390. if (plane)
  391. size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
  392. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  393. plane ? "B" : "A", size);
  394. return size;
  395. }
  396. static int i830_get_fifo_size(struct drm_device *dev, int plane)
  397. {
  398. struct drm_i915_private *dev_priv = dev->dev_private;
  399. uint32_t dsparb = I915_READ(DSPARB);
  400. int size;
  401. size = dsparb & 0x1ff;
  402. if (plane)
  403. size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
  404. size >>= 1; /* Convert to cachelines */
  405. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  406. plane ? "B" : "A", size);
  407. return size;
  408. }
  409. static int i845_get_fifo_size(struct drm_device *dev, int plane)
  410. {
  411. struct drm_i915_private *dev_priv = dev->dev_private;
  412. uint32_t dsparb = I915_READ(DSPARB);
  413. int size;
  414. size = dsparb & 0x7f;
  415. size >>= 2; /* Convert to cachelines */
  416. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  417. plane ? "B" : "A",
  418. size);
  419. return size;
  420. }
  421. /* Pineview has different values for various configs */
  422. static const struct intel_watermark_params pineview_display_wm = {
  423. .fifo_size = PINEVIEW_DISPLAY_FIFO,
  424. .max_wm = PINEVIEW_MAX_WM,
  425. .default_wm = PINEVIEW_DFT_WM,
  426. .guard_size = PINEVIEW_GUARD_WM,
  427. .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
  428. };
  429. static const struct intel_watermark_params pineview_display_hplloff_wm = {
  430. .fifo_size = PINEVIEW_DISPLAY_FIFO,
  431. .max_wm = PINEVIEW_MAX_WM,
  432. .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
  433. .guard_size = PINEVIEW_GUARD_WM,
  434. .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
  435. };
  436. static const struct intel_watermark_params pineview_cursor_wm = {
  437. .fifo_size = PINEVIEW_CURSOR_FIFO,
  438. .max_wm = PINEVIEW_CURSOR_MAX_WM,
  439. .default_wm = PINEVIEW_CURSOR_DFT_WM,
  440. .guard_size = PINEVIEW_CURSOR_GUARD_WM,
  441. .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
  442. };
  443. static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
  444. .fifo_size = PINEVIEW_CURSOR_FIFO,
  445. .max_wm = PINEVIEW_CURSOR_MAX_WM,
  446. .default_wm = PINEVIEW_CURSOR_DFT_WM,
  447. .guard_size = PINEVIEW_CURSOR_GUARD_WM,
  448. .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
  449. };
  450. static const struct intel_watermark_params g4x_wm_info = {
  451. .fifo_size = G4X_FIFO_SIZE,
  452. .max_wm = G4X_MAX_WM,
  453. .default_wm = G4X_MAX_WM,
  454. .guard_size = 2,
  455. .cacheline_size = G4X_FIFO_LINE_SIZE,
  456. };
  457. static const struct intel_watermark_params g4x_cursor_wm_info = {
  458. .fifo_size = I965_CURSOR_FIFO,
  459. .max_wm = I965_CURSOR_MAX_WM,
  460. .default_wm = I965_CURSOR_DFT_WM,
  461. .guard_size = 2,
  462. .cacheline_size = G4X_FIFO_LINE_SIZE,
  463. };
  464. static const struct intel_watermark_params valleyview_wm_info = {
  465. .fifo_size = VALLEYVIEW_FIFO_SIZE,
  466. .max_wm = VALLEYVIEW_MAX_WM,
  467. .default_wm = VALLEYVIEW_MAX_WM,
  468. .guard_size = 2,
  469. .cacheline_size = G4X_FIFO_LINE_SIZE,
  470. };
  471. static const struct intel_watermark_params valleyview_cursor_wm_info = {
  472. .fifo_size = I965_CURSOR_FIFO,
  473. .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
  474. .default_wm = I965_CURSOR_DFT_WM,
  475. .guard_size = 2,
  476. .cacheline_size = G4X_FIFO_LINE_SIZE,
  477. };
  478. static const struct intel_watermark_params i965_cursor_wm_info = {
  479. .fifo_size = I965_CURSOR_FIFO,
  480. .max_wm = I965_CURSOR_MAX_WM,
  481. .default_wm = I965_CURSOR_DFT_WM,
  482. .guard_size = 2,
  483. .cacheline_size = I915_FIFO_LINE_SIZE,
  484. };
  485. static const struct intel_watermark_params i945_wm_info = {
  486. .fifo_size = I945_FIFO_SIZE,
  487. .max_wm = I915_MAX_WM,
  488. .default_wm = 1,
  489. .guard_size = 2,
  490. .cacheline_size = I915_FIFO_LINE_SIZE,
  491. };
  492. static const struct intel_watermark_params i915_wm_info = {
  493. .fifo_size = I915_FIFO_SIZE,
  494. .max_wm = I915_MAX_WM,
  495. .default_wm = 1,
  496. .guard_size = 2,
  497. .cacheline_size = I915_FIFO_LINE_SIZE,
  498. };
  499. static const struct intel_watermark_params i830_a_wm_info = {
  500. .fifo_size = I855GM_FIFO_SIZE,
  501. .max_wm = I915_MAX_WM,
  502. .default_wm = 1,
  503. .guard_size = 2,
  504. .cacheline_size = I830_FIFO_LINE_SIZE,
  505. };
  506. static const struct intel_watermark_params i830_bc_wm_info = {
  507. .fifo_size = I855GM_FIFO_SIZE,
  508. .max_wm = I915_MAX_WM/2,
  509. .default_wm = 1,
  510. .guard_size = 2,
  511. .cacheline_size = I830_FIFO_LINE_SIZE,
  512. };
  513. static const struct intel_watermark_params i845_wm_info = {
  514. .fifo_size = I830_FIFO_SIZE,
  515. .max_wm = I915_MAX_WM,
  516. .default_wm = 1,
  517. .guard_size = 2,
  518. .cacheline_size = I830_FIFO_LINE_SIZE,
  519. };
  520. /**
  521. * intel_calculate_wm - calculate watermark level
  522. * @clock_in_khz: pixel clock
  523. * @wm: chip FIFO params
  524. * @pixel_size: display pixel size
  525. * @latency_ns: memory latency for the platform
  526. *
  527. * Calculate the watermark level (the level at which the display plane will
  528. * start fetching from memory again). Each chip has a different display
  529. * FIFO size and allocation, so the caller needs to figure that out and pass
  530. * in the correct intel_watermark_params structure.
  531. *
  532. * As the pixel clock runs, the FIFO will be drained at a rate that depends
  533. * on the pixel size. When it reaches the watermark level, it'll start
  534. * fetching FIFO line sized based chunks from memory until the FIFO fills
  535. * past the watermark point. If the FIFO drains completely, a FIFO underrun
  536. * will occur, and a display engine hang could result.
  537. */
  538. static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
  539. const struct intel_watermark_params *wm,
  540. int fifo_size,
  541. int pixel_size,
  542. unsigned long latency_ns)
  543. {
  544. long entries_required, wm_size;
  545. /*
  546. * Note: we need to make sure we don't overflow for various clock &
  547. * latency values.
  548. * clocks go from a few thousand to several hundred thousand.
  549. * latency is usually a few thousand
  550. */
  551. entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
  552. 1000;
  553. entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
  554. DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
  555. wm_size = fifo_size - (entries_required + wm->guard_size);
  556. DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
  557. /* Don't promote wm_size to unsigned... */
  558. if (wm_size > (long)wm->max_wm)
  559. wm_size = wm->max_wm;
  560. if (wm_size <= 0)
  561. wm_size = wm->default_wm;
  562. /*
  563. * Bspec seems to indicate that the value shouldn't be lower than
  564. * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
  565. * Lets go for 8 which is the burst size since certain platforms
  566. * already use a hardcoded 8 (which is what the spec says should be
  567. * done).
  568. */
  569. if (wm_size <= 8)
  570. wm_size = 8;
  571. return wm_size;
  572. }
  573. static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
  574. {
  575. struct drm_crtc *crtc, *enabled = NULL;
  576. for_each_crtc(dev, crtc) {
  577. if (intel_crtc_active(crtc)) {
  578. if (enabled)
  579. return NULL;
  580. enabled = crtc;
  581. }
  582. }
  583. return enabled;
  584. }
  585. static void pineview_update_wm(struct drm_crtc *unused_crtc)
  586. {
  587. struct drm_device *dev = unused_crtc->dev;
  588. struct drm_i915_private *dev_priv = dev->dev_private;
  589. struct drm_crtc *crtc;
  590. const struct cxsr_latency *latency;
  591. u32 reg;
  592. unsigned long wm;
  593. latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
  594. dev_priv->fsb_freq, dev_priv->mem_freq);
  595. if (!latency) {
  596. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  597. intel_set_memory_cxsr(dev_priv, false);
  598. return;
  599. }
  600. crtc = single_enabled_crtc(dev);
  601. if (crtc) {
  602. const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
  603. int pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
  604. int clock = adjusted_mode->crtc_clock;
  605. /* Display SR */
  606. wm = intel_calculate_wm(clock, &pineview_display_wm,
  607. pineview_display_wm.fifo_size,
  608. pixel_size, latency->display_sr);
  609. reg = I915_READ(DSPFW1);
  610. reg &= ~DSPFW_SR_MASK;
  611. reg |= FW_WM(wm, SR);
  612. I915_WRITE(DSPFW1, reg);
  613. DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
  614. /* cursor SR */
  615. wm = intel_calculate_wm(clock, &pineview_cursor_wm,
  616. pineview_display_wm.fifo_size,
  617. pixel_size, latency->cursor_sr);
  618. reg = I915_READ(DSPFW3);
  619. reg &= ~DSPFW_CURSOR_SR_MASK;
  620. reg |= FW_WM(wm, CURSOR_SR);
  621. I915_WRITE(DSPFW3, reg);
  622. /* Display HPLL off SR */
  623. wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
  624. pineview_display_hplloff_wm.fifo_size,
  625. pixel_size, latency->display_hpll_disable);
  626. reg = I915_READ(DSPFW3);
  627. reg &= ~DSPFW_HPLL_SR_MASK;
  628. reg |= FW_WM(wm, HPLL_SR);
  629. I915_WRITE(DSPFW3, reg);
  630. /* cursor HPLL off SR */
  631. wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
  632. pineview_display_hplloff_wm.fifo_size,
  633. pixel_size, latency->cursor_hpll_disable);
  634. reg = I915_READ(DSPFW3);
  635. reg &= ~DSPFW_HPLL_CURSOR_MASK;
  636. reg |= FW_WM(wm, HPLL_CURSOR);
  637. I915_WRITE(DSPFW3, reg);
  638. DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
  639. intel_set_memory_cxsr(dev_priv, true);
  640. } else {
  641. intel_set_memory_cxsr(dev_priv, false);
  642. }
  643. }
  644. static bool g4x_compute_wm0(struct drm_device *dev,
  645. int plane,
  646. const struct intel_watermark_params *display,
  647. int display_latency_ns,
  648. const struct intel_watermark_params *cursor,
  649. int cursor_latency_ns,
  650. int *plane_wm,
  651. int *cursor_wm)
  652. {
  653. struct drm_crtc *crtc;
  654. const struct drm_display_mode *adjusted_mode;
  655. int htotal, hdisplay, clock, pixel_size;
  656. int line_time_us, line_count;
  657. int entries, tlb_miss;
  658. crtc = intel_get_crtc_for_plane(dev, plane);
  659. if (!intel_crtc_active(crtc)) {
  660. *cursor_wm = cursor->guard_size;
  661. *plane_wm = display->guard_size;
  662. return false;
  663. }
  664. adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
  665. clock = adjusted_mode->crtc_clock;
  666. htotal = adjusted_mode->crtc_htotal;
  667. hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
  668. pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
  669. /* Use the small buffer method to calculate plane watermark */
  670. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  671. tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
  672. if (tlb_miss > 0)
  673. entries += tlb_miss;
  674. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  675. *plane_wm = entries + display->guard_size;
  676. if (*plane_wm > (int)display->max_wm)
  677. *plane_wm = display->max_wm;
  678. /* Use the large buffer method to calculate cursor watermark */
  679. line_time_us = max(htotal * 1000 / clock, 1);
  680. line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
  681. entries = line_count * crtc->cursor->state->crtc_w * pixel_size;
  682. tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
  683. if (tlb_miss > 0)
  684. entries += tlb_miss;
  685. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  686. *cursor_wm = entries + cursor->guard_size;
  687. if (*cursor_wm > (int)cursor->max_wm)
  688. *cursor_wm = (int)cursor->max_wm;
  689. return true;
  690. }
  691. /*
  692. * Check the wm result.
  693. *
  694. * If any calculated watermark values is larger than the maximum value that
  695. * can be programmed into the associated watermark register, that watermark
  696. * must be disabled.
  697. */
  698. static bool g4x_check_srwm(struct drm_device *dev,
  699. int display_wm, int cursor_wm,
  700. const struct intel_watermark_params *display,
  701. const struct intel_watermark_params *cursor)
  702. {
  703. DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
  704. display_wm, cursor_wm);
  705. if (display_wm > display->max_wm) {
  706. DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
  707. display_wm, display->max_wm);
  708. return false;
  709. }
  710. if (cursor_wm > cursor->max_wm) {
  711. DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
  712. cursor_wm, cursor->max_wm);
  713. return false;
  714. }
  715. if (!(display_wm || cursor_wm)) {
  716. DRM_DEBUG_KMS("SR latency is 0, disabling\n");
  717. return false;
  718. }
  719. return true;
  720. }
  721. static bool g4x_compute_srwm(struct drm_device *dev,
  722. int plane,
  723. int latency_ns,
  724. const struct intel_watermark_params *display,
  725. const struct intel_watermark_params *cursor,
  726. int *display_wm, int *cursor_wm)
  727. {
  728. struct drm_crtc *crtc;
  729. const struct drm_display_mode *adjusted_mode;
  730. int hdisplay, htotal, pixel_size, clock;
  731. unsigned long line_time_us;
  732. int line_count, line_size;
  733. int small, large;
  734. int entries;
  735. if (!latency_ns) {
  736. *display_wm = *cursor_wm = 0;
  737. return false;
  738. }
  739. crtc = intel_get_crtc_for_plane(dev, plane);
  740. adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
  741. clock = adjusted_mode->crtc_clock;
  742. htotal = adjusted_mode->crtc_htotal;
  743. hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
  744. pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
  745. line_time_us = max(htotal * 1000 / clock, 1);
  746. line_count = (latency_ns / line_time_us + 1000) / 1000;
  747. line_size = hdisplay * pixel_size;
  748. /* Use the minimum of the small and large buffer method for primary */
  749. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  750. large = line_count * line_size;
  751. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  752. *display_wm = entries + display->guard_size;
  753. /* calculate the self-refresh watermark for display cursor */
  754. entries = line_count * pixel_size * crtc->cursor->state->crtc_w;
  755. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  756. *cursor_wm = entries + cursor->guard_size;
  757. return g4x_check_srwm(dev,
  758. *display_wm, *cursor_wm,
  759. display, cursor);
  760. }
  761. #define FW_WM_VLV(value, plane) \
  762. (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
  763. static void vlv_write_wm_values(struct intel_crtc *crtc,
  764. const struct vlv_wm_values *wm)
  765. {
  766. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  767. enum pipe pipe = crtc->pipe;
  768. I915_WRITE(VLV_DDL(pipe),
  769. (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
  770. (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
  771. (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
  772. (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
  773. I915_WRITE(DSPFW1,
  774. FW_WM(wm->sr.plane, SR) |
  775. FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
  776. FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
  777. FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
  778. I915_WRITE(DSPFW2,
  779. FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
  780. FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
  781. FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
  782. I915_WRITE(DSPFW3,
  783. FW_WM(wm->sr.cursor, CURSOR_SR));
  784. if (IS_CHERRYVIEW(dev_priv)) {
  785. I915_WRITE(DSPFW7_CHV,
  786. FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
  787. FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
  788. I915_WRITE(DSPFW8_CHV,
  789. FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
  790. FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
  791. I915_WRITE(DSPFW9_CHV,
  792. FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
  793. FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
  794. I915_WRITE(DSPHOWM,
  795. FW_WM(wm->sr.plane >> 9, SR_HI) |
  796. FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
  797. FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
  798. FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
  799. FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
  800. FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
  801. FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
  802. FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
  803. FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
  804. FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
  805. } else {
  806. I915_WRITE(DSPFW7,
  807. FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
  808. FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
  809. I915_WRITE(DSPHOWM,
  810. FW_WM(wm->sr.plane >> 9, SR_HI) |
  811. FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
  812. FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
  813. FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
  814. FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
  815. FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
  816. FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
  817. }
  818. /* zero (unused) WM1 watermarks */
  819. I915_WRITE(DSPFW4, 0);
  820. I915_WRITE(DSPFW5, 0);
  821. I915_WRITE(DSPFW6, 0);
  822. I915_WRITE(DSPHOWM1, 0);
  823. POSTING_READ(DSPFW1);
  824. }
  825. #undef FW_WM_VLV
  826. enum vlv_wm_level {
  827. VLV_WM_LEVEL_PM2,
  828. VLV_WM_LEVEL_PM5,
  829. VLV_WM_LEVEL_DDR_DVFS,
  830. };
  831. /* latency must be in 0.1us units. */
  832. static unsigned int vlv_wm_method2(unsigned int pixel_rate,
  833. unsigned int pipe_htotal,
  834. unsigned int horiz_pixels,
  835. unsigned int bytes_per_pixel,
  836. unsigned int latency)
  837. {
  838. unsigned int ret;
  839. ret = (latency * pixel_rate) / (pipe_htotal * 10000);
  840. ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
  841. ret = DIV_ROUND_UP(ret, 64);
  842. return ret;
  843. }
  844. static void vlv_setup_wm_latency(struct drm_device *dev)
  845. {
  846. struct drm_i915_private *dev_priv = dev->dev_private;
  847. /* all latencies in usec */
  848. dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
  849. dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
  850. if (IS_CHERRYVIEW(dev_priv)) {
  851. dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
  852. dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
  853. dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
  854. }
  855. }
  856. static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
  857. struct intel_crtc *crtc,
  858. const struct intel_plane_state *state,
  859. int level)
  860. {
  861. struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
  862. int clock, htotal, pixel_size, width, wm;
  863. if (dev_priv->wm.pri_latency[level] == 0)
  864. return USHRT_MAX;
  865. if (!state->visible)
  866. return 0;
  867. pixel_size = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
  868. clock = crtc->config->base.adjusted_mode.crtc_clock;
  869. htotal = crtc->config->base.adjusted_mode.crtc_htotal;
  870. width = crtc->config->pipe_src_w;
  871. if (WARN_ON(htotal == 0))
  872. htotal = 1;
  873. if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
  874. /*
  875. * FIXME the formula gives values that are
  876. * too big for the cursor FIFO, and hence we
  877. * would never be able to use cursors. For
  878. * now just hardcode the watermark.
  879. */
  880. wm = 63;
  881. } else {
  882. wm = vlv_wm_method2(clock, htotal, width, pixel_size,
  883. dev_priv->wm.pri_latency[level] * 10);
  884. }
  885. return min_t(int, wm, USHRT_MAX);
  886. }
  887. static void vlv_compute_fifo(struct intel_crtc *crtc)
  888. {
  889. struct drm_device *dev = crtc->base.dev;
  890. struct vlv_wm_state *wm_state = &crtc->wm_state;
  891. struct intel_plane *plane;
  892. unsigned int total_rate = 0;
  893. const int fifo_size = 512 - 1;
  894. int fifo_extra, fifo_left = fifo_size;
  895. for_each_intel_plane_on_crtc(dev, crtc, plane) {
  896. struct intel_plane_state *state =
  897. to_intel_plane_state(plane->base.state);
  898. if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
  899. continue;
  900. if (state->visible) {
  901. wm_state->num_active_planes++;
  902. total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
  903. }
  904. }
  905. for_each_intel_plane_on_crtc(dev, crtc, plane) {
  906. struct intel_plane_state *state =
  907. to_intel_plane_state(plane->base.state);
  908. unsigned int rate;
  909. if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
  910. plane->wm.fifo_size = 63;
  911. continue;
  912. }
  913. if (!state->visible) {
  914. plane->wm.fifo_size = 0;
  915. continue;
  916. }
  917. rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
  918. plane->wm.fifo_size = fifo_size * rate / total_rate;
  919. fifo_left -= plane->wm.fifo_size;
  920. }
  921. fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
  922. /* spread the remainder evenly */
  923. for_each_intel_plane_on_crtc(dev, crtc, plane) {
  924. int plane_extra;
  925. if (fifo_left == 0)
  926. break;
  927. if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
  928. continue;
  929. /* give it all to the first plane if none are active */
  930. if (plane->wm.fifo_size == 0 &&
  931. wm_state->num_active_planes)
  932. continue;
  933. plane_extra = min(fifo_extra, fifo_left);
  934. plane->wm.fifo_size += plane_extra;
  935. fifo_left -= plane_extra;
  936. }
  937. WARN_ON(fifo_left != 0);
  938. }
  939. static void vlv_invert_wms(struct intel_crtc *crtc)
  940. {
  941. struct vlv_wm_state *wm_state = &crtc->wm_state;
  942. int level;
  943. for (level = 0; level < wm_state->num_levels; level++) {
  944. struct drm_device *dev = crtc->base.dev;
  945. const int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
  946. struct intel_plane *plane;
  947. wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
  948. wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
  949. for_each_intel_plane_on_crtc(dev, crtc, plane) {
  950. switch (plane->base.type) {
  951. int sprite;
  952. case DRM_PLANE_TYPE_CURSOR:
  953. wm_state->wm[level].cursor = plane->wm.fifo_size -
  954. wm_state->wm[level].cursor;
  955. break;
  956. case DRM_PLANE_TYPE_PRIMARY:
  957. wm_state->wm[level].primary = plane->wm.fifo_size -
  958. wm_state->wm[level].primary;
  959. break;
  960. case DRM_PLANE_TYPE_OVERLAY:
  961. sprite = plane->plane;
  962. wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
  963. wm_state->wm[level].sprite[sprite];
  964. break;
  965. }
  966. }
  967. }
  968. }
  969. static void vlv_compute_wm(struct intel_crtc *crtc)
  970. {
  971. struct drm_device *dev = crtc->base.dev;
  972. struct vlv_wm_state *wm_state = &crtc->wm_state;
  973. struct intel_plane *plane;
  974. int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
  975. int level;
  976. memset(wm_state, 0, sizeof(*wm_state));
  977. wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
  978. wm_state->num_levels = to_i915(dev)->wm.max_level + 1;
  979. wm_state->num_active_planes = 0;
  980. vlv_compute_fifo(crtc);
  981. if (wm_state->num_active_planes != 1)
  982. wm_state->cxsr = false;
  983. if (wm_state->cxsr) {
  984. for (level = 0; level < wm_state->num_levels; level++) {
  985. wm_state->sr[level].plane = sr_fifo_size;
  986. wm_state->sr[level].cursor = 63;
  987. }
  988. }
  989. for_each_intel_plane_on_crtc(dev, crtc, plane) {
  990. struct intel_plane_state *state =
  991. to_intel_plane_state(plane->base.state);
  992. if (!state->visible)
  993. continue;
  994. /* normal watermarks */
  995. for (level = 0; level < wm_state->num_levels; level++) {
  996. int wm = vlv_compute_wm_level(plane, crtc, state, level);
  997. int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
  998. /* hack */
  999. if (WARN_ON(level == 0 && wm > max_wm))
  1000. wm = max_wm;
  1001. if (wm > plane->wm.fifo_size)
  1002. break;
  1003. switch (plane->base.type) {
  1004. int sprite;
  1005. case DRM_PLANE_TYPE_CURSOR:
  1006. wm_state->wm[level].cursor = wm;
  1007. break;
  1008. case DRM_PLANE_TYPE_PRIMARY:
  1009. wm_state->wm[level].primary = wm;
  1010. break;
  1011. case DRM_PLANE_TYPE_OVERLAY:
  1012. sprite = plane->plane;
  1013. wm_state->wm[level].sprite[sprite] = wm;
  1014. break;
  1015. }
  1016. }
  1017. wm_state->num_levels = level;
  1018. if (!wm_state->cxsr)
  1019. continue;
  1020. /* maxfifo watermarks */
  1021. switch (plane->base.type) {
  1022. int sprite, level;
  1023. case DRM_PLANE_TYPE_CURSOR:
  1024. for (level = 0; level < wm_state->num_levels; level++)
  1025. wm_state->sr[level].cursor =
  1026. wm_state->sr[level].cursor;
  1027. break;
  1028. case DRM_PLANE_TYPE_PRIMARY:
  1029. for (level = 0; level < wm_state->num_levels; level++)
  1030. wm_state->sr[level].plane =
  1031. min(wm_state->sr[level].plane,
  1032. wm_state->wm[level].primary);
  1033. break;
  1034. case DRM_PLANE_TYPE_OVERLAY:
  1035. sprite = plane->plane;
  1036. for (level = 0; level < wm_state->num_levels; level++)
  1037. wm_state->sr[level].plane =
  1038. min(wm_state->sr[level].plane,
  1039. wm_state->wm[level].sprite[sprite]);
  1040. break;
  1041. }
  1042. }
  1043. /* clear any (partially) filled invalid levels */
  1044. for (level = wm_state->num_levels; level < to_i915(dev)->wm.max_level + 1; level++) {
  1045. memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
  1046. memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
  1047. }
  1048. vlv_invert_wms(crtc);
  1049. }
  1050. #define VLV_FIFO(plane, value) \
  1051. (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
  1052. static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
  1053. {
  1054. struct drm_device *dev = crtc->base.dev;
  1055. struct drm_i915_private *dev_priv = to_i915(dev);
  1056. struct intel_plane *plane;
  1057. int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
  1058. for_each_intel_plane_on_crtc(dev, crtc, plane) {
  1059. if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
  1060. WARN_ON(plane->wm.fifo_size != 63);
  1061. continue;
  1062. }
  1063. if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
  1064. sprite0_start = plane->wm.fifo_size;
  1065. else if (plane->plane == 0)
  1066. sprite1_start = sprite0_start + plane->wm.fifo_size;
  1067. else
  1068. fifo_size = sprite1_start + plane->wm.fifo_size;
  1069. }
  1070. WARN_ON(fifo_size != 512 - 1);
  1071. DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
  1072. pipe_name(crtc->pipe), sprite0_start,
  1073. sprite1_start, fifo_size);
  1074. switch (crtc->pipe) {
  1075. uint32_t dsparb, dsparb2, dsparb3;
  1076. case PIPE_A:
  1077. dsparb = I915_READ(DSPARB);
  1078. dsparb2 = I915_READ(DSPARB2);
  1079. dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
  1080. VLV_FIFO(SPRITEB, 0xff));
  1081. dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
  1082. VLV_FIFO(SPRITEB, sprite1_start));
  1083. dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
  1084. VLV_FIFO(SPRITEB_HI, 0x1));
  1085. dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
  1086. VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
  1087. I915_WRITE(DSPARB, dsparb);
  1088. I915_WRITE(DSPARB2, dsparb2);
  1089. break;
  1090. case PIPE_B:
  1091. dsparb = I915_READ(DSPARB);
  1092. dsparb2 = I915_READ(DSPARB2);
  1093. dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
  1094. VLV_FIFO(SPRITED, 0xff));
  1095. dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
  1096. VLV_FIFO(SPRITED, sprite1_start));
  1097. dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
  1098. VLV_FIFO(SPRITED_HI, 0xff));
  1099. dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
  1100. VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
  1101. I915_WRITE(DSPARB, dsparb);
  1102. I915_WRITE(DSPARB2, dsparb2);
  1103. break;
  1104. case PIPE_C:
  1105. dsparb3 = I915_READ(DSPARB3);
  1106. dsparb2 = I915_READ(DSPARB2);
  1107. dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
  1108. VLV_FIFO(SPRITEF, 0xff));
  1109. dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
  1110. VLV_FIFO(SPRITEF, sprite1_start));
  1111. dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
  1112. VLV_FIFO(SPRITEF_HI, 0xff));
  1113. dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
  1114. VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
  1115. I915_WRITE(DSPARB3, dsparb3);
  1116. I915_WRITE(DSPARB2, dsparb2);
  1117. break;
  1118. default:
  1119. break;
  1120. }
  1121. }
  1122. #undef VLV_FIFO
  1123. static void vlv_merge_wm(struct drm_device *dev,
  1124. struct vlv_wm_values *wm)
  1125. {
  1126. struct intel_crtc *crtc;
  1127. int num_active_crtcs = 0;
  1128. wm->level = to_i915(dev)->wm.max_level;
  1129. wm->cxsr = true;
  1130. for_each_intel_crtc(dev, crtc) {
  1131. const struct vlv_wm_state *wm_state = &crtc->wm_state;
  1132. if (!crtc->active)
  1133. continue;
  1134. if (!wm_state->cxsr)
  1135. wm->cxsr = false;
  1136. num_active_crtcs++;
  1137. wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
  1138. }
  1139. if (num_active_crtcs != 1)
  1140. wm->cxsr = false;
  1141. if (num_active_crtcs > 1)
  1142. wm->level = VLV_WM_LEVEL_PM2;
  1143. for_each_intel_crtc(dev, crtc) {
  1144. struct vlv_wm_state *wm_state = &crtc->wm_state;
  1145. enum pipe pipe = crtc->pipe;
  1146. if (!crtc->active)
  1147. continue;
  1148. wm->pipe[pipe] = wm_state->wm[wm->level];
  1149. if (wm->cxsr)
  1150. wm->sr = wm_state->sr[wm->level];
  1151. wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
  1152. wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
  1153. wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
  1154. wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
  1155. }
  1156. }
  1157. static void vlv_update_wm(struct drm_crtc *crtc)
  1158. {
  1159. struct drm_device *dev = crtc->dev;
  1160. struct drm_i915_private *dev_priv = dev->dev_private;
  1161. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1162. enum pipe pipe = intel_crtc->pipe;
  1163. struct vlv_wm_values wm = {};
  1164. vlv_compute_wm(intel_crtc);
  1165. vlv_merge_wm(dev, &wm);
  1166. if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
  1167. /* FIXME should be part of crtc atomic commit */
  1168. vlv_pipe_set_fifo_size(intel_crtc);
  1169. return;
  1170. }
  1171. if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
  1172. dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
  1173. chv_set_memory_dvfs(dev_priv, false);
  1174. if (wm.level < VLV_WM_LEVEL_PM5 &&
  1175. dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
  1176. chv_set_memory_pm5(dev_priv, false);
  1177. if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
  1178. intel_set_memory_cxsr(dev_priv, false);
  1179. /* FIXME should be part of crtc atomic commit */
  1180. vlv_pipe_set_fifo_size(intel_crtc);
  1181. vlv_write_wm_values(intel_crtc, &wm);
  1182. DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
  1183. "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
  1184. pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
  1185. wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
  1186. wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
  1187. if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
  1188. intel_set_memory_cxsr(dev_priv, true);
  1189. if (wm.level >= VLV_WM_LEVEL_PM5 &&
  1190. dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
  1191. chv_set_memory_pm5(dev_priv, true);
  1192. if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
  1193. dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
  1194. chv_set_memory_dvfs(dev_priv, true);
  1195. dev_priv->wm.vlv = wm;
  1196. }
  1197. #define single_plane_enabled(mask) is_power_of_2(mask)
  1198. static void g4x_update_wm(struct drm_crtc *crtc)
  1199. {
  1200. struct drm_device *dev = crtc->dev;
  1201. static const int sr_latency_ns = 12000;
  1202. struct drm_i915_private *dev_priv = dev->dev_private;
  1203. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1204. int plane_sr, cursor_sr;
  1205. unsigned int enabled = 0;
  1206. bool cxsr_enabled;
  1207. if (g4x_compute_wm0(dev, PIPE_A,
  1208. &g4x_wm_info, pessimal_latency_ns,
  1209. &g4x_cursor_wm_info, pessimal_latency_ns,
  1210. &planea_wm, &cursora_wm))
  1211. enabled |= 1 << PIPE_A;
  1212. if (g4x_compute_wm0(dev, PIPE_B,
  1213. &g4x_wm_info, pessimal_latency_ns,
  1214. &g4x_cursor_wm_info, pessimal_latency_ns,
  1215. &planeb_wm, &cursorb_wm))
  1216. enabled |= 1 << PIPE_B;
  1217. if (single_plane_enabled(enabled) &&
  1218. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1219. sr_latency_ns,
  1220. &g4x_wm_info,
  1221. &g4x_cursor_wm_info,
  1222. &plane_sr, &cursor_sr)) {
  1223. cxsr_enabled = true;
  1224. } else {
  1225. cxsr_enabled = false;
  1226. intel_set_memory_cxsr(dev_priv, false);
  1227. plane_sr = cursor_sr = 0;
  1228. }
  1229. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
  1230. "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1231. planea_wm, cursora_wm,
  1232. planeb_wm, cursorb_wm,
  1233. plane_sr, cursor_sr);
  1234. I915_WRITE(DSPFW1,
  1235. FW_WM(plane_sr, SR) |
  1236. FW_WM(cursorb_wm, CURSORB) |
  1237. FW_WM(planeb_wm, PLANEB) |
  1238. FW_WM(planea_wm, PLANEA));
  1239. I915_WRITE(DSPFW2,
  1240. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1241. FW_WM(cursora_wm, CURSORA));
  1242. /* HPLL off in SR has some issues on G4x... disable it */
  1243. I915_WRITE(DSPFW3,
  1244. (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
  1245. FW_WM(cursor_sr, CURSOR_SR));
  1246. if (cxsr_enabled)
  1247. intel_set_memory_cxsr(dev_priv, true);
  1248. }
  1249. static void i965_update_wm(struct drm_crtc *unused_crtc)
  1250. {
  1251. struct drm_device *dev = unused_crtc->dev;
  1252. struct drm_i915_private *dev_priv = dev->dev_private;
  1253. struct drm_crtc *crtc;
  1254. int srwm = 1;
  1255. int cursor_sr = 16;
  1256. bool cxsr_enabled;
  1257. /* Calc sr entries for one plane configs */
  1258. crtc = single_enabled_crtc(dev);
  1259. if (crtc) {
  1260. /* self-refresh has much higher latency */
  1261. static const int sr_latency_ns = 12000;
  1262. const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
  1263. int clock = adjusted_mode->crtc_clock;
  1264. int htotal = adjusted_mode->crtc_htotal;
  1265. int hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
  1266. int pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
  1267. unsigned long line_time_us;
  1268. int entries;
  1269. line_time_us = max(htotal * 1000 / clock, 1);
  1270. /* Use ns/us then divide to preserve precision */
  1271. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1272. pixel_size * hdisplay;
  1273. entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
  1274. srwm = I965_FIFO_SIZE - entries;
  1275. if (srwm < 0)
  1276. srwm = 1;
  1277. srwm &= 0x1ff;
  1278. DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
  1279. entries, srwm);
  1280. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1281. pixel_size * crtc->cursor->state->crtc_w;
  1282. entries = DIV_ROUND_UP(entries,
  1283. i965_cursor_wm_info.cacheline_size);
  1284. cursor_sr = i965_cursor_wm_info.fifo_size -
  1285. (entries + i965_cursor_wm_info.guard_size);
  1286. if (cursor_sr > i965_cursor_wm_info.max_wm)
  1287. cursor_sr = i965_cursor_wm_info.max_wm;
  1288. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  1289. "cursor %d\n", srwm, cursor_sr);
  1290. cxsr_enabled = true;
  1291. } else {
  1292. cxsr_enabled = false;
  1293. /* Turn off self refresh if both pipes are enabled */
  1294. intel_set_memory_cxsr(dev_priv, false);
  1295. }
  1296. DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
  1297. srwm);
  1298. /* 965 has limitations... */
  1299. I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
  1300. FW_WM(8, CURSORB) |
  1301. FW_WM(8, PLANEB) |
  1302. FW_WM(8, PLANEA));
  1303. I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
  1304. FW_WM(8, PLANEC_OLD));
  1305. /* update cursor SR watermark */
  1306. I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
  1307. if (cxsr_enabled)
  1308. intel_set_memory_cxsr(dev_priv, true);
  1309. }
  1310. #undef FW_WM
  1311. static void i9xx_update_wm(struct drm_crtc *unused_crtc)
  1312. {
  1313. struct drm_device *dev = unused_crtc->dev;
  1314. struct drm_i915_private *dev_priv = dev->dev_private;
  1315. const struct intel_watermark_params *wm_info;
  1316. uint32_t fwater_lo;
  1317. uint32_t fwater_hi;
  1318. int cwm, srwm = 1;
  1319. int fifo_size;
  1320. int planea_wm, planeb_wm;
  1321. struct drm_crtc *crtc, *enabled = NULL;
  1322. if (IS_I945GM(dev))
  1323. wm_info = &i945_wm_info;
  1324. else if (!IS_GEN2(dev))
  1325. wm_info = &i915_wm_info;
  1326. else
  1327. wm_info = &i830_a_wm_info;
  1328. fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  1329. crtc = intel_get_crtc_for_plane(dev, 0);
  1330. if (intel_crtc_active(crtc)) {
  1331. const struct drm_display_mode *adjusted_mode;
  1332. int cpp = crtc->primary->state->fb->bits_per_pixel / 8;
  1333. if (IS_GEN2(dev))
  1334. cpp = 4;
  1335. adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
  1336. planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1337. wm_info, fifo_size, cpp,
  1338. pessimal_latency_ns);
  1339. enabled = crtc;
  1340. } else {
  1341. planea_wm = fifo_size - wm_info->guard_size;
  1342. if (planea_wm > (long)wm_info->max_wm)
  1343. planea_wm = wm_info->max_wm;
  1344. }
  1345. if (IS_GEN2(dev))
  1346. wm_info = &i830_bc_wm_info;
  1347. fifo_size = dev_priv->display.get_fifo_size(dev, 1);
  1348. crtc = intel_get_crtc_for_plane(dev, 1);
  1349. if (intel_crtc_active(crtc)) {
  1350. const struct drm_display_mode *adjusted_mode;
  1351. int cpp = crtc->primary->state->fb->bits_per_pixel / 8;
  1352. if (IS_GEN2(dev))
  1353. cpp = 4;
  1354. adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
  1355. planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1356. wm_info, fifo_size, cpp,
  1357. pessimal_latency_ns);
  1358. if (enabled == NULL)
  1359. enabled = crtc;
  1360. else
  1361. enabled = NULL;
  1362. } else {
  1363. planeb_wm = fifo_size - wm_info->guard_size;
  1364. if (planeb_wm > (long)wm_info->max_wm)
  1365. planeb_wm = wm_info->max_wm;
  1366. }
  1367. DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  1368. if (IS_I915GM(dev) && enabled) {
  1369. struct drm_i915_gem_object *obj;
  1370. obj = intel_fb_obj(enabled->primary->state->fb);
  1371. /* self-refresh seems busted with untiled */
  1372. if (obj->tiling_mode == I915_TILING_NONE)
  1373. enabled = NULL;
  1374. }
  1375. /*
  1376. * Overlay gets an aggressive default since video jitter is bad.
  1377. */
  1378. cwm = 2;
  1379. /* Play safe and disable self-refresh before adjusting watermarks. */
  1380. intel_set_memory_cxsr(dev_priv, false);
  1381. /* Calc sr entries for one plane configs */
  1382. if (HAS_FW_BLC(dev) && enabled) {
  1383. /* self-refresh has much higher latency */
  1384. static const int sr_latency_ns = 6000;
  1385. const struct drm_display_mode *adjusted_mode = &to_intel_crtc(enabled)->config->base.adjusted_mode;
  1386. int clock = adjusted_mode->crtc_clock;
  1387. int htotal = adjusted_mode->crtc_htotal;
  1388. int hdisplay = to_intel_crtc(enabled)->config->pipe_src_w;
  1389. int pixel_size = enabled->primary->state->fb->bits_per_pixel / 8;
  1390. unsigned long line_time_us;
  1391. int entries;
  1392. line_time_us = max(htotal * 1000 / clock, 1);
  1393. /* Use ns/us then divide to preserve precision */
  1394. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1395. pixel_size * hdisplay;
  1396. entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
  1397. DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
  1398. srwm = wm_info->fifo_size - entries;
  1399. if (srwm < 0)
  1400. srwm = 1;
  1401. if (IS_I945G(dev) || IS_I945GM(dev))
  1402. I915_WRITE(FW_BLC_SELF,
  1403. FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
  1404. else if (IS_I915GM(dev))
  1405. I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
  1406. }
  1407. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
  1408. planea_wm, planeb_wm, cwm, srwm);
  1409. fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
  1410. fwater_hi = (cwm & 0x1f);
  1411. /* Set request length to 8 cachelines per fetch */
  1412. fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
  1413. fwater_hi = fwater_hi | (1 << 8);
  1414. I915_WRITE(FW_BLC, fwater_lo);
  1415. I915_WRITE(FW_BLC2, fwater_hi);
  1416. if (enabled)
  1417. intel_set_memory_cxsr(dev_priv, true);
  1418. }
  1419. static void i845_update_wm(struct drm_crtc *unused_crtc)
  1420. {
  1421. struct drm_device *dev = unused_crtc->dev;
  1422. struct drm_i915_private *dev_priv = dev->dev_private;
  1423. struct drm_crtc *crtc;
  1424. const struct drm_display_mode *adjusted_mode;
  1425. uint32_t fwater_lo;
  1426. int planea_wm;
  1427. crtc = single_enabled_crtc(dev);
  1428. if (crtc == NULL)
  1429. return;
  1430. adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
  1431. planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1432. &i845_wm_info,
  1433. dev_priv->display.get_fifo_size(dev, 0),
  1434. 4, pessimal_latency_ns);
  1435. fwater_lo = I915_READ(FW_BLC) & ~0xfff;
  1436. fwater_lo |= (3<<8) | planea_wm;
  1437. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
  1438. I915_WRITE(FW_BLC, fwater_lo);
  1439. }
  1440. uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
  1441. {
  1442. uint32_t pixel_rate;
  1443. pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
  1444. /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
  1445. * adjust the pixel_rate here. */
  1446. if (pipe_config->pch_pfit.enabled) {
  1447. uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
  1448. uint32_t pfit_size = pipe_config->pch_pfit.size;
  1449. pipe_w = pipe_config->pipe_src_w;
  1450. pipe_h = pipe_config->pipe_src_h;
  1451. pfit_w = (pfit_size >> 16) & 0xFFFF;
  1452. pfit_h = pfit_size & 0xFFFF;
  1453. if (pipe_w < pfit_w)
  1454. pipe_w = pfit_w;
  1455. if (pipe_h < pfit_h)
  1456. pipe_h = pfit_h;
  1457. pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
  1458. pfit_w * pfit_h);
  1459. }
  1460. return pixel_rate;
  1461. }
  1462. /* latency must be in 0.1us units. */
  1463. static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
  1464. uint32_t latency)
  1465. {
  1466. uint64_t ret;
  1467. if (WARN(latency == 0, "Latency value missing\n"))
  1468. return UINT_MAX;
  1469. ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
  1470. ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
  1471. return ret;
  1472. }
  1473. /* latency must be in 0.1us units. */
  1474. static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
  1475. uint32_t horiz_pixels, uint8_t bytes_per_pixel,
  1476. uint32_t latency)
  1477. {
  1478. uint32_t ret;
  1479. if (WARN(latency == 0, "Latency value missing\n"))
  1480. return UINT_MAX;
  1481. ret = (latency * pixel_rate) / (pipe_htotal * 10000);
  1482. ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
  1483. ret = DIV_ROUND_UP(ret, 64) + 2;
  1484. return ret;
  1485. }
  1486. static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
  1487. uint8_t bytes_per_pixel)
  1488. {
  1489. return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
  1490. }
  1491. struct skl_pipe_wm_parameters {
  1492. bool active;
  1493. uint32_t pipe_htotal;
  1494. uint32_t pixel_rate; /* in KHz */
  1495. struct intel_plane_wm_parameters plane[I915_MAX_PLANES];
  1496. struct intel_plane_wm_parameters cursor;
  1497. };
  1498. struct ilk_pipe_wm_parameters {
  1499. bool active;
  1500. uint32_t pipe_htotal;
  1501. uint32_t pixel_rate;
  1502. struct intel_plane_wm_parameters pri;
  1503. struct intel_plane_wm_parameters spr;
  1504. struct intel_plane_wm_parameters cur;
  1505. };
  1506. struct ilk_wm_maximums {
  1507. uint16_t pri;
  1508. uint16_t spr;
  1509. uint16_t cur;
  1510. uint16_t fbc;
  1511. };
  1512. /* used in computing the new watermarks state */
  1513. struct intel_wm_config {
  1514. unsigned int num_pipes_active;
  1515. bool sprites_enabled;
  1516. bool sprites_scaled;
  1517. };
  1518. /*
  1519. * For both WM_PIPE and WM_LP.
  1520. * mem_value must be in 0.1us units.
  1521. */
  1522. static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
  1523. uint32_t mem_value,
  1524. bool is_lp)
  1525. {
  1526. uint32_t method1, method2;
  1527. if (!params->active || !params->pri.enabled)
  1528. return 0;
  1529. method1 = ilk_wm_method1(params->pixel_rate,
  1530. params->pri.bytes_per_pixel,
  1531. mem_value);
  1532. if (!is_lp)
  1533. return method1;
  1534. method2 = ilk_wm_method2(params->pixel_rate,
  1535. params->pipe_htotal,
  1536. params->pri.horiz_pixels,
  1537. params->pri.bytes_per_pixel,
  1538. mem_value);
  1539. return min(method1, method2);
  1540. }
  1541. /*
  1542. * For both WM_PIPE and WM_LP.
  1543. * mem_value must be in 0.1us units.
  1544. */
  1545. static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
  1546. uint32_t mem_value)
  1547. {
  1548. uint32_t method1, method2;
  1549. if (!params->active || !params->spr.enabled)
  1550. return 0;
  1551. method1 = ilk_wm_method1(params->pixel_rate,
  1552. params->spr.bytes_per_pixel,
  1553. mem_value);
  1554. method2 = ilk_wm_method2(params->pixel_rate,
  1555. params->pipe_htotal,
  1556. params->spr.horiz_pixels,
  1557. params->spr.bytes_per_pixel,
  1558. mem_value);
  1559. return min(method1, method2);
  1560. }
  1561. /*
  1562. * For both WM_PIPE and WM_LP.
  1563. * mem_value must be in 0.1us units.
  1564. */
  1565. static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
  1566. uint32_t mem_value)
  1567. {
  1568. if (!params->active || !params->cur.enabled)
  1569. return 0;
  1570. return ilk_wm_method2(params->pixel_rate,
  1571. params->pipe_htotal,
  1572. params->cur.horiz_pixels,
  1573. params->cur.bytes_per_pixel,
  1574. mem_value);
  1575. }
  1576. /* Only for WM_LP. */
  1577. static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
  1578. uint32_t pri_val)
  1579. {
  1580. if (!params->active || !params->pri.enabled)
  1581. return 0;
  1582. return ilk_wm_fbc(pri_val,
  1583. params->pri.horiz_pixels,
  1584. params->pri.bytes_per_pixel);
  1585. }
  1586. static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
  1587. {
  1588. if (INTEL_INFO(dev)->gen >= 8)
  1589. return 3072;
  1590. else if (INTEL_INFO(dev)->gen >= 7)
  1591. return 768;
  1592. else
  1593. return 512;
  1594. }
  1595. static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
  1596. int level, bool is_sprite)
  1597. {
  1598. if (INTEL_INFO(dev)->gen >= 8)
  1599. /* BDW primary/sprite plane watermarks */
  1600. return level == 0 ? 255 : 2047;
  1601. else if (INTEL_INFO(dev)->gen >= 7)
  1602. /* IVB/HSW primary/sprite plane watermarks */
  1603. return level == 0 ? 127 : 1023;
  1604. else if (!is_sprite)
  1605. /* ILK/SNB primary plane watermarks */
  1606. return level == 0 ? 127 : 511;
  1607. else
  1608. /* ILK/SNB sprite plane watermarks */
  1609. return level == 0 ? 63 : 255;
  1610. }
  1611. static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
  1612. int level)
  1613. {
  1614. if (INTEL_INFO(dev)->gen >= 7)
  1615. return level == 0 ? 63 : 255;
  1616. else
  1617. return level == 0 ? 31 : 63;
  1618. }
  1619. static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
  1620. {
  1621. if (INTEL_INFO(dev)->gen >= 8)
  1622. return 31;
  1623. else
  1624. return 15;
  1625. }
  1626. /* Calculate the maximum primary/sprite plane watermark */
  1627. static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
  1628. int level,
  1629. const struct intel_wm_config *config,
  1630. enum intel_ddb_partitioning ddb_partitioning,
  1631. bool is_sprite)
  1632. {
  1633. unsigned int fifo_size = ilk_display_fifo_size(dev);
  1634. /* if sprites aren't enabled, sprites get nothing */
  1635. if (is_sprite && !config->sprites_enabled)
  1636. return 0;
  1637. /* HSW allows LP1+ watermarks even with multiple pipes */
  1638. if (level == 0 || config->num_pipes_active > 1) {
  1639. fifo_size /= INTEL_INFO(dev)->num_pipes;
  1640. /*
  1641. * For some reason the non self refresh
  1642. * FIFO size is only half of the self
  1643. * refresh FIFO size on ILK/SNB.
  1644. */
  1645. if (INTEL_INFO(dev)->gen <= 6)
  1646. fifo_size /= 2;
  1647. }
  1648. if (config->sprites_enabled) {
  1649. /* level 0 is always calculated with 1:1 split */
  1650. if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
  1651. if (is_sprite)
  1652. fifo_size *= 5;
  1653. fifo_size /= 6;
  1654. } else {
  1655. fifo_size /= 2;
  1656. }
  1657. }
  1658. /* clamp to max that the registers can hold */
  1659. return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
  1660. }
  1661. /* Calculate the maximum cursor plane watermark */
  1662. static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
  1663. int level,
  1664. const struct intel_wm_config *config)
  1665. {
  1666. /* HSW LP1+ watermarks w/ multiple pipes */
  1667. if (level > 0 && config->num_pipes_active > 1)
  1668. return 64;
  1669. /* otherwise just report max that registers can hold */
  1670. return ilk_cursor_wm_reg_max(dev, level);
  1671. }
  1672. static void ilk_compute_wm_maximums(const struct drm_device *dev,
  1673. int level,
  1674. const struct intel_wm_config *config,
  1675. enum intel_ddb_partitioning ddb_partitioning,
  1676. struct ilk_wm_maximums *max)
  1677. {
  1678. max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
  1679. max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
  1680. max->cur = ilk_cursor_wm_max(dev, level, config);
  1681. max->fbc = ilk_fbc_wm_reg_max(dev);
  1682. }
  1683. static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
  1684. int level,
  1685. struct ilk_wm_maximums *max)
  1686. {
  1687. max->pri = ilk_plane_wm_reg_max(dev, level, false);
  1688. max->spr = ilk_plane_wm_reg_max(dev, level, true);
  1689. max->cur = ilk_cursor_wm_reg_max(dev, level);
  1690. max->fbc = ilk_fbc_wm_reg_max(dev);
  1691. }
  1692. static bool ilk_validate_wm_level(int level,
  1693. const struct ilk_wm_maximums *max,
  1694. struct intel_wm_level *result)
  1695. {
  1696. bool ret;
  1697. /* already determined to be invalid? */
  1698. if (!result->enable)
  1699. return false;
  1700. result->enable = result->pri_val <= max->pri &&
  1701. result->spr_val <= max->spr &&
  1702. result->cur_val <= max->cur;
  1703. ret = result->enable;
  1704. /*
  1705. * HACK until we can pre-compute everything,
  1706. * and thus fail gracefully if LP0 watermarks
  1707. * are exceeded...
  1708. */
  1709. if (level == 0 && !result->enable) {
  1710. if (result->pri_val > max->pri)
  1711. DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
  1712. level, result->pri_val, max->pri);
  1713. if (result->spr_val > max->spr)
  1714. DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
  1715. level, result->spr_val, max->spr);
  1716. if (result->cur_val > max->cur)
  1717. DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
  1718. level, result->cur_val, max->cur);
  1719. result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
  1720. result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
  1721. result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
  1722. result->enable = true;
  1723. }
  1724. return ret;
  1725. }
  1726. static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
  1727. int level,
  1728. const struct ilk_pipe_wm_parameters *p,
  1729. struct intel_wm_level *result)
  1730. {
  1731. uint16_t pri_latency = dev_priv->wm.pri_latency[level];
  1732. uint16_t spr_latency = dev_priv->wm.spr_latency[level];
  1733. uint16_t cur_latency = dev_priv->wm.cur_latency[level];
  1734. /* WM1+ latency values stored in 0.5us units */
  1735. if (level > 0) {
  1736. pri_latency *= 5;
  1737. spr_latency *= 5;
  1738. cur_latency *= 5;
  1739. }
  1740. result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
  1741. result->spr_val = ilk_compute_spr_wm(p, spr_latency);
  1742. result->cur_val = ilk_compute_cur_wm(p, cur_latency);
  1743. result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
  1744. result->enable = true;
  1745. }
  1746. static uint32_t
  1747. hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
  1748. {
  1749. struct drm_i915_private *dev_priv = dev->dev_private;
  1750. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1751. const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
  1752. u32 linetime, ips_linetime;
  1753. if (!intel_crtc->active)
  1754. return 0;
  1755. /* The WM are computed with base on how long it takes to fill a single
  1756. * row at the given clock rate, multiplied by 8.
  1757. * */
  1758. linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
  1759. adjusted_mode->crtc_clock);
  1760. ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
  1761. dev_priv->cdclk_freq);
  1762. return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
  1763. PIPE_WM_LINETIME_TIME(linetime);
  1764. }
  1765. static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
  1766. {
  1767. struct drm_i915_private *dev_priv = dev->dev_private;
  1768. if (IS_GEN9(dev)) {
  1769. uint32_t val;
  1770. int ret, i;
  1771. int level, max_level = ilk_wm_max_level(dev);
  1772. /* read the first set of memory latencies[0:3] */
  1773. val = 0; /* data0 to be programmed to 0 for first set */
  1774. mutex_lock(&dev_priv->rps.hw_lock);
  1775. ret = sandybridge_pcode_read(dev_priv,
  1776. GEN9_PCODE_READ_MEM_LATENCY,
  1777. &val);
  1778. mutex_unlock(&dev_priv->rps.hw_lock);
  1779. if (ret) {
  1780. DRM_ERROR("SKL Mailbox read error = %d\n", ret);
  1781. return;
  1782. }
  1783. wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
  1784. wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
  1785. GEN9_MEM_LATENCY_LEVEL_MASK;
  1786. wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
  1787. GEN9_MEM_LATENCY_LEVEL_MASK;
  1788. wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
  1789. GEN9_MEM_LATENCY_LEVEL_MASK;
  1790. /* read the second set of memory latencies[4:7] */
  1791. val = 1; /* data0 to be programmed to 1 for second set */
  1792. mutex_lock(&dev_priv->rps.hw_lock);
  1793. ret = sandybridge_pcode_read(dev_priv,
  1794. GEN9_PCODE_READ_MEM_LATENCY,
  1795. &val);
  1796. mutex_unlock(&dev_priv->rps.hw_lock);
  1797. if (ret) {
  1798. DRM_ERROR("SKL Mailbox read error = %d\n", ret);
  1799. return;
  1800. }
  1801. wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
  1802. wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
  1803. GEN9_MEM_LATENCY_LEVEL_MASK;
  1804. wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
  1805. GEN9_MEM_LATENCY_LEVEL_MASK;
  1806. wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
  1807. GEN9_MEM_LATENCY_LEVEL_MASK;
  1808. /*
  1809. * WaWmMemoryReadLatency:skl
  1810. *
  1811. * punit doesn't take into account the read latency so we need
  1812. * to add 2us to the various latency levels we retrieve from
  1813. * the punit.
  1814. * - W0 is a bit special in that it's the only level that
  1815. * can't be disabled if we want to have display working, so
  1816. * we always add 2us there.
  1817. * - For levels >=1, punit returns 0us latency when they are
  1818. * disabled, so we respect that and don't add 2us then
  1819. *
  1820. * Additionally, if a level n (n > 1) has a 0us latency, all
  1821. * levels m (m >= n) need to be disabled. We make sure to
  1822. * sanitize the values out of the punit to satisfy this
  1823. * requirement.
  1824. */
  1825. wm[0] += 2;
  1826. for (level = 1; level <= max_level; level++)
  1827. if (wm[level] != 0)
  1828. wm[level] += 2;
  1829. else {
  1830. for (i = level + 1; i <= max_level; i++)
  1831. wm[i] = 0;
  1832. break;
  1833. }
  1834. } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  1835. uint64_t sskpd = I915_READ64(MCH_SSKPD);
  1836. wm[0] = (sskpd >> 56) & 0xFF;
  1837. if (wm[0] == 0)
  1838. wm[0] = sskpd & 0xF;
  1839. wm[1] = (sskpd >> 4) & 0xFF;
  1840. wm[2] = (sskpd >> 12) & 0xFF;
  1841. wm[3] = (sskpd >> 20) & 0x1FF;
  1842. wm[4] = (sskpd >> 32) & 0x1FF;
  1843. } else if (INTEL_INFO(dev)->gen >= 6) {
  1844. uint32_t sskpd = I915_READ(MCH_SSKPD);
  1845. wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
  1846. wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
  1847. wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
  1848. wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
  1849. } else if (INTEL_INFO(dev)->gen >= 5) {
  1850. uint32_t mltr = I915_READ(MLTR_ILK);
  1851. /* ILK primary LP0 latency is 700 ns */
  1852. wm[0] = 7;
  1853. wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
  1854. wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
  1855. }
  1856. }
  1857. static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
  1858. {
  1859. /* ILK sprite LP0 latency is 1300 ns */
  1860. if (INTEL_INFO(dev)->gen == 5)
  1861. wm[0] = 13;
  1862. }
  1863. static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
  1864. {
  1865. /* ILK cursor LP0 latency is 1300 ns */
  1866. if (INTEL_INFO(dev)->gen == 5)
  1867. wm[0] = 13;
  1868. /* WaDoubleCursorLP3Latency:ivb */
  1869. if (IS_IVYBRIDGE(dev))
  1870. wm[3] *= 2;
  1871. }
  1872. int ilk_wm_max_level(const struct drm_device *dev)
  1873. {
  1874. /* how many WM levels are we expecting */
  1875. if (INTEL_INFO(dev)->gen >= 9)
  1876. return 7;
  1877. else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  1878. return 4;
  1879. else if (INTEL_INFO(dev)->gen >= 6)
  1880. return 3;
  1881. else
  1882. return 2;
  1883. }
  1884. static void intel_print_wm_latency(struct drm_device *dev,
  1885. const char *name,
  1886. const uint16_t wm[8])
  1887. {
  1888. int level, max_level = ilk_wm_max_level(dev);
  1889. for (level = 0; level <= max_level; level++) {
  1890. unsigned int latency = wm[level];
  1891. if (latency == 0) {
  1892. DRM_ERROR("%s WM%d latency not provided\n",
  1893. name, level);
  1894. continue;
  1895. }
  1896. /*
  1897. * - latencies are in us on gen9.
  1898. * - before then, WM1+ latency values are in 0.5us units
  1899. */
  1900. if (IS_GEN9(dev))
  1901. latency *= 10;
  1902. else if (level > 0)
  1903. latency *= 5;
  1904. DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
  1905. name, level, wm[level],
  1906. latency / 10, latency % 10);
  1907. }
  1908. }
  1909. static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
  1910. uint16_t wm[5], uint16_t min)
  1911. {
  1912. int level, max_level = ilk_wm_max_level(dev_priv->dev);
  1913. if (wm[0] >= min)
  1914. return false;
  1915. wm[0] = max(wm[0], min);
  1916. for (level = 1; level <= max_level; level++)
  1917. wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
  1918. return true;
  1919. }
  1920. static void snb_wm_latency_quirk(struct drm_device *dev)
  1921. {
  1922. struct drm_i915_private *dev_priv = dev->dev_private;
  1923. bool changed;
  1924. /*
  1925. * The BIOS provided WM memory latency values are often
  1926. * inadequate for high resolution displays. Adjust them.
  1927. */
  1928. changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
  1929. ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
  1930. ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
  1931. if (!changed)
  1932. return;
  1933. DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
  1934. intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
  1935. intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
  1936. intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
  1937. }
  1938. static void ilk_setup_wm_latency(struct drm_device *dev)
  1939. {
  1940. struct drm_i915_private *dev_priv = dev->dev_private;
  1941. intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
  1942. memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
  1943. sizeof(dev_priv->wm.pri_latency));
  1944. memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
  1945. sizeof(dev_priv->wm.pri_latency));
  1946. intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
  1947. intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
  1948. intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
  1949. intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
  1950. intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
  1951. if (IS_GEN6(dev))
  1952. snb_wm_latency_quirk(dev);
  1953. }
  1954. static void skl_setup_wm_latency(struct drm_device *dev)
  1955. {
  1956. struct drm_i915_private *dev_priv = dev->dev_private;
  1957. intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
  1958. intel_print_wm_latency(dev, "Gen9 Plane", dev_priv->wm.skl_latency);
  1959. }
  1960. static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
  1961. struct ilk_pipe_wm_parameters *p)
  1962. {
  1963. struct drm_device *dev = crtc->dev;
  1964. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1965. enum pipe pipe = intel_crtc->pipe;
  1966. struct drm_plane *plane;
  1967. if (!intel_crtc->active)
  1968. return;
  1969. p->active = true;
  1970. p->pipe_htotal = intel_crtc->config->base.adjusted_mode.crtc_htotal;
  1971. p->pixel_rate = ilk_pipe_pixel_rate(intel_crtc->config);
  1972. if (crtc->primary->state->fb)
  1973. p->pri.bytes_per_pixel =
  1974. crtc->primary->state->fb->bits_per_pixel / 8;
  1975. else
  1976. p->pri.bytes_per_pixel = 4;
  1977. p->cur.bytes_per_pixel = 4;
  1978. /*
  1979. * TODO: for now, assume primary and cursor planes are always enabled.
  1980. * Setting them to false makes the screen flicker.
  1981. */
  1982. p->pri.enabled = true;
  1983. p->cur.enabled = true;
  1984. p->pri.horiz_pixels = intel_crtc->config->pipe_src_w;
  1985. p->cur.horiz_pixels = intel_crtc->base.cursor->state->crtc_w;
  1986. drm_for_each_legacy_plane(plane, dev) {
  1987. struct intel_plane *intel_plane = to_intel_plane(plane);
  1988. if (intel_plane->pipe == pipe) {
  1989. p->spr = intel_plane->wm;
  1990. break;
  1991. }
  1992. }
  1993. }
  1994. static void ilk_compute_wm_config(struct drm_device *dev,
  1995. struct intel_wm_config *config)
  1996. {
  1997. struct intel_crtc *intel_crtc;
  1998. /* Compute the currently _active_ config */
  1999. for_each_intel_crtc(dev, intel_crtc) {
  2000. const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
  2001. if (!wm->pipe_enabled)
  2002. continue;
  2003. config->sprites_enabled |= wm->sprites_enabled;
  2004. config->sprites_scaled |= wm->sprites_scaled;
  2005. config->num_pipes_active++;
  2006. }
  2007. }
  2008. /* Compute new watermarks for the pipe */
  2009. static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
  2010. const struct ilk_pipe_wm_parameters *params,
  2011. struct intel_pipe_wm *pipe_wm)
  2012. {
  2013. struct drm_device *dev = crtc->dev;
  2014. const struct drm_i915_private *dev_priv = dev->dev_private;
  2015. int level, max_level = ilk_wm_max_level(dev);
  2016. /* LP0 watermark maximums depend on this pipe alone */
  2017. struct intel_wm_config config = {
  2018. .num_pipes_active = 1,
  2019. .sprites_enabled = params->spr.enabled,
  2020. .sprites_scaled = params->spr.scaled,
  2021. };
  2022. struct ilk_wm_maximums max;
  2023. pipe_wm->pipe_enabled = params->active;
  2024. pipe_wm->sprites_enabled = params->spr.enabled;
  2025. pipe_wm->sprites_scaled = params->spr.scaled;
  2026. /* ILK/SNB: LP2+ watermarks only w/o sprites */
  2027. if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
  2028. max_level = 1;
  2029. /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
  2030. if (params->spr.scaled)
  2031. max_level = 0;
  2032. ilk_compute_wm_level(dev_priv, 0, params, &pipe_wm->wm[0]);
  2033. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2034. pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
  2035. /* LP0 watermarks always use 1/2 DDB partitioning */
  2036. ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
  2037. /* At least LP0 must be valid */
  2038. if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
  2039. return false;
  2040. ilk_compute_wm_reg_maximums(dev, 1, &max);
  2041. for (level = 1; level <= max_level; level++) {
  2042. struct intel_wm_level wm = {};
  2043. ilk_compute_wm_level(dev_priv, level, params, &wm);
  2044. /*
  2045. * Disable any watermark level that exceeds the
  2046. * register maximums since such watermarks are
  2047. * always invalid.
  2048. */
  2049. if (!ilk_validate_wm_level(level, &max, &wm))
  2050. break;
  2051. pipe_wm->wm[level] = wm;
  2052. }
  2053. return true;
  2054. }
  2055. /*
  2056. * Merge the watermarks from all active pipes for a specific level.
  2057. */
  2058. static void ilk_merge_wm_level(struct drm_device *dev,
  2059. int level,
  2060. struct intel_wm_level *ret_wm)
  2061. {
  2062. const struct intel_crtc *intel_crtc;
  2063. ret_wm->enable = true;
  2064. for_each_intel_crtc(dev, intel_crtc) {
  2065. const struct intel_pipe_wm *active = &intel_crtc->wm.active;
  2066. const struct intel_wm_level *wm = &active->wm[level];
  2067. if (!active->pipe_enabled)
  2068. continue;
  2069. /*
  2070. * The watermark values may have been used in the past,
  2071. * so we must maintain them in the registers for some
  2072. * time even if the level is now disabled.
  2073. */
  2074. if (!wm->enable)
  2075. ret_wm->enable = false;
  2076. ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
  2077. ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
  2078. ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
  2079. ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
  2080. }
  2081. }
  2082. /*
  2083. * Merge all low power watermarks for all active pipes.
  2084. */
  2085. static void ilk_wm_merge(struct drm_device *dev,
  2086. const struct intel_wm_config *config,
  2087. const struct ilk_wm_maximums *max,
  2088. struct intel_pipe_wm *merged)
  2089. {
  2090. struct drm_i915_private *dev_priv = dev->dev_private;
  2091. int level, max_level = ilk_wm_max_level(dev);
  2092. int last_enabled_level = max_level;
  2093. /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
  2094. if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
  2095. config->num_pipes_active > 1)
  2096. return;
  2097. /* ILK: FBC WM must be disabled always */
  2098. merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
  2099. /* merge each WM1+ level */
  2100. for (level = 1; level <= max_level; level++) {
  2101. struct intel_wm_level *wm = &merged->wm[level];
  2102. ilk_merge_wm_level(dev, level, wm);
  2103. if (level > last_enabled_level)
  2104. wm->enable = false;
  2105. else if (!ilk_validate_wm_level(level, max, wm))
  2106. /* make sure all following levels get disabled */
  2107. last_enabled_level = level - 1;
  2108. /*
  2109. * The spec says it is preferred to disable
  2110. * FBC WMs instead of disabling a WM level.
  2111. */
  2112. if (wm->fbc_val > max->fbc) {
  2113. if (wm->enable)
  2114. merged->fbc_wm_enabled = false;
  2115. wm->fbc_val = 0;
  2116. }
  2117. }
  2118. /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
  2119. /*
  2120. * FIXME this is racy. FBC might get enabled later.
  2121. * What we should check here is whether FBC can be
  2122. * enabled sometime later.
  2123. */
  2124. if (IS_GEN5(dev) && !merged->fbc_wm_enabled &&
  2125. intel_fbc_enabled(dev_priv)) {
  2126. for (level = 2; level <= max_level; level++) {
  2127. struct intel_wm_level *wm = &merged->wm[level];
  2128. wm->enable = false;
  2129. }
  2130. }
  2131. }
  2132. static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
  2133. {
  2134. /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
  2135. return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
  2136. }
  2137. /* The value we need to program into the WM_LPx latency field */
  2138. static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
  2139. {
  2140. struct drm_i915_private *dev_priv = dev->dev_private;
  2141. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2142. return 2 * level;
  2143. else
  2144. return dev_priv->wm.pri_latency[level];
  2145. }
  2146. static void ilk_compute_wm_results(struct drm_device *dev,
  2147. const struct intel_pipe_wm *merged,
  2148. enum intel_ddb_partitioning partitioning,
  2149. struct ilk_wm_values *results)
  2150. {
  2151. struct intel_crtc *intel_crtc;
  2152. int level, wm_lp;
  2153. results->enable_fbc_wm = merged->fbc_wm_enabled;
  2154. results->partitioning = partitioning;
  2155. /* LP1+ register values */
  2156. for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
  2157. const struct intel_wm_level *r;
  2158. level = ilk_wm_lp_to_level(wm_lp, merged);
  2159. r = &merged->wm[level];
  2160. /*
  2161. * Maintain the watermark values even if the level is
  2162. * disabled. Doing otherwise could cause underruns.
  2163. */
  2164. results->wm_lp[wm_lp - 1] =
  2165. (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
  2166. (r->pri_val << WM1_LP_SR_SHIFT) |
  2167. r->cur_val;
  2168. if (r->enable)
  2169. results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
  2170. if (INTEL_INFO(dev)->gen >= 8)
  2171. results->wm_lp[wm_lp - 1] |=
  2172. r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
  2173. else
  2174. results->wm_lp[wm_lp - 1] |=
  2175. r->fbc_val << WM1_LP_FBC_SHIFT;
  2176. /*
  2177. * Always set WM1S_LP_EN when spr_val != 0, even if the
  2178. * level is disabled. Doing otherwise could cause underruns.
  2179. */
  2180. if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
  2181. WARN_ON(wm_lp != 1);
  2182. results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
  2183. } else
  2184. results->wm_lp_spr[wm_lp - 1] = r->spr_val;
  2185. }
  2186. /* LP0 register values */
  2187. for_each_intel_crtc(dev, intel_crtc) {
  2188. enum pipe pipe = intel_crtc->pipe;
  2189. const struct intel_wm_level *r =
  2190. &intel_crtc->wm.active.wm[0];
  2191. if (WARN_ON(!r->enable))
  2192. continue;
  2193. results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
  2194. results->wm_pipe[pipe] =
  2195. (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
  2196. (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
  2197. r->cur_val;
  2198. }
  2199. }
  2200. /* Find the result with the highest level enabled. Check for enable_fbc_wm in
  2201. * case both are at the same level. Prefer r1 in case they're the same. */
  2202. static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
  2203. struct intel_pipe_wm *r1,
  2204. struct intel_pipe_wm *r2)
  2205. {
  2206. int level, max_level = ilk_wm_max_level(dev);
  2207. int level1 = 0, level2 = 0;
  2208. for (level = 1; level <= max_level; level++) {
  2209. if (r1->wm[level].enable)
  2210. level1 = level;
  2211. if (r2->wm[level].enable)
  2212. level2 = level;
  2213. }
  2214. if (level1 == level2) {
  2215. if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
  2216. return r2;
  2217. else
  2218. return r1;
  2219. } else if (level1 > level2) {
  2220. return r1;
  2221. } else {
  2222. return r2;
  2223. }
  2224. }
  2225. /* dirty bits used to track which watermarks need changes */
  2226. #define WM_DIRTY_PIPE(pipe) (1 << (pipe))
  2227. #define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
  2228. #define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
  2229. #define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
  2230. #define WM_DIRTY_FBC (1 << 24)
  2231. #define WM_DIRTY_DDB (1 << 25)
  2232. static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
  2233. const struct ilk_wm_values *old,
  2234. const struct ilk_wm_values *new)
  2235. {
  2236. unsigned int dirty = 0;
  2237. enum pipe pipe;
  2238. int wm_lp;
  2239. for_each_pipe(dev_priv, pipe) {
  2240. if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
  2241. dirty |= WM_DIRTY_LINETIME(pipe);
  2242. /* Must disable LP1+ watermarks too */
  2243. dirty |= WM_DIRTY_LP_ALL;
  2244. }
  2245. if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
  2246. dirty |= WM_DIRTY_PIPE(pipe);
  2247. /* Must disable LP1+ watermarks too */
  2248. dirty |= WM_DIRTY_LP_ALL;
  2249. }
  2250. }
  2251. if (old->enable_fbc_wm != new->enable_fbc_wm) {
  2252. dirty |= WM_DIRTY_FBC;
  2253. /* Must disable LP1+ watermarks too */
  2254. dirty |= WM_DIRTY_LP_ALL;
  2255. }
  2256. if (old->partitioning != new->partitioning) {
  2257. dirty |= WM_DIRTY_DDB;
  2258. /* Must disable LP1+ watermarks too */
  2259. dirty |= WM_DIRTY_LP_ALL;
  2260. }
  2261. /* LP1+ watermarks already deemed dirty, no need to continue */
  2262. if (dirty & WM_DIRTY_LP_ALL)
  2263. return dirty;
  2264. /* Find the lowest numbered LP1+ watermark in need of an update... */
  2265. for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
  2266. if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
  2267. old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
  2268. break;
  2269. }
  2270. /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
  2271. for (; wm_lp <= 3; wm_lp++)
  2272. dirty |= WM_DIRTY_LP(wm_lp);
  2273. return dirty;
  2274. }
  2275. static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
  2276. unsigned int dirty)
  2277. {
  2278. struct ilk_wm_values *previous = &dev_priv->wm.hw;
  2279. bool changed = false;
  2280. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
  2281. previous->wm_lp[2] &= ~WM1_LP_SR_EN;
  2282. I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
  2283. changed = true;
  2284. }
  2285. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
  2286. previous->wm_lp[1] &= ~WM1_LP_SR_EN;
  2287. I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
  2288. changed = true;
  2289. }
  2290. if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
  2291. previous->wm_lp[0] &= ~WM1_LP_SR_EN;
  2292. I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
  2293. changed = true;
  2294. }
  2295. /*
  2296. * Don't touch WM1S_LP_EN here.
  2297. * Doing so could cause underruns.
  2298. */
  2299. return changed;
  2300. }
  2301. /*
  2302. * The spec says we shouldn't write when we don't need, because every write
  2303. * causes WMs to be re-evaluated, expending some power.
  2304. */
  2305. static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
  2306. struct ilk_wm_values *results)
  2307. {
  2308. struct drm_device *dev = dev_priv->dev;
  2309. struct ilk_wm_values *previous = &dev_priv->wm.hw;
  2310. unsigned int dirty;
  2311. uint32_t val;
  2312. dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
  2313. if (!dirty)
  2314. return;
  2315. _ilk_disable_lp_wm(dev_priv, dirty);
  2316. if (dirty & WM_DIRTY_PIPE(PIPE_A))
  2317. I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
  2318. if (dirty & WM_DIRTY_PIPE(PIPE_B))
  2319. I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
  2320. if (dirty & WM_DIRTY_PIPE(PIPE_C))
  2321. I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
  2322. if (dirty & WM_DIRTY_LINETIME(PIPE_A))
  2323. I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
  2324. if (dirty & WM_DIRTY_LINETIME(PIPE_B))
  2325. I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
  2326. if (dirty & WM_DIRTY_LINETIME(PIPE_C))
  2327. I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
  2328. if (dirty & WM_DIRTY_DDB) {
  2329. if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  2330. val = I915_READ(WM_MISC);
  2331. if (results->partitioning == INTEL_DDB_PART_1_2)
  2332. val &= ~WM_MISC_DATA_PARTITION_5_6;
  2333. else
  2334. val |= WM_MISC_DATA_PARTITION_5_6;
  2335. I915_WRITE(WM_MISC, val);
  2336. } else {
  2337. val = I915_READ(DISP_ARB_CTL2);
  2338. if (results->partitioning == INTEL_DDB_PART_1_2)
  2339. val &= ~DISP_DATA_PARTITION_5_6;
  2340. else
  2341. val |= DISP_DATA_PARTITION_5_6;
  2342. I915_WRITE(DISP_ARB_CTL2, val);
  2343. }
  2344. }
  2345. if (dirty & WM_DIRTY_FBC) {
  2346. val = I915_READ(DISP_ARB_CTL);
  2347. if (results->enable_fbc_wm)
  2348. val &= ~DISP_FBC_WM_DIS;
  2349. else
  2350. val |= DISP_FBC_WM_DIS;
  2351. I915_WRITE(DISP_ARB_CTL, val);
  2352. }
  2353. if (dirty & WM_DIRTY_LP(1) &&
  2354. previous->wm_lp_spr[0] != results->wm_lp_spr[0])
  2355. I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
  2356. if (INTEL_INFO(dev)->gen >= 7) {
  2357. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
  2358. I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
  2359. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
  2360. I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
  2361. }
  2362. if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
  2363. I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
  2364. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
  2365. I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
  2366. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
  2367. I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
  2368. dev_priv->wm.hw = *results;
  2369. }
  2370. static bool ilk_disable_lp_wm(struct drm_device *dev)
  2371. {
  2372. struct drm_i915_private *dev_priv = dev->dev_private;
  2373. return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
  2374. }
  2375. /*
  2376. * On gen9, we need to allocate Display Data Buffer (DDB) portions to the
  2377. * different active planes.
  2378. */
  2379. #define SKL_DDB_SIZE 896 /* in blocks */
  2380. #define BXT_DDB_SIZE 512
  2381. static void
  2382. skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
  2383. struct drm_crtc *for_crtc,
  2384. const struct intel_wm_config *config,
  2385. const struct skl_pipe_wm_parameters *params,
  2386. struct skl_ddb_entry *alloc /* out */)
  2387. {
  2388. struct drm_crtc *crtc;
  2389. unsigned int pipe_size, ddb_size;
  2390. int nth_active_pipe;
  2391. if (!params->active) {
  2392. alloc->start = 0;
  2393. alloc->end = 0;
  2394. return;
  2395. }
  2396. if (IS_BROXTON(dev))
  2397. ddb_size = BXT_DDB_SIZE;
  2398. else
  2399. ddb_size = SKL_DDB_SIZE;
  2400. ddb_size -= 4; /* 4 blocks for bypass path allocation */
  2401. nth_active_pipe = 0;
  2402. for_each_crtc(dev, crtc) {
  2403. if (!to_intel_crtc(crtc)->active)
  2404. continue;
  2405. if (crtc == for_crtc)
  2406. break;
  2407. nth_active_pipe++;
  2408. }
  2409. pipe_size = ddb_size / config->num_pipes_active;
  2410. alloc->start = nth_active_pipe * ddb_size / config->num_pipes_active;
  2411. alloc->end = alloc->start + pipe_size;
  2412. }
  2413. static unsigned int skl_cursor_allocation(const struct intel_wm_config *config)
  2414. {
  2415. if (config->num_pipes_active == 1)
  2416. return 32;
  2417. return 8;
  2418. }
  2419. static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
  2420. {
  2421. entry->start = reg & 0x3ff;
  2422. entry->end = (reg >> 16) & 0x3ff;
  2423. if (entry->end)
  2424. entry->end += 1;
  2425. }
  2426. void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
  2427. struct skl_ddb_allocation *ddb /* out */)
  2428. {
  2429. enum pipe pipe;
  2430. int plane;
  2431. u32 val;
  2432. for_each_pipe(dev_priv, pipe) {
  2433. for_each_plane(dev_priv, pipe, plane) {
  2434. val = I915_READ(PLANE_BUF_CFG(pipe, plane));
  2435. skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
  2436. val);
  2437. }
  2438. val = I915_READ(CUR_BUF_CFG(pipe));
  2439. skl_ddb_entry_init_from_hw(&ddb->cursor[pipe], val);
  2440. }
  2441. }
  2442. static unsigned int
  2443. skl_plane_relative_data_rate(const struct intel_plane_wm_parameters *p, int y)
  2444. {
  2445. /* for planar format */
  2446. if (p->y_bytes_per_pixel) {
  2447. if (y) /* y-plane data rate */
  2448. return p->horiz_pixels * p->vert_pixels * p->y_bytes_per_pixel;
  2449. else /* uv-plane data rate */
  2450. return (p->horiz_pixels/2) * (p->vert_pixels/2) * p->bytes_per_pixel;
  2451. }
  2452. /* for packed formats */
  2453. return p->horiz_pixels * p->vert_pixels * p->bytes_per_pixel;
  2454. }
  2455. /*
  2456. * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
  2457. * a 8192x4096@32bpp framebuffer:
  2458. * 3 * 4096 * 8192 * 4 < 2^32
  2459. */
  2460. static unsigned int
  2461. skl_get_total_relative_data_rate(struct intel_crtc *intel_crtc,
  2462. const struct skl_pipe_wm_parameters *params)
  2463. {
  2464. unsigned int total_data_rate = 0;
  2465. int plane;
  2466. for (plane = 0; plane < intel_num_planes(intel_crtc); plane++) {
  2467. const struct intel_plane_wm_parameters *p;
  2468. p = &params->plane[plane];
  2469. if (!p->enabled)
  2470. continue;
  2471. total_data_rate += skl_plane_relative_data_rate(p, 0); /* packed/uv */
  2472. if (p->y_bytes_per_pixel) {
  2473. total_data_rate += skl_plane_relative_data_rate(p, 1); /* y-plane */
  2474. }
  2475. }
  2476. return total_data_rate;
  2477. }
  2478. static void
  2479. skl_allocate_pipe_ddb(struct drm_crtc *crtc,
  2480. const struct intel_wm_config *config,
  2481. const struct skl_pipe_wm_parameters *params,
  2482. struct skl_ddb_allocation *ddb /* out */)
  2483. {
  2484. struct drm_device *dev = crtc->dev;
  2485. struct drm_i915_private *dev_priv = dev->dev_private;
  2486. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2487. enum pipe pipe = intel_crtc->pipe;
  2488. struct skl_ddb_entry *alloc = &ddb->pipe[pipe];
  2489. uint16_t alloc_size, start, cursor_blocks;
  2490. uint16_t minimum[I915_MAX_PLANES];
  2491. uint16_t y_minimum[I915_MAX_PLANES];
  2492. unsigned int total_data_rate;
  2493. int plane;
  2494. skl_ddb_get_pipe_allocation_limits(dev, crtc, config, params, alloc);
  2495. alloc_size = skl_ddb_entry_size(alloc);
  2496. if (alloc_size == 0) {
  2497. memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
  2498. memset(&ddb->cursor[pipe], 0, sizeof(ddb->cursor[pipe]));
  2499. return;
  2500. }
  2501. cursor_blocks = skl_cursor_allocation(config);
  2502. ddb->cursor[pipe].start = alloc->end - cursor_blocks;
  2503. ddb->cursor[pipe].end = alloc->end;
  2504. alloc_size -= cursor_blocks;
  2505. alloc->end -= cursor_blocks;
  2506. /* 1. Allocate the mininum required blocks for each active plane */
  2507. for_each_plane(dev_priv, pipe, plane) {
  2508. const struct intel_plane_wm_parameters *p;
  2509. p = &params->plane[plane];
  2510. if (!p->enabled)
  2511. continue;
  2512. minimum[plane] = 8;
  2513. alloc_size -= minimum[plane];
  2514. y_minimum[plane] = p->y_bytes_per_pixel ? 8 : 0;
  2515. alloc_size -= y_minimum[plane];
  2516. }
  2517. /*
  2518. * 2. Distribute the remaining space in proportion to the amount of
  2519. * data each plane needs to fetch from memory.
  2520. *
  2521. * FIXME: we may not allocate every single block here.
  2522. */
  2523. total_data_rate = skl_get_total_relative_data_rate(intel_crtc, params);
  2524. start = alloc->start;
  2525. for (plane = 0; plane < intel_num_planes(intel_crtc); plane++) {
  2526. const struct intel_plane_wm_parameters *p;
  2527. unsigned int data_rate, y_data_rate;
  2528. uint16_t plane_blocks, y_plane_blocks = 0;
  2529. p = &params->plane[plane];
  2530. if (!p->enabled)
  2531. continue;
  2532. data_rate = skl_plane_relative_data_rate(p, 0);
  2533. /*
  2534. * allocation for (packed formats) or (uv-plane part of planar format):
  2535. * promote the expression to 64 bits to avoid overflowing, the
  2536. * result is < available as data_rate / total_data_rate < 1
  2537. */
  2538. plane_blocks = minimum[plane];
  2539. plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
  2540. total_data_rate);
  2541. ddb->plane[pipe][plane].start = start;
  2542. ddb->plane[pipe][plane].end = start + plane_blocks;
  2543. start += plane_blocks;
  2544. /*
  2545. * allocation for y_plane part of planar format:
  2546. */
  2547. if (p->y_bytes_per_pixel) {
  2548. y_data_rate = skl_plane_relative_data_rate(p, 1);
  2549. y_plane_blocks = y_minimum[plane];
  2550. y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
  2551. total_data_rate);
  2552. ddb->y_plane[pipe][plane].start = start;
  2553. ddb->y_plane[pipe][plane].end = start + y_plane_blocks;
  2554. start += y_plane_blocks;
  2555. }
  2556. }
  2557. }
  2558. static uint32_t skl_pipe_pixel_rate(const struct intel_crtc_state *config)
  2559. {
  2560. /* TODO: Take into account the scalers once we support them */
  2561. return config->base.adjusted_mode.crtc_clock;
  2562. }
  2563. /*
  2564. * The max latency should be 257 (max the punit can code is 255 and we add 2us
  2565. * for the read latency) and bytes_per_pixel should always be <= 8, so that
  2566. * should allow pixel_rate up to ~2 GHz which seems sufficient since max
  2567. * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
  2568. */
  2569. static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
  2570. uint32_t latency)
  2571. {
  2572. uint32_t wm_intermediate_val, ret;
  2573. if (latency == 0)
  2574. return UINT_MAX;
  2575. wm_intermediate_val = latency * pixel_rate * bytes_per_pixel / 512;
  2576. ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
  2577. return ret;
  2578. }
  2579. static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
  2580. uint32_t horiz_pixels, uint8_t bytes_per_pixel,
  2581. uint64_t tiling, uint32_t latency)
  2582. {
  2583. uint32_t ret;
  2584. uint32_t plane_bytes_per_line, plane_blocks_per_line;
  2585. uint32_t wm_intermediate_val;
  2586. if (latency == 0)
  2587. return UINT_MAX;
  2588. plane_bytes_per_line = horiz_pixels * bytes_per_pixel;
  2589. if (tiling == I915_FORMAT_MOD_Y_TILED ||
  2590. tiling == I915_FORMAT_MOD_Yf_TILED) {
  2591. plane_bytes_per_line *= 4;
  2592. plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
  2593. plane_blocks_per_line /= 4;
  2594. } else {
  2595. plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
  2596. }
  2597. wm_intermediate_val = latency * pixel_rate;
  2598. ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
  2599. plane_blocks_per_line;
  2600. return ret;
  2601. }
  2602. static bool skl_ddb_allocation_changed(const struct skl_ddb_allocation *new_ddb,
  2603. const struct intel_crtc *intel_crtc)
  2604. {
  2605. struct drm_device *dev = intel_crtc->base.dev;
  2606. struct drm_i915_private *dev_priv = dev->dev_private;
  2607. const struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
  2608. enum pipe pipe = intel_crtc->pipe;
  2609. if (memcmp(new_ddb->plane[pipe], cur_ddb->plane[pipe],
  2610. sizeof(new_ddb->plane[pipe])))
  2611. return true;
  2612. if (memcmp(&new_ddb->cursor[pipe], &cur_ddb->cursor[pipe],
  2613. sizeof(new_ddb->cursor[pipe])))
  2614. return true;
  2615. return false;
  2616. }
  2617. static void skl_compute_wm_global_parameters(struct drm_device *dev,
  2618. struct intel_wm_config *config)
  2619. {
  2620. struct drm_crtc *crtc;
  2621. struct drm_plane *plane;
  2622. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
  2623. config->num_pipes_active += to_intel_crtc(crtc)->active;
  2624. /* FIXME: I don't think we need those two global parameters on SKL */
  2625. list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
  2626. struct intel_plane *intel_plane = to_intel_plane(plane);
  2627. config->sprites_enabled |= intel_plane->wm.enabled;
  2628. config->sprites_scaled |= intel_plane->wm.scaled;
  2629. }
  2630. }
  2631. static void skl_compute_wm_pipe_parameters(struct drm_crtc *crtc,
  2632. struct skl_pipe_wm_parameters *p)
  2633. {
  2634. struct drm_device *dev = crtc->dev;
  2635. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2636. enum pipe pipe = intel_crtc->pipe;
  2637. struct drm_plane *plane;
  2638. struct drm_framebuffer *fb;
  2639. int i = 1; /* Index for sprite planes start */
  2640. p->active = intel_crtc->active;
  2641. if (p->active) {
  2642. p->pipe_htotal = intel_crtc->config->base.adjusted_mode.crtc_htotal;
  2643. p->pixel_rate = skl_pipe_pixel_rate(intel_crtc->config);
  2644. fb = crtc->primary->state->fb;
  2645. /* For planar: Bpp is for uv plane, y_Bpp is for y plane */
  2646. if (fb) {
  2647. p->plane[0].enabled = true;
  2648. p->plane[0].bytes_per_pixel = fb->pixel_format == DRM_FORMAT_NV12 ?
  2649. drm_format_plane_cpp(fb->pixel_format, 1) :
  2650. drm_format_plane_cpp(fb->pixel_format, 0);
  2651. p->plane[0].y_bytes_per_pixel = fb->pixel_format == DRM_FORMAT_NV12 ?
  2652. drm_format_plane_cpp(fb->pixel_format, 0) : 0;
  2653. p->plane[0].tiling = fb->modifier[0];
  2654. } else {
  2655. p->plane[0].enabled = false;
  2656. p->plane[0].bytes_per_pixel = 0;
  2657. p->plane[0].y_bytes_per_pixel = 0;
  2658. p->plane[0].tiling = DRM_FORMAT_MOD_NONE;
  2659. }
  2660. p->plane[0].horiz_pixels = intel_crtc->config->pipe_src_w;
  2661. p->plane[0].vert_pixels = intel_crtc->config->pipe_src_h;
  2662. p->plane[0].rotation = crtc->primary->state->rotation;
  2663. fb = crtc->cursor->state->fb;
  2664. p->cursor.y_bytes_per_pixel = 0;
  2665. if (fb) {
  2666. p->cursor.enabled = true;
  2667. p->cursor.bytes_per_pixel = fb->bits_per_pixel / 8;
  2668. p->cursor.horiz_pixels = crtc->cursor->state->crtc_w;
  2669. p->cursor.vert_pixels = crtc->cursor->state->crtc_h;
  2670. } else {
  2671. p->cursor.enabled = false;
  2672. p->cursor.bytes_per_pixel = 0;
  2673. p->cursor.horiz_pixels = 64;
  2674. p->cursor.vert_pixels = 64;
  2675. }
  2676. }
  2677. list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
  2678. struct intel_plane *intel_plane = to_intel_plane(plane);
  2679. if (intel_plane->pipe == pipe &&
  2680. plane->type == DRM_PLANE_TYPE_OVERLAY)
  2681. p->plane[i++] = intel_plane->wm;
  2682. }
  2683. }
  2684. static bool skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
  2685. struct skl_pipe_wm_parameters *p,
  2686. struct intel_plane_wm_parameters *p_params,
  2687. uint16_t ddb_allocation,
  2688. int level,
  2689. uint16_t *out_blocks, /* out */
  2690. uint8_t *out_lines /* out */)
  2691. {
  2692. uint32_t latency = dev_priv->wm.skl_latency[level];
  2693. uint32_t method1, method2;
  2694. uint32_t plane_bytes_per_line, plane_blocks_per_line;
  2695. uint32_t res_blocks, res_lines;
  2696. uint32_t selected_result;
  2697. uint8_t bytes_per_pixel;
  2698. if (latency == 0 || !p->active || !p_params->enabled)
  2699. return false;
  2700. bytes_per_pixel = p_params->y_bytes_per_pixel ?
  2701. p_params->y_bytes_per_pixel :
  2702. p_params->bytes_per_pixel;
  2703. method1 = skl_wm_method1(p->pixel_rate,
  2704. bytes_per_pixel,
  2705. latency);
  2706. method2 = skl_wm_method2(p->pixel_rate,
  2707. p->pipe_htotal,
  2708. p_params->horiz_pixels,
  2709. bytes_per_pixel,
  2710. p_params->tiling,
  2711. latency);
  2712. plane_bytes_per_line = p_params->horiz_pixels * bytes_per_pixel;
  2713. plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
  2714. if (p_params->tiling == I915_FORMAT_MOD_Y_TILED ||
  2715. p_params->tiling == I915_FORMAT_MOD_Yf_TILED) {
  2716. uint32_t min_scanlines = 4;
  2717. uint32_t y_tile_minimum;
  2718. if (intel_rotation_90_or_270(p_params->rotation)) {
  2719. switch (p_params->bytes_per_pixel) {
  2720. case 1:
  2721. min_scanlines = 16;
  2722. break;
  2723. case 2:
  2724. min_scanlines = 8;
  2725. break;
  2726. case 8:
  2727. WARN(1, "Unsupported pixel depth for rotation");
  2728. }
  2729. }
  2730. y_tile_minimum = plane_blocks_per_line * min_scanlines;
  2731. selected_result = max(method2, y_tile_minimum);
  2732. } else {
  2733. if ((ddb_allocation / plane_blocks_per_line) >= 1)
  2734. selected_result = min(method1, method2);
  2735. else
  2736. selected_result = method1;
  2737. }
  2738. res_blocks = selected_result + 1;
  2739. res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
  2740. if (level >= 1 && level <= 7) {
  2741. if (p_params->tiling == I915_FORMAT_MOD_Y_TILED ||
  2742. p_params->tiling == I915_FORMAT_MOD_Yf_TILED)
  2743. res_lines += 4;
  2744. else
  2745. res_blocks++;
  2746. }
  2747. if (res_blocks >= ddb_allocation || res_lines > 31)
  2748. return false;
  2749. *out_blocks = res_blocks;
  2750. *out_lines = res_lines;
  2751. return true;
  2752. }
  2753. static void skl_compute_wm_level(const struct drm_i915_private *dev_priv,
  2754. struct skl_ddb_allocation *ddb,
  2755. struct skl_pipe_wm_parameters *p,
  2756. enum pipe pipe,
  2757. int level,
  2758. int num_planes,
  2759. struct skl_wm_level *result)
  2760. {
  2761. uint16_t ddb_blocks;
  2762. int i;
  2763. for (i = 0; i < num_planes; i++) {
  2764. ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
  2765. result->plane_en[i] = skl_compute_plane_wm(dev_priv,
  2766. p, &p->plane[i],
  2767. ddb_blocks,
  2768. level,
  2769. &result->plane_res_b[i],
  2770. &result->plane_res_l[i]);
  2771. }
  2772. ddb_blocks = skl_ddb_entry_size(&ddb->cursor[pipe]);
  2773. result->cursor_en = skl_compute_plane_wm(dev_priv, p, &p->cursor,
  2774. ddb_blocks, level,
  2775. &result->cursor_res_b,
  2776. &result->cursor_res_l);
  2777. }
  2778. static uint32_t
  2779. skl_compute_linetime_wm(struct drm_crtc *crtc, struct skl_pipe_wm_parameters *p)
  2780. {
  2781. if (!to_intel_crtc(crtc)->active)
  2782. return 0;
  2783. if (WARN_ON(p->pixel_rate == 0))
  2784. return 0;
  2785. return DIV_ROUND_UP(8 * p->pipe_htotal * 1000, p->pixel_rate);
  2786. }
  2787. static void skl_compute_transition_wm(struct drm_crtc *crtc,
  2788. struct skl_pipe_wm_parameters *params,
  2789. struct skl_wm_level *trans_wm /* out */)
  2790. {
  2791. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2792. int i;
  2793. if (!params->active)
  2794. return;
  2795. /* Until we know more, just disable transition WMs */
  2796. for (i = 0; i < intel_num_planes(intel_crtc); i++)
  2797. trans_wm->plane_en[i] = false;
  2798. trans_wm->cursor_en = false;
  2799. }
  2800. static void skl_compute_pipe_wm(struct drm_crtc *crtc,
  2801. struct skl_ddb_allocation *ddb,
  2802. struct skl_pipe_wm_parameters *params,
  2803. struct skl_pipe_wm *pipe_wm)
  2804. {
  2805. struct drm_device *dev = crtc->dev;
  2806. const struct drm_i915_private *dev_priv = dev->dev_private;
  2807. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2808. int level, max_level = ilk_wm_max_level(dev);
  2809. for (level = 0; level <= max_level; level++) {
  2810. skl_compute_wm_level(dev_priv, ddb, params, intel_crtc->pipe,
  2811. level, intel_num_planes(intel_crtc),
  2812. &pipe_wm->wm[level]);
  2813. }
  2814. pipe_wm->linetime = skl_compute_linetime_wm(crtc, params);
  2815. skl_compute_transition_wm(crtc, params, &pipe_wm->trans_wm);
  2816. }
  2817. static void skl_compute_wm_results(struct drm_device *dev,
  2818. struct skl_pipe_wm_parameters *p,
  2819. struct skl_pipe_wm *p_wm,
  2820. struct skl_wm_values *r,
  2821. struct intel_crtc *intel_crtc)
  2822. {
  2823. int level, max_level = ilk_wm_max_level(dev);
  2824. enum pipe pipe = intel_crtc->pipe;
  2825. uint32_t temp;
  2826. int i;
  2827. for (level = 0; level <= max_level; level++) {
  2828. for (i = 0; i < intel_num_planes(intel_crtc); i++) {
  2829. temp = 0;
  2830. temp |= p_wm->wm[level].plane_res_l[i] <<
  2831. PLANE_WM_LINES_SHIFT;
  2832. temp |= p_wm->wm[level].plane_res_b[i];
  2833. if (p_wm->wm[level].plane_en[i])
  2834. temp |= PLANE_WM_EN;
  2835. r->plane[pipe][i][level] = temp;
  2836. }
  2837. temp = 0;
  2838. temp |= p_wm->wm[level].cursor_res_l << PLANE_WM_LINES_SHIFT;
  2839. temp |= p_wm->wm[level].cursor_res_b;
  2840. if (p_wm->wm[level].cursor_en)
  2841. temp |= PLANE_WM_EN;
  2842. r->cursor[pipe][level] = temp;
  2843. }
  2844. /* transition WMs */
  2845. for (i = 0; i < intel_num_planes(intel_crtc); i++) {
  2846. temp = 0;
  2847. temp |= p_wm->trans_wm.plane_res_l[i] << PLANE_WM_LINES_SHIFT;
  2848. temp |= p_wm->trans_wm.plane_res_b[i];
  2849. if (p_wm->trans_wm.plane_en[i])
  2850. temp |= PLANE_WM_EN;
  2851. r->plane_trans[pipe][i] = temp;
  2852. }
  2853. temp = 0;
  2854. temp |= p_wm->trans_wm.cursor_res_l << PLANE_WM_LINES_SHIFT;
  2855. temp |= p_wm->trans_wm.cursor_res_b;
  2856. if (p_wm->trans_wm.cursor_en)
  2857. temp |= PLANE_WM_EN;
  2858. r->cursor_trans[pipe] = temp;
  2859. r->wm_linetime[pipe] = p_wm->linetime;
  2860. }
  2861. static void skl_ddb_entry_write(struct drm_i915_private *dev_priv, uint32_t reg,
  2862. const struct skl_ddb_entry *entry)
  2863. {
  2864. if (entry->end)
  2865. I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
  2866. else
  2867. I915_WRITE(reg, 0);
  2868. }
  2869. static void skl_write_wm_values(struct drm_i915_private *dev_priv,
  2870. const struct skl_wm_values *new)
  2871. {
  2872. struct drm_device *dev = dev_priv->dev;
  2873. struct intel_crtc *crtc;
  2874. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  2875. int i, level, max_level = ilk_wm_max_level(dev);
  2876. enum pipe pipe = crtc->pipe;
  2877. if (!new->dirty[pipe])
  2878. continue;
  2879. I915_WRITE(PIPE_WM_LINETIME(pipe), new->wm_linetime[pipe]);
  2880. for (level = 0; level <= max_level; level++) {
  2881. for (i = 0; i < intel_num_planes(crtc); i++)
  2882. I915_WRITE(PLANE_WM(pipe, i, level),
  2883. new->plane[pipe][i][level]);
  2884. I915_WRITE(CUR_WM(pipe, level),
  2885. new->cursor[pipe][level]);
  2886. }
  2887. for (i = 0; i < intel_num_planes(crtc); i++)
  2888. I915_WRITE(PLANE_WM_TRANS(pipe, i),
  2889. new->plane_trans[pipe][i]);
  2890. I915_WRITE(CUR_WM_TRANS(pipe), new->cursor_trans[pipe]);
  2891. for (i = 0; i < intel_num_planes(crtc); i++) {
  2892. skl_ddb_entry_write(dev_priv,
  2893. PLANE_BUF_CFG(pipe, i),
  2894. &new->ddb.plane[pipe][i]);
  2895. skl_ddb_entry_write(dev_priv,
  2896. PLANE_NV12_BUF_CFG(pipe, i),
  2897. &new->ddb.y_plane[pipe][i]);
  2898. }
  2899. skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
  2900. &new->ddb.cursor[pipe]);
  2901. }
  2902. }
  2903. /*
  2904. * When setting up a new DDB allocation arrangement, we need to correctly
  2905. * sequence the times at which the new allocations for the pipes are taken into
  2906. * account or we'll have pipes fetching from space previously allocated to
  2907. * another pipe.
  2908. *
  2909. * Roughly the sequence looks like:
  2910. * 1. re-allocate the pipe(s) with the allocation being reduced and not
  2911. * overlapping with a previous light-up pipe (another way to put it is:
  2912. * pipes with their new allocation strickly included into their old ones).
  2913. * 2. re-allocate the other pipes that get their allocation reduced
  2914. * 3. allocate the pipes having their allocation increased
  2915. *
  2916. * Steps 1. and 2. are here to take care of the following case:
  2917. * - Initially DDB looks like this:
  2918. * | B | C |
  2919. * - enable pipe A.
  2920. * - pipe B has a reduced DDB allocation that overlaps with the old pipe C
  2921. * allocation
  2922. * | A | B | C |
  2923. *
  2924. * We need to sequence the re-allocation: C, B, A (and not B, C, A).
  2925. */
  2926. static void
  2927. skl_wm_flush_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, int pass)
  2928. {
  2929. int plane;
  2930. DRM_DEBUG_KMS("flush pipe %c (pass %d)\n", pipe_name(pipe), pass);
  2931. for_each_plane(dev_priv, pipe, plane) {
  2932. I915_WRITE(PLANE_SURF(pipe, plane),
  2933. I915_READ(PLANE_SURF(pipe, plane)));
  2934. }
  2935. I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
  2936. }
  2937. static bool
  2938. skl_ddb_allocation_included(const struct skl_ddb_allocation *old,
  2939. const struct skl_ddb_allocation *new,
  2940. enum pipe pipe)
  2941. {
  2942. uint16_t old_size, new_size;
  2943. old_size = skl_ddb_entry_size(&old->pipe[pipe]);
  2944. new_size = skl_ddb_entry_size(&new->pipe[pipe]);
  2945. return old_size != new_size &&
  2946. new->pipe[pipe].start >= old->pipe[pipe].start &&
  2947. new->pipe[pipe].end <= old->pipe[pipe].end;
  2948. }
  2949. static void skl_flush_wm_values(struct drm_i915_private *dev_priv,
  2950. struct skl_wm_values *new_values)
  2951. {
  2952. struct drm_device *dev = dev_priv->dev;
  2953. struct skl_ddb_allocation *cur_ddb, *new_ddb;
  2954. bool reallocated[I915_MAX_PIPES] = {};
  2955. struct intel_crtc *crtc;
  2956. enum pipe pipe;
  2957. new_ddb = &new_values->ddb;
  2958. cur_ddb = &dev_priv->wm.skl_hw.ddb;
  2959. /*
  2960. * First pass: flush the pipes with the new allocation contained into
  2961. * the old space.
  2962. *
  2963. * We'll wait for the vblank on those pipes to ensure we can safely
  2964. * re-allocate the freed space without this pipe fetching from it.
  2965. */
  2966. for_each_intel_crtc(dev, crtc) {
  2967. if (!crtc->active)
  2968. continue;
  2969. pipe = crtc->pipe;
  2970. if (!skl_ddb_allocation_included(cur_ddb, new_ddb, pipe))
  2971. continue;
  2972. skl_wm_flush_pipe(dev_priv, pipe, 1);
  2973. intel_wait_for_vblank(dev, pipe);
  2974. reallocated[pipe] = true;
  2975. }
  2976. /*
  2977. * Second pass: flush the pipes that are having their allocation
  2978. * reduced, but overlapping with a previous allocation.
  2979. *
  2980. * Here as well we need to wait for the vblank to make sure the freed
  2981. * space is not used anymore.
  2982. */
  2983. for_each_intel_crtc(dev, crtc) {
  2984. if (!crtc->active)
  2985. continue;
  2986. pipe = crtc->pipe;
  2987. if (reallocated[pipe])
  2988. continue;
  2989. if (skl_ddb_entry_size(&new_ddb->pipe[pipe]) <
  2990. skl_ddb_entry_size(&cur_ddb->pipe[pipe])) {
  2991. skl_wm_flush_pipe(dev_priv, pipe, 2);
  2992. intel_wait_for_vblank(dev, pipe);
  2993. reallocated[pipe] = true;
  2994. }
  2995. }
  2996. /*
  2997. * Third pass: flush the pipes that got more space allocated.
  2998. *
  2999. * We don't need to actively wait for the update here, next vblank
  3000. * will just get more DDB space with the correct WM values.
  3001. */
  3002. for_each_intel_crtc(dev, crtc) {
  3003. if (!crtc->active)
  3004. continue;
  3005. pipe = crtc->pipe;
  3006. /*
  3007. * At this point, only the pipes more space than before are
  3008. * left to re-allocate.
  3009. */
  3010. if (reallocated[pipe])
  3011. continue;
  3012. skl_wm_flush_pipe(dev_priv, pipe, 3);
  3013. }
  3014. }
  3015. static bool skl_update_pipe_wm(struct drm_crtc *crtc,
  3016. struct skl_pipe_wm_parameters *params,
  3017. struct intel_wm_config *config,
  3018. struct skl_ddb_allocation *ddb, /* out */
  3019. struct skl_pipe_wm *pipe_wm /* out */)
  3020. {
  3021. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3022. skl_compute_wm_pipe_parameters(crtc, params);
  3023. skl_allocate_pipe_ddb(crtc, config, params, ddb);
  3024. skl_compute_pipe_wm(crtc, ddb, params, pipe_wm);
  3025. if (!memcmp(&intel_crtc->wm.skl_active, pipe_wm, sizeof(*pipe_wm)))
  3026. return false;
  3027. intel_crtc->wm.skl_active = *pipe_wm;
  3028. return true;
  3029. }
  3030. static void skl_update_other_pipe_wm(struct drm_device *dev,
  3031. struct drm_crtc *crtc,
  3032. struct intel_wm_config *config,
  3033. struct skl_wm_values *r)
  3034. {
  3035. struct intel_crtc *intel_crtc;
  3036. struct intel_crtc *this_crtc = to_intel_crtc(crtc);
  3037. /*
  3038. * If the WM update hasn't changed the allocation for this_crtc (the
  3039. * crtc we are currently computing the new WM values for), other
  3040. * enabled crtcs will keep the same allocation and we don't need to
  3041. * recompute anything for them.
  3042. */
  3043. if (!skl_ddb_allocation_changed(&r->ddb, this_crtc))
  3044. return;
  3045. /*
  3046. * Otherwise, because of this_crtc being freshly enabled/disabled, the
  3047. * other active pipes need new DDB allocation and WM values.
  3048. */
  3049. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  3050. base.head) {
  3051. struct skl_pipe_wm_parameters params = {};
  3052. struct skl_pipe_wm pipe_wm = {};
  3053. bool wm_changed;
  3054. if (this_crtc->pipe == intel_crtc->pipe)
  3055. continue;
  3056. if (!intel_crtc->active)
  3057. continue;
  3058. wm_changed = skl_update_pipe_wm(&intel_crtc->base,
  3059. &params, config,
  3060. &r->ddb, &pipe_wm);
  3061. /*
  3062. * If we end up re-computing the other pipe WM values, it's
  3063. * because it was really needed, so we expect the WM values to
  3064. * be different.
  3065. */
  3066. WARN_ON(!wm_changed);
  3067. skl_compute_wm_results(dev, &params, &pipe_wm, r, intel_crtc);
  3068. r->dirty[intel_crtc->pipe] = true;
  3069. }
  3070. }
  3071. static void skl_clear_wm(struct skl_wm_values *watermarks, enum pipe pipe)
  3072. {
  3073. watermarks->wm_linetime[pipe] = 0;
  3074. memset(watermarks->plane[pipe], 0,
  3075. sizeof(uint32_t) * 8 * I915_MAX_PLANES);
  3076. memset(watermarks->cursor[pipe], 0, sizeof(uint32_t) * 8);
  3077. memset(watermarks->plane_trans[pipe],
  3078. 0, sizeof(uint32_t) * I915_MAX_PLANES);
  3079. watermarks->cursor_trans[pipe] = 0;
  3080. /* Clear ddb entries for pipe */
  3081. memset(&watermarks->ddb.pipe[pipe], 0, sizeof(struct skl_ddb_entry));
  3082. memset(&watermarks->ddb.plane[pipe], 0,
  3083. sizeof(struct skl_ddb_entry) * I915_MAX_PLANES);
  3084. memset(&watermarks->ddb.y_plane[pipe], 0,
  3085. sizeof(struct skl_ddb_entry) * I915_MAX_PLANES);
  3086. memset(&watermarks->ddb.cursor[pipe], 0, sizeof(struct skl_ddb_entry));
  3087. }
  3088. static void skl_update_wm(struct drm_crtc *crtc)
  3089. {
  3090. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3091. struct drm_device *dev = crtc->dev;
  3092. struct drm_i915_private *dev_priv = dev->dev_private;
  3093. struct skl_pipe_wm_parameters params = {};
  3094. struct skl_wm_values *results = &dev_priv->wm.skl_results;
  3095. struct skl_pipe_wm pipe_wm = {};
  3096. struct intel_wm_config config = {};
  3097. /* Clear all dirty flags */
  3098. memset(results->dirty, 0, sizeof(bool) * I915_MAX_PIPES);
  3099. skl_clear_wm(results, intel_crtc->pipe);
  3100. skl_compute_wm_global_parameters(dev, &config);
  3101. if (!skl_update_pipe_wm(crtc, &params, &config,
  3102. &results->ddb, &pipe_wm))
  3103. return;
  3104. skl_compute_wm_results(dev, &params, &pipe_wm, results, intel_crtc);
  3105. results->dirty[intel_crtc->pipe] = true;
  3106. skl_update_other_pipe_wm(dev, crtc, &config, results);
  3107. skl_write_wm_values(dev_priv, results);
  3108. skl_flush_wm_values(dev_priv, results);
  3109. /* store the new configuration */
  3110. dev_priv->wm.skl_hw = *results;
  3111. }
  3112. static void
  3113. skl_update_sprite_wm(struct drm_plane *plane, struct drm_crtc *crtc,
  3114. uint32_t sprite_width, uint32_t sprite_height,
  3115. int pixel_size, bool enabled, bool scaled)
  3116. {
  3117. struct intel_plane *intel_plane = to_intel_plane(plane);
  3118. struct drm_framebuffer *fb = plane->state->fb;
  3119. intel_plane->wm.enabled = enabled;
  3120. intel_plane->wm.scaled = scaled;
  3121. intel_plane->wm.horiz_pixels = sprite_width;
  3122. intel_plane->wm.vert_pixels = sprite_height;
  3123. intel_plane->wm.tiling = DRM_FORMAT_MOD_NONE;
  3124. /* For planar: Bpp is for UV plane, y_Bpp is for Y plane */
  3125. intel_plane->wm.bytes_per_pixel =
  3126. (fb && fb->pixel_format == DRM_FORMAT_NV12) ?
  3127. drm_format_plane_cpp(plane->state->fb->pixel_format, 1) : pixel_size;
  3128. intel_plane->wm.y_bytes_per_pixel =
  3129. (fb && fb->pixel_format == DRM_FORMAT_NV12) ?
  3130. drm_format_plane_cpp(plane->state->fb->pixel_format, 0) : 0;
  3131. /*
  3132. * Framebuffer can be NULL on plane disable, but it does not
  3133. * matter for watermarks if we assume no tiling in that case.
  3134. */
  3135. if (fb)
  3136. intel_plane->wm.tiling = fb->modifier[0];
  3137. intel_plane->wm.rotation = plane->state->rotation;
  3138. skl_update_wm(crtc);
  3139. }
  3140. static void ilk_update_wm(struct drm_crtc *crtc)
  3141. {
  3142. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3143. struct drm_device *dev = crtc->dev;
  3144. struct drm_i915_private *dev_priv = dev->dev_private;
  3145. struct ilk_wm_maximums max;
  3146. struct ilk_pipe_wm_parameters params = {};
  3147. struct ilk_wm_values results = {};
  3148. enum intel_ddb_partitioning partitioning;
  3149. struct intel_pipe_wm pipe_wm = {};
  3150. struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
  3151. struct intel_wm_config config = {};
  3152. ilk_compute_wm_parameters(crtc, &params);
  3153. intel_compute_pipe_wm(crtc, &params, &pipe_wm);
  3154. if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
  3155. return;
  3156. intel_crtc->wm.active = pipe_wm;
  3157. ilk_compute_wm_config(dev, &config);
  3158. ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
  3159. ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
  3160. /* 5/6 split only in single pipe config on IVB+ */
  3161. if (INTEL_INFO(dev)->gen >= 7 &&
  3162. config.num_pipes_active == 1 && config.sprites_enabled) {
  3163. ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
  3164. ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
  3165. best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
  3166. } else {
  3167. best_lp_wm = &lp_wm_1_2;
  3168. }
  3169. partitioning = (best_lp_wm == &lp_wm_1_2) ?
  3170. INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
  3171. ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
  3172. ilk_write_wm_values(dev_priv, &results);
  3173. }
  3174. static void
  3175. ilk_update_sprite_wm(struct drm_plane *plane,
  3176. struct drm_crtc *crtc,
  3177. uint32_t sprite_width, uint32_t sprite_height,
  3178. int pixel_size, bool enabled, bool scaled)
  3179. {
  3180. struct drm_device *dev = plane->dev;
  3181. struct intel_plane *intel_plane = to_intel_plane(plane);
  3182. intel_plane->wm.enabled = enabled;
  3183. intel_plane->wm.scaled = scaled;
  3184. intel_plane->wm.horiz_pixels = sprite_width;
  3185. intel_plane->wm.vert_pixels = sprite_width;
  3186. intel_plane->wm.bytes_per_pixel = pixel_size;
  3187. /*
  3188. * IVB workaround: must disable low power watermarks for at least
  3189. * one frame before enabling scaling. LP watermarks can be re-enabled
  3190. * when scaling is disabled.
  3191. *
  3192. * WaCxSRDisabledForSpriteScaling:ivb
  3193. */
  3194. if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
  3195. intel_wait_for_vblank(dev, intel_plane->pipe);
  3196. ilk_update_wm(crtc);
  3197. }
  3198. static void skl_pipe_wm_active_state(uint32_t val,
  3199. struct skl_pipe_wm *active,
  3200. bool is_transwm,
  3201. bool is_cursor,
  3202. int i,
  3203. int level)
  3204. {
  3205. bool is_enabled = (val & PLANE_WM_EN) != 0;
  3206. if (!is_transwm) {
  3207. if (!is_cursor) {
  3208. active->wm[level].plane_en[i] = is_enabled;
  3209. active->wm[level].plane_res_b[i] =
  3210. val & PLANE_WM_BLOCKS_MASK;
  3211. active->wm[level].plane_res_l[i] =
  3212. (val >> PLANE_WM_LINES_SHIFT) &
  3213. PLANE_WM_LINES_MASK;
  3214. } else {
  3215. active->wm[level].cursor_en = is_enabled;
  3216. active->wm[level].cursor_res_b =
  3217. val & PLANE_WM_BLOCKS_MASK;
  3218. active->wm[level].cursor_res_l =
  3219. (val >> PLANE_WM_LINES_SHIFT) &
  3220. PLANE_WM_LINES_MASK;
  3221. }
  3222. } else {
  3223. if (!is_cursor) {
  3224. active->trans_wm.plane_en[i] = is_enabled;
  3225. active->trans_wm.plane_res_b[i] =
  3226. val & PLANE_WM_BLOCKS_MASK;
  3227. active->trans_wm.plane_res_l[i] =
  3228. (val >> PLANE_WM_LINES_SHIFT) &
  3229. PLANE_WM_LINES_MASK;
  3230. } else {
  3231. active->trans_wm.cursor_en = is_enabled;
  3232. active->trans_wm.cursor_res_b =
  3233. val & PLANE_WM_BLOCKS_MASK;
  3234. active->trans_wm.cursor_res_l =
  3235. (val >> PLANE_WM_LINES_SHIFT) &
  3236. PLANE_WM_LINES_MASK;
  3237. }
  3238. }
  3239. }
  3240. static void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc)
  3241. {
  3242. struct drm_device *dev = crtc->dev;
  3243. struct drm_i915_private *dev_priv = dev->dev_private;
  3244. struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
  3245. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3246. struct skl_pipe_wm *active = &intel_crtc->wm.skl_active;
  3247. enum pipe pipe = intel_crtc->pipe;
  3248. int level, i, max_level;
  3249. uint32_t temp;
  3250. max_level = ilk_wm_max_level(dev);
  3251. hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
  3252. for (level = 0; level <= max_level; level++) {
  3253. for (i = 0; i < intel_num_planes(intel_crtc); i++)
  3254. hw->plane[pipe][i][level] =
  3255. I915_READ(PLANE_WM(pipe, i, level));
  3256. hw->cursor[pipe][level] = I915_READ(CUR_WM(pipe, level));
  3257. }
  3258. for (i = 0; i < intel_num_planes(intel_crtc); i++)
  3259. hw->plane_trans[pipe][i] = I915_READ(PLANE_WM_TRANS(pipe, i));
  3260. hw->cursor_trans[pipe] = I915_READ(CUR_WM_TRANS(pipe));
  3261. if (!intel_crtc->active)
  3262. return;
  3263. hw->dirty[pipe] = true;
  3264. active->linetime = hw->wm_linetime[pipe];
  3265. for (level = 0; level <= max_level; level++) {
  3266. for (i = 0; i < intel_num_planes(intel_crtc); i++) {
  3267. temp = hw->plane[pipe][i][level];
  3268. skl_pipe_wm_active_state(temp, active, false,
  3269. false, i, level);
  3270. }
  3271. temp = hw->cursor[pipe][level];
  3272. skl_pipe_wm_active_state(temp, active, false, true, i, level);
  3273. }
  3274. for (i = 0; i < intel_num_planes(intel_crtc); i++) {
  3275. temp = hw->plane_trans[pipe][i];
  3276. skl_pipe_wm_active_state(temp, active, true, false, i, 0);
  3277. }
  3278. temp = hw->cursor_trans[pipe];
  3279. skl_pipe_wm_active_state(temp, active, true, true, i, 0);
  3280. }
  3281. void skl_wm_get_hw_state(struct drm_device *dev)
  3282. {
  3283. struct drm_i915_private *dev_priv = dev->dev_private;
  3284. struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
  3285. struct drm_crtc *crtc;
  3286. skl_ddb_get_hw_state(dev_priv, ddb);
  3287. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
  3288. skl_pipe_wm_get_hw_state(crtc);
  3289. }
  3290. static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
  3291. {
  3292. struct drm_device *dev = crtc->dev;
  3293. struct drm_i915_private *dev_priv = dev->dev_private;
  3294. struct ilk_wm_values *hw = &dev_priv->wm.hw;
  3295. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3296. struct intel_pipe_wm *active = &intel_crtc->wm.active;
  3297. enum pipe pipe = intel_crtc->pipe;
  3298. static const unsigned int wm0_pipe_reg[] = {
  3299. [PIPE_A] = WM0_PIPEA_ILK,
  3300. [PIPE_B] = WM0_PIPEB_ILK,
  3301. [PIPE_C] = WM0_PIPEC_IVB,
  3302. };
  3303. hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
  3304. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  3305. hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
  3306. active->pipe_enabled = intel_crtc->active;
  3307. if (active->pipe_enabled) {
  3308. u32 tmp = hw->wm_pipe[pipe];
  3309. /*
  3310. * For active pipes LP0 watermark is marked as
  3311. * enabled, and LP1+ watermaks as disabled since
  3312. * we can't really reverse compute them in case
  3313. * multiple pipes are active.
  3314. */
  3315. active->wm[0].enable = true;
  3316. active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
  3317. active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
  3318. active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
  3319. active->linetime = hw->wm_linetime[pipe];
  3320. } else {
  3321. int level, max_level = ilk_wm_max_level(dev);
  3322. /*
  3323. * For inactive pipes, all watermark levels
  3324. * should be marked as enabled but zeroed,
  3325. * which is what we'd compute them to.
  3326. */
  3327. for (level = 0; level <= max_level; level++)
  3328. active->wm[level].enable = true;
  3329. }
  3330. }
  3331. #define _FW_WM(value, plane) \
  3332. (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
  3333. #define _FW_WM_VLV(value, plane) \
  3334. (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
  3335. static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
  3336. struct vlv_wm_values *wm)
  3337. {
  3338. enum pipe pipe;
  3339. uint32_t tmp;
  3340. for_each_pipe(dev_priv, pipe) {
  3341. tmp = I915_READ(VLV_DDL(pipe));
  3342. wm->ddl[pipe].primary =
  3343. (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
  3344. wm->ddl[pipe].cursor =
  3345. (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
  3346. wm->ddl[pipe].sprite[0] =
  3347. (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
  3348. wm->ddl[pipe].sprite[1] =
  3349. (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
  3350. }
  3351. tmp = I915_READ(DSPFW1);
  3352. wm->sr.plane = _FW_WM(tmp, SR);
  3353. wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
  3354. wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
  3355. wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
  3356. tmp = I915_READ(DSPFW2);
  3357. wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
  3358. wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
  3359. wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
  3360. tmp = I915_READ(DSPFW3);
  3361. wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
  3362. if (IS_CHERRYVIEW(dev_priv)) {
  3363. tmp = I915_READ(DSPFW7_CHV);
  3364. wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
  3365. wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
  3366. tmp = I915_READ(DSPFW8_CHV);
  3367. wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
  3368. wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
  3369. tmp = I915_READ(DSPFW9_CHV);
  3370. wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
  3371. wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
  3372. tmp = I915_READ(DSPHOWM);
  3373. wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
  3374. wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
  3375. wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
  3376. wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
  3377. wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
  3378. wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
  3379. wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
  3380. wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
  3381. wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
  3382. wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
  3383. } else {
  3384. tmp = I915_READ(DSPFW7);
  3385. wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
  3386. wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
  3387. tmp = I915_READ(DSPHOWM);
  3388. wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
  3389. wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
  3390. wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
  3391. wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
  3392. wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
  3393. wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
  3394. wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
  3395. }
  3396. }
  3397. #undef _FW_WM
  3398. #undef _FW_WM_VLV
  3399. void vlv_wm_get_hw_state(struct drm_device *dev)
  3400. {
  3401. struct drm_i915_private *dev_priv = to_i915(dev);
  3402. struct vlv_wm_values *wm = &dev_priv->wm.vlv;
  3403. struct intel_plane *plane;
  3404. enum pipe pipe;
  3405. u32 val;
  3406. vlv_read_wm_values(dev_priv, wm);
  3407. for_each_intel_plane(dev, plane) {
  3408. switch (plane->base.type) {
  3409. int sprite;
  3410. case DRM_PLANE_TYPE_CURSOR:
  3411. plane->wm.fifo_size = 63;
  3412. break;
  3413. case DRM_PLANE_TYPE_PRIMARY:
  3414. plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, 0);
  3415. break;
  3416. case DRM_PLANE_TYPE_OVERLAY:
  3417. sprite = plane->plane;
  3418. plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, sprite + 1);
  3419. break;
  3420. }
  3421. }
  3422. wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
  3423. wm->level = VLV_WM_LEVEL_PM2;
  3424. if (IS_CHERRYVIEW(dev_priv)) {
  3425. mutex_lock(&dev_priv->rps.hw_lock);
  3426. val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  3427. if (val & DSP_MAXFIFO_PM5_ENABLE)
  3428. wm->level = VLV_WM_LEVEL_PM5;
  3429. /*
  3430. * If DDR DVFS is disabled in the BIOS, Punit
  3431. * will never ack the request. So if that happens
  3432. * assume we don't have to enable/disable DDR DVFS
  3433. * dynamically. To test that just set the REQ_ACK
  3434. * bit to poke the Punit, but don't change the
  3435. * HIGH/LOW bits so that we don't actually change
  3436. * the current state.
  3437. */
  3438. val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
  3439. val |= FORCE_DDR_FREQ_REQ_ACK;
  3440. vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
  3441. if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
  3442. FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
  3443. DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
  3444. "assuming DDR DVFS is disabled\n");
  3445. dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
  3446. } else {
  3447. val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
  3448. if ((val & FORCE_DDR_HIGH_FREQ) == 0)
  3449. wm->level = VLV_WM_LEVEL_DDR_DVFS;
  3450. }
  3451. mutex_unlock(&dev_priv->rps.hw_lock);
  3452. }
  3453. for_each_pipe(dev_priv, pipe)
  3454. DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
  3455. pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
  3456. wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
  3457. DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
  3458. wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
  3459. }
  3460. void ilk_wm_get_hw_state(struct drm_device *dev)
  3461. {
  3462. struct drm_i915_private *dev_priv = dev->dev_private;
  3463. struct ilk_wm_values *hw = &dev_priv->wm.hw;
  3464. struct drm_crtc *crtc;
  3465. for_each_crtc(dev, crtc)
  3466. ilk_pipe_wm_get_hw_state(crtc);
  3467. hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
  3468. hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
  3469. hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
  3470. hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
  3471. if (INTEL_INFO(dev)->gen >= 7) {
  3472. hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
  3473. hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
  3474. }
  3475. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  3476. hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
  3477. INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
  3478. else if (IS_IVYBRIDGE(dev))
  3479. hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
  3480. INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
  3481. hw->enable_fbc_wm =
  3482. !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
  3483. }
  3484. /**
  3485. * intel_update_watermarks - update FIFO watermark values based on current modes
  3486. *
  3487. * Calculate watermark values for the various WM regs based on current mode
  3488. * and plane configuration.
  3489. *
  3490. * There are several cases to deal with here:
  3491. * - normal (i.e. non-self-refresh)
  3492. * - self-refresh (SR) mode
  3493. * - lines are large relative to FIFO size (buffer can hold up to 2)
  3494. * - lines are small relative to FIFO size (buffer can hold more than 2
  3495. * lines), so need to account for TLB latency
  3496. *
  3497. * The normal calculation is:
  3498. * watermark = dotclock * bytes per pixel * latency
  3499. * where latency is platform & configuration dependent (we assume pessimal
  3500. * values here).
  3501. *
  3502. * The SR calculation is:
  3503. * watermark = (trunc(latency/line time)+1) * surface width *
  3504. * bytes per pixel
  3505. * where
  3506. * line time = htotal / dotclock
  3507. * surface width = hdisplay for normal plane and 64 for cursor
  3508. * and latency is assumed to be high, as above.
  3509. *
  3510. * The final value programmed to the register should always be rounded up,
  3511. * and include an extra 2 entries to account for clock crossings.
  3512. *
  3513. * We don't use the sprite, so we can ignore that. And on Crestline we have
  3514. * to set the non-SR watermarks to 8.
  3515. */
  3516. void intel_update_watermarks(struct drm_crtc *crtc)
  3517. {
  3518. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  3519. if (dev_priv->display.update_wm)
  3520. dev_priv->display.update_wm(crtc);
  3521. }
  3522. void intel_update_sprite_watermarks(struct drm_plane *plane,
  3523. struct drm_crtc *crtc,
  3524. uint32_t sprite_width,
  3525. uint32_t sprite_height,
  3526. int pixel_size,
  3527. bool enabled, bool scaled)
  3528. {
  3529. struct drm_i915_private *dev_priv = plane->dev->dev_private;
  3530. if (dev_priv->display.update_sprite_wm)
  3531. dev_priv->display.update_sprite_wm(plane, crtc,
  3532. sprite_width, sprite_height,
  3533. pixel_size, enabled, scaled);
  3534. }
  3535. /**
  3536. * Lock protecting IPS related data structures
  3537. */
  3538. DEFINE_SPINLOCK(mchdev_lock);
  3539. /* Global for IPS driver to get at the current i915 device. Protected by
  3540. * mchdev_lock. */
  3541. static struct drm_i915_private *i915_mch_dev;
  3542. bool ironlake_set_drps(struct drm_device *dev, u8 val)
  3543. {
  3544. struct drm_i915_private *dev_priv = dev->dev_private;
  3545. u16 rgvswctl;
  3546. assert_spin_locked(&mchdev_lock);
  3547. rgvswctl = I915_READ16(MEMSWCTL);
  3548. if (rgvswctl & MEMCTL_CMD_STS) {
  3549. DRM_DEBUG("gpu busy, RCS change rejected\n");
  3550. return false; /* still busy with another command */
  3551. }
  3552. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  3553. (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  3554. I915_WRITE16(MEMSWCTL, rgvswctl);
  3555. POSTING_READ16(MEMSWCTL);
  3556. rgvswctl |= MEMCTL_CMD_STS;
  3557. I915_WRITE16(MEMSWCTL, rgvswctl);
  3558. return true;
  3559. }
  3560. static void ironlake_enable_drps(struct drm_device *dev)
  3561. {
  3562. struct drm_i915_private *dev_priv = dev->dev_private;
  3563. u32 rgvmodectl = I915_READ(MEMMODECTL);
  3564. u8 fmax, fmin, fstart, vstart;
  3565. spin_lock_irq(&mchdev_lock);
  3566. /* Enable temp reporting */
  3567. I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
  3568. I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
  3569. /* 100ms RC evaluation intervals */
  3570. I915_WRITE(RCUPEI, 100000);
  3571. I915_WRITE(RCDNEI, 100000);
  3572. /* Set max/min thresholds to 90ms and 80ms respectively */
  3573. I915_WRITE(RCBMAXAVG, 90000);
  3574. I915_WRITE(RCBMINAVG, 80000);
  3575. I915_WRITE(MEMIHYST, 1);
  3576. /* Set up min, max, and cur for interrupt handling */
  3577. fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
  3578. fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
  3579. fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
  3580. MEMMODE_FSTART_SHIFT;
  3581. vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
  3582. PXVFREQ_PX_SHIFT;
  3583. dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
  3584. dev_priv->ips.fstart = fstart;
  3585. dev_priv->ips.max_delay = fstart;
  3586. dev_priv->ips.min_delay = fmin;
  3587. dev_priv->ips.cur_delay = fstart;
  3588. DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
  3589. fmax, fmin, fstart);
  3590. I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
  3591. /*
  3592. * Interrupts will be enabled in ironlake_irq_postinstall
  3593. */
  3594. I915_WRITE(VIDSTART, vstart);
  3595. POSTING_READ(VIDSTART);
  3596. rgvmodectl |= MEMMODE_SWMODE_EN;
  3597. I915_WRITE(MEMMODECTL, rgvmodectl);
  3598. if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
  3599. DRM_ERROR("stuck trying to change perf mode\n");
  3600. mdelay(1);
  3601. ironlake_set_drps(dev, fstart);
  3602. dev_priv->ips.last_count1 = I915_READ(DMIEC) +
  3603. I915_READ(DDREC) + I915_READ(CSIEC);
  3604. dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
  3605. dev_priv->ips.last_count2 = I915_READ(GFXEC);
  3606. dev_priv->ips.last_time2 = ktime_get_raw_ns();
  3607. spin_unlock_irq(&mchdev_lock);
  3608. }
  3609. static void ironlake_disable_drps(struct drm_device *dev)
  3610. {
  3611. struct drm_i915_private *dev_priv = dev->dev_private;
  3612. u16 rgvswctl;
  3613. spin_lock_irq(&mchdev_lock);
  3614. rgvswctl = I915_READ16(MEMSWCTL);
  3615. /* Ack interrupts, disable EFC interrupt */
  3616. I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
  3617. I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
  3618. I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
  3619. I915_WRITE(DEIIR, DE_PCU_EVENT);
  3620. I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
  3621. /* Go back to the starting frequency */
  3622. ironlake_set_drps(dev, dev_priv->ips.fstart);
  3623. mdelay(1);
  3624. rgvswctl |= MEMCTL_CMD_STS;
  3625. I915_WRITE(MEMSWCTL, rgvswctl);
  3626. mdelay(1);
  3627. spin_unlock_irq(&mchdev_lock);
  3628. }
  3629. /* There's a funny hw issue where the hw returns all 0 when reading from
  3630. * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
  3631. * ourselves, instead of doing a rmw cycle (which might result in us clearing
  3632. * all limits and the gpu stuck at whatever frequency it is at atm).
  3633. */
  3634. static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
  3635. {
  3636. u32 limits;
  3637. /* Only set the down limit when we've reached the lowest level to avoid
  3638. * getting more interrupts, otherwise leave this clear. This prevents a
  3639. * race in the hw when coming out of rc6: There's a tiny window where
  3640. * the hw runs at the minimal clock before selecting the desired
  3641. * frequency, if the down threshold expires in that window we will not
  3642. * receive a down interrupt. */
  3643. if (IS_GEN9(dev_priv->dev)) {
  3644. limits = (dev_priv->rps.max_freq_softlimit) << 23;
  3645. if (val <= dev_priv->rps.min_freq_softlimit)
  3646. limits |= (dev_priv->rps.min_freq_softlimit) << 14;
  3647. } else {
  3648. limits = dev_priv->rps.max_freq_softlimit << 24;
  3649. if (val <= dev_priv->rps.min_freq_softlimit)
  3650. limits |= dev_priv->rps.min_freq_softlimit << 16;
  3651. }
  3652. return limits;
  3653. }
  3654. static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
  3655. {
  3656. int new_power;
  3657. u32 threshold_up = 0, threshold_down = 0; /* in % */
  3658. u32 ei_up = 0, ei_down = 0;
  3659. new_power = dev_priv->rps.power;
  3660. switch (dev_priv->rps.power) {
  3661. case LOW_POWER:
  3662. if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
  3663. new_power = BETWEEN;
  3664. break;
  3665. case BETWEEN:
  3666. if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
  3667. new_power = LOW_POWER;
  3668. else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
  3669. new_power = HIGH_POWER;
  3670. break;
  3671. case HIGH_POWER:
  3672. if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
  3673. new_power = BETWEEN;
  3674. break;
  3675. }
  3676. /* Max/min bins are special */
  3677. if (val <= dev_priv->rps.min_freq_softlimit)
  3678. new_power = LOW_POWER;
  3679. if (val >= dev_priv->rps.max_freq_softlimit)
  3680. new_power = HIGH_POWER;
  3681. if (new_power == dev_priv->rps.power)
  3682. return;
  3683. /* Note the units here are not exactly 1us, but 1280ns. */
  3684. switch (new_power) {
  3685. case LOW_POWER:
  3686. /* Upclock if more than 95% busy over 16ms */
  3687. ei_up = 16000;
  3688. threshold_up = 95;
  3689. /* Downclock if less than 85% busy over 32ms */
  3690. ei_down = 32000;
  3691. threshold_down = 85;
  3692. break;
  3693. case BETWEEN:
  3694. /* Upclock if more than 90% busy over 13ms */
  3695. ei_up = 13000;
  3696. threshold_up = 90;
  3697. /* Downclock if less than 75% busy over 32ms */
  3698. ei_down = 32000;
  3699. threshold_down = 75;
  3700. break;
  3701. case HIGH_POWER:
  3702. /* Upclock if more than 85% busy over 10ms */
  3703. ei_up = 10000;
  3704. threshold_up = 85;
  3705. /* Downclock if less than 60% busy over 32ms */
  3706. ei_down = 32000;
  3707. threshold_down = 60;
  3708. break;
  3709. }
  3710. I915_WRITE(GEN6_RP_UP_EI,
  3711. GT_INTERVAL_FROM_US(dev_priv, ei_up));
  3712. I915_WRITE(GEN6_RP_UP_THRESHOLD,
  3713. GT_INTERVAL_FROM_US(dev_priv, (ei_up * threshold_up / 100)));
  3714. I915_WRITE(GEN6_RP_DOWN_EI,
  3715. GT_INTERVAL_FROM_US(dev_priv, ei_down));
  3716. I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
  3717. GT_INTERVAL_FROM_US(dev_priv, (ei_down * threshold_down / 100)));
  3718. I915_WRITE(GEN6_RP_CONTROL,
  3719. GEN6_RP_MEDIA_TURBO |
  3720. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  3721. GEN6_RP_MEDIA_IS_GFX |
  3722. GEN6_RP_ENABLE |
  3723. GEN6_RP_UP_BUSY_AVG |
  3724. GEN6_RP_DOWN_IDLE_AVG);
  3725. dev_priv->rps.power = new_power;
  3726. dev_priv->rps.up_threshold = threshold_up;
  3727. dev_priv->rps.down_threshold = threshold_down;
  3728. dev_priv->rps.last_adj = 0;
  3729. }
  3730. static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
  3731. {
  3732. u32 mask = 0;
  3733. if (val > dev_priv->rps.min_freq_softlimit)
  3734. mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
  3735. if (val < dev_priv->rps.max_freq_softlimit)
  3736. mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
  3737. mask &= dev_priv->pm_rps_events;
  3738. return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
  3739. }
  3740. /* gen6_set_rps is called to update the frequency request, but should also be
  3741. * called when the range (min_delay and max_delay) is modified so that we can
  3742. * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
  3743. static void gen6_set_rps(struct drm_device *dev, u8 val)
  3744. {
  3745. struct drm_i915_private *dev_priv = dev->dev_private;
  3746. /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
  3747. if (IS_BROXTON(dev) && (INTEL_REVID(dev) < BXT_REVID_B0))
  3748. return;
  3749. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3750. WARN_ON(val > dev_priv->rps.max_freq);
  3751. WARN_ON(val < dev_priv->rps.min_freq);
  3752. /* min/max delay may still have been modified so be sure to
  3753. * write the limits value.
  3754. */
  3755. if (val != dev_priv->rps.cur_freq) {
  3756. gen6_set_rps_thresholds(dev_priv, val);
  3757. if (IS_GEN9(dev))
  3758. I915_WRITE(GEN6_RPNSWREQ,
  3759. GEN9_FREQUENCY(val));
  3760. else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  3761. I915_WRITE(GEN6_RPNSWREQ,
  3762. HSW_FREQUENCY(val));
  3763. else
  3764. I915_WRITE(GEN6_RPNSWREQ,
  3765. GEN6_FREQUENCY(val) |
  3766. GEN6_OFFSET(0) |
  3767. GEN6_AGGRESSIVE_TURBO);
  3768. }
  3769. /* Make sure we continue to get interrupts
  3770. * until we hit the minimum or maximum frequencies.
  3771. */
  3772. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
  3773. I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
  3774. POSTING_READ(GEN6_RPNSWREQ);
  3775. dev_priv->rps.cur_freq = val;
  3776. trace_intel_gpu_freq_change(val * 50);
  3777. }
  3778. static void valleyview_set_rps(struct drm_device *dev, u8 val)
  3779. {
  3780. struct drm_i915_private *dev_priv = dev->dev_private;
  3781. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3782. WARN_ON(val > dev_priv->rps.max_freq);
  3783. WARN_ON(val < dev_priv->rps.min_freq);
  3784. if (WARN_ONCE(IS_CHERRYVIEW(dev) && (val & 1),
  3785. "Odd GPU freq value\n"))
  3786. val &= ~1;
  3787. I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
  3788. if (val != dev_priv->rps.cur_freq) {
  3789. vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
  3790. if (!IS_CHERRYVIEW(dev_priv))
  3791. gen6_set_rps_thresholds(dev_priv, val);
  3792. }
  3793. dev_priv->rps.cur_freq = val;
  3794. trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
  3795. }
  3796. /* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
  3797. *
  3798. * * If Gfx is Idle, then
  3799. * 1. Forcewake Media well.
  3800. * 2. Request idle freq.
  3801. * 3. Release Forcewake of Media well.
  3802. */
  3803. static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
  3804. {
  3805. u32 val = dev_priv->rps.idle_freq;
  3806. if (dev_priv->rps.cur_freq <= val)
  3807. return;
  3808. /* Wake up the media well, as that takes a lot less
  3809. * power than the Render well. */
  3810. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
  3811. valleyview_set_rps(dev_priv->dev, val);
  3812. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
  3813. }
  3814. void gen6_rps_busy(struct drm_i915_private *dev_priv)
  3815. {
  3816. mutex_lock(&dev_priv->rps.hw_lock);
  3817. if (dev_priv->rps.enabled) {
  3818. if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
  3819. gen6_rps_reset_ei(dev_priv);
  3820. I915_WRITE(GEN6_PMINTRMSK,
  3821. gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
  3822. }
  3823. mutex_unlock(&dev_priv->rps.hw_lock);
  3824. }
  3825. void gen6_rps_idle(struct drm_i915_private *dev_priv)
  3826. {
  3827. struct drm_device *dev = dev_priv->dev;
  3828. mutex_lock(&dev_priv->rps.hw_lock);
  3829. if (dev_priv->rps.enabled) {
  3830. if (IS_VALLEYVIEW(dev))
  3831. vlv_set_rps_idle(dev_priv);
  3832. else
  3833. gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
  3834. dev_priv->rps.last_adj = 0;
  3835. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  3836. }
  3837. mutex_unlock(&dev_priv->rps.hw_lock);
  3838. spin_lock(&dev_priv->rps.client_lock);
  3839. while (!list_empty(&dev_priv->rps.clients))
  3840. list_del_init(dev_priv->rps.clients.next);
  3841. spin_unlock(&dev_priv->rps.client_lock);
  3842. }
  3843. void gen6_rps_boost(struct drm_i915_private *dev_priv,
  3844. struct intel_rps_client *rps,
  3845. unsigned long submitted)
  3846. {
  3847. /* This is intentionally racy! We peek at the state here, then
  3848. * validate inside the RPS worker.
  3849. */
  3850. if (!(dev_priv->mm.busy &&
  3851. dev_priv->rps.enabled &&
  3852. dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit))
  3853. return;
  3854. /* Force a RPS boost (and don't count it against the client) if
  3855. * the GPU is severely congested.
  3856. */
  3857. if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
  3858. rps = NULL;
  3859. spin_lock(&dev_priv->rps.client_lock);
  3860. if (rps == NULL || list_empty(&rps->link)) {
  3861. spin_lock_irq(&dev_priv->irq_lock);
  3862. if (dev_priv->rps.interrupts_enabled) {
  3863. dev_priv->rps.client_boost = true;
  3864. queue_work(dev_priv->wq, &dev_priv->rps.work);
  3865. }
  3866. spin_unlock_irq(&dev_priv->irq_lock);
  3867. if (rps != NULL) {
  3868. list_add(&rps->link, &dev_priv->rps.clients);
  3869. rps->boosts++;
  3870. } else
  3871. dev_priv->rps.boosts++;
  3872. }
  3873. spin_unlock(&dev_priv->rps.client_lock);
  3874. }
  3875. void intel_set_rps(struct drm_device *dev, u8 val)
  3876. {
  3877. if (IS_VALLEYVIEW(dev))
  3878. valleyview_set_rps(dev, val);
  3879. else
  3880. gen6_set_rps(dev, val);
  3881. }
  3882. static void gen9_disable_rps(struct drm_device *dev)
  3883. {
  3884. struct drm_i915_private *dev_priv = dev->dev_private;
  3885. I915_WRITE(GEN6_RC_CONTROL, 0);
  3886. I915_WRITE(GEN9_PG_ENABLE, 0);
  3887. }
  3888. static void gen6_disable_rps(struct drm_device *dev)
  3889. {
  3890. struct drm_i915_private *dev_priv = dev->dev_private;
  3891. I915_WRITE(GEN6_RC_CONTROL, 0);
  3892. I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
  3893. }
  3894. static void cherryview_disable_rps(struct drm_device *dev)
  3895. {
  3896. struct drm_i915_private *dev_priv = dev->dev_private;
  3897. I915_WRITE(GEN6_RC_CONTROL, 0);
  3898. }
  3899. static void valleyview_disable_rps(struct drm_device *dev)
  3900. {
  3901. struct drm_i915_private *dev_priv = dev->dev_private;
  3902. /* we're doing forcewake before Disabling RC6,
  3903. * This what the BIOS expects when going into suspend */
  3904. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  3905. I915_WRITE(GEN6_RC_CONTROL, 0);
  3906. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  3907. }
  3908. static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
  3909. {
  3910. if (IS_VALLEYVIEW(dev)) {
  3911. if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
  3912. mode = GEN6_RC_CTL_RC6_ENABLE;
  3913. else
  3914. mode = 0;
  3915. }
  3916. if (HAS_RC6p(dev))
  3917. DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s RC6p %s RC6pp %s\n",
  3918. (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
  3919. (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
  3920. (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
  3921. else
  3922. DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s\n",
  3923. (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off");
  3924. }
  3925. static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
  3926. {
  3927. /* No RC6 before Ironlake and code is gone for ilk. */
  3928. if (INTEL_INFO(dev)->gen < 6)
  3929. return 0;
  3930. /* Respect the kernel parameter if it is set */
  3931. if (enable_rc6 >= 0) {
  3932. int mask;
  3933. if (HAS_RC6p(dev))
  3934. mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
  3935. INTEL_RC6pp_ENABLE;
  3936. else
  3937. mask = INTEL_RC6_ENABLE;
  3938. if ((enable_rc6 & mask) != enable_rc6)
  3939. DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
  3940. enable_rc6 & mask, enable_rc6, mask);
  3941. return enable_rc6 & mask;
  3942. }
  3943. if (IS_IVYBRIDGE(dev))
  3944. return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
  3945. return INTEL_RC6_ENABLE;
  3946. }
  3947. int intel_enable_rc6(const struct drm_device *dev)
  3948. {
  3949. return i915.enable_rc6;
  3950. }
  3951. static void gen6_init_rps_frequencies(struct drm_device *dev)
  3952. {
  3953. struct drm_i915_private *dev_priv = dev->dev_private;
  3954. uint32_t rp_state_cap;
  3955. u32 ddcc_status = 0;
  3956. int ret;
  3957. /* All of these values are in units of 50MHz */
  3958. dev_priv->rps.cur_freq = 0;
  3959. /* static values from HW: RP0 > RP1 > RPn (min_freq) */
  3960. if (IS_BROXTON(dev)) {
  3961. rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
  3962. dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
  3963. dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
  3964. dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
  3965. } else {
  3966. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  3967. dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
  3968. dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
  3969. dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
  3970. }
  3971. /* hw_max = RP0 until we check for overclocking */
  3972. dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
  3973. dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
  3974. if (IS_HASWELL(dev) || IS_BROADWELL(dev) || IS_SKYLAKE(dev)) {
  3975. ret = sandybridge_pcode_read(dev_priv,
  3976. HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
  3977. &ddcc_status);
  3978. if (0 == ret)
  3979. dev_priv->rps.efficient_freq =
  3980. clamp_t(u8,
  3981. ((ddcc_status >> 8) & 0xff),
  3982. dev_priv->rps.min_freq,
  3983. dev_priv->rps.max_freq);
  3984. }
  3985. if (IS_SKYLAKE(dev)) {
  3986. /* Store the frequency values in 16.66 MHZ units, which is
  3987. the natural hardware unit for SKL */
  3988. dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
  3989. dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
  3990. dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
  3991. dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
  3992. dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
  3993. }
  3994. dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
  3995. /* Preserve min/max settings in case of re-init */
  3996. if (dev_priv->rps.max_freq_softlimit == 0)
  3997. dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
  3998. if (dev_priv->rps.min_freq_softlimit == 0) {
  3999. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  4000. dev_priv->rps.min_freq_softlimit =
  4001. max_t(int, dev_priv->rps.efficient_freq,
  4002. intel_freq_opcode(dev_priv, 450));
  4003. else
  4004. dev_priv->rps.min_freq_softlimit =
  4005. dev_priv->rps.min_freq;
  4006. }
  4007. }
  4008. /* See the Gen9_GT_PM_Programming_Guide doc for the below */
  4009. static void gen9_enable_rps(struct drm_device *dev)
  4010. {
  4011. struct drm_i915_private *dev_priv = dev->dev_private;
  4012. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  4013. gen6_init_rps_frequencies(dev);
  4014. /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
  4015. if (IS_BROXTON(dev) && (INTEL_REVID(dev) < BXT_REVID_B0)) {
  4016. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  4017. return;
  4018. }
  4019. /* Program defaults and thresholds for RPS*/
  4020. I915_WRITE(GEN6_RC_VIDEO_FREQ,
  4021. GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
  4022. /* 1 second timeout*/
  4023. I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
  4024. GT_INTERVAL_FROM_US(dev_priv, 1000000));
  4025. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
  4026. /* Leaning on the below call to gen6_set_rps to program/setup the
  4027. * Up/Down EI & threshold registers, as well as the RP_CONTROL,
  4028. * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
  4029. dev_priv->rps.power = HIGH_POWER; /* force a reset */
  4030. gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
  4031. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  4032. }
  4033. static void gen9_enable_rc6(struct drm_device *dev)
  4034. {
  4035. struct drm_i915_private *dev_priv = dev->dev_private;
  4036. struct intel_engine_cs *ring;
  4037. uint32_t rc6_mask = 0;
  4038. int unused;
  4039. /* 1a: Software RC state - RC0 */
  4040. I915_WRITE(GEN6_RC_STATE, 0);
  4041. /* 1b: Get forcewake during program sequence. Although the driver
  4042. * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
  4043. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  4044. /* 2a: Disable RC states. */
  4045. I915_WRITE(GEN6_RC_CONTROL, 0);
  4046. /* 2b: Program RC6 thresholds.*/
  4047. /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
  4048. if (IS_SKYLAKE(dev) && !((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) &&
  4049. (INTEL_REVID(dev) <= SKL_REVID_E0)))
  4050. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
  4051. else
  4052. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
  4053. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
  4054. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
  4055. for_each_ring(ring, dev_priv, unused)
  4056. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  4057. if (HAS_GUC_UCODE(dev))
  4058. I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
  4059. I915_WRITE(GEN6_RC_SLEEP, 0);
  4060. I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
  4061. /* 2c: Program Coarse Power Gating Policies. */
  4062. I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
  4063. I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
  4064. /* 3a: Enable RC6 */
  4065. if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
  4066. rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
  4067. DRM_INFO("RC6 %s\n", (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
  4068. "on" : "off");
  4069. if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_D0) ||
  4070. (IS_BROXTON(dev) && INTEL_REVID(dev) <= BXT_REVID_A0))
  4071. I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
  4072. GEN7_RC_CTL_TO_MODE |
  4073. rc6_mask);
  4074. else
  4075. I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
  4076. GEN6_RC_CTL_EI_MODE(1) |
  4077. rc6_mask);
  4078. /*
  4079. * 3b: Enable Coarse Power Gating only when RC6 is enabled.
  4080. * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
  4081. */
  4082. if ((IS_BROXTON(dev) && (INTEL_REVID(dev) < BXT_REVID_B0)) ||
  4083. ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && (INTEL_REVID(dev) <= SKL_REVID_E0)))
  4084. I915_WRITE(GEN9_PG_ENABLE, 0);
  4085. else
  4086. I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
  4087. (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
  4088. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  4089. }
  4090. static void gen8_enable_rps(struct drm_device *dev)
  4091. {
  4092. struct drm_i915_private *dev_priv = dev->dev_private;
  4093. struct intel_engine_cs *ring;
  4094. uint32_t rc6_mask = 0;
  4095. int unused;
  4096. /* 1a: Software RC state - RC0 */
  4097. I915_WRITE(GEN6_RC_STATE, 0);
  4098. /* 1c & 1d: Get forcewake during program sequence. Although the driver
  4099. * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
  4100. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  4101. /* 2a: Disable RC states. */
  4102. I915_WRITE(GEN6_RC_CONTROL, 0);
  4103. /* Initialize rps frequencies */
  4104. gen6_init_rps_frequencies(dev);
  4105. /* 2b: Program RC6 thresholds.*/
  4106. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
  4107. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
  4108. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
  4109. for_each_ring(ring, dev_priv, unused)
  4110. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  4111. I915_WRITE(GEN6_RC_SLEEP, 0);
  4112. if (IS_BROADWELL(dev))
  4113. I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
  4114. else
  4115. I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
  4116. /* 3: Enable RC6 */
  4117. if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
  4118. rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
  4119. intel_print_rc6_info(dev, rc6_mask);
  4120. if (IS_BROADWELL(dev))
  4121. I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
  4122. GEN7_RC_CTL_TO_MODE |
  4123. rc6_mask);
  4124. else
  4125. I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
  4126. GEN6_RC_CTL_EI_MODE(1) |
  4127. rc6_mask);
  4128. /* 4 Program defaults and thresholds for RPS*/
  4129. I915_WRITE(GEN6_RPNSWREQ,
  4130. HSW_FREQUENCY(dev_priv->rps.rp1_freq));
  4131. I915_WRITE(GEN6_RC_VIDEO_FREQ,
  4132. HSW_FREQUENCY(dev_priv->rps.rp1_freq));
  4133. /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
  4134. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
  4135. /* Docs recommend 900MHz, and 300 MHz respectively */
  4136. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  4137. dev_priv->rps.max_freq_softlimit << 24 |
  4138. dev_priv->rps.min_freq_softlimit << 16);
  4139. I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
  4140. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
  4141. I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
  4142. I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
  4143. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  4144. /* 5: Enable RPS */
  4145. I915_WRITE(GEN6_RP_CONTROL,
  4146. GEN6_RP_MEDIA_TURBO |
  4147. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  4148. GEN6_RP_MEDIA_IS_GFX |
  4149. GEN6_RP_ENABLE |
  4150. GEN6_RP_UP_BUSY_AVG |
  4151. GEN6_RP_DOWN_IDLE_AVG);
  4152. /* 6: Ring frequency + overclocking (our driver does this later */
  4153. dev_priv->rps.power = HIGH_POWER; /* force a reset */
  4154. gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
  4155. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  4156. }
  4157. static void gen6_enable_rps(struct drm_device *dev)
  4158. {
  4159. struct drm_i915_private *dev_priv = dev->dev_private;
  4160. struct intel_engine_cs *ring;
  4161. u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
  4162. u32 gtfifodbg;
  4163. int rc6_mode;
  4164. int i, ret;
  4165. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4166. /* Here begins a magic sequence of register writes to enable
  4167. * auto-downclocking.
  4168. *
  4169. * Perhaps there might be some value in exposing these to
  4170. * userspace...
  4171. */
  4172. I915_WRITE(GEN6_RC_STATE, 0);
  4173. /* Clear the DBG now so we don't confuse earlier errors */
  4174. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  4175. DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
  4176. I915_WRITE(GTFIFODBG, gtfifodbg);
  4177. }
  4178. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  4179. /* Initialize rps frequencies */
  4180. gen6_init_rps_frequencies(dev);
  4181. /* disable the counters and set deterministic thresholds */
  4182. I915_WRITE(GEN6_RC_CONTROL, 0);
  4183. I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
  4184. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
  4185. I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
  4186. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  4187. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  4188. for_each_ring(ring, dev_priv, i)
  4189. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  4190. I915_WRITE(GEN6_RC_SLEEP, 0);
  4191. I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
  4192. if (IS_IVYBRIDGE(dev))
  4193. I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
  4194. else
  4195. I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
  4196. I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
  4197. I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
  4198. /* Check if we are enabling RC6 */
  4199. rc6_mode = intel_enable_rc6(dev_priv->dev);
  4200. if (rc6_mode & INTEL_RC6_ENABLE)
  4201. rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
  4202. /* We don't use those on Haswell */
  4203. if (!IS_HASWELL(dev)) {
  4204. if (rc6_mode & INTEL_RC6p_ENABLE)
  4205. rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
  4206. if (rc6_mode & INTEL_RC6pp_ENABLE)
  4207. rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
  4208. }
  4209. intel_print_rc6_info(dev, rc6_mask);
  4210. I915_WRITE(GEN6_RC_CONTROL,
  4211. rc6_mask |
  4212. GEN6_RC_CTL_EI_MODE(1) |
  4213. GEN6_RC_CTL_HW_ENABLE);
  4214. /* Power down if completely idle for over 50ms */
  4215. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
  4216. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  4217. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
  4218. if (ret)
  4219. DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
  4220. ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
  4221. if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
  4222. DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
  4223. (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
  4224. (pcu_mbox & 0xff) * 50);
  4225. dev_priv->rps.max_freq = pcu_mbox & 0xff;
  4226. }
  4227. dev_priv->rps.power = HIGH_POWER; /* force a reset */
  4228. gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
  4229. rc6vids = 0;
  4230. ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  4231. if (IS_GEN6(dev) && ret) {
  4232. DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
  4233. } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
  4234. DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
  4235. GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
  4236. rc6vids &= 0xffff00;
  4237. rc6vids |= GEN6_ENCODE_RC6_VID(450);
  4238. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
  4239. if (ret)
  4240. DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
  4241. }
  4242. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  4243. }
  4244. static void __gen6_update_ring_freq(struct drm_device *dev)
  4245. {
  4246. struct drm_i915_private *dev_priv = dev->dev_private;
  4247. int min_freq = 15;
  4248. unsigned int gpu_freq;
  4249. unsigned int max_ia_freq, min_ring_freq;
  4250. unsigned int max_gpu_freq, min_gpu_freq;
  4251. int scaling_factor = 180;
  4252. struct cpufreq_policy *policy;
  4253. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4254. policy = cpufreq_cpu_get(0);
  4255. if (policy) {
  4256. max_ia_freq = policy->cpuinfo.max_freq;
  4257. cpufreq_cpu_put(policy);
  4258. } else {
  4259. /*
  4260. * Default to measured freq if none found, PCU will ensure we
  4261. * don't go over
  4262. */
  4263. max_ia_freq = tsc_khz;
  4264. }
  4265. /* Convert from kHz to MHz */
  4266. max_ia_freq /= 1000;
  4267. min_ring_freq = I915_READ(DCLK) & 0xf;
  4268. /* convert DDR frequency from units of 266.6MHz to bandwidth */
  4269. min_ring_freq = mult_frac(min_ring_freq, 8, 3);
  4270. if (IS_SKYLAKE(dev)) {
  4271. /* Convert GT frequency to 50 HZ units */
  4272. min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
  4273. max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
  4274. } else {
  4275. min_gpu_freq = dev_priv->rps.min_freq;
  4276. max_gpu_freq = dev_priv->rps.max_freq;
  4277. }
  4278. /*
  4279. * For each potential GPU frequency, load a ring frequency we'd like
  4280. * to use for memory access. We do this by specifying the IA frequency
  4281. * the PCU should use as a reference to determine the ring frequency.
  4282. */
  4283. for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
  4284. int diff = max_gpu_freq - gpu_freq;
  4285. unsigned int ia_freq = 0, ring_freq = 0;
  4286. if (IS_SKYLAKE(dev)) {
  4287. /*
  4288. * ring_freq = 2 * GT. ring_freq is in 100MHz units
  4289. * No floor required for ring frequency on SKL.
  4290. */
  4291. ring_freq = gpu_freq;
  4292. } else if (INTEL_INFO(dev)->gen >= 8) {
  4293. /* max(2 * GT, DDR). NB: GT is 50MHz units */
  4294. ring_freq = max(min_ring_freq, gpu_freq);
  4295. } else if (IS_HASWELL(dev)) {
  4296. ring_freq = mult_frac(gpu_freq, 5, 4);
  4297. ring_freq = max(min_ring_freq, ring_freq);
  4298. /* leave ia_freq as the default, chosen by cpufreq */
  4299. } else {
  4300. /* On older processors, there is no separate ring
  4301. * clock domain, so in order to boost the bandwidth
  4302. * of the ring, we need to upclock the CPU (ia_freq).
  4303. *
  4304. * For GPU frequencies less than 750MHz,
  4305. * just use the lowest ring freq.
  4306. */
  4307. if (gpu_freq < min_freq)
  4308. ia_freq = 800;
  4309. else
  4310. ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
  4311. ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
  4312. }
  4313. sandybridge_pcode_write(dev_priv,
  4314. GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
  4315. ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
  4316. ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
  4317. gpu_freq);
  4318. }
  4319. }
  4320. void gen6_update_ring_freq(struct drm_device *dev)
  4321. {
  4322. struct drm_i915_private *dev_priv = dev->dev_private;
  4323. if (!HAS_CORE_RING_FREQ(dev))
  4324. return;
  4325. mutex_lock(&dev_priv->rps.hw_lock);
  4326. __gen6_update_ring_freq(dev);
  4327. mutex_unlock(&dev_priv->rps.hw_lock);
  4328. }
  4329. static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
  4330. {
  4331. struct drm_device *dev = dev_priv->dev;
  4332. u32 val, rp0;
  4333. if (dev->pdev->revision >= 0x20) {
  4334. val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
  4335. switch (INTEL_INFO(dev)->eu_total) {
  4336. case 8:
  4337. /* (2 * 4) config */
  4338. rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
  4339. break;
  4340. case 12:
  4341. /* (2 * 6) config */
  4342. rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
  4343. break;
  4344. case 16:
  4345. /* (2 * 8) config */
  4346. default:
  4347. /* Setting (2 * 8) Min RP0 for any other combination */
  4348. rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
  4349. break;
  4350. }
  4351. rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
  4352. } else {
  4353. /* For pre-production hardware */
  4354. val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
  4355. rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) &
  4356. PUNIT_GPU_STATUS_MAX_FREQ_MASK;
  4357. }
  4358. return rp0;
  4359. }
  4360. static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
  4361. {
  4362. u32 val, rpe;
  4363. val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
  4364. rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
  4365. return rpe;
  4366. }
  4367. static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
  4368. {
  4369. struct drm_device *dev = dev_priv->dev;
  4370. u32 val, rp1;
  4371. if (dev->pdev->revision >= 0x20) {
  4372. val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
  4373. rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
  4374. } else {
  4375. /* For pre-production hardware */
  4376. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  4377. rp1 = ((val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) &
  4378. PUNIT_GPU_STATUS_MAX_FREQ_MASK);
  4379. }
  4380. return rp1;
  4381. }
  4382. static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
  4383. {
  4384. u32 val, rp1;
  4385. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
  4386. rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
  4387. return rp1;
  4388. }
  4389. static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
  4390. {
  4391. u32 val, rp0;
  4392. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
  4393. rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
  4394. /* Clamp to max */
  4395. rp0 = min_t(u32, rp0, 0xea);
  4396. return rp0;
  4397. }
  4398. static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
  4399. {
  4400. u32 val, rpe;
  4401. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
  4402. rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
  4403. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
  4404. rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
  4405. return rpe;
  4406. }
  4407. static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
  4408. {
  4409. return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
  4410. }
  4411. /* Check that the pctx buffer wasn't move under us. */
  4412. static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
  4413. {
  4414. unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
  4415. WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
  4416. dev_priv->vlv_pctx->stolen->start);
  4417. }
  4418. /* Check that the pcbr address is not empty. */
  4419. static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
  4420. {
  4421. unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
  4422. WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
  4423. }
  4424. static void cherryview_setup_pctx(struct drm_device *dev)
  4425. {
  4426. struct drm_i915_private *dev_priv = dev->dev_private;
  4427. unsigned long pctx_paddr, paddr;
  4428. struct i915_gtt *gtt = &dev_priv->gtt;
  4429. u32 pcbr;
  4430. int pctx_size = 32*1024;
  4431. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  4432. pcbr = I915_READ(VLV_PCBR);
  4433. if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
  4434. DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
  4435. paddr = (dev_priv->mm.stolen_base +
  4436. (gtt->stolen_size - pctx_size));
  4437. pctx_paddr = (paddr & (~4095));
  4438. I915_WRITE(VLV_PCBR, pctx_paddr);
  4439. }
  4440. DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
  4441. }
  4442. static void valleyview_setup_pctx(struct drm_device *dev)
  4443. {
  4444. struct drm_i915_private *dev_priv = dev->dev_private;
  4445. struct drm_i915_gem_object *pctx;
  4446. unsigned long pctx_paddr;
  4447. u32 pcbr;
  4448. int pctx_size = 24*1024;
  4449. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  4450. pcbr = I915_READ(VLV_PCBR);
  4451. if (pcbr) {
  4452. /* BIOS set it up already, grab the pre-alloc'd space */
  4453. int pcbr_offset;
  4454. pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
  4455. pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
  4456. pcbr_offset,
  4457. I915_GTT_OFFSET_NONE,
  4458. pctx_size);
  4459. goto out;
  4460. }
  4461. DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
  4462. /*
  4463. * From the Gunit register HAS:
  4464. * The Gfx driver is expected to program this register and ensure
  4465. * proper allocation within Gfx stolen memory. For example, this
  4466. * register should be programmed such than the PCBR range does not
  4467. * overlap with other ranges, such as the frame buffer, protected
  4468. * memory, or any other relevant ranges.
  4469. */
  4470. pctx = i915_gem_object_create_stolen(dev, pctx_size);
  4471. if (!pctx) {
  4472. DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
  4473. return;
  4474. }
  4475. pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
  4476. I915_WRITE(VLV_PCBR, pctx_paddr);
  4477. out:
  4478. DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
  4479. dev_priv->vlv_pctx = pctx;
  4480. }
  4481. static void valleyview_cleanup_pctx(struct drm_device *dev)
  4482. {
  4483. struct drm_i915_private *dev_priv = dev->dev_private;
  4484. if (WARN_ON(!dev_priv->vlv_pctx))
  4485. return;
  4486. drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
  4487. dev_priv->vlv_pctx = NULL;
  4488. }
  4489. static void valleyview_init_gt_powersave(struct drm_device *dev)
  4490. {
  4491. struct drm_i915_private *dev_priv = dev->dev_private;
  4492. u32 val;
  4493. valleyview_setup_pctx(dev);
  4494. mutex_lock(&dev_priv->rps.hw_lock);
  4495. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  4496. switch ((val >> 6) & 3) {
  4497. case 0:
  4498. case 1:
  4499. dev_priv->mem_freq = 800;
  4500. break;
  4501. case 2:
  4502. dev_priv->mem_freq = 1066;
  4503. break;
  4504. case 3:
  4505. dev_priv->mem_freq = 1333;
  4506. break;
  4507. }
  4508. DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
  4509. dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
  4510. dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
  4511. DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
  4512. intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
  4513. dev_priv->rps.max_freq);
  4514. dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
  4515. DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
  4516. intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  4517. dev_priv->rps.efficient_freq);
  4518. dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
  4519. DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
  4520. intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
  4521. dev_priv->rps.rp1_freq);
  4522. dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
  4523. DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
  4524. intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
  4525. dev_priv->rps.min_freq);
  4526. dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
  4527. /* Preserve min/max settings in case of re-init */
  4528. if (dev_priv->rps.max_freq_softlimit == 0)
  4529. dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
  4530. if (dev_priv->rps.min_freq_softlimit == 0)
  4531. dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
  4532. mutex_unlock(&dev_priv->rps.hw_lock);
  4533. }
  4534. static void cherryview_init_gt_powersave(struct drm_device *dev)
  4535. {
  4536. struct drm_i915_private *dev_priv = dev->dev_private;
  4537. u32 val;
  4538. cherryview_setup_pctx(dev);
  4539. mutex_lock(&dev_priv->rps.hw_lock);
  4540. mutex_lock(&dev_priv->sb_lock);
  4541. val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
  4542. mutex_unlock(&dev_priv->sb_lock);
  4543. switch ((val >> 2) & 0x7) {
  4544. case 0:
  4545. case 1:
  4546. dev_priv->rps.cz_freq = 200;
  4547. dev_priv->mem_freq = 1600;
  4548. break;
  4549. case 2:
  4550. dev_priv->rps.cz_freq = 267;
  4551. dev_priv->mem_freq = 1600;
  4552. break;
  4553. case 3:
  4554. dev_priv->rps.cz_freq = 333;
  4555. dev_priv->mem_freq = 2000;
  4556. break;
  4557. case 4:
  4558. dev_priv->rps.cz_freq = 320;
  4559. dev_priv->mem_freq = 1600;
  4560. break;
  4561. case 5:
  4562. dev_priv->rps.cz_freq = 400;
  4563. dev_priv->mem_freq = 1600;
  4564. break;
  4565. }
  4566. DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
  4567. dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
  4568. dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
  4569. DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
  4570. intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
  4571. dev_priv->rps.max_freq);
  4572. dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
  4573. DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
  4574. intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  4575. dev_priv->rps.efficient_freq);
  4576. dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
  4577. DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
  4578. intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
  4579. dev_priv->rps.rp1_freq);
  4580. /* PUnit validated range is only [RPe, RP0] */
  4581. dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
  4582. DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
  4583. intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
  4584. dev_priv->rps.min_freq);
  4585. WARN_ONCE((dev_priv->rps.max_freq |
  4586. dev_priv->rps.efficient_freq |
  4587. dev_priv->rps.rp1_freq |
  4588. dev_priv->rps.min_freq) & 1,
  4589. "Odd GPU freq values\n");
  4590. dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
  4591. /* Preserve min/max settings in case of re-init */
  4592. if (dev_priv->rps.max_freq_softlimit == 0)
  4593. dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
  4594. if (dev_priv->rps.min_freq_softlimit == 0)
  4595. dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
  4596. mutex_unlock(&dev_priv->rps.hw_lock);
  4597. }
  4598. static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
  4599. {
  4600. valleyview_cleanup_pctx(dev);
  4601. }
  4602. static void cherryview_enable_rps(struct drm_device *dev)
  4603. {
  4604. struct drm_i915_private *dev_priv = dev->dev_private;
  4605. struct intel_engine_cs *ring;
  4606. u32 gtfifodbg, val, rc6_mode = 0, pcbr;
  4607. int i;
  4608. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4609. gtfifodbg = I915_READ(GTFIFODBG);
  4610. if (gtfifodbg) {
  4611. DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
  4612. gtfifodbg);
  4613. I915_WRITE(GTFIFODBG, gtfifodbg);
  4614. }
  4615. cherryview_check_pctx(dev_priv);
  4616. /* 1a & 1b: Get forcewake during program sequence. Although the driver
  4617. * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
  4618. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  4619. /* Disable RC states. */
  4620. I915_WRITE(GEN6_RC_CONTROL, 0);
  4621. /* 2a: Program RC6 thresholds.*/
  4622. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
  4623. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
  4624. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
  4625. for_each_ring(ring, dev_priv, i)
  4626. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  4627. I915_WRITE(GEN6_RC_SLEEP, 0);
  4628. /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
  4629. I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
  4630. /* allows RC6 residency counter to work */
  4631. I915_WRITE(VLV_COUNTER_CONTROL,
  4632. _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
  4633. VLV_MEDIA_RC6_COUNT_EN |
  4634. VLV_RENDER_RC6_COUNT_EN));
  4635. /* For now we assume BIOS is allocating and populating the PCBR */
  4636. pcbr = I915_READ(VLV_PCBR);
  4637. /* 3: Enable RC6 */
  4638. if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
  4639. (pcbr >> VLV_PCBR_ADDR_SHIFT))
  4640. rc6_mode = GEN7_RC_CTL_TO_MODE;
  4641. I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
  4642. /* 4 Program defaults and thresholds for RPS*/
  4643. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
  4644. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  4645. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  4646. I915_WRITE(GEN6_RP_UP_EI, 66000);
  4647. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  4648. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  4649. /* 5: Enable RPS */
  4650. I915_WRITE(GEN6_RP_CONTROL,
  4651. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  4652. GEN6_RP_MEDIA_IS_GFX |
  4653. GEN6_RP_ENABLE |
  4654. GEN6_RP_UP_BUSY_AVG |
  4655. GEN6_RP_DOWN_IDLE_AVG);
  4656. /* Setting Fixed Bias */
  4657. val = VLV_OVERRIDE_EN |
  4658. VLV_SOC_TDP_EN |
  4659. CHV_BIAS_CPU_50_SOC_50;
  4660. vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
  4661. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  4662. /* RPS code assumes GPLL is used */
  4663. WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
  4664. DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
  4665. DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
  4666. dev_priv->rps.cur_freq = (val >> 8) & 0xff;
  4667. DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
  4668. intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
  4669. dev_priv->rps.cur_freq);
  4670. DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
  4671. intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  4672. dev_priv->rps.efficient_freq);
  4673. valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
  4674. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  4675. }
  4676. static void valleyview_enable_rps(struct drm_device *dev)
  4677. {
  4678. struct drm_i915_private *dev_priv = dev->dev_private;
  4679. struct intel_engine_cs *ring;
  4680. u32 gtfifodbg, val, rc6_mode = 0;
  4681. int i;
  4682. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4683. valleyview_check_pctx(dev_priv);
  4684. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  4685. DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
  4686. gtfifodbg);
  4687. I915_WRITE(GTFIFODBG, gtfifodbg);
  4688. }
  4689. /* If VLV, Forcewake all wells, else re-direct to regular path */
  4690. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  4691. /* Disable RC states. */
  4692. I915_WRITE(GEN6_RC_CONTROL, 0);
  4693. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
  4694. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  4695. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  4696. I915_WRITE(GEN6_RP_UP_EI, 66000);
  4697. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  4698. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  4699. I915_WRITE(GEN6_RP_CONTROL,
  4700. GEN6_RP_MEDIA_TURBO |
  4701. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  4702. GEN6_RP_MEDIA_IS_GFX |
  4703. GEN6_RP_ENABLE |
  4704. GEN6_RP_UP_BUSY_AVG |
  4705. GEN6_RP_DOWN_IDLE_CONT);
  4706. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
  4707. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  4708. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  4709. for_each_ring(ring, dev_priv, i)
  4710. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  4711. I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
  4712. /* allows RC6 residency counter to work */
  4713. I915_WRITE(VLV_COUNTER_CONTROL,
  4714. _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
  4715. VLV_RENDER_RC0_COUNT_EN |
  4716. VLV_MEDIA_RC6_COUNT_EN |
  4717. VLV_RENDER_RC6_COUNT_EN));
  4718. if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
  4719. rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
  4720. intel_print_rc6_info(dev, rc6_mode);
  4721. I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
  4722. /* Setting Fixed Bias */
  4723. val = VLV_OVERRIDE_EN |
  4724. VLV_SOC_TDP_EN |
  4725. VLV_BIAS_CPU_125_SOC_875;
  4726. vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
  4727. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  4728. /* RPS code assumes GPLL is used */
  4729. WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
  4730. DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
  4731. DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
  4732. dev_priv->rps.cur_freq = (val >> 8) & 0xff;
  4733. DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
  4734. intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
  4735. dev_priv->rps.cur_freq);
  4736. DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
  4737. intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  4738. dev_priv->rps.efficient_freq);
  4739. valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
  4740. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  4741. }
  4742. static unsigned long intel_pxfreq(u32 vidfreq)
  4743. {
  4744. unsigned long freq;
  4745. int div = (vidfreq & 0x3f0000) >> 16;
  4746. int post = (vidfreq & 0x3000) >> 12;
  4747. int pre = (vidfreq & 0x7);
  4748. if (!pre)
  4749. return 0;
  4750. freq = ((div * 133333) / ((1<<post) * pre));
  4751. return freq;
  4752. }
  4753. static const struct cparams {
  4754. u16 i;
  4755. u16 t;
  4756. u16 m;
  4757. u16 c;
  4758. } cparams[] = {
  4759. { 1, 1333, 301, 28664 },
  4760. { 1, 1066, 294, 24460 },
  4761. { 1, 800, 294, 25192 },
  4762. { 0, 1333, 276, 27605 },
  4763. { 0, 1066, 276, 27605 },
  4764. { 0, 800, 231, 23784 },
  4765. };
  4766. static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
  4767. {
  4768. u64 total_count, diff, ret;
  4769. u32 count1, count2, count3, m = 0, c = 0;
  4770. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  4771. int i;
  4772. assert_spin_locked(&mchdev_lock);
  4773. diff1 = now - dev_priv->ips.last_time1;
  4774. /* Prevent division-by-zero if we are asking too fast.
  4775. * Also, we don't get interesting results if we are polling
  4776. * faster than once in 10ms, so just return the saved value
  4777. * in such cases.
  4778. */
  4779. if (diff1 <= 10)
  4780. return dev_priv->ips.chipset_power;
  4781. count1 = I915_READ(DMIEC);
  4782. count2 = I915_READ(DDREC);
  4783. count3 = I915_READ(CSIEC);
  4784. total_count = count1 + count2 + count3;
  4785. /* FIXME: handle per-counter overflow */
  4786. if (total_count < dev_priv->ips.last_count1) {
  4787. diff = ~0UL - dev_priv->ips.last_count1;
  4788. diff += total_count;
  4789. } else {
  4790. diff = total_count - dev_priv->ips.last_count1;
  4791. }
  4792. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  4793. if (cparams[i].i == dev_priv->ips.c_m &&
  4794. cparams[i].t == dev_priv->ips.r_t) {
  4795. m = cparams[i].m;
  4796. c = cparams[i].c;
  4797. break;
  4798. }
  4799. }
  4800. diff = div_u64(diff, diff1);
  4801. ret = ((m * diff) + c);
  4802. ret = div_u64(ret, 10);
  4803. dev_priv->ips.last_count1 = total_count;
  4804. dev_priv->ips.last_time1 = now;
  4805. dev_priv->ips.chipset_power = ret;
  4806. return ret;
  4807. }
  4808. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  4809. {
  4810. struct drm_device *dev = dev_priv->dev;
  4811. unsigned long val;
  4812. if (INTEL_INFO(dev)->gen != 5)
  4813. return 0;
  4814. spin_lock_irq(&mchdev_lock);
  4815. val = __i915_chipset_val(dev_priv);
  4816. spin_unlock_irq(&mchdev_lock);
  4817. return val;
  4818. }
  4819. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  4820. {
  4821. unsigned long m, x, b;
  4822. u32 tsfs;
  4823. tsfs = I915_READ(TSFS);
  4824. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  4825. x = I915_READ8(TR1);
  4826. b = tsfs & TSFS_INTR_MASK;
  4827. return ((m * x) / 127) - b;
  4828. }
  4829. static int _pxvid_to_vd(u8 pxvid)
  4830. {
  4831. if (pxvid == 0)
  4832. return 0;
  4833. if (pxvid >= 8 && pxvid < 31)
  4834. pxvid = 31;
  4835. return (pxvid + 2) * 125;
  4836. }
  4837. static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  4838. {
  4839. struct drm_device *dev = dev_priv->dev;
  4840. const int vd = _pxvid_to_vd(pxvid);
  4841. const int vm = vd - 1125;
  4842. if (INTEL_INFO(dev)->is_mobile)
  4843. return vm > 0 ? vm : 0;
  4844. return vd;
  4845. }
  4846. static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
  4847. {
  4848. u64 now, diff, diffms;
  4849. u32 count;
  4850. assert_spin_locked(&mchdev_lock);
  4851. now = ktime_get_raw_ns();
  4852. diffms = now - dev_priv->ips.last_time2;
  4853. do_div(diffms, NSEC_PER_MSEC);
  4854. /* Don't divide by 0 */
  4855. if (!diffms)
  4856. return;
  4857. count = I915_READ(GFXEC);
  4858. if (count < dev_priv->ips.last_count2) {
  4859. diff = ~0UL - dev_priv->ips.last_count2;
  4860. diff += count;
  4861. } else {
  4862. diff = count - dev_priv->ips.last_count2;
  4863. }
  4864. dev_priv->ips.last_count2 = count;
  4865. dev_priv->ips.last_time2 = now;
  4866. /* More magic constants... */
  4867. diff = diff * 1181;
  4868. diff = div_u64(diff, diffms * 10);
  4869. dev_priv->ips.gfx_power = diff;
  4870. }
  4871. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  4872. {
  4873. struct drm_device *dev = dev_priv->dev;
  4874. if (INTEL_INFO(dev)->gen != 5)
  4875. return;
  4876. spin_lock_irq(&mchdev_lock);
  4877. __i915_update_gfx_val(dev_priv);
  4878. spin_unlock_irq(&mchdev_lock);
  4879. }
  4880. static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
  4881. {
  4882. unsigned long t, corr, state1, corr2, state2;
  4883. u32 pxvid, ext_v;
  4884. assert_spin_locked(&mchdev_lock);
  4885. pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
  4886. pxvid = (pxvid >> 24) & 0x7f;
  4887. ext_v = pvid_to_extvid(dev_priv, pxvid);
  4888. state1 = ext_v;
  4889. t = i915_mch_val(dev_priv);
  4890. /* Revel in the empirically derived constants */
  4891. /* Correction factor in 1/100000 units */
  4892. if (t > 80)
  4893. corr = ((t * 2349) + 135940);
  4894. else if (t >= 50)
  4895. corr = ((t * 964) + 29317);
  4896. else /* < 50 */
  4897. corr = ((t * 301) + 1004);
  4898. corr = corr * ((150142 * state1) / 10000 - 78642);
  4899. corr /= 100000;
  4900. corr2 = (corr * dev_priv->ips.corr);
  4901. state2 = (corr2 * state1) / 10000;
  4902. state2 /= 100; /* convert to mW */
  4903. __i915_update_gfx_val(dev_priv);
  4904. return dev_priv->ips.gfx_power + state2;
  4905. }
  4906. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  4907. {
  4908. struct drm_device *dev = dev_priv->dev;
  4909. unsigned long val;
  4910. if (INTEL_INFO(dev)->gen != 5)
  4911. return 0;
  4912. spin_lock_irq(&mchdev_lock);
  4913. val = __i915_gfx_val(dev_priv);
  4914. spin_unlock_irq(&mchdev_lock);
  4915. return val;
  4916. }
  4917. /**
  4918. * i915_read_mch_val - return value for IPS use
  4919. *
  4920. * Calculate and return a value for the IPS driver to use when deciding whether
  4921. * we have thermal and power headroom to increase CPU or GPU power budget.
  4922. */
  4923. unsigned long i915_read_mch_val(void)
  4924. {
  4925. struct drm_i915_private *dev_priv;
  4926. unsigned long chipset_val, graphics_val, ret = 0;
  4927. spin_lock_irq(&mchdev_lock);
  4928. if (!i915_mch_dev)
  4929. goto out_unlock;
  4930. dev_priv = i915_mch_dev;
  4931. chipset_val = __i915_chipset_val(dev_priv);
  4932. graphics_val = __i915_gfx_val(dev_priv);
  4933. ret = chipset_val + graphics_val;
  4934. out_unlock:
  4935. spin_unlock_irq(&mchdev_lock);
  4936. return ret;
  4937. }
  4938. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  4939. /**
  4940. * i915_gpu_raise - raise GPU frequency limit
  4941. *
  4942. * Raise the limit; IPS indicates we have thermal headroom.
  4943. */
  4944. bool i915_gpu_raise(void)
  4945. {
  4946. struct drm_i915_private *dev_priv;
  4947. bool ret = true;
  4948. spin_lock_irq(&mchdev_lock);
  4949. if (!i915_mch_dev) {
  4950. ret = false;
  4951. goto out_unlock;
  4952. }
  4953. dev_priv = i915_mch_dev;
  4954. if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
  4955. dev_priv->ips.max_delay--;
  4956. out_unlock:
  4957. spin_unlock_irq(&mchdev_lock);
  4958. return ret;
  4959. }
  4960. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  4961. /**
  4962. * i915_gpu_lower - lower GPU frequency limit
  4963. *
  4964. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  4965. * frequency maximum.
  4966. */
  4967. bool i915_gpu_lower(void)
  4968. {
  4969. struct drm_i915_private *dev_priv;
  4970. bool ret = true;
  4971. spin_lock_irq(&mchdev_lock);
  4972. if (!i915_mch_dev) {
  4973. ret = false;
  4974. goto out_unlock;
  4975. }
  4976. dev_priv = i915_mch_dev;
  4977. if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
  4978. dev_priv->ips.max_delay++;
  4979. out_unlock:
  4980. spin_unlock_irq(&mchdev_lock);
  4981. return ret;
  4982. }
  4983. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  4984. /**
  4985. * i915_gpu_busy - indicate GPU business to IPS
  4986. *
  4987. * Tell the IPS driver whether or not the GPU is busy.
  4988. */
  4989. bool i915_gpu_busy(void)
  4990. {
  4991. struct drm_i915_private *dev_priv;
  4992. struct intel_engine_cs *ring;
  4993. bool ret = false;
  4994. int i;
  4995. spin_lock_irq(&mchdev_lock);
  4996. if (!i915_mch_dev)
  4997. goto out_unlock;
  4998. dev_priv = i915_mch_dev;
  4999. for_each_ring(ring, dev_priv, i)
  5000. ret |= !list_empty(&ring->request_list);
  5001. out_unlock:
  5002. spin_unlock_irq(&mchdev_lock);
  5003. return ret;
  5004. }
  5005. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  5006. /**
  5007. * i915_gpu_turbo_disable - disable graphics turbo
  5008. *
  5009. * Disable graphics turbo by resetting the max frequency and setting the
  5010. * current frequency to the default.
  5011. */
  5012. bool i915_gpu_turbo_disable(void)
  5013. {
  5014. struct drm_i915_private *dev_priv;
  5015. bool ret = true;
  5016. spin_lock_irq(&mchdev_lock);
  5017. if (!i915_mch_dev) {
  5018. ret = false;
  5019. goto out_unlock;
  5020. }
  5021. dev_priv = i915_mch_dev;
  5022. dev_priv->ips.max_delay = dev_priv->ips.fstart;
  5023. if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
  5024. ret = false;
  5025. out_unlock:
  5026. spin_unlock_irq(&mchdev_lock);
  5027. return ret;
  5028. }
  5029. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  5030. /**
  5031. * Tells the intel_ips driver that the i915 driver is now loaded, if
  5032. * IPS got loaded first.
  5033. *
  5034. * This awkward dance is so that neither module has to depend on the
  5035. * other in order for IPS to do the appropriate communication of
  5036. * GPU turbo limits to i915.
  5037. */
  5038. static void
  5039. ips_ping_for_i915_load(void)
  5040. {
  5041. void (*link)(void);
  5042. link = symbol_get(ips_link_to_i915_driver);
  5043. if (link) {
  5044. link();
  5045. symbol_put(ips_link_to_i915_driver);
  5046. }
  5047. }
  5048. void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
  5049. {
  5050. /* We only register the i915 ips part with intel-ips once everything is
  5051. * set up, to avoid intel-ips sneaking in and reading bogus values. */
  5052. spin_lock_irq(&mchdev_lock);
  5053. i915_mch_dev = dev_priv;
  5054. spin_unlock_irq(&mchdev_lock);
  5055. ips_ping_for_i915_load();
  5056. }
  5057. void intel_gpu_ips_teardown(void)
  5058. {
  5059. spin_lock_irq(&mchdev_lock);
  5060. i915_mch_dev = NULL;
  5061. spin_unlock_irq(&mchdev_lock);
  5062. }
  5063. static void intel_init_emon(struct drm_device *dev)
  5064. {
  5065. struct drm_i915_private *dev_priv = dev->dev_private;
  5066. u32 lcfuse;
  5067. u8 pxw[16];
  5068. int i;
  5069. /* Disable to program */
  5070. I915_WRITE(ECR, 0);
  5071. POSTING_READ(ECR);
  5072. /* Program energy weights for various events */
  5073. I915_WRITE(SDEW, 0x15040d00);
  5074. I915_WRITE(CSIEW0, 0x007f0000);
  5075. I915_WRITE(CSIEW1, 0x1e220004);
  5076. I915_WRITE(CSIEW2, 0x04000004);
  5077. for (i = 0; i < 5; i++)
  5078. I915_WRITE(PEW(i), 0);
  5079. for (i = 0; i < 3; i++)
  5080. I915_WRITE(DEW(i), 0);
  5081. /* Program P-state weights to account for frequency power adjustment */
  5082. for (i = 0; i < 16; i++) {
  5083. u32 pxvidfreq = I915_READ(PXVFREQ(i));
  5084. unsigned long freq = intel_pxfreq(pxvidfreq);
  5085. unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
  5086. PXVFREQ_PX_SHIFT;
  5087. unsigned long val;
  5088. val = vid * vid;
  5089. val *= (freq / 1000);
  5090. val *= 255;
  5091. val /= (127*127*900);
  5092. if (val > 0xff)
  5093. DRM_ERROR("bad pxval: %ld\n", val);
  5094. pxw[i] = val;
  5095. }
  5096. /* Render standby states get 0 weight */
  5097. pxw[14] = 0;
  5098. pxw[15] = 0;
  5099. for (i = 0; i < 4; i++) {
  5100. u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
  5101. (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
  5102. I915_WRITE(PXW(i), val);
  5103. }
  5104. /* Adjust magic regs to magic values (more experimental results) */
  5105. I915_WRITE(OGW0, 0);
  5106. I915_WRITE(OGW1, 0);
  5107. I915_WRITE(EG0, 0x00007f00);
  5108. I915_WRITE(EG1, 0x0000000e);
  5109. I915_WRITE(EG2, 0x000e0000);
  5110. I915_WRITE(EG3, 0x68000300);
  5111. I915_WRITE(EG4, 0x42000000);
  5112. I915_WRITE(EG5, 0x00140031);
  5113. I915_WRITE(EG6, 0);
  5114. I915_WRITE(EG7, 0);
  5115. for (i = 0; i < 8; i++)
  5116. I915_WRITE(PXWL(i), 0);
  5117. /* Enable PMON + select events */
  5118. I915_WRITE(ECR, 0x80000019);
  5119. lcfuse = I915_READ(LCFUSE02);
  5120. dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
  5121. }
  5122. void intel_init_gt_powersave(struct drm_device *dev)
  5123. {
  5124. i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
  5125. if (IS_CHERRYVIEW(dev))
  5126. cherryview_init_gt_powersave(dev);
  5127. else if (IS_VALLEYVIEW(dev))
  5128. valleyview_init_gt_powersave(dev);
  5129. }
  5130. void intel_cleanup_gt_powersave(struct drm_device *dev)
  5131. {
  5132. if (IS_CHERRYVIEW(dev))
  5133. return;
  5134. else if (IS_VALLEYVIEW(dev))
  5135. valleyview_cleanup_gt_powersave(dev);
  5136. }
  5137. static void gen6_suspend_rps(struct drm_device *dev)
  5138. {
  5139. struct drm_i915_private *dev_priv = dev->dev_private;
  5140. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  5141. gen6_disable_rps_interrupts(dev);
  5142. }
  5143. /**
  5144. * intel_suspend_gt_powersave - suspend PM work and helper threads
  5145. * @dev: drm device
  5146. *
  5147. * We don't want to disable RC6 or other features here, we just want
  5148. * to make sure any work we've queued has finished and won't bother
  5149. * us while we're suspended.
  5150. */
  5151. void intel_suspend_gt_powersave(struct drm_device *dev)
  5152. {
  5153. struct drm_i915_private *dev_priv = dev->dev_private;
  5154. if (INTEL_INFO(dev)->gen < 6)
  5155. return;
  5156. gen6_suspend_rps(dev);
  5157. /* Force GPU to min freq during suspend */
  5158. gen6_rps_idle(dev_priv);
  5159. }
  5160. void intel_disable_gt_powersave(struct drm_device *dev)
  5161. {
  5162. struct drm_i915_private *dev_priv = dev->dev_private;
  5163. if (IS_IRONLAKE_M(dev)) {
  5164. ironlake_disable_drps(dev);
  5165. } else if (INTEL_INFO(dev)->gen >= 6) {
  5166. intel_suspend_gt_powersave(dev);
  5167. mutex_lock(&dev_priv->rps.hw_lock);
  5168. if (INTEL_INFO(dev)->gen >= 9)
  5169. gen9_disable_rps(dev);
  5170. else if (IS_CHERRYVIEW(dev))
  5171. cherryview_disable_rps(dev);
  5172. else if (IS_VALLEYVIEW(dev))
  5173. valleyview_disable_rps(dev);
  5174. else
  5175. gen6_disable_rps(dev);
  5176. dev_priv->rps.enabled = false;
  5177. mutex_unlock(&dev_priv->rps.hw_lock);
  5178. }
  5179. }
  5180. static void intel_gen6_powersave_work(struct work_struct *work)
  5181. {
  5182. struct drm_i915_private *dev_priv =
  5183. container_of(work, struct drm_i915_private,
  5184. rps.delayed_resume_work.work);
  5185. struct drm_device *dev = dev_priv->dev;
  5186. mutex_lock(&dev_priv->rps.hw_lock);
  5187. gen6_reset_rps_interrupts(dev);
  5188. if (IS_CHERRYVIEW(dev)) {
  5189. cherryview_enable_rps(dev);
  5190. } else if (IS_VALLEYVIEW(dev)) {
  5191. valleyview_enable_rps(dev);
  5192. } else if (INTEL_INFO(dev)->gen >= 9) {
  5193. gen9_enable_rc6(dev);
  5194. gen9_enable_rps(dev);
  5195. if (IS_SKYLAKE(dev))
  5196. __gen6_update_ring_freq(dev);
  5197. } else if (IS_BROADWELL(dev)) {
  5198. gen8_enable_rps(dev);
  5199. __gen6_update_ring_freq(dev);
  5200. } else {
  5201. gen6_enable_rps(dev);
  5202. __gen6_update_ring_freq(dev);
  5203. }
  5204. WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
  5205. WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
  5206. WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
  5207. WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
  5208. dev_priv->rps.enabled = true;
  5209. gen6_enable_rps_interrupts(dev);
  5210. mutex_unlock(&dev_priv->rps.hw_lock);
  5211. intel_runtime_pm_put(dev_priv);
  5212. }
  5213. void intel_enable_gt_powersave(struct drm_device *dev)
  5214. {
  5215. struct drm_i915_private *dev_priv = dev->dev_private;
  5216. /* Powersaving is controlled by the host when inside a VM */
  5217. if (intel_vgpu_active(dev))
  5218. return;
  5219. if (IS_IRONLAKE_M(dev)) {
  5220. mutex_lock(&dev->struct_mutex);
  5221. ironlake_enable_drps(dev);
  5222. intel_init_emon(dev);
  5223. mutex_unlock(&dev->struct_mutex);
  5224. } else if (INTEL_INFO(dev)->gen >= 6) {
  5225. /*
  5226. * PCU communication is slow and this doesn't need to be
  5227. * done at any specific time, so do this out of our fast path
  5228. * to make resume and init faster.
  5229. *
  5230. * We depend on the HW RC6 power context save/restore
  5231. * mechanism when entering D3 through runtime PM suspend. So
  5232. * disable RPM until RPS/RC6 is properly setup. We can only
  5233. * get here via the driver load/system resume/runtime resume
  5234. * paths, so the _noresume version is enough (and in case of
  5235. * runtime resume it's necessary).
  5236. */
  5237. if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
  5238. round_jiffies_up_relative(HZ)))
  5239. intel_runtime_pm_get_noresume(dev_priv);
  5240. }
  5241. }
  5242. void intel_reset_gt_powersave(struct drm_device *dev)
  5243. {
  5244. struct drm_i915_private *dev_priv = dev->dev_private;
  5245. if (INTEL_INFO(dev)->gen < 6)
  5246. return;
  5247. gen6_suspend_rps(dev);
  5248. dev_priv->rps.enabled = false;
  5249. }
  5250. static void ibx_init_clock_gating(struct drm_device *dev)
  5251. {
  5252. struct drm_i915_private *dev_priv = dev->dev_private;
  5253. /*
  5254. * On Ibex Peak and Cougar Point, we need to disable clock
  5255. * gating for the panel power sequencer or it will fail to
  5256. * start up when no ports are active.
  5257. */
  5258. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  5259. }
  5260. static void g4x_disable_trickle_feed(struct drm_device *dev)
  5261. {
  5262. struct drm_i915_private *dev_priv = dev->dev_private;
  5263. enum pipe pipe;
  5264. for_each_pipe(dev_priv, pipe) {
  5265. I915_WRITE(DSPCNTR(pipe),
  5266. I915_READ(DSPCNTR(pipe)) |
  5267. DISPPLANE_TRICKLE_FEED_DISABLE);
  5268. I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
  5269. POSTING_READ(DSPSURF(pipe));
  5270. }
  5271. }
  5272. static void ilk_init_lp_watermarks(struct drm_device *dev)
  5273. {
  5274. struct drm_i915_private *dev_priv = dev->dev_private;
  5275. I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
  5276. I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
  5277. I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
  5278. /*
  5279. * Don't touch WM1S_LP_EN here.
  5280. * Doing so could cause underruns.
  5281. */
  5282. }
  5283. static void ironlake_init_clock_gating(struct drm_device *dev)
  5284. {
  5285. struct drm_i915_private *dev_priv = dev->dev_private;
  5286. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  5287. /*
  5288. * Required for FBC
  5289. * WaFbcDisableDpfcClockGating:ilk
  5290. */
  5291. dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
  5292. ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
  5293. ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
  5294. I915_WRITE(PCH_3DCGDIS0,
  5295. MARIUNIT_CLOCK_GATE_DISABLE |
  5296. SVSMUNIT_CLOCK_GATE_DISABLE);
  5297. I915_WRITE(PCH_3DCGDIS1,
  5298. VFMUNIT_CLOCK_GATE_DISABLE);
  5299. /*
  5300. * According to the spec the following bits should be set in
  5301. * order to enable memory self-refresh
  5302. * The bit 22/21 of 0x42004
  5303. * The bit 5 of 0x42020
  5304. * The bit 15 of 0x45000
  5305. */
  5306. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  5307. (I915_READ(ILK_DISPLAY_CHICKEN2) |
  5308. ILK_DPARB_GATE | ILK_VSDPFD_FULL));
  5309. dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
  5310. I915_WRITE(DISP_ARB_CTL,
  5311. (I915_READ(DISP_ARB_CTL) |
  5312. DISP_FBC_WM_DIS));
  5313. ilk_init_lp_watermarks(dev);
  5314. /*
  5315. * Based on the document from hardware guys the following bits
  5316. * should be set unconditionally in order to enable FBC.
  5317. * The bit 22 of 0x42000
  5318. * The bit 22 of 0x42004
  5319. * The bit 7,8,9 of 0x42020.
  5320. */
  5321. if (IS_IRONLAKE_M(dev)) {
  5322. /* WaFbcAsynchFlipDisableFbcQueue:ilk */
  5323. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  5324. I915_READ(ILK_DISPLAY_CHICKEN1) |
  5325. ILK_FBCQ_DIS);
  5326. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  5327. I915_READ(ILK_DISPLAY_CHICKEN2) |
  5328. ILK_DPARB_GATE);
  5329. }
  5330. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  5331. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  5332. I915_READ(ILK_DISPLAY_CHICKEN2) |
  5333. ILK_ELPIN_409_SELECT);
  5334. I915_WRITE(_3D_CHICKEN2,
  5335. _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
  5336. _3D_CHICKEN2_WM_READ_PIPELINED);
  5337. /* WaDisableRenderCachePipelinedFlush:ilk */
  5338. I915_WRITE(CACHE_MODE_0,
  5339. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  5340. /* WaDisable_RenderCache_OperationalFlush:ilk */
  5341. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  5342. g4x_disable_trickle_feed(dev);
  5343. ibx_init_clock_gating(dev);
  5344. }
  5345. static void cpt_init_clock_gating(struct drm_device *dev)
  5346. {
  5347. struct drm_i915_private *dev_priv = dev->dev_private;
  5348. int pipe;
  5349. uint32_t val;
  5350. /*
  5351. * On Ibex Peak and Cougar Point, we need to disable clock
  5352. * gating for the panel power sequencer or it will fail to
  5353. * start up when no ports are active.
  5354. */
  5355. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
  5356. PCH_DPLUNIT_CLOCK_GATE_DISABLE |
  5357. PCH_CPUNIT_CLOCK_GATE_DISABLE);
  5358. I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
  5359. DPLS_EDP_PPS_FIX_DIS);
  5360. /* The below fixes the weird display corruption, a few pixels shifted
  5361. * downward, on (only) LVDS of some HP laptops with IVY.
  5362. */
  5363. for_each_pipe(dev_priv, pipe) {
  5364. val = I915_READ(TRANS_CHICKEN2(pipe));
  5365. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  5366. val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  5367. if (dev_priv->vbt.fdi_rx_polarity_inverted)
  5368. val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  5369. val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
  5370. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
  5371. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
  5372. I915_WRITE(TRANS_CHICKEN2(pipe), val);
  5373. }
  5374. /* WADP0ClockGatingDisable */
  5375. for_each_pipe(dev_priv, pipe) {
  5376. I915_WRITE(TRANS_CHICKEN1(pipe),
  5377. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  5378. }
  5379. }
  5380. static void gen6_check_mch_setup(struct drm_device *dev)
  5381. {
  5382. struct drm_i915_private *dev_priv = dev->dev_private;
  5383. uint32_t tmp;
  5384. tmp = I915_READ(MCH_SSKPD);
  5385. if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
  5386. DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
  5387. tmp);
  5388. }
  5389. static void gen6_init_clock_gating(struct drm_device *dev)
  5390. {
  5391. struct drm_i915_private *dev_priv = dev->dev_private;
  5392. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  5393. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  5394. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  5395. I915_READ(ILK_DISPLAY_CHICKEN2) |
  5396. ILK_ELPIN_409_SELECT);
  5397. /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
  5398. I915_WRITE(_3D_CHICKEN,
  5399. _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
  5400. /* WaDisable_RenderCache_OperationalFlush:snb */
  5401. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  5402. /*
  5403. * BSpec recoomends 8x4 when MSAA is used,
  5404. * however in practice 16x4 seems fastest.
  5405. *
  5406. * Note that PS/WM thread counts depend on the WIZ hashing
  5407. * disable bit, which we don't touch here, but it's good
  5408. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  5409. */
  5410. I915_WRITE(GEN6_GT_MODE,
  5411. _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
  5412. ilk_init_lp_watermarks(dev);
  5413. I915_WRITE(CACHE_MODE_0,
  5414. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  5415. I915_WRITE(GEN6_UCGCTL1,
  5416. I915_READ(GEN6_UCGCTL1) |
  5417. GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
  5418. GEN6_CSUNIT_CLOCK_GATE_DISABLE);
  5419. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  5420. * gating disable must be set. Failure to set it results in
  5421. * flickering pixels due to Z write ordering failures after
  5422. * some amount of runtime in the Mesa "fire" demo, and Unigine
  5423. * Sanctuary and Tropics, and apparently anything else with
  5424. * alpha test or pixel discard.
  5425. *
  5426. * According to the spec, bit 11 (RCCUNIT) must also be set,
  5427. * but we didn't debug actual testcases to find it out.
  5428. *
  5429. * WaDisableRCCUnitClockGating:snb
  5430. * WaDisableRCPBUnitClockGating:snb
  5431. */
  5432. I915_WRITE(GEN6_UCGCTL2,
  5433. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  5434. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  5435. /* WaStripsFansDisableFastClipPerformanceFix:snb */
  5436. I915_WRITE(_3D_CHICKEN3,
  5437. _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
  5438. /*
  5439. * Bspec says:
  5440. * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
  5441. * 3DSTATE_SF number of SF output attributes is more than 16."
  5442. */
  5443. I915_WRITE(_3D_CHICKEN3,
  5444. _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
  5445. /*
  5446. * According to the spec the following bits should be
  5447. * set in order to enable memory self-refresh and fbc:
  5448. * The bit21 and bit22 of 0x42000
  5449. * The bit21 and bit22 of 0x42004
  5450. * The bit5 and bit7 of 0x42020
  5451. * The bit14 of 0x70180
  5452. * The bit14 of 0x71180
  5453. *
  5454. * WaFbcAsynchFlipDisableFbcQueue:snb
  5455. */
  5456. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  5457. I915_READ(ILK_DISPLAY_CHICKEN1) |
  5458. ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
  5459. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  5460. I915_READ(ILK_DISPLAY_CHICKEN2) |
  5461. ILK_DPARB_GATE | ILK_VSDPFD_FULL);
  5462. I915_WRITE(ILK_DSPCLK_GATE_D,
  5463. I915_READ(ILK_DSPCLK_GATE_D) |
  5464. ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
  5465. ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
  5466. g4x_disable_trickle_feed(dev);
  5467. cpt_init_clock_gating(dev);
  5468. gen6_check_mch_setup(dev);
  5469. }
  5470. static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
  5471. {
  5472. uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
  5473. /*
  5474. * WaVSThreadDispatchOverride:ivb,vlv
  5475. *
  5476. * This actually overrides the dispatch
  5477. * mode for all thread types.
  5478. */
  5479. reg &= ~GEN7_FF_SCHED_MASK;
  5480. reg |= GEN7_FF_TS_SCHED_HW;
  5481. reg |= GEN7_FF_VS_SCHED_HW;
  5482. reg |= GEN7_FF_DS_SCHED_HW;
  5483. I915_WRITE(GEN7_FF_THREAD_MODE, reg);
  5484. }
  5485. static void lpt_init_clock_gating(struct drm_device *dev)
  5486. {
  5487. struct drm_i915_private *dev_priv = dev->dev_private;
  5488. /*
  5489. * TODO: this bit should only be enabled when really needed, then
  5490. * disabled when not needed anymore in order to save power.
  5491. */
  5492. if (HAS_PCH_LPT_LP(dev))
  5493. I915_WRITE(SOUTH_DSPCLK_GATE_D,
  5494. I915_READ(SOUTH_DSPCLK_GATE_D) |
  5495. PCH_LP_PARTITION_LEVEL_DISABLE);
  5496. /* WADPOClockGatingDisable:hsw */
  5497. I915_WRITE(_TRANSA_CHICKEN1,
  5498. I915_READ(_TRANSA_CHICKEN1) |
  5499. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  5500. }
  5501. static void lpt_suspend_hw(struct drm_device *dev)
  5502. {
  5503. struct drm_i915_private *dev_priv = dev->dev_private;
  5504. if (HAS_PCH_LPT_LP(dev)) {
  5505. uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
  5506. val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
  5507. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  5508. }
  5509. }
  5510. static void broadwell_init_clock_gating(struct drm_device *dev)
  5511. {
  5512. struct drm_i915_private *dev_priv = dev->dev_private;
  5513. enum pipe pipe;
  5514. uint32_t misccpctl;
  5515. ilk_init_lp_watermarks(dev);
  5516. /* WaSwitchSolVfFArbitrationPriority:bdw */
  5517. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
  5518. /* WaPsrDPAMaskVBlankInSRD:bdw */
  5519. I915_WRITE(CHICKEN_PAR1_1,
  5520. I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
  5521. /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
  5522. for_each_pipe(dev_priv, pipe) {
  5523. I915_WRITE(CHICKEN_PIPESL_1(pipe),
  5524. I915_READ(CHICKEN_PIPESL_1(pipe)) |
  5525. BDW_DPRS_MASK_VBLANK_SRD);
  5526. }
  5527. /* WaVSRefCountFullforceMissDisable:bdw */
  5528. /* WaDSRefCountFullforceMissDisable:bdw */
  5529. I915_WRITE(GEN7_FF_THREAD_MODE,
  5530. I915_READ(GEN7_FF_THREAD_MODE) &
  5531. ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
  5532. I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
  5533. _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
  5534. /* WaDisableSDEUnitClockGating:bdw */
  5535. I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
  5536. GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
  5537. /*
  5538. * WaProgramL3SqcReg1Default:bdw
  5539. * WaTempDisableDOPClkGating:bdw
  5540. */
  5541. misccpctl = I915_READ(GEN7_MISCCPCTL);
  5542. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  5543. I915_WRITE(GEN8_L3SQCREG1, BDW_WA_L3SQCREG1_DEFAULT);
  5544. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  5545. /*
  5546. * WaGttCachingOffByDefault:bdw
  5547. * GTT cache may not work with big pages, so if those
  5548. * are ever enabled GTT cache may need to be disabled.
  5549. */
  5550. I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
  5551. lpt_init_clock_gating(dev);
  5552. }
  5553. static void haswell_init_clock_gating(struct drm_device *dev)
  5554. {
  5555. struct drm_i915_private *dev_priv = dev->dev_private;
  5556. ilk_init_lp_watermarks(dev);
  5557. /* L3 caching of data atomics doesn't work -- disable it. */
  5558. I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
  5559. I915_WRITE(HSW_ROW_CHICKEN3,
  5560. _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
  5561. /* This is required by WaCatErrorRejectionIssue:hsw */
  5562. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  5563. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  5564. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  5565. /* WaVSRefCountFullforceMissDisable:hsw */
  5566. I915_WRITE(GEN7_FF_THREAD_MODE,
  5567. I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
  5568. /* WaDisable_RenderCache_OperationalFlush:hsw */
  5569. I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  5570. /* enable HiZ Raw Stall Optimization */
  5571. I915_WRITE(CACHE_MODE_0_GEN7,
  5572. _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
  5573. /* WaDisable4x2SubspanOptimization:hsw */
  5574. I915_WRITE(CACHE_MODE_1,
  5575. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  5576. /*
  5577. * BSpec recommends 8x4 when MSAA is used,
  5578. * however in practice 16x4 seems fastest.
  5579. *
  5580. * Note that PS/WM thread counts depend on the WIZ hashing
  5581. * disable bit, which we don't touch here, but it's good
  5582. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  5583. */
  5584. I915_WRITE(GEN7_GT_MODE,
  5585. _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
  5586. /* WaSampleCChickenBitEnable:hsw */
  5587. I915_WRITE(HALF_SLICE_CHICKEN3,
  5588. _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
  5589. /* WaSwitchSolVfFArbitrationPriority:hsw */
  5590. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
  5591. /* WaRsPkgCStateDisplayPMReq:hsw */
  5592. I915_WRITE(CHICKEN_PAR1_1,
  5593. I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
  5594. lpt_init_clock_gating(dev);
  5595. }
  5596. static void ivybridge_init_clock_gating(struct drm_device *dev)
  5597. {
  5598. struct drm_i915_private *dev_priv = dev->dev_private;
  5599. uint32_t snpcr;
  5600. ilk_init_lp_watermarks(dev);
  5601. I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
  5602. /* WaDisableEarlyCull:ivb */
  5603. I915_WRITE(_3D_CHICKEN3,
  5604. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  5605. /* WaDisableBackToBackFlipFix:ivb */
  5606. I915_WRITE(IVB_CHICKEN3,
  5607. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  5608. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  5609. /* WaDisablePSDDualDispatchEnable:ivb */
  5610. if (IS_IVB_GT1(dev))
  5611. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  5612. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  5613. /* WaDisable_RenderCache_OperationalFlush:ivb */
  5614. I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  5615. /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
  5616. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  5617. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  5618. /* WaApplyL3ControlAndL3ChickenMode:ivb */
  5619. I915_WRITE(GEN7_L3CNTLREG1,
  5620. GEN7_WA_FOR_GEN7_L3_CONTROL);
  5621. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  5622. GEN7_WA_L3_CHICKEN_MODE);
  5623. if (IS_IVB_GT1(dev))
  5624. I915_WRITE(GEN7_ROW_CHICKEN2,
  5625. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  5626. else {
  5627. /* must write both registers */
  5628. I915_WRITE(GEN7_ROW_CHICKEN2,
  5629. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  5630. I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
  5631. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  5632. }
  5633. /* WaForceL3Serialization:ivb */
  5634. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  5635. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  5636. /*
  5637. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  5638. * This implements the WaDisableRCZUnitClockGating:ivb workaround.
  5639. */
  5640. I915_WRITE(GEN6_UCGCTL2,
  5641. GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  5642. /* This is required by WaCatErrorRejectionIssue:ivb */
  5643. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  5644. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  5645. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  5646. g4x_disable_trickle_feed(dev);
  5647. gen7_setup_fixed_func_scheduler(dev_priv);
  5648. if (0) { /* causes HiZ corruption on ivb:gt1 */
  5649. /* enable HiZ Raw Stall Optimization */
  5650. I915_WRITE(CACHE_MODE_0_GEN7,
  5651. _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
  5652. }
  5653. /* WaDisable4x2SubspanOptimization:ivb */
  5654. I915_WRITE(CACHE_MODE_1,
  5655. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  5656. /*
  5657. * BSpec recommends 8x4 when MSAA is used,
  5658. * however in practice 16x4 seems fastest.
  5659. *
  5660. * Note that PS/WM thread counts depend on the WIZ hashing
  5661. * disable bit, which we don't touch here, but it's good
  5662. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  5663. */
  5664. I915_WRITE(GEN7_GT_MODE,
  5665. _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
  5666. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  5667. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  5668. snpcr |= GEN6_MBC_SNPCR_MED;
  5669. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  5670. if (!HAS_PCH_NOP(dev))
  5671. cpt_init_clock_gating(dev);
  5672. gen6_check_mch_setup(dev);
  5673. }
  5674. static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv)
  5675. {
  5676. I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
  5677. /*
  5678. * Disable trickle feed and enable pnd deadline calculation
  5679. */
  5680. I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
  5681. I915_WRITE(CBR1_VLV, 0);
  5682. }
  5683. static void valleyview_init_clock_gating(struct drm_device *dev)
  5684. {
  5685. struct drm_i915_private *dev_priv = dev->dev_private;
  5686. vlv_init_display_clock_gating(dev_priv);
  5687. /* WaDisableEarlyCull:vlv */
  5688. I915_WRITE(_3D_CHICKEN3,
  5689. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  5690. /* WaDisableBackToBackFlipFix:vlv */
  5691. I915_WRITE(IVB_CHICKEN3,
  5692. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  5693. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  5694. /* WaPsdDispatchEnable:vlv */
  5695. /* WaDisablePSDDualDispatchEnable:vlv */
  5696. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  5697. _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
  5698. GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  5699. /* WaDisable_RenderCache_OperationalFlush:vlv */
  5700. I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  5701. /* WaForceL3Serialization:vlv */
  5702. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  5703. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  5704. /* WaDisableDopClockGating:vlv */
  5705. I915_WRITE(GEN7_ROW_CHICKEN2,
  5706. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  5707. /* This is required by WaCatErrorRejectionIssue:vlv */
  5708. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  5709. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  5710. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  5711. gen7_setup_fixed_func_scheduler(dev_priv);
  5712. /*
  5713. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  5714. * This implements the WaDisableRCZUnitClockGating:vlv workaround.
  5715. */
  5716. I915_WRITE(GEN6_UCGCTL2,
  5717. GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  5718. /* WaDisableL3Bank2xClockGate:vlv
  5719. * Disabling L3 clock gating- MMIO 940c[25] = 1
  5720. * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
  5721. I915_WRITE(GEN7_UCGCTL4,
  5722. I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
  5723. /*
  5724. * BSpec says this must be set, even though
  5725. * WaDisable4x2SubspanOptimization isn't listed for VLV.
  5726. */
  5727. I915_WRITE(CACHE_MODE_1,
  5728. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  5729. /*
  5730. * BSpec recommends 8x4 when MSAA is used,
  5731. * however in practice 16x4 seems fastest.
  5732. *
  5733. * Note that PS/WM thread counts depend on the WIZ hashing
  5734. * disable bit, which we don't touch here, but it's good
  5735. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  5736. */
  5737. I915_WRITE(GEN7_GT_MODE,
  5738. _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
  5739. /*
  5740. * WaIncreaseL3CreditsForVLVB0:vlv
  5741. * This is the hardware default actually.
  5742. */
  5743. I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
  5744. /*
  5745. * WaDisableVLVClockGating_VBIIssue:vlv
  5746. * Disable clock gating on th GCFG unit to prevent a delay
  5747. * in the reporting of vblank events.
  5748. */
  5749. I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
  5750. }
  5751. static void cherryview_init_clock_gating(struct drm_device *dev)
  5752. {
  5753. struct drm_i915_private *dev_priv = dev->dev_private;
  5754. vlv_init_display_clock_gating(dev_priv);
  5755. /* WaVSRefCountFullforceMissDisable:chv */
  5756. /* WaDSRefCountFullforceMissDisable:chv */
  5757. I915_WRITE(GEN7_FF_THREAD_MODE,
  5758. I915_READ(GEN7_FF_THREAD_MODE) &
  5759. ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
  5760. /* WaDisableSemaphoreAndSyncFlipWait:chv */
  5761. I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
  5762. _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
  5763. /* WaDisableCSUnitClockGating:chv */
  5764. I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
  5765. GEN6_CSUNIT_CLOCK_GATE_DISABLE);
  5766. /* WaDisableSDEUnitClockGating:chv */
  5767. I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
  5768. GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
  5769. /*
  5770. * GTT cache may not work with big pages, so if those
  5771. * are ever enabled GTT cache may need to be disabled.
  5772. */
  5773. I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
  5774. }
  5775. static void g4x_init_clock_gating(struct drm_device *dev)
  5776. {
  5777. struct drm_i915_private *dev_priv = dev->dev_private;
  5778. uint32_t dspclk_gate;
  5779. I915_WRITE(RENCLK_GATE_D1, 0);
  5780. I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
  5781. GS_UNIT_CLOCK_GATE_DISABLE |
  5782. CL_UNIT_CLOCK_GATE_DISABLE);
  5783. I915_WRITE(RAMCLK_GATE_D, 0);
  5784. dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
  5785. OVRUNIT_CLOCK_GATE_DISABLE |
  5786. OVCUNIT_CLOCK_GATE_DISABLE;
  5787. if (IS_GM45(dev))
  5788. dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
  5789. I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
  5790. /* WaDisableRenderCachePipelinedFlush */
  5791. I915_WRITE(CACHE_MODE_0,
  5792. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  5793. /* WaDisable_RenderCache_OperationalFlush:g4x */
  5794. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  5795. g4x_disable_trickle_feed(dev);
  5796. }
  5797. static void crestline_init_clock_gating(struct drm_device *dev)
  5798. {
  5799. struct drm_i915_private *dev_priv = dev->dev_private;
  5800. I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
  5801. I915_WRITE(RENCLK_GATE_D2, 0);
  5802. I915_WRITE(DSPCLK_GATE_D, 0);
  5803. I915_WRITE(RAMCLK_GATE_D, 0);
  5804. I915_WRITE16(DEUC, 0);
  5805. I915_WRITE(MI_ARB_STATE,
  5806. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  5807. /* WaDisable_RenderCache_OperationalFlush:gen4 */
  5808. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  5809. }
  5810. static void broadwater_init_clock_gating(struct drm_device *dev)
  5811. {
  5812. struct drm_i915_private *dev_priv = dev->dev_private;
  5813. I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
  5814. I965_RCC_CLOCK_GATE_DISABLE |
  5815. I965_RCPB_CLOCK_GATE_DISABLE |
  5816. I965_ISC_CLOCK_GATE_DISABLE |
  5817. I965_FBC_CLOCK_GATE_DISABLE);
  5818. I915_WRITE(RENCLK_GATE_D2, 0);
  5819. I915_WRITE(MI_ARB_STATE,
  5820. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  5821. /* WaDisable_RenderCache_OperationalFlush:gen4 */
  5822. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  5823. }
  5824. static void gen3_init_clock_gating(struct drm_device *dev)
  5825. {
  5826. struct drm_i915_private *dev_priv = dev->dev_private;
  5827. u32 dstate = I915_READ(D_STATE);
  5828. dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
  5829. DSTATE_DOT_CLOCK_GATING;
  5830. I915_WRITE(D_STATE, dstate);
  5831. if (IS_PINEVIEW(dev))
  5832. I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
  5833. /* IIR "flip pending" means done if this bit is set */
  5834. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  5835. /* interrupts should cause a wake up from C3 */
  5836. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
  5837. /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
  5838. I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
  5839. I915_WRITE(MI_ARB_STATE,
  5840. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  5841. }
  5842. static void i85x_init_clock_gating(struct drm_device *dev)
  5843. {
  5844. struct drm_i915_private *dev_priv = dev->dev_private;
  5845. I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
  5846. /* interrupts should cause a wake up from C3 */
  5847. I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
  5848. _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
  5849. I915_WRITE(MEM_MODE,
  5850. _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
  5851. }
  5852. static void i830_init_clock_gating(struct drm_device *dev)
  5853. {
  5854. struct drm_i915_private *dev_priv = dev->dev_private;
  5855. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  5856. I915_WRITE(MEM_MODE,
  5857. _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
  5858. _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
  5859. }
  5860. void intel_init_clock_gating(struct drm_device *dev)
  5861. {
  5862. struct drm_i915_private *dev_priv = dev->dev_private;
  5863. if (dev_priv->display.init_clock_gating)
  5864. dev_priv->display.init_clock_gating(dev);
  5865. }
  5866. void intel_suspend_hw(struct drm_device *dev)
  5867. {
  5868. if (HAS_PCH_LPT(dev))
  5869. lpt_suspend_hw(dev);
  5870. }
  5871. /* Set up chip specific power management-related functions */
  5872. void intel_init_pm(struct drm_device *dev)
  5873. {
  5874. struct drm_i915_private *dev_priv = dev->dev_private;
  5875. intel_fbc_init(dev_priv);
  5876. /* For cxsr */
  5877. if (IS_PINEVIEW(dev))
  5878. i915_pineview_get_mem_freq(dev);
  5879. else if (IS_GEN5(dev))
  5880. i915_ironlake_get_mem_freq(dev);
  5881. /* For FIFO watermark updates */
  5882. if (INTEL_INFO(dev)->gen >= 9) {
  5883. skl_setup_wm_latency(dev);
  5884. if (IS_BROXTON(dev))
  5885. dev_priv->display.init_clock_gating =
  5886. bxt_init_clock_gating;
  5887. else if (IS_SKYLAKE(dev))
  5888. dev_priv->display.init_clock_gating =
  5889. skl_init_clock_gating;
  5890. dev_priv->display.update_wm = skl_update_wm;
  5891. dev_priv->display.update_sprite_wm = skl_update_sprite_wm;
  5892. } else if (HAS_PCH_SPLIT(dev)) {
  5893. ilk_setup_wm_latency(dev);
  5894. if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
  5895. dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
  5896. (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
  5897. dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
  5898. dev_priv->display.update_wm = ilk_update_wm;
  5899. dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
  5900. } else {
  5901. DRM_DEBUG_KMS("Failed to read display plane latency. "
  5902. "Disable CxSR\n");
  5903. }
  5904. if (IS_GEN5(dev))
  5905. dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
  5906. else if (IS_GEN6(dev))
  5907. dev_priv->display.init_clock_gating = gen6_init_clock_gating;
  5908. else if (IS_IVYBRIDGE(dev))
  5909. dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
  5910. else if (IS_HASWELL(dev))
  5911. dev_priv->display.init_clock_gating = haswell_init_clock_gating;
  5912. else if (INTEL_INFO(dev)->gen == 8)
  5913. dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
  5914. } else if (IS_CHERRYVIEW(dev)) {
  5915. vlv_setup_wm_latency(dev);
  5916. dev_priv->display.update_wm = vlv_update_wm;
  5917. dev_priv->display.init_clock_gating =
  5918. cherryview_init_clock_gating;
  5919. } else if (IS_VALLEYVIEW(dev)) {
  5920. vlv_setup_wm_latency(dev);
  5921. dev_priv->display.update_wm = vlv_update_wm;
  5922. dev_priv->display.init_clock_gating =
  5923. valleyview_init_clock_gating;
  5924. } else if (IS_PINEVIEW(dev)) {
  5925. if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
  5926. dev_priv->is_ddr3,
  5927. dev_priv->fsb_freq,
  5928. dev_priv->mem_freq)) {
  5929. DRM_INFO("failed to find known CxSR latency "
  5930. "(found ddr%s fsb freq %d, mem freq %d), "
  5931. "disabling CxSR\n",
  5932. (dev_priv->is_ddr3 == 1) ? "3" : "2",
  5933. dev_priv->fsb_freq, dev_priv->mem_freq);
  5934. /* Disable CxSR and never update its watermark again */
  5935. intel_set_memory_cxsr(dev_priv, false);
  5936. dev_priv->display.update_wm = NULL;
  5937. } else
  5938. dev_priv->display.update_wm = pineview_update_wm;
  5939. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  5940. } else if (IS_G4X(dev)) {
  5941. dev_priv->display.update_wm = g4x_update_wm;
  5942. dev_priv->display.init_clock_gating = g4x_init_clock_gating;
  5943. } else if (IS_GEN4(dev)) {
  5944. dev_priv->display.update_wm = i965_update_wm;
  5945. if (IS_CRESTLINE(dev))
  5946. dev_priv->display.init_clock_gating = crestline_init_clock_gating;
  5947. else if (IS_BROADWATER(dev))
  5948. dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
  5949. } else if (IS_GEN3(dev)) {
  5950. dev_priv->display.update_wm = i9xx_update_wm;
  5951. dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
  5952. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  5953. } else if (IS_GEN2(dev)) {
  5954. if (INTEL_INFO(dev)->num_pipes == 1) {
  5955. dev_priv->display.update_wm = i845_update_wm;
  5956. dev_priv->display.get_fifo_size = i845_get_fifo_size;
  5957. } else {
  5958. dev_priv->display.update_wm = i9xx_update_wm;
  5959. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  5960. }
  5961. if (IS_I85X(dev) || IS_I865G(dev))
  5962. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  5963. else
  5964. dev_priv->display.init_clock_gating = i830_init_clock_gating;
  5965. } else {
  5966. DRM_ERROR("unexpected fall-through in intel_init_pm\n");
  5967. }
  5968. }
  5969. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
  5970. {
  5971. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  5972. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  5973. DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
  5974. return -EAGAIN;
  5975. }
  5976. I915_WRITE(GEN6_PCODE_DATA, *val);
  5977. I915_WRITE(GEN6_PCODE_DATA1, 0);
  5978. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  5979. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  5980. 500)) {
  5981. DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
  5982. return -ETIMEDOUT;
  5983. }
  5984. *val = I915_READ(GEN6_PCODE_DATA);
  5985. I915_WRITE(GEN6_PCODE_DATA, 0);
  5986. return 0;
  5987. }
  5988. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val)
  5989. {
  5990. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  5991. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  5992. DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
  5993. return -EAGAIN;
  5994. }
  5995. I915_WRITE(GEN6_PCODE_DATA, val);
  5996. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  5997. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  5998. 500)) {
  5999. DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
  6000. return -ETIMEDOUT;
  6001. }
  6002. I915_WRITE(GEN6_PCODE_DATA, 0);
  6003. return 0;
  6004. }
  6005. static int vlv_gpu_freq_div(unsigned int czclk_freq)
  6006. {
  6007. switch (czclk_freq) {
  6008. case 200:
  6009. return 10;
  6010. case 267:
  6011. return 12;
  6012. case 320:
  6013. case 333:
  6014. return 16;
  6015. case 400:
  6016. return 20;
  6017. default:
  6018. return -1;
  6019. }
  6020. }
  6021. static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
  6022. {
  6023. int div, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->mem_freq, 4);
  6024. div = vlv_gpu_freq_div(czclk_freq);
  6025. if (div < 0)
  6026. return div;
  6027. return DIV_ROUND_CLOSEST(czclk_freq * (val + 6 - 0xbd), div);
  6028. }
  6029. static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
  6030. {
  6031. int mul, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->mem_freq, 4);
  6032. mul = vlv_gpu_freq_div(czclk_freq);
  6033. if (mul < 0)
  6034. return mul;
  6035. return DIV_ROUND_CLOSEST(mul * val, czclk_freq) + 0xbd - 6;
  6036. }
  6037. static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
  6038. {
  6039. int div, czclk_freq = dev_priv->rps.cz_freq;
  6040. div = vlv_gpu_freq_div(czclk_freq) / 2;
  6041. if (div < 0)
  6042. return div;
  6043. return DIV_ROUND_CLOSEST(czclk_freq * val, 2 * div) / 2;
  6044. }
  6045. static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
  6046. {
  6047. int mul, czclk_freq = dev_priv->rps.cz_freq;
  6048. mul = vlv_gpu_freq_div(czclk_freq) / 2;
  6049. if (mul < 0)
  6050. return mul;
  6051. /* CHV needs even values */
  6052. return DIV_ROUND_CLOSEST(val * 2 * mul, czclk_freq) * 2;
  6053. }
  6054. int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
  6055. {
  6056. if (IS_GEN9(dev_priv->dev))
  6057. return (val * GT_FREQUENCY_MULTIPLIER) / GEN9_FREQ_SCALER;
  6058. else if (IS_CHERRYVIEW(dev_priv->dev))
  6059. return chv_gpu_freq(dev_priv, val);
  6060. else if (IS_VALLEYVIEW(dev_priv->dev))
  6061. return byt_gpu_freq(dev_priv, val);
  6062. else
  6063. return val * GT_FREQUENCY_MULTIPLIER;
  6064. }
  6065. int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
  6066. {
  6067. if (IS_GEN9(dev_priv->dev))
  6068. return (val * GEN9_FREQ_SCALER) / GT_FREQUENCY_MULTIPLIER;
  6069. else if (IS_CHERRYVIEW(dev_priv->dev))
  6070. return chv_freq_opcode(dev_priv, val);
  6071. else if (IS_VALLEYVIEW(dev_priv->dev))
  6072. return byt_freq_opcode(dev_priv, val);
  6073. else
  6074. return val / GT_FREQUENCY_MULTIPLIER;
  6075. }
  6076. struct request_boost {
  6077. struct work_struct work;
  6078. struct drm_i915_gem_request *req;
  6079. };
  6080. static void __intel_rps_boost_work(struct work_struct *work)
  6081. {
  6082. struct request_boost *boost = container_of(work, struct request_boost, work);
  6083. struct drm_i915_gem_request *req = boost->req;
  6084. if (!i915_gem_request_completed(req, true))
  6085. gen6_rps_boost(to_i915(req->ring->dev), NULL,
  6086. req->emitted_jiffies);
  6087. i915_gem_request_unreference__unlocked(req);
  6088. kfree(boost);
  6089. }
  6090. void intel_queue_rps_boost_for_request(struct drm_device *dev,
  6091. struct drm_i915_gem_request *req)
  6092. {
  6093. struct request_boost *boost;
  6094. if (req == NULL || INTEL_INFO(dev)->gen < 6)
  6095. return;
  6096. if (i915_gem_request_completed(req, true))
  6097. return;
  6098. boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
  6099. if (boost == NULL)
  6100. return;
  6101. i915_gem_request_reference(req);
  6102. boost->req = req;
  6103. INIT_WORK(&boost->work, __intel_rps_boost_work);
  6104. queue_work(to_i915(dev)->wq, &boost->work);
  6105. }
  6106. void intel_pm_setup(struct drm_device *dev)
  6107. {
  6108. struct drm_i915_private *dev_priv = dev->dev_private;
  6109. mutex_init(&dev_priv->rps.hw_lock);
  6110. spin_lock_init(&dev_priv->rps.client_lock);
  6111. INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
  6112. intel_gen6_powersave_work);
  6113. INIT_LIST_HEAD(&dev_priv->rps.clients);
  6114. INIT_LIST_HEAD(&dev_priv->rps.semaphores.link);
  6115. INIT_LIST_HEAD(&dev_priv->rps.mmioflips.link);
  6116. dev_priv->pm.suspended = false;
  6117. }