atiixp.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728
  1. /*
  2. * ALSA driver for ATI IXP 150/200/250/300 AC97 controllers
  3. *
  4. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. *
  20. */
  21. #include <asm/io.h>
  22. #include <linux/delay.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/pci.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include <linux/mutex.h>
  29. #include <sound/core.h>
  30. #include <sound/pcm.h>
  31. #include <sound/pcm_params.h>
  32. #include <sound/info.h>
  33. #include <sound/ac97_codec.h>
  34. #include <sound/initval.h>
  35. MODULE_AUTHOR("Takashi Iwai <tiwai@suse.de>");
  36. MODULE_DESCRIPTION("ATI IXP AC97 controller");
  37. MODULE_LICENSE("GPL");
  38. MODULE_SUPPORTED_DEVICE("{{ATI,IXP150/200/250/300/400/600}}");
  39. static int index = SNDRV_DEFAULT_IDX1; /* Index 0-MAX */
  40. static char *id = SNDRV_DEFAULT_STR1; /* ID for this card */
  41. static int ac97_clock = 48000;
  42. static char *ac97_quirk;
  43. static bool spdif_aclink = 1;
  44. static int ac97_codec = -1;
  45. module_param(index, int, 0444);
  46. MODULE_PARM_DESC(index, "Index value for ATI IXP controller.");
  47. module_param(id, charp, 0444);
  48. MODULE_PARM_DESC(id, "ID string for ATI IXP controller.");
  49. module_param(ac97_clock, int, 0444);
  50. MODULE_PARM_DESC(ac97_clock, "AC'97 codec clock (default 48000Hz).");
  51. module_param(ac97_quirk, charp, 0444);
  52. MODULE_PARM_DESC(ac97_quirk, "AC'97 workaround for strange hardware.");
  53. module_param(ac97_codec, int, 0444);
  54. MODULE_PARM_DESC(ac97_codec, "Specify codec instead of probing.");
  55. module_param(spdif_aclink, bool, 0444);
  56. MODULE_PARM_DESC(spdif_aclink, "S/PDIF over AC-link.");
  57. /* just for backward compatibility */
  58. static bool enable;
  59. module_param(enable, bool, 0444);
  60. /*
  61. */
  62. #define ATI_REG_ISR 0x00 /* interrupt source */
  63. #define ATI_REG_ISR_IN_XRUN (1U<<0)
  64. #define ATI_REG_ISR_IN_STATUS (1U<<1)
  65. #define ATI_REG_ISR_OUT_XRUN (1U<<2)
  66. #define ATI_REG_ISR_OUT_STATUS (1U<<3)
  67. #define ATI_REG_ISR_SPDF_XRUN (1U<<4)
  68. #define ATI_REG_ISR_SPDF_STATUS (1U<<5)
  69. #define ATI_REG_ISR_PHYS_INTR (1U<<8)
  70. #define ATI_REG_ISR_PHYS_MISMATCH (1U<<9)
  71. #define ATI_REG_ISR_CODEC0_NOT_READY (1U<<10)
  72. #define ATI_REG_ISR_CODEC1_NOT_READY (1U<<11)
  73. #define ATI_REG_ISR_CODEC2_NOT_READY (1U<<12)
  74. #define ATI_REG_ISR_NEW_FRAME (1U<<13)
  75. #define ATI_REG_IER 0x04 /* interrupt enable */
  76. #define ATI_REG_IER_IN_XRUN_EN (1U<<0)
  77. #define ATI_REG_IER_IO_STATUS_EN (1U<<1)
  78. #define ATI_REG_IER_OUT_XRUN_EN (1U<<2)
  79. #define ATI_REG_IER_OUT_XRUN_COND (1U<<3)
  80. #define ATI_REG_IER_SPDF_XRUN_EN (1U<<4)
  81. #define ATI_REG_IER_SPDF_STATUS_EN (1U<<5)
  82. #define ATI_REG_IER_PHYS_INTR_EN (1U<<8)
  83. #define ATI_REG_IER_PHYS_MISMATCH_EN (1U<<9)
  84. #define ATI_REG_IER_CODEC0_INTR_EN (1U<<10)
  85. #define ATI_REG_IER_CODEC1_INTR_EN (1U<<11)
  86. #define ATI_REG_IER_CODEC2_INTR_EN (1U<<12)
  87. #define ATI_REG_IER_NEW_FRAME_EN (1U<<13) /* (RO */
  88. #define ATI_REG_IER_SET_BUS_BUSY (1U<<14) /* (WO) audio is running */
  89. #define ATI_REG_CMD 0x08 /* command */
  90. #define ATI_REG_CMD_POWERDOWN (1U<<0)
  91. #define ATI_REG_CMD_RECEIVE_EN (1U<<1)
  92. #define ATI_REG_CMD_SEND_EN (1U<<2)
  93. #define ATI_REG_CMD_STATUS_MEM (1U<<3)
  94. #define ATI_REG_CMD_SPDF_OUT_EN (1U<<4)
  95. #define ATI_REG_CMD_SPDF_STATUS_MEM (1U<<5)
  96. #define ATI_REG_CMD_SPDF_THRESHOLD (3U<<6)
  97. #define ATI_REG_CMD_SPDF_THRESHOLD_SHIFT 6
  98. #define ATI_REG_CMD_IN_DMA_EN (1U<<8)
  99. #define ATI_REG_CMD_OUT_DMA_EN (1U<<9)
  100. #define ATI_REG_CMD_SPDF_DMA_EN (1U<<10)
  101. #define ATI_REG_CMD_SPDF_OUT_STOPPED (1U<<11)
  102. #define ATI_REG_CMD_SPDF_CONFIG_MASK (7U<<12)
  103. #define ATI_REG_CMD_SPDF_CONFIG_34 (1U<<12)
  104. #define ATI_REG_CMD_SPDF_CONFIG_78 (2U<<12)
  105. #define ATI_REG_CMD_SPDF_CONFIG_69 (3U<<12)
  106. #define ATI_REG_CMD_SPDF_CONFIG_01 (4U<<12)
  107. #define ATI_REG_CMD_INTERLEAVE_SPDF (1U<<16)
  108. #define ATI_REG_CMD_AUDIO_PRESENT (1U<<20)
  109. #define ATI_REG_CMD_INTERLEAVE_IN (1U<<21)
  110. #define ATI_REG_CMD_INTERLEAVE_OUT (1U<<22)
  111. #define ATI_REG_CMD_LOOPBACK_EN (1U<<23)
  112. #define ATI_REG_CMD_PACKED_DIS (1U<<24)
  113. #define ATI_REG_CMD_BURST_EN (1U<<25)
  114. #define ATI_REG_CMD_PANIC_EN (1U<<26)
  115. #define ATI_REG_CMD_MODEM_PRESENT (1U<<27)
  116. #define ATI_REG_CMD_ACLINK_ACTIVE (1U<<28)
  117. #define ATI_REG_CMD_AC_SOFT_RESET (1U<<29)
  118. #define ATI_REG_CMD_AC_SYNC (1U<<30)
  119. #define ATI_REG_CMD_AC_RESET (1U<<31)
  120. #define ATI_REG_PHYS_OUT_ADDR 0x0c
  121. #define ATI_REG_PHYS_OUT_CODEC_MASK (3U<<0)
  122. #define ATI_REG_PHYS_OUT_RW (1U<<2)
  123. #define ATI_REG_PHYS_OUT_ADDR_EN (1U<<8)
  124. #define ATI_REG_PHYS_OUT_ADDR_SHIFT 9
  125. #define ATI_REG_PHYS_OUT_DATA_SHIFT 16
  126. #define ATI_REG_PHYS_IN_ADDR 0x10
  127. #define ATI_REG_PHYS_IN_READ_FLAG (1U<<8)
  128. #define ATI_REG_PHYS_IN_ADDR_SHIFT 9
  129. #define ATI_REG_PHYS_IN_DATA_SHIFT 16
  130. #define ATI_REG_SLOTREQ 0x14
  131. #define ATI_REG_COUNTER 0x18
  132. #define ATI_REG_COUNTER_SLOT (3U<<0) /* slot # */
  133. #define ATI_REG_COUNTER_BITCLOCK (31U<<8)
  134. #define ATI_REG_IN_FIFO_THRESHOLD 0x1c
  135. #define ATI_REG_IN_DMA_LINKPTR 0x20
  136. #define ATI_REG_IN_DMA_DT_START 0x24 /* RO */
  137. #define ATI_REG_IN_DMA_DT_NEXT 0x28 /* RO */
  138. #define ATI_REG_IN_DMA_DT_CUR 0x2c /* RO */
  139. #define ATI_REG_IN_DMA_DT_SIZE 0x30
  140. #define ATI_REG_OUT_DMA_SLOT 0x34
  141. #define ATI_REG_OUT_DMA_SLOT_BIT(x) (1U << ((x) - 3))
  142. #define ATI_REG_OUT_DMA_SLOT_MASK 0x1ff
  143. #define ATI_REG_OUT_DMA_THRESHOLD_MASK 0xf800
  144. #define ATI_REG_OUT_DMA_THRESHOLD_SHIFT 11
  145. #define ATI_REG_OUT_DMA_LINKPTR 0x38
  146. #define ATI_REG_OUT_DMA_DT_START 0x3c /* RO */
  147. #define ATI_REG_OUT_DMA_DT_NEXT 0x40 /* RO */
  148. #define ATI_REG_OUT_DMA_DT_CUR 0x44 /* RO */
  149. #define ATI_REG_OUT_DMA_DT_SIZE 0x48
  150. #define ATI_REG_SPDF_CMD 0x4c
  151. #define ATI_REG_SPDF_CMD_LFSR (1U<<4)
  152. #define ATI_REG_SPDF_CMD_SINGLE_CH (1U<<5)
  153. #define ATI_REG_SPDF_CMD_LFSR_ACC (0xff<<8) /* RO */
  154. #define ATI_REG_SPDF_DMA_LINKPTR 0x50
  155. #define ATI_REG_SPDF_DMA_DT_START 0x54 /* RO */
  156. #define ATI_REG_SPDF_DMA_DT_NEXT 0x58 /* RO */
  157. #define ATI_REG_SPDF_DMA_DT_CUR 0x5c /* RO */
  158. #define ATI_REG_SPDF_DMA_DT_SIZE 0x60
  159. #define ATI_REG_MODEM_MIRROR 0x7c
  160. #define ATI_REG_AUDIO_MIRROR 0x80
  161. #define ATI_REG_6CH_REORDER 0x84 /* reorder slots for 6ch */
  162. #define ATI_REG_6CH_REORDER_EN (1U<<0) /* 3,4,7,8,6,9 -> 3,4,6,9,7,8 */
  163. #define ATI_REG_FIFO_FLUSH 0x88
  164. #define ATI_REG_FIFO_OUT_FLUSH (1U<<0)
  165. #define ATI_REG_FIFO_IN_FLUSH (1U<<1)
  166. /* LINKPTR */
  167. #define ATI_REG_LINKPTR_EN (1U<<0)
  168. /* [INT|OUT|SPDIF]_DMA_DT_SIZE */
  169. #define ATI_REG_DMA_DT_SIZE (0xffffU<<0)
  170. #define ATI_REG_DMA_FIFO_USED (0x1fU<<16)
  171. #define ATI_REG_DMA_FIFO_FREE (0x1fU<<21)
  172. #define ATI_REG_DMA_STATE (7U<<26)
  173. #define ATI_MAX_DESCRIPTORS 256 /* max number of descriptor packets */
  174. struct atiixp;
  175. /*
  176. * DMA packate descriptor
  177. */
  178. struct atiixp_dma_desc {
  179. u32 addr; /* DMA buffer address */
  180. u16 status; /* status bits */
  181. u16 size; /* size of the packet in dwords */
  182. u32 next; /* address of the next packet descriptor */
  183. };
  184. /*
  185. * stream enum
  186. */
  187. enum { ATI_DMA_PLAYBACK, ATI_DMA_CAPTURE, ATI_DMA_SPDIF, NUM_ATI_DMAS }; /* DMAs */
  188. enum { ATI_PCM_OUT, ATI_PCM_IN, ATI_PCM_SPDIF, NUM_ATI_PCMS }; /* AC97 pcm slots */
  189. enum { ATI_PCMDEV_ANALOG, ATI_PCMDEV_DIGITAL, NUM_ATI_PCMDEVS }; /* pcm devices */
  190. #define NUM_ATI_CODECS 3
  191. /*
  192. * constants and callbacks for each DMA type
  193. */
  194. struct atiixp_dma_ops {
  195. int type; /* ATI_DMA_XXX */
  196. unsigned int llp_offset; /* LINKPTR offset */
  197. unsigned int dt_cur; /* DT_CUR offset */
  198. /* called from open callback */
  199. void (*enable_dma)(struct atiixp *chip, int on);
  200. /* called from trigger (START/STOP) */
  201. void (*enable_transfer)(struct atiixp *chip, int on);
  202. /* called from trigger (STOP only) */
  203. void (*flush_dma)(struct atiixp *chip);
  204. };
  205. /*
  206. * DMA stream
  207. */
  208. struct atiixp_dma {
  209. const struct atiixp_dma_ops *ops;
  210. struct snd_dma_buffer desc_buf;
  211. struct snd_pcm_substream *substream; /* assigned PCM substream */
  212. unsigned int buf_addr, buf_bytes; /* DMA buffer address, bytes */
  213. unsigned int period_bytes, periods;
  214. int opened;
  215. int running;
  216. int suspended;
  217. int pcm_open_flag;
  218. int ac97_pcm_type; /* index # of ac97_pcm to access, -1 = not used */
  219. unsigned int saved_curptr;
  220. };
  221. /*
  222. * ATI IXP chip
  223. */
  224. struct atiixp {
  225. struct snd_card *card;
  226. struct pci_dev *pci;
  227. unsigned long addr;
  228. void __iomem *remap_addr;
  229. int irq;
  230. struct snd_ac97_bus *ac97_bus;
  231. struct snd_ac97 *ac97[NUM_ATI_CODECS];
  232. spinlock_t reg_lock;
  233. struct atiixp_dma dmas[NUM_ATI_DMAS];
  234. struct ac97_pcm *pcms[NUM_ATI_PCMS];
  235. struct snd_pcm *pcmdevs[NUM_ATI_PCMDEVS];
  236. int max_channels; /* max. channels for PCM out */
  237. unsigned int codec_not_ready_bits; /* for codec detection */
  238. int spdif_over_aclink; /* passed from the module option */
  239. struct mutex open_mutex; /* playback open mutex */
  240. };
  241. /*
  242. */
  243. static DEFINE_PCI_DEVICE_TABLE(snd_atiixp_ids) = {
  244. { PCI_VDEVICE(ATI, 0x4341), 0 }, /* SB200 */
  245. { PCI_VDEVICE(ATI, 0x4361), 0 }, /* SB300 */
  246. { PCI_VDEVICE(ATI, 0x4370), 0 }, /* SB400 */
  247. { PCI_VDEVICE(ATI, 0x4382), 0 }, /* SB600 */
  248. { 0, }
  249. };
  250. MODULE_DEVICE_TABLE(pci, snd_atiixp_ids);
  251. static struct snd_pci_quirk atiixp_quirks[] = {
  252. SND_PCI_QUIRK(0x105b, 0x0c81, "Foxconn RC4107MA-RS2", 0),
  253. SND_PCI_QUIRK(0x15bd, 0x3100, "DFI RS482", 0),
  254. { } /* terminator */
  255. };
  256. /*
  257. * lowlevel functions
  258. */
  259. /*
  260. * update the bits of the given register.
  261. * return 1 if the bits changed.
  262. */
  263. static int snd_atiixp_update_bits(struct atiixp *chip, unsigned int reg,
  264. unsigned int mask, unsigned int value)
  265. {
  266. void __iomem *addr = chip->remap_addr + reg;
  267. unsigned int data, old_data;
  268. old_data = data = readl(addr);
  269. data &= ~mask;
  270. data |= value;
  271. if (old_data == data)
  272. return 0;
  273. writel(data, addr);
  274. return 1;
  275. }
  276. /*
  277. * macros for easy use
  278. */
  279. #define atiixp_write(chip,reg,value) \
  280. writel(value, chip->remap_addr + ATI_REG_##reg)
  281. #define atiixp_read(chip,reg) \
  282. readl(chip->remap_addr + ATI_REG_##reg)
  283. #define atiixp_update(chip,reg,mask,val) \
  284. snd_atiixp_update_bits(chip, ATI_REG_##reg, mask, val)
  285. /*
  286. * handling DMA packets
  287. *
  288. * we allocate a linear buffer for the DMA, and split it to each packet.
  289. * in a future version, a scatter-gather buffer should be implemented.
  290. */
  291. #define ATI_DESC_LIST_SIZE \
  292. PAGE_ALIGN(ATI_MAX_DESCRIPTORS * sizeof(struct atiixp_dma_desc))
  293. /*
  294. * build packets ring for the given buffer size.
  295. *
  296. * IXP handles the buffer descriptors, which are connected as a linked
  297. * list. although we can change the list dynamically, in this version,
  298. * a static RING of buffer descriptors is used.
  299. *
  300. * the ring is built in this function, and is set up to the hardware.
  301. */
  302. static int atiixp_build_dma_packets(struct atiixp *chip, struct atiixp_dma *dma,
  303. struct snd_pcm_substream *substream,
  304. unsigned int periods,
  305. unsigned int period_bytes)
  306. {
  307. unsigned int i;
  308. u32 addr, desc_addr;
  309. unsigned long flags;
  310. if (periods > ATI_MAX_DESCRIPTORS)
  311. return -ENOMEM;
  312. if (dma->desc_buf.area == NULL) {
  313. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  314. snd_dma_pci_data(chip->pci),
  315. ATI_DESC_LIST_SIZE,
  316. &dma->desc_buf) < 0)
  317. return -ENOMEM;
  318. dma->period_bytes = dma->periods = 0; /* clear */
  319. }
  320. if (dma->periods == periods && dma->period_bytes == period_bytes)
  321. return 0;
  322. /* reset DMA before changing the descriptor table */
  323. spin_lock_irqsave(&chip->reg_lock, flags);
  324. writel(0, chip->remap_addr + dma->ops->llp_offset);
  325. dma->ops->enable_dma(chip, 0);
  326. dma->ops->enable_dma(chip, 1);
  327. spin_unlock_irqrestore(&chip->reg_lock, flags);
  328. /* fill the entries */
  329. addr = (u32)substream->runtime->dma_addr;
  330. desc_addr = (u32)dma->desc_buf.addr;
  331. for (i = 0; i < periods; i++) {
  332. struct atiixp_dma_desc *desc;
  333. desc = &((struct atiixp_dma_desc *)dma->desc_buf.area)[i];
  334. desc->addr = cpu_to_le32(addr);
  335. desc->status = 0;
  336. desc->size = period_bytes >> 2; /* in dwords */
  337. desc_addr += sizeof(struct atiixp_dma_desc);
  338. if (i == periods - 1)
  339. desc->next = cpu_to_le32((u32)dma->desc_buf.addr);
  340. else
  341. desc->next = cpu_to_le32(desc_addr);
  342. addr += period_bytes;
  343. }
  344. writel((u32)dma->desc_buf.addr | ATI_REG_LINKPTR_EN,
  345. chip->remap_addr + dma->ops->llp_offset);
  346. dma->period_bytes = period_bytes;
  347. dma->periods = periods;
  348. return 0;
  349. }
  350. /*
  351. * remove the ring buffer and release it if assigned
  352. */
  353. static void atiixp_clear_dma_packets(struct atiixp *chip, struct atiixp_dma *dma,
  354. struct snd_pcm_substream *substream)
  355. {
  356. if (dma->desc_buf.area) {
  357. writel(0, chip->remap_addr + dma->ops->llp_offset);
  358. snd_dma_free_pages(&dma->desc_buf);
  359. dma->desc_buf.area = NULL;
  360. }
  361. }
  362. /*
  363. * AC97 interface
  364. */
  365. static int snd_atiixp_acquire_codec(struct atiixp *chip)
  366. {
  367. int timeout = 1000;
  368. while (atiixp_read(chip, PHYS_OUT_ADDR) & ATI_REG_PHYS_OUT_ADDR_EN) {
  369. if (! timeout--) {
  370. dev_warn(chip->card->dev, "codec acquire timeout\n");
  371. return -EBUSY;
  372. }
  373. udelay(1);
  374. }
  375. return 0;
  376. }
  377. static unsigned short snd_atiixp_codec_read(struct atiixp *chip, unsigned short codec, unsigned short reg)
  378. {
  379. unsigned int data;
  380. int timeout;
  381. if (snd_atiixp_acquire_codec(chip) < 0)
  382. return 0xffff;
  383. data = (reg << ATI_REG_PHYS_OUT_ADDR_SHIFT) |
  384. ATI_REG_PHYS_OUT_ADDR_EN |
  385. ATI_REG_PHYS_OUT_RW |
  386. codec;
  387. atiixp_write(chip, PHYS_OUT_ADDR, data);
  388. if (snd_atiixp_acquire_codec(chip) < 0)
  389. return 0xffff;
  390. timeout = 1000;
  391. do {
  392. data = atiixp_read(chip, PHYS_IN_ADDR);
  393. if (data & ATI_REG_PHYS_IN_READ_FLAG)
  394. return data >> ATI_REG_PHYS_IN_DATA_SHIFT;
  395. udelay(1);
  396. } while (--timeout);
  397. /* time out may happen during reset */
  398. if (reg < 0x7c)
  399. dev_warn(chip->card->dev, "codec read timeout (reg %x)\n", reg);
  400. return 0xffff;
  401. }
  402. static void snd_atiixp_codec_write(struct atiixp *chip, unsigned short codec,
  403. unsigned short reg, unsigned short val)
  404. {
  405. unsigned int data;
  406. if (snd_atiixp_acquire_codec(chip) < 0)
  407. return;
  408. data = ((unsigned int)val << ATI_REG_PHYS_OUT_DATA_SHIFT) |
  409. ((unsigned int)reg << ATI_REG_PHYS_OUT_ADDR_SHIFT) |
  410. ATI_REG_PHYS_OUT_ADDR_EN | codec;
  411. atiixp_write(chip, PHYS_OUT_ADDR, data);
  412. }
  413. static unsigned short snd_atiixp_ac97_read(struct snd_ac97 *ac97,
  414. unsigned short reg)
  415. {
  416. struct atiixp *chip = ac97->private_data;
  417. return snd_atiixp_codec_read(chip, ac97->num, reg);
  418. }
  419. static void snd_atiixp_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
  420. unsigned short val)
  421. {
  422. struct atiixp *chip = ac97->private_data;
  423. snd_atiixp_codec_write(chip, ac97->num, reg, val);
  424. }
  425. /*
  426. * reset AC link
  427. */
  428. static int snd_atiixp_aclink_reset(struct atiixp *chip)
  429. {
  430. int timeout;
  431. /* reset powerdoewn */
  432. if (atiixp_update(chip, CMD, ATI_REG_CMD_POWERDOWN, 0))
  433. udelay(10);
  434. /* perform a software reset */
  435. atiixp_update(chip, CMD, ATI_REG_CMD_AC_SOFT_RESET, ATI_REG_CMD_AC_SOFT_RESET);
  436. atiixp_read(chip, CMD);
  437. udelay(10);
  438. atiixp_update(chip, CMD, ATI_REG_CMD_AC_SOFT_RESET, 0);
  439. timeout = 10;
  440. while (! (atiixp_read(chip, CMD) & ATI_REG_CMD_ACLINK_ACTIVE)) {
  441. /* do a hard reset */
  442. atiixp_update(chip, CMD, ATI_REG_CMD_AC_SYNC|ATI_REG_CMD_AC_RESET,
  443. ATI_REG_CMD_AC_SYNC);
  444. atiixp_read(chip, CMD);
  445. mdelay(1);
  446. atiixp_update(chip, CMD, ATI_REG_CMD_AC_RESET, ATI_REG_CMD_AC_RESET);
  447. if (!--timeout) {
  448. dev_err(chip->card->dev, "codec reset timeout\n");
  449. break;
  450. }
  451. }
  452. /* deassert RESET and assert SYNC to make sure */
  453. atiixp_update(chip, CMD, ATI_REG_CMD_AC_SYNC|ATI_REG_CMD_AC_RESET,
  454. ATI_REG_CMD_AC_SYNC|ATI_REG_CMD_AC_RESET);
  455. return 0;
  456. }
  457. #ifdef CONFIG_PM_SLEEP
  458. static int snd_atiixp_aclink_down(struct atiixp *chip)
  459. {
  460. // if (atiixp_read(chip, MODEM_MIRROR) & 0x1) /* modem running, too? */
  461. // return -EBUSY;
  462. atiixp_update(chip, CMD,
  463. ATI_REG_CMD_POWERDOWN | ATI_REG_CMD_AC_RESET,
  464. ATI_REG_CMD_POWERDOWN);
  465. return 0;
  466. }
  467. #endif
  468. /*
  469. * auto-detection of codecs
  470. *
  471. * the IXP chip can generate interrupts for the non-existing codecs.
  472. * NEW_FRAME interrupt is used to make sure that the interrupt is generated
  473. * even if all three codecs are connected.
  474. */
  475. #define ALL_CODEC_NOT_READY \
  476. (ATI_REG_ISR_CODEC0_NOT_READY |\
  477. ATI_REG_ISR_CODEC1_NOT_READY |\
  478. ATI_REG_ISR_CODEC2_NOT_READY)
  479. #define CODEC_CHECK_BITS (ALL_CODEC_NOT_READY|ATI_REG_ISR_NEW_FRAME)
  480. static int ac97_probing_bugs(struct pci_dev *pci)
  481. {
  482. const struct snd_pci_quirk *q;
  483. q = snd_pci_quirk_lookup(pci, atiixp_quirks);
  484. if (q) {
  485. dev_dbg(&pci->dev, "atiixp quirk for %s. Forcing codec %d\n",
  486. snd_pci_quirk_name(q), q->value);
  487. return q->value;
  488. }
  489. /* this hardware doesn't need workarounds. Probe for codec */
  490. return -1;
  491. }
  492. static int snd_atiixp_codec_detect(struct atiixp *chip)
  493. {
  494. int timeout;
  495. chip->codec_not_ready_bits = 0;
  496. if (ac97_codec == -1)
  497. ac97_codec = ac97_probing_bugs(chip->pci);
  498. if (ac97_codec >= 0) {
  499. chip->codec_not_ready_bits |=
  500. CODEC_CHECK_BITS ^ (1 << (ac97_codec + 10));
  501. return 0;
  502. }
  503. atiixp_write(chip, IER, CODEC_CHECK_BITS);
  504. /* wait for the interrupts */
  505. timeout = 50;
  506. while (timeout-- > 0) {
  507. mdelay(1);
  508. if (chip->codec_not_ready_bits)
  509. break;
  510. }
  511. atiixp_write(chip, IER, 0); /* disable irqs */
  512. if ((chip->codec_not_ready_bits & ALL_CODEC_NOT_READY) == ALL_CODEC_NOT_READY) {
  513. dev_err(chip->card->dev, "no codec detected!\n");
  514. return -ENXIO;
  515. }
  516. return 0;
  517. }
  518. /*
  519. * enable DMA and irqs
  520. */
  521. static int snd_atiixp_chip_start(struct atiixp *chip)
  522. {
  523. unsigned int reg;
  524. /* set up spdif, enable burst mode */
  525. reg = atiixp_read(chip, CMD);
  526. reg |= 0x02 << ATI_REG_CMD_SPDF_THRESHOLD_SHIFT;
  527. reg |= ATI_REG_CMD_BURST_EN;
  528. atiixp_write(chip, CMD, reg);
  529. reg = atiixp_read(chip, SPDF_CMD);
  530. reg &= ~(ATI_REG_SPDF_CMD_LFSR|ATI_REG_SPDF_CMD_SINGLE_CH);
  531. atiixp_write(chip, SPDF_CMD, reg);
  532. /* clear all interrupt source */
  533. atiixp_write(chip, ISR, 0xffffffff);
  534. /* enable irqs */
  535. atiixp_write(chip, IER,
  536. ATI_REG_IER_IO_STATUS_EN |
  537. ATI_REG_IER_IN_XRUN_EN |
  538. ATI_REG_IER_OUT_XRUN_EN |
  539. ATI_REG_IER_SPDF_XRUN_EN |
  540. ATI_REG_IER_SPDF_STATUS_EN);
  541. return 0;
  542. }
  543. /*
  544. * disable DMA and IRQs
  545. */
  546. static int snd_atiixp_chip_stop(struct atiixp *chip)
  547. {
  548. /* clear interrupt source */
  549. atiixp_write(chip, ISR, atiixp_read(chip, ISR));
  550. /* disable irqs */
  551. atiixp_write(chip, IER, 0);
  552. return 0;
  553. }
  554. /*
  555. * PCM section
  556. */
  557. /*
  558. * pointer callback simplly reads XXX_DMA_DT_CUR register as the current
  559. * position. when SG-buffer is implemented, the offset must be calculated
  560. * correctly...
  561. */
  562. static snd_pcm_uframes_t snd_atiixp_pcm_pointer(struct snd_pcm_substream *substream)
  563. {
  564. struct atiixp *chip = snd_pcm_substream_chip(substream);
  565. struct snd_pcm_runtime *runtime = substream->runtime;
  566. struct atiixp_dma *dma = runtime->private_data;
  567. unsigned int curptr;
  568. int timeout = 1000;
  569. while (timeout--) {
  570. curptr = readl(chip->remap_addr + dma->ops->dt_cur);
  571. if (curptr < dma->buf_addr)
  572. continue;
  573. curptr -= dma->buf_addr;
  574. if (curptr >= dma->buf_bytes)
  575. continue;
  576. return bytes_to_frames(runtime, curptr);
  577. }
  578. dev_dbg(chip->card->dev, "invalid DMA pointer read 0x%x (buf=%x)\n",
  579. readl(chip->remap_addr + dma->ops->dt_cur), dma->buf_addr);
  580. return 0;
  581. }
  582. /*
  583. * XRUN detected, and stop the PCM substream
  584. */
  585. static void snd_atiixp_xrun_dma(struct atiixp *chip, struct atiixp_dma *dma)
  586. {
  587. if (! dma->substream || ! dma->running)
  588. return;
  589. dev_dbg(chip->card->dev, "XRUN detected (DMA %d)\n", dma->ops->type);
  590. snd_pcm_stream_lock(dma->substream);
  591. snd_pcm_stop(dma->substream, SNDRV_PCM_STATE_XRUN);
  592. snd_pcm_stream_unlock(dma->substream);
  593. }
  594. /*
  595. * the period ack. update the substream.
  596. */
  597. static void snd_atiixp_update_dma(struct atiixp *chip, struct atiixp_dma *dma)
  598. {
  599. if (! dma->substream || ! dma->running)
  600. return;
  601. snd_pcm_period_elapsed(dma->substream);
  602. }
  603. /* set BUS_BUSY interrupt bit if any DMA is running */
  604. /* call with spinlock held */
  605. static void snd_atiixp_check_bus_busy(struct atiixp *chip)
  606. {
  607. unsigned int bus_busy;
  608. if (atiixp_read(chip, CMD) & (ATI_REG_CMD_SEND_EN |
  609. ATI_REG_CMD_RECEIVE_EN |
  610. ATI_REG_CMD_SPDF_OUT_EN))
  611. bus_busy = ATI_REG_IER_SET_BUS_BUSY;
  612. else
  613. bus_busy = 0;
  614. atiixp_update(chip, IER, ATI_REG_IER_SET_BUS_BUSY, bus_busy);
  615. }
  616. /* common trigger callback
  617. * calling the lowlevel callbacks in it
  618. */
  619. static int snd_atiixp_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  620. {
  621. struct atiixp *chip = snd_pcm_substream_chip(substream);
  622. struct atiixp_dma *dma = substream->runtime->private_data;
  623. int err = 0;
  624. if (snd_BUG_ON(!dma->ops->enable_transfer ||
  625. !dma->ops->flush_dma))
  626. return -EINVAL;
  627. spin_lock(&chip->reg_lock);
  628. switch (cmd) {
  629. case SNDRV_PCM_TRIGGER_START:
  630. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  631. case SNDRV_PCM_TRIGGER_RESUME:
  632. dma->ops->enable_transfer(chip, 1);
  633. dma->running = 1;
  634. dma->suspended = 0;
  635. break;
  636. case SNDRV_PCM_TRIGGER_STOP:
  637. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  638. case SNDRV_PCM_TRIGGER_SUSPEND:
  639. dma->ops->enable_transfer(chip, 0);
  640. dma->running = 0;
  641. dma->suspended = cmd == SNDRV_PCM_TRIGGER_SUSPEND;
  642. break;
  643. default:
  644. err = -EINVAL;
  645. break;
  646. }
  647. if (! err) {
  648. snd_atiixp_check_bus_busy(chip);
  649. if (cmd == SNDRV_PCM_TRIGGER_STOP) {
  650. dma->ops->flush_dma(chip);
  651. snd_atiixp_check_bus_busy(chip);
  652. }
  653. }
  654. spin_unlock(&chip->reg_lock);
  655. return err;
  656. }
  657. /*
  658. * lowlevel callbacks for each DMA type
  659. *
  660. * every callback is supposed to be called in chip->reg_lock spinlock
  661. */
  662. /* flush FIFO of analog OUT DMA */
  663. static void atiixp_out_flush_dma(struct atiixp *chip)
  664. {
  665. atiixp_write(chip, FIFO_FLUSH, ATI_REG_FIFO_OUT_FLUSH);
  666. }
  667. /* enable/disable analog OUT DMA */
  668. static void atiixp_out_enable_dma(struct atiixp *chip, int on)
  669. {
  670. unsigned int data;
  671. data = atiixp_read(chip, CMD);
  672. if (on) {
  673. if (data & ATI_REG_CMD_OUT_DMA_EN)
  674. return;
  675. atiixp_out_flush_dma(chip);
  676. data |= ATI_REG_CMD_OUT_DMA_EN;
  677. } else
  678. data &= ~ATI_REG_CMD_OUT_DMA_EN;
  679. atiixp_write(chip, CMD, data);
  680. }
  681. /* start/stop transfer over OUT DMA */
  682. static void atiixp_out_enable_transfer(struct atiixp *chip, int on)
  683. {
  684. atiixp_update(chip, CMD, ATI_REG_CMD_SEND_EN,
  685. on ? ATI_REG_CMD_SEND_EN : 0);
  686. }
  687. /* enable/disable analog IN DMA */
  688. static void atiixp_in_enable_dma(struct atiixp *chip, int on)
  689. {
  690. atiixp_update(chip, CMD, ATI_REG_CMD_IN_DMA_EN,
  691. on ? ATI_REG_CMD_IN_DMA_EN : 0);
  692. }
  693. /* start/stop analog IN DMA */
  694. static void atiixp_in_enable_transfer(struct atiixp *chip, int on)
  695. {
  696. if (on) {
  697. unsigned int data = atiixp_read(chip, CMD);
  698. if (! (data & ATI_REG_CMD_RECEIVE_EN)) {
  699. data |= ATI_REG_CMD_RECEIVE_EN;
  700. #if 0 /* FIXME: this causes the endless loop */
  701. /* wait until slot 3/4 are finished */
  702. while ((atiixp_read(chip, COUNTER) &
  703. ATI_REG_COUNTER_SLOT) != 5)
  704. ;
  705. #endif
  706. atiixp_write(chip, CMD, data);
  707. }
  708. } else
  709. atiixp_update(chip, CMD, ATI_REG_CMD_RECEIVE_EN, 0);
  710. }
  711. /* flush FIFO of analog IN DMA */
  712. static void atiixp_in_flush_dma(struct atiixp *chip)
  713. {
  714. atiixp_write(chip, FIFO_FLUSH, ATI_REG_FIFO_IN_FLUSH);
  715. }
  716. /* enable/disable SPDIF OUT DMA */
  717. static void atiixp_spdif_enable_dma(struct atiixp *chip, int on)
  718. {
  719. atiixp_update(chip, CMD, ATI_REG_CMD_SPDF_DMA_EN,
  720. on ? ATI_REG_CMD_SPDF_DMA_EN : 0);
  721. }
  722. /* start/stop SPDIF OUT DMA */
  723. static void atiixp_spdif_enable_transfer(struct atiixp *chip, int on)
  724. {
  725. unsigned int data;
  726. data = atiixp_read(chip, CMD);
  727. if (on)
  728. data |= ATI_REG_CMD_SPDF_OUT_EN;
  729. else
  730. data &= ~ATI_REG_CMD_SPDF_OUT_EN;
  731. atiixp_write(chip, CMD, data);
  732. }
  733. /* flush FIFO of SPDIF OUT DMA */
  734. static void atiixp_spdif_flush_dma(struct atiixp *chip)
  735. {
  736. int timeout;
  737. /* DMA off, transfer on */
  738. atiixp_spdif_enable_dma(chip, 0);
  739. atiixp_spdif_enable_transfer(chip, 1);
  740. timeout = 100;
  741. do {
  742. if (! (atiixp_read(chip, SPDF_DMA_DT_SIZE) & ATI_REG_DMA_FIFO_USED))
  743. break;
  744. udelay(1);
  745. } while (timeout-- > 0);
  746. atiixp_spdif_enable_transfer(chip, 0);
  747. }
  748. /* set up slots and formats for SPDIF OUT */
  749. static int snd_atiixp_spdif_prepare(struct snd_pcm_substream *substream)
  750. {
  751. struct atiixp *chip = snd_pcm_substream_chip(substream);
  752. spin_lock_irq(&chip->reg_lock);
  753. if (chip->spdif_over_aclink) {
  754. unsigned int data;
  755. /* enable slots 10/11 */
  756. atiixp_update(chip, CMD, ATI_REG_CMD_SPDF_CONFIG_MASK,
  757. ATI_REG_CMD_SPDF_CONFIG_01);
  758. data = atiixp_read(chip, OUT_DMA_SLOT) & ~ATI_REG_OUT_DMA_SLOT_MASK;
  759. data |= ATI_REG_OUT_DMA_SLOT_BIT(10) |
  760. ATI_REG_OUT_DMA_SLOT_BIT(11);
  761. data |= 0x04 << ATI_REG_OUT_DMA_THRESHOLD_SHIFT;
  762. atiixp_write(chip, OUT_DMA_SLOT, data);
  763. atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_OUT,
  764. substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE ?
  765. ATI_REG_CMD_INTERLEAVE_OUT : 0);
  766. } else {
  767. atiixp_update(chip, CMD, ATI_REG_CMD_SPDF_CONFIG_MASK, 0);
  768. atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_SPDF, 0);
  769. }
  770. spin_unlock_irq(&chip->reg_lock);
  771. return 0;
  772. }
  773. /* set up slots and formats for analog OUT */
  774. static int snd_atiixp_playback_prepare(struct snd_pcm_substream *substream)
  775. {
  776. struct atiixp *chip = snd_pcm_substream_chip(substream);
  777. unsigned int data;
  778. spin_lock_irq(&chip->reg_lock);
  779. data = atiixp_read(chip, OUT_DMA_SLOT) & ~ATI_REG_OUT_DMA_SLOT_MASK;
  780. switch (substream->runtime->channels) {
  781. case 8:
  782. data |= ATI_REG_OUT_DMA_SLOT_BIT(10) |
  783. ATI_REG_OUT_DMA_SLOT_BIT(11);
  784. /* fallthru */
  785. case 6:
  786. data |= ATI_REG_OUT_DMA_SLOT_BIT(7) |
  787. ATI_REG_OUT_DMA_SLOT_BIT(8);
  788. /* fallthru */
  789. case 4:
  790. data |= ATI_REG_OUT_DMA_SLOT_BIT(6) |
  791. ATI_REG_OUT_DMA_SLOT_BIT(9);
  792. /* fallthru */
  793. default:
  794. data |= ATI_REG_OUT_DMA_SLOT_BIT(3) |
  795. ATI_REG_OUT_DMA_SLOT_BIT(4);
  796. break;
  797. }
  798. /* set output threshold */
  799. data |= 0x04 << ATI_REG_OUT_DMA_THRESHOLD_SHIFT;
  800. atiixp_write(chip, OUT_DMA_SLOT, data);
  801. atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_OUT,
  802. substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE ?
  803. ATI_REG_CMD_INTERLEAVE_OUT : 0);
  804. /*
  805. * enable 6 channel re-ordering bit if needed
  806. */
  807. atiixp_update(chip, 6CH_REORDER, ATI_REG_6CH_REORDER_EN,
  808. substream->runtime->channels >= 6 ? ATI_REG_6CH_REORDER_EN: 0);
  809. spin_unlock_irq(&chip->reg_lock);
  810. return 0;
  811. }
  812. /* set up slots and formats for analog IN */
  813. static int snd_atiixp_capture_prepare(struct snd_pcm_substream *substream)
  814. {
  815. struct atiixp *chip = snd_pcm_substream_chip(substream);
  816. spin_lock_irq(&chip->reg_lock);
  817. atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_IN,
  818. substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE ?
  819. ATI_REG_CMD_INTERLEAVE_IN : 0);
  820. spin_unlock_irq(&chip->reg_lock);
  821. return 0;
  822. }
  823. /*
  824. * hw_params - allocate the buffer and set up buffer descriptors
  825. */
  826. static int snd_atiixp_pcm_hw_params(struct snd_pcm_substream *substream,
  827. struct snd_pcm_hw_params *hw_params)
  828. {
  829. struct atiixp *chip = snd_pcm_substream_chip(substream);
  830. struct atiixp_dma *dma = substream->runtime->private_data;
  831. int err;
  832. err = snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
  833. if (err < 0)
  834. return err;
  835. dma->buf_addr = substream->runtime->dma_addr;
  836. dma->buf_bytes = params_buffer_bytes(hw_params);
  837. err = atiixp_build_dma_packets(chip, dma, substream,
  838. params_periods(hw_params),
  839. params_period_bytes(hw_params));
  840. if (err < 0)
  841. return err;
  842. if (dma->ac97_pcm_type >= 0) {
  843. struct ac97_pcm *pcm = chip->pcms[dma->ac97_pcm_type];
  844. /* PCM is bound to AC97 codec(s)
  845. * set up the AC97 codecs
  846. */
  847. if (dma->pcm_open_flag) {
  848. snd_ac97_pcm_close(pcm);
  849. dma->pcm_open_flag = 0;
  850. }
  851. err = snd_ac97_pcm_open(pcm, params_rate(hw_params),
  852. params_channels(hw_params),
  853. pcm->r[0].slots);
  854. if (err >= 0)
  855. dma->pcm_open_flag = 1;
  856. }
  857. return err;
  858. }
  859. static int snd_atiixp_pcm_hw_free(struct snd_pcm_substream *substream)
  860. {
  861. struct atiixp *chip = snd_pcm_substream_chip(substream);
  862. struct atiixp_dma *dma = substream->runtime->private_data;
  863. if (dma->pcm_open_flag) {
  864. struct ac97_pcm *pcm = chip->pcms[dma->ac97_pcm_type];
  865. snd_ac97_pcm_close(pcm);
  866. dma->pcm_open_flag = 0;
  867. }
  868. atiixp_clear_dma_packets(chip, dma, substream);
  869. snd_pcm_lib_free_pages(substream);
  870. return 0;
  871. }
  872. /*
  873. * pcm hardware definition, identical for all DMA types
  874. */
  875. static struct snd_pcm_hardware snd_atiixp_pcm_hw =
  876. {
  877. .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
  878. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  879. SNDRV_PCM_INFO_PAUSE |
  880. SNDRV_PCM_INFO_RESUME |
  881. SNDRV_PCM_INFO_MMAP_VALID),
  882. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
  883. .rates = SNDRV_PCM_RATE_48000,
  884. .rate_min = 48000,
  885. .rate_max = 48000,
  886. .channels_min = 2,
  887. .channels_max = 2,
  888. .buffer_bytes_max = 256 * 1024,
  889. .period_bytes_min = 32,
  890. .period_bytes_max = 128 * 1024,
  891. .periods_min = 2,
  892. .periods_max = ATI_MAX_DESCRIPTORS,
  893. };
  894. static int snd_atiixp_pcm_open(struct snd_pcm_substream *substream,
  895. struct atiixp_dma *dma, int pcm_type)
  896. {
  897. struct atiixp *chip = snd_pcm_substream_chip(substream);
  898. struct snd_pcm_runtime *runtime = substream->runtime;
  899. int err;
  900. if (snd_BUG_ON(!dma->ops || !dma->ops->enable_dma))
  901. return -EINVAL;
  902. if (dma->opened)
  903. return -EBUSY;
  904. dma->substream = substream;
  905. runtime->hw = snd_atiixp_pcm_hw;
  906. dma->ac97_pcm_type = pcm_type;
  907. if (pcm_type >= 0) {
  908. runtime->hw.rates = chip->pcms[pcm_type]->rates;
  909. snd_pcm_limit_hw_rates(runtime);
  910. } else {
  911. /* direct SPDIF */
  912. runtime->hw.formats = SNDRV_PCM_FMTBIT_IEC958_SUBFRAME_LE;
  913. }
  914. if ((err = snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS)) < 0)
  915. return err;
  916. runtime->private_data = dma;
  917. /* enable DMA bits */
  918. spin_lock_irq(&chip->reg_lock);
  919. dma->ops->enable_dma(chip, 1);
  920. spin_unlock_irq(&chip->reg_lock);
  921. dma->opened = 1;
  922. return 0;
  923. }
  924. static int snd_atiixp_pcm_close(struct snd_pcm_substream *substream,
  925. struct atiixp_dma *dma)
  926. {
  927. struct atiixp *chip = snd_pcm_substream_chip(substream);
  928. /* disable DMA bits */
  929. if (snd_BUG_ON(!dma->ops || !dma->ops->enable_dma))
  930. return -EINVAL;
  931. spin_lock_irq(&chip->reg_lock);
  932. dma->ops->enable_dma(chip, 0);
  933. spin_unlock_irq(&chip->reg_lock);
  934. dma->substream = NULL;
  935. dma->opened = 0;
  936. return 0;
  937. }
  938. /*
  939. */
  940. static int snd_atiixp_playback_open(struct snd_pcm_substream *substream)
  941. {
  942. struct atiixp *chip = snd_pcm_substream_chip(substream);
  943. int err;
  944. mutex_lock(&chip->open_mutex);
  945. err = snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_PLAYBACK], 0);
  946. mutex_unlock(&chip->open_mutex);
  947. if (err < 0)
  948. return err;
  949. substream->runtime->hw.channels_max = chip->max_channels;
  950. if (chip->max_channels > 2)
  951. /* channels must be even */
  952. snd_pcm_hw_constraint_step(substream->runtime, 0,
  953. SNDRV_PCM_HW_PARAM_CHANNELS, 2);
  954. return 0;
  955. }
  956. static int snd_atiixp_playback_close(struct snd_pcm_substream *substream)
  957. {
  958. struct atiixp *chip = snd_pcm_substream_chip(substream);
  959. int err;
  960. mutex_lock(&chip->open_mutex);
  961. err = snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_PLAYBACK]);
  962. mutex_unlock(&chip->open_mutex);
  963. return err;
  964. }
  965. static int snd_atiixp_capture_open(struct snd_pcm_substream *substream)
  966. {
  967. struct atiixp *chip = snd_pcm_substream_chip(substream);
  968. return snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_CAPTURE], 1);
  969. }
  970. static int snd_atiixp_capture_close(struct snd_pcm_substream *substream)
  971. {
  972. struct atiixp *chip = snd_pcm_substream_chip(substream);
  973. return snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_CAPTURE]);
  974. }
  975. static int snd_atiixp_spdif_open(struct snd_pcm_substream *substream)
  976. {
  977. struct atiixp *chip = snd_pcm_substream_chip(substream);
  978. int err;
  979. mutex_lock(&chip->open_mutex);
  980. if (chip->spdif_over_aclink) /* share DMA_PLAYBACK */
  981. err = snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_PLAYBACK], 2);
  982. else
  983. err = snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_SPDIF], -1);
  984. mutex_unlock(&chip->open_mutex);
  985. return err;
  986. }
  987. static int snd_atiixp_spdif_close(struct snd_pcm_substream *substream)
  988. {
  989. struct atiixp *chip = snd_pcm_substream_chip(substream);
  990. int err;
  991. mutex_lock(&chip->open_mutex);
  992. if (chip->spdif_over_aclink)
  993. err = snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_PLAYBACK]);
  994. else
  995. err = snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_SPDIF]);
  996. mutex_unlock(&chip->open_mutex);
  997. return err;
  998. }
  999. /* AC97 playback */
  1000. static struct snd_pcm_ops snd_atiixp_playback_ops = {
  1001. .open = snd_atiixp_playback_open,
  1002. .close = snd_atiixp_playback_close,
  1003. .ioctl = snd_pcm_lib_ioctl,
  1004. .hw_params = snd_atiixp_pcm_hw_params,
  1005. .hw_free = snd_atiixp_pcm_hw_free,
  1006. .prepare = snd_atiixp_playback_prepare,
  1007. .trigger = snd_atiixp_pcm_trigger,
  1008. .pointer = snd_atiixp_pcm_pointer,
  1009. };
  1010. /* AC97 capture */
  1011. static struct snd_pcm_ops snd_atiixp_capture_ops = {
  1012. .open = snd_atiixp_capture_open,
  1013. .close = snd_atiixp_capture_close,
  1014. .ioctl = snd_pcm_lib_ioctl,
  1015. .hw_params = snd_atiixp_pcm_hw_params,
  1016. .hw_free = snd_atiixp_pcm_hw_free,
  1017. .prepare = snd_atiixp_capture_prepare,
  1018. .trigger = snd_atiixp_pcm_trigger,
  1019. .pointer = snd_atiixp_pcm_pointer,
  1020. };
  1021. /* SPDIF playback */
  1022. static struct snd_pcm_ops snd_atiixp_spdif_ops = {
  1023. .open = snd_atiixp_spdif_open,
  1024. .close = snd_atiixp_spdif_close,
  1025. .ioctl = snd_pcm_lib_ioctl,
  1026. .hw_params = snd_atiixp_pcm_hw_params,
  1027. .hw_free = snd_atiixp_pcm_hw_free,
  1028. .prepare = snd_atiixp_spdif_prepare,
  1029. .trigger = snd_atiixp_pcm_trigger,
  1030. .pointer = snd_atiixp_pcm_pointer,
  1031. };
  1032. static struct ac97_pcm atiixp_pcm_defs[] = {
  1033. /* front PCM */
  1034. {
  1035. .exclusive = 1,
  1036. .r = { {
  1037. .slots = (1 << AC97_SLOT_PCM_LEFT) |
  1038. (1 << AC97_SLOT_PCM_RIGHT) |
  1039. (1 << AC97_SLOT_PCM_CENTER) |
  1040. (1 << AC97_SLOT_PCM_SLEFT) |
  1041. (1 << AC97_SLOT_PCM_SRIGHT) |
  1042. (1 << AC97_SLOT_LFE)
  1043. }
  1044. }
  1045. },
  1046. /* PCM IN #1 */
  1047. {
  1048. .stream = 1,
  1049. .exclusive = 1,
  1050. .r = { {
  1051. .slots = (1 << AC97_SLOT_PCM_LEFT) |
  1052. (1 << AC97_SLOT_PCM_RIGHT)
  1053. }
  1054. }
  1055. },
  1056. /* S/PDIF OUT (optional) */
  1057. {
  1058. .exclusive = 1,
  1059. .spdif = 1,
  1060. .r = { {
  1061. .slots = (1 << AC97_SLOT_SPDIF_LEFT2) |
  1062. (1 << AC97_SLOT_SPDIF_RIGHT2)
  1063. }
  1064. }
  1065. },
  1066. };
  1067. static struct atiixp_dma_ops snd_atiixp_playback_dma_ops = {
  1068. .type = ATI_DMA_PLAYBACK,
  1069. .llp_offset = ATI_REG_OUT_DMA_LINKPTR,
  1070. .dt_cur = ATI_REG_OUT_DMA_DT_CUR,
  1071. .enable_dma = atiixp_out_enable_dma,
  1072. .enable_transfer = atiixp_out_enable_transfer,
  1073. .flush_dma = atiixp_out_flush_dma,
  1074. };
  1075. static struct atiixp_dma_ops snd_atiixp_capture_dma_ops = {
  1076. .type = ATI_DMA_CAPTURE,
  1077. .llp_offset = ATI_REG_IN_DMA_LINKPTR,
  1078. .dt_cur = ATI_REG_IN_DMA_DT_CUR,
  1079. .enable_dma = atiixp_in_enable_dma,
  1080. .enable_transfer = atiixp_in_enable_transfer,
  1081. .flush_dma = atiixp_in_flush_dma,
  1082. };
  1083. static struct atiixp_dma_ops snd_atiixp_spdif_dma_ops = {
  1084. .type = ATI_DMA_SPDIF,
  1085. .llp_offset = ATI_REG_SPDF_DMA_LINKPTR,
  1086. .dt_cur = ATI_REG_SPDF_DMA_DT_CUR,
  1087. .enable_dma = atiixp_spdif_enable_dma,
  1088. .enable_transfer = atiixp_spdif_enable_transfer,
  1089. .flush_dma = atiixp_spdif_flush_dma,
  1090. };
  1091. static int snd_atiixp_pcm_new(struct atiixp *chip)
  1092. {
  1093. struct snd_pcm *pcm;
  1094. struct snd_pcm_chmap *chmap;
  1095. struct snd_ac97_bus *pbus = chip->ac97_bus;
  1096. int err, i, num_pcms;
  1097. /* initialize constants */
  1098. chip->dmas[ATI_DMA_PLAYBACK].ops = &snd_atiixp_playback_dma_ops;
  1099. chip->dmas[ATI_DMA_CAPTURE].ops = &snd_atiixp_capture_dma_ops;
  1100. if (! chip->spdif_over_aclink)
  1101. chip->dmas[ATI_DMA_SPDIF].ops = &snd_atiixp_spdif_dma_ops;
  1102. /* assign AC97 pcm */
  1103. if (chip->spdif_over_aclink)
  1104. num_pcms = 3;
  1105. else
  1106. num_pcms = 2;
  1107. err = snd_ac97_pcm_assign(pbus, num_pcms, atiixp_pcm_defs);
  1108. if (err < 0)
  1109. return err;
  1110. for (i = 0; i < num_pcms; i++)
  1111. chip->pcms[i] = &pbus->pcms[i];
  1112. chip->max_channels = 2;
  1113. if (pbus->pcms[ATI_PCM_OUT].r[0].slots & (1 << AC97_SLOT_PCM_SLEFT)) {
  1114. if (pbus->pcms[ATI_PCM_OUT].r[0].slots & (1 << AC97_SLOT_LFE))
  1115. chip->max_channels = 6;
  1116. else
  1117. chip->max_channels = 4;
  1118. }
  1119. /* PCM #0: analog I/O */
  1120. err = snd_pcm_new(chip->card, "ATI IXP AC97",
  1121. ATI_PCMDEV_ANALOG, 1, 1, &pcm);
  1122. if (err < 0)
  1123. return err;
  1124. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_atiixp_playback_ops);
  1125. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_atiixp_capture_ops);
  1126. pcm->private_data = chip;
  1127. strcpy(pcm->name, "ATI IXP AC97");
  1128. chip->pcmdevs[ATI_PCMDEV_ANALOG] = pcm;
  1129. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1130. snd_dma_pci_data(chip->pci),
  1131. 64*1024, 128*1024);
  1132. err = snd_pcm_add_chmap_ctls(pcm, SNDRV_PCM_STREAM_PLAYBACK,
  1133. snd_pcm_alt_chmaps, chip->max_channels, 0,
  1134. &chmap);
  1135. if (err < 0)
  1136. return err;
  1137. chmap->channel_mask = SND_PCM_CHMAP_MASK_2468;
  1138. chip->ac97[0]->chmaps[SNDRV_PCM_STREAM_PLAYBACK] = chmap;
  1139. /* no SPDIF support on codec? */
  1140. if (chip->pcms[ATI_PCM_SPDIF] && ! chip->pcms[ATI_PCM_SPDIF]->rates)
  1141. return 0;
  1142. /* FIXME: non-48k sample rate doesn't work on my test machine with AD1888 */
  1143. if (chip->pcms[ATI_PCM_SPDIF])
  1144. chip->pcms[ATI_PCM_SPDIF]->rates = SNDRV_PCM_RATE_48000;
  1145. /* PCM #1: spdif playback */
  1146. err = snd_pcm_new(chip->card, "ATI IXP IEC958",
  1147. ATI_PCMDEV_DIGITAL, 1, 0, &pcm);
  1148. if (err < 0)
  1149. return err;
  1150. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_atiixp_spdif_ops);
  1151. pcm->private_data = chip;
  1152. if (chip->spdif_over_aclink)
  1153. strcpy(pcm->name, "ATI IXP IEC958 (AC97)");
  1154. else
  1155. strcpy(pcm->name, "ATI IXP IEC958 (Direct)");
  1156. chip->pcmdevs[ATI_PCMDEV_DIGITAL] = pcm;
  1157. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1158. snd_dma_pci_data(chip->pci),
  1159. 64*1024, 128*1024);
  1160. /* pre-select AC97 SPDIF slots 10/11 */
  1161. for (i = 0; i < NUM_ATI_CODECS; i++) {
  1162. if (chip->ac97[i])
  1163. snd_ac97_update_bits(chip->ac97[i],
  1164. AC97_EXTENDED_STATUS,
  1165. 0x03 << 4, 0x03 << 4);
  1166. }
  1167. return 0;
  1168. }
  1169. /*
  1170. * interrupt handler
  1171. */
  1172. static irqreturn_t snd_atiixp_interrupt(int irq, void *dev_id)
  1173. {
  1174. struct atiixp *chip = dev_id;
  1175. unsigned int status;
  1176. status = atiixp_read(chip, ISR);
  1177. if (! status)
  1178. return IRQ_NONE;
  1179. /* process audio DMA */
  1180. if (status & ATI_REG_ISR_OUT_XRUN)
  1181. snd_atiixp_xrun_dma(chip, &chip->dmas[ATI_DMA_PLAYBACK]);
  1182. else if (status & ATI_REG_ISR_OUT_STATUS)
  1183. snd_atiixp_update_dma(chip, &chip->dmas[ATI_DMA_PLAYBACK]);
  1184. if (status & ATI_REG_ISR_IN_XRUN)
  1185. snd_atiixp_xrun_dma(chip, &chip->dmas[ATI_DMA_CAPTURE]);
  1186. else if (status & ATI_REG_ISR_IN_STATUS)
  1187. snd_atiixp_update_dma(chip, &chip->dmas[ATI_DMA_CAPTURE]);
  1188. if (! chip->spdif_over_aclink) {
  1189. if (status & ATI_REG_ISR_SPDF_XRUN)
  1190. snd_atiixp_xrun_dma(chip, &chip->dmas[ATI_DMA_SPDIF]);
  1191. else if (status & ATI_REG_ISR_SPDF_STATUS)
  1192. snd_atiixp_update_dma(chip, &chip->dmas[ATI_DMA_SPDIF]);
  1193. }
  1194. /* for codec detection */
  1195. if (status & CODEC_CHECK_BITS) {
  1196. unsigned int detected;
  1197. detected = status & CODEC_CHECK_BITS;
  1198. spin_lock(&chip->reg_lock);
  1199. chip->codec_not_ready_bits |= detected;
  1200. atiixp_update(chip, IER, detected, 0); /* disable the detected irqs */
  1201. spin_unlock(&chip->reg_lock);
  1202. }
  1203. /* ack */
  1204. atiixp_write(chip, ISR, status);
  1205. return IRQ_HANDLED;
  1206. }
  1207. /*
  1208. * ac97 mixer section
  1209. */
  1210. static struct ac97_quirk ac97_quirks[] = {
  1211. {
  1212. .subvendor = 0x103c,
  1213. .subdevice = 0x006b,
  1214. .name = "HP Pavilion ZV5030US",
  1215. .type = AC97_TUNE_MUTE_LED
  1216. },
  1217. {
  1218. .subvendor = 0x103c,
  1219. .subdevice = 0x308b,
  1220. .name = "HP nx6125",
  1221. .type = AC97_TUNE_MUTE_LED
  1222. },
  1223. {
  1224. .subvendor = 0x103c,
  1225. .subdevice = 0x3091,
  1226. .name = "unknown HP",
  1227. .type = AC97_TUNE_MUTE_LED
  1228. },
  1229. { } /* terminator */
  1230. };
  1231. static int snd_atiixp_mixer_new(struct atiixp *chip, int clock,
  1232. const char *quirk_override)
  1233. {
  1234. struct snd_ac97_bus *pbus;
  1235. struct snd_ac97_template ac97;
  1236. int i, err;
  1237. int codec_count;
  1238. static struct snd_ac97_bus_ops ops = {
  1239. .write = snd_atiixp_ac97_write,
  1240. .read = snd_atiixp_ac97_read,
  1241. };
  1242. static unsigned int codec_skip[NUM_ATI_CODECS] = {
  1243. ATI_REG_ISR_CODEC0_NOT_READY,
  1244. ATI_REG_ISR_CODEC1_NOT_READY,
  1245. ATI_REG_ISR_CODEC2_NOT_READY,
  1246. };
  1247. if (snd_atiixp_codec_detect(chip) < 0)
  1248. return -ENXIO;
  1249. if ((err = snd_ac97_bus(chip->card, 0, &ops, chip, &pbus)) < 0)
  1250. return err;
  1251. pbus->clock = clock;
  1252. chip->ac97_bus = pbus;
  1253. codec_count = 0;
  1254. for (i = 0; i < NUM_ATI_CODECS; i++) {
  1255. if (chip->codec_not_ready_bits & codec_skip[i])
  1256. continue;
  1257. memset(&ac97, 0, sizeof(ac97));
  1258. ac97.private_data = chip;
  1259. ac97.pci = chip->pci;
  1260. ac97.num = i;
  1261. ac97.scaps = AC97_SCAP_SKIP_MODEM | AC97_SCAP_POWER_SAVE;
  1262. if (! chip->spdif_over_aclink)
  1263. ac97.scaps |= AC97_SCAP_NO_SPDIF;
  1264. if ((err = snd_ac97_mixer(pbus, &ac97, &chip->ac97[i])) < 0) {
  1265. chip->ac97[i] = NULL; /* to be sure */
  1266. dev_dbg(chip->card->dev,
  1267. "codec %d not available for audio\n", i);
  1268. continue;
  1269. }
  1270. codec_count++;
  1271. }
  1272. if (! codec_count) {
  1273. dev_err(chip->card->dev, "no codec available\n");
  1274. return -ENODEV;
  1275. }
  1276. snd_ac97_tune_hardware(chip->ac97[0], ac97_quirks, quirk_override);
  1277. return 0;
  1278. }
  1279. #ifdef CONFIG_PM_SLEEP
  1280. /*
  1281. * power management
  1282. */
  1283. static int snd_atiixp_suspend(struct device *dev)
  1284. {
  1285. struct pci_dev *pci = to_pci_dev(dev);
  1286. struct snd_card *card = dev_get_drvdata(dev);
  1287. struct atiixp *chip = card->private_data;
  1288. int i;
  1289. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1290. for (i = 0; i < NUM_ATI_PCMDEVS; i++)
  1291. if (chip->pcmdevs[i]) {
  1292. struct atiixp_dma *dma = &chip->dmas[i];
  1293. if (dma->substream && dma->running)
  1294. dma->saved_curptr = readl(chip->remap_addr +
  1295. dma->ops->dt_cur);
  1296. snd_pcm_suspend_all(chip->pcmdevs[i]);
  1297. }
  1298. for (i = 0; i < NUM_ATI_CODECS; i++)
  1299. snd_ac97_suspend(chip->ac97[i]);
  1300. snd_atiixp_aclink_down(chip);
  1301. snd_atiixp_chip_stop(chip);
  1302. pci_disable_device(pci);
  1303. pci_save_state(pci);
  1304. pci_set_power_state(pci, PCI_D3hot);
  1305. return 0;
  1306. }
  1307. static int snd_atiixp_resume(struct device *dev)
  1308. {
  1309. struct pci_dev *pci = to_pci_dev(dev);
  1310. struct snd_card *card = dev_get_drvdata(dev);
  1311. struct atiixp *chip = card->private_data;
  1312. int i;
  1313. pci_set_power_state(pci, PCI_D0);
  1314. pci_restore_state(pci);
  1315. if (pci_enable_device(pci) < 0) {
  1316. dev_err(dev, "pci_enable_device failed, disabling device\n");
  1317. snd_card_disconnect(card);
  1318. return -EIO;
  1319. }
  1320. pci_set_master(pci);
  1321. snd_atiixp_aclink_reset(chip);
  1322. snd_atiixp_chip_start(chip);
  1323. for (i = 0; i < NUM_ATI_CODECS; i++)
  1324. snd_ac97_resume(chip->ac97[i]);
  1325. for (i = 0; i < NUM_ATI_PCMDEVS; i++)
  1326. if (chip->pcmdevs[i]) {
  1327. struct atiixp_dma *dma = &chip->dmas[i];
  1328. if (dma->substream && dma->suspended) {
  1329. dma->ops->enable_dma(chip, 1);
  1330. dma->substream->ops->prepare(dma->substream);
  1331. writel((u32)dma->desc_buf.addr | ATI_REG_LINKPTR_EN,
  1332. chip->remap_addr + dma->ops->llp_offset);
  1333. writel(dma->saved_curptr, chip->remap_addr +
  1334. dma->ops->dt_cur);
  1335. }
  1336. }
  1337. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1338. return 0;
  1339. }
  1340. static SIMPLE_DEV_PM_OPS(snd_atiixp_pm, snd_atiixp_suspend, snd_atiixp_resume);
  1341. #define SND_ATIIXP_PM_OPS &snd_atiixp_pm
  1342. #else
  1343. #define SND_ATIIXP_PM_OPS NULL
  1344. #endif /* CONFIG_PM_SLEEP */
  1345. #ifdef CONFIG_PROC_FS
  1346. /*
  1347. * proc interface for register dump
  1348. */
  1349. static void snd_atiixp_proc_read(struct snd_info_entry *entry,
  1350. struct snd_info_buffer *buffer)
  1351. {
  1352. struct atiixp *chip = entry->private_data;
  1353. int i;
  1354. for (i = 0; i < 256; i += 4)
  1355. snd_iprintf(buffer, "%02x: %08x\n", i, readl(chip->remap_addr + i));
  1356. }
  1357. static void snd_atiixp_proc_init(struct atiixp *chip)
  1358. {
  1359. struct snd_info_entry *entry;
  1360. if (! snd_card_proc_new(chip->card, "atiixp", &entry))
  1361. snd_info_set_text_ops(entry, chip, snd_atiixp_proc_read);
  1362. }
  1363. #else /* !CONFIG_PROC_FS */
  1364. #define snd_atiixp_proc_init(chip)
  1365. #endif
  1366. /*
  1367. * destructor
  1368. */
  1369. static int snd_atiixp_free(struct atiixp *chip)
  1370. {
  1371. if (chip->irq < 0)
  1372. goto __hw_end;
  1373. snd_atiixp_chip_stop(chip);
  1374. __hw_end:
  1375. if (chip->irq >= 0)
  1376. free_irq(chip->irq, chip);
  1377. if (chip->remap_addr)
  1378. iounmap(chip->remap_addr);
  1379. pci_release_regions(chip->pci);
  1380. pci_disable_device(chip->pci);
  1381. kfree(chip);
  1382. return 0;
  1383. }
  1384. static int snd_atiixp_dev_free(struct snd_device *device)
  1385. {
  1386. struct atiixp *chip = device->device_data;
  1387. return snd_atiixp_free(chip);
  1388. }
  1389. /*
  1390. * constructor for chip instance
  1391. */
  1392. static int snd_atiixp_create(struct snd_card *card,
  1393. struct pci_dev *pci,
  1394. struct atiixp **r_chip)
  1395. {
  1396. static struct snd_device_ops ops = {
  1397. .dev_free = snd_atiixp_dev_free,
  1398. };
  1399. struct atiixp *chip;
  1400. int err;
  1401. if ((err = pci_enable_device(pci)) < 0)
  1402. return err;
  1403. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1404. if (chip == NULL) {
  1405. pci_disable_device(pci);
  1406. return -ENOMEM;
  1407. }
  1408. spin_lock_init(&chip->reg_lock);
  1409. mutex_init(&chip->open_mutex);
  1410. chip->card = card;
  1411. chip->pci = pci;
  1412. chip->irq = -1;
  1413. if ((err = pci_request_regions(pci, "ATI IXP AC97")) < 0) {
  1414. pci_disable_device(pci);
  1415. kfree(chip);
  1416. return err;
  1417. }
  1418. chip->addr = pci_resource_start(pci, 0);
  1419. chip->remap_addr = pci_ioremap_bar(pci, 0);
  1420. if (chip->remap_addr == NULL) {
  1421. dev_err(card->dev, "AC'97 space ioremap problem\n");
  1422. snd_atiixp_free(chip);
  1423. return -EIO;
  1424. }
  1425. if (request_irq(pci->irq, snd_atiixp_interrupt, IRQF_SHARED,
  1426. KBUILD_MODNAME, chip)) {
  1427. dev_err(card->dev, "unable to grab IRQ %d\n", pci->irq);
  1428. snd_atiixp_free(chip);
  1429. return -EBUSY;
  1430. }
  1431. chip->irq = pci->irq;
  1432. pci_set_master(pci);
  1433. synchronize_irq(chip->irq);
  1434. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) < 0) {
  1435. snd_atiixp_free(chip);
  1436. return err;
  1437. }
  1438. *r_chip = chip;
  1439. return 0;
  1440. }
  1441. static int snd_atiixp_probe(struct pci_dev *pci,
  1442. const struct pci_device_id *pci_id)
  1443. {
  1444. struct snd_card *card;
  1445. struct atiixp *chip;
  1446. int err;
  1447. err = snd_card_new(&pci->dev, index, id, THIS_MODULE, 0, &card);
  1448. if (err < 0)
  1449. return err;
  1450. strcpy(card->driver, spdif_aclink ? "ATIIXP" : "ATIIXP-SPDMA");
  1451. strcpy(card->shortname, "ATI IXP");
  1452. if ((err = snd_atiixp_create(card, pci, &chip)) < 0)
  1453. goto __error;
  1454. card->private_data = chip;
  1455. if ((err = snd_atiixp_aclink_reset(chip)) < 0)
  1456. goto __error;
  1457. chip->spdif_over_aclink = spdif_aclink;
  1458. if ((err = snd_atiixp_mixer_new(chip, ac97_clock, ac97_quirk)) < 0)
  1459. goto __error;
  1460. if ((err = snd_atiixp_pcm_new(chip)) < 0)
  1461. goto __error;
  1462. snd_atiixp_proc_init(chip);
  1463. snd_atiixp_chip_start(chip);
  1464. snprintf(card->longname, sizeof(card->longname),
  1465. "%s rev %x with %s at %#lx, irq %i", card->shortname,
  1466. pci->revision,
  1467. chip->ac97[0] ? snd_ac97_get_short_name(chip->ac97[0]) : "?",
  1468. chip->addr, chip->irq);
  1469. if ((err = snd_card_register(card)) < 0)
  1470. goto __error;
  1471. pci_set_drvdata(pci, card);
  1472. return 0;
  1473. __error:
  1474. snd_card_free(card);
  1475. return err;
  1476. }
  1477. static void snd_atiixp_remove(struct pci_dev *pci)
  1478. {
  1479. snd_card_free(pci_get_drvdata(pci));
  1480. }
  1481. static struct pci_driver atiixp_driver = {
  1482. .name = KBUILD_MODNAME,
  1483. .id_table = snd_atiixp_ids,
  1484. .probe = snd_atiixp_probe,
  1485. .remove = snd_atiixp_remove,
  1486. .driver = {
  1487. .pm = SND_ATIIXP_PM_OPS,
  1488. },
  1489. };
  1490. module_pci_driver(atiixp_driver);