chip.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819
  1. /*
  2. * linux/kernel/irq/chip.c
  3. *
  4. * Copyright (C) 1992, 1998-2006 Linus Torvalds, Ingo Molnar
  5. * Copyright (C) 2005-2006, Thomas Gleixner, Russell King
  6. *
  7. * This file contains the core interrupt handling code, for irq-chip
  8. * based architectures.
  9. *
  10. * Detailed information is available in Documentation/DocBook/genericirq
  11. */
  12. #include <linux/irq.h>
  13. #include <linux/msi.h>
  14. #include <linux/module.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/kernel_stat.h>
  17. #include <trace/events/irq.h>
  18. #include "internals.h"
  19. /**
  20. * irq_set_chip - set the irq chip for an irq
  21. * @irq: irq number
  22. * @chip: pointer to irq chip description structure
  23. */
  24. int irq_set_chip(unsigned int irq, struct irq_chip *chip)
  25. {
  26. unsigned long flags;
  27. struct irq_desc *desc = irq_get_desc_lock(irq, &flags, 0);
  28. if (!desc)
  29. return -EINVAL;
  30. if (!chip)
  31. chip = &no_irq_chip;
  32. desc->irq_data.chip = chip;
  33. irq_put_desc_unlock(desc, flags);
  34. /*
  35. * For !CONFIG_SPARSE_IRQ make the irq show up in
  36. * allocated_irqs.
  37. */
  38. irq_mark_irq(irq);
  39. return 0;
  40. }
  41. EXPORT_SYMBOL(irq_set_chip);
  42. /**
  43. * irq_set_type - set the irq trigger type for an irq
  44. * @irq: irq number
  45. * @type: IRQ_TYPE_{LEVEL,EDGE}_* value - see include/linux/irq.h
  46. */
  47. int irq_set_irq_type(unsigned int irq, unsigned int type)
  48. {
  49. unsigned long flags;
  50. struct irq_desc *desc = irq_get_desc_buslock(irq, &flags, IRQ_GET_DESC_CHECK_GLOBAL);
  51. int ret = 0;
  52. if (!desc)
  53. return -EINVAL;
  54. type &= IRQ_TYPE_SENSE_MASK;
  55. ret = __irq_set_trigger(desc, irq, type);
  56. irq_put_desc_busunlock(desc, flags);
  57. return ret;
  58. }
  59. EXPORT_SYMBOL(irq_set_irq_type);
  60. /**
  61. * irq_set_handler_data - set irq handler data for an irq
  62. * @irq: Interrupt number
  63. * @data: Pointer to interrupt specific data
  64. *
  65. * Set the hardware irq controller data for an irq
  66. */
  67. int irq_set_handler_data(unsigned int irq, void *data)
  68. {
  69. unsigned long flags;
  70. struct irq_desc *desc = irq_get_desc_lock(irq, &flags, 0);
  71. if (!desc)
  72. return -EINVAL;
  73. desc->irq_data.handler_data = data;
  74. irq_put_desc_unlock(desc, flags);
  75. return 0;
  76. }
  77. EXPORT_SYMBOL(irq_set_handler_data);
  78. /**
  79. * irq_set_msi_desc_off - set MSI descriptor data for an irq at offset
  80. * @irq_base: Interrupt number base
  81. * @irq_offset: Interrupt number offset
  82. * @entry: Pointer to MSI descriptor data
  83. *
  84. * Set the MSI descriptor entry for an irq at offset
  85. */
  86. int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
  87. struct msi_desc *entry)
  88. {
  89. unsigned long flags;
  90. struct irq_desc *desc = irq_get_desc_lock(irq_base + irq_offset, &flags, IRQ_GET_DESC_CHECK_GLOBAL);
  91. if (!desc)
  92. return -EINVAL;
  93. desc->irq_data.msi_desc = entry;
  94. if (entry && !irq_offset)
  95. entry->irq = irq_base;
  96. irq_put_desc_unlock(desc, flags);
  97. return 0;
  98. }
  99. /**
  100. * irq_set_msi_desc - set MSI descriptor data for an irq
  101. * @irq: Interrupt number
  102. * @entry: Pointer to MSI descriptor data
  103. *
  104. * Set the MSI descriptor entry for an irq
  105. */
  106. int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry)
  107. {
  108. return irq_set_msi_desc_off(irq, 0, entry);
  109. }
  110. /**
  111. * irq_set_chip_data - set irq chip data for an irq
  112. * @irq: Interrupt number
  113. * @data: Pointer to chip specific data
  114. *
  115. * Set the hardware irq chip data for an irq
  116. */
  117. int irq_set_chip_data(unsigned int irq, void *data)
  118. {
  119. unsigned long flags;
  120. struct irq_desc *desc = irq_get_desc_lock(irq, &flags, 0);
  121. if (!desc)
  122. return -EINVAL;
  123. desc->irq_data.chip_data = data;
  124. irq_put_desc_unlock(desc, flags);
  125. return 0;
  126. }
  127. EXPORT_SYMBOL(irq_set_chip_data);
  128. struct irq_data *irq_get_irq_data(unsigned int irq)
  129. {
  130. struct irq_desc *desc = irq_to_desc(irq);
  131. return desc ? &desc->irq_data : NULL;
  132. }
  133. EXPORT_SYMBOL_GPL(irq_get_irq_data);
  134. static void irq_state_clr_disabled(struct irq_desc *desc)
  135. {
  136. irqd_clear(&desc->irq_data, IRQD_IRQ_DISABLED);
  137. }
  138. static void irq_state_set_disabled(struct irq_desc *desc)
  139. {
  140. irqd_set(&desc->irq_data, IRQD_IRQ_DISABLED);
  141. }
  142. static void irq_state_clr_masked(struct irq_desc *desc)
  143. {
  144. irqd_clear(&desc->irq_data, IRQD_IRQ_MASKED);
  145. }
  146. static void irq_state_set_masked(struct irq_desc *desc)
  147. {
  148. irqd_set(&desc->irq_data, IRQD_IRQ_MASKED);
  149. }
  150. int irq_startup(struct irq_desc *desc, bool resend)
  151. {
  152. int ret = 0;
  153. irq_state_clr_disabled(desc);
  154. desc->depth = 0;
  155. if (desc->irq_data.chip->irq_startup) {
  156. ret = desc->irq_data.chip->irq_startup(&desc->irq_data);
  157. irq_state_clr_masked(desc);
  158. } else {
  159. irq_enable(desc);
  160. }
  161. if (resend)
  162. check_irq_resend(desc, desc->irq_data.irq);
  163. return ret;
  164. }
  165. void irq_shutdown(struct irq_desc *desc)
  166. {
  167. irq_state_set_disabled(desc);
  168. desc->depth = 1;
  169. if (desc->irq_data.chip->irq_shutdown)
  170. desc->irq_data.chip->irq_shutdown(&desc->irq_data);
  171. else if (desc->irq_data.chip->irq_disable)
  172. desc->irq_data.chip->irq_disable(&desc->irq_data);
  173. else
  174. desc->irq_data.chip->irq_mask(&desc->irq_data);
  175. irq_state_set_masked(desc);
  176. }
  177. void irq_enable(struct irq_desc *desc)
  178. {
  179. irq_state_clr_disabled(desc);
  180. if (desc->irq_data.chip->irq_enable)
  181. desc->irq_data.chip->irq_enable(&desc->irq_data);
  182. else
  183. desc->irq_data.chip->irq_unmask(&desc->irq_data);
  184. irq_state_clr_masked(desc);
  185. }
  186. /**
  187. * irq_disable - Mark interrupt disabled
  188. * @desc: irq descriptor which should be disabled
  189. *
  190. * If the chip does not implement the irq_disable callback, we
  191. * use a lazy disable approach. That means we mark the interrupt
  192. * disabled, but leave the hardware unmasked. That's an
  193. * optimization because we avoid the hardware access for the
  194. * common case where no interrupt happens after we marked it
  195. * disabled. If an interrupt happens, then the interrupt flow
  196. * handler masks the line at the hardware level and marks it
  197. * pending.
  198. */
  199. void irq_disable(struct irq_desc *desc)
  200. {
  201. irq_state_set_disabled(desc);
  202. if (desc->irq_data.chip->irq_disable) {
  203. desc->irq_data.chip->irq_disable(&desc->irq_data);
  204. irq_state_set_masked(desc);
  205. }
  206. }
  207. void irq_percpu_enable(struct irq_desc *desc, unsigned int cpu)
  208. {
  209. if (desc->irq_data.chip->irq_enable)
  210. desc->irq_data.chip->irq_enable(&desc->irq_data);
  211. else
  212. desc->irq_data.chip->irq_unmask(&desc->irq_data);
  213. cpumask_set_cpu(cpu, desc->percpu_enabled);
  214. }
  215. void irq_percpu_disable(struct irq_desc *desc, unsigned int cpu)
  216. {
  217. if (desc->irq_data.chip->irq_disable)
  218. desc->irq_data.chip->irq_disable(&desc->irq_data);
  219. else
  220. desc->irq_data.chip->irq_mask(&desc->irq_data);
  221. cpumask_clear_cpu(cpu, desc->percpu_enabled);
  222. }
  223. static inline void mask_ack_irq(struct irq_desc *desc)
  224. {
  225. if (desc->irq_data.chip->irq_mask_ack)
  226. desc->irq_data.chip->irq_mask_ack(&desc->irq_data);
  227. else {
  228. desc->irq_data.chip->irq_mask(&desc->irq_data);
  229. if (desc->irq_data.chip->irq_ack)
  230. desc->irq_data.chip->irq_ack(&desc->irq_data);
  231. }
  232. irq_state_set_masked(desc);
  233. }
  234. void mask_irq(struct irq_desc *desc)
  235. {
  236. if (desc->irq_data.chip->irq_mask) {
  237. desc->irq_data.chip->irq_mask(&desc->irq_data);
  238. irq_state_set_masked(desc);
  239. }
  240. }
  241. void unmask_irq(struct irq_desc *desc)
  242. {
  243. if (desc->irq_data.chip->irq_unmask) {
  244. desc->irq_data.chip->irq_unmask(&desc->irq_data);
  245. irq_state_clr_masked(desc);
  246. }
  247. }
  248. void unmask_threaded_irq(struct irq_desc *desc)
  249. {
  250. struct irq_chip *chip = desc->irq_data.chip;
  251. if (chip->flags & IRQCHIP_EOI_THREADED)
  252. chip->irq_eoi(&desc->irq_data);
  253. if (chip->irq_unmask) {
  254. chip->irq_unmask(&desc->irq_data);
  255. irq_state_clr_masked(desc);
  256. }
  257. }
  258. /*
  259. * handle_nested_irq - Handle a nested irq from a irq thread
  260. * @irq: the interrupt number
  261. *
  262. * Handle interrupts which are nested into a threaded interrupt
  263. * handler. The handler function is called inside the calling
  264. * threads context.
  265. */
  266. void handle_nested_irq(unsigned int irq)
  267. {
  268. struct irq_desc *desc = irq_to_desc(irq);
  269. struct irqaction *action;
  270. irqreturn_t action_ret;
  271. might_sleep();
  272. raw_spin_lock_irq(&desc->lock);
  273. desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
  274. kstat_incr_irqs_this_cpu(irq, desc);
  275. action = desc->action;
  276. if (unlikely(!action || irqd_irq_disabled(&desc->irq_data))) {
  277. desc->istate |= IRQS_PENDING;
  278. goto out_unlock;
  279. }
  280. irqd_set(&desc->irq_data, IRQD_IRQ_INPROGRESS);
  281. raw_spin_unlock_irq(&desc->lock);
  282. action_ret = action->thread_fn(action->irq, action->dev_id);
  283. if (!noirqdebug)
  284. note_interrupt(irq, desc, action_ret);
  285. raw_spin_lock_irq(&desc->lock);
  286. irqd_clear(&desc->irq_data, IRQD_IRQ_INPROGRESS);
  287. out_unlock:
  288. raw_spin_unlock_irq(&desc->lock);
  289. }
  290. EXPORT_SYMBOL_GPL(handle_nested_irq);
  291. static bool irq_check_poll(struct irq_desc *desc)
  292. {
  293. if (!(desc->istate & IRQS_POLL_INPROGRESS))
  294. return false;
  295. return irq_wait_for_poll(desc);
  296. }
  297. /**
  298. * handle_simple_irq - Simple and software-decoded IRQs.
  299. * @irq: the interrupt number
  300. * @desc: the interrupt description structure for this irq
  301. *
  302. * Simple interrupts are either sent from a demultiplexing interrupt
  303. * handler or come from hardware, where no interrupt hardware control
  304. * is necessary.
  305. *
  306. * Note: The caller is expected to handle the ack, clear, mask and
  307. * unmask issues if necessary.
  308. */
  309. void
  310. handle_simple_irq(unsigned int irq, struct irq_desc *desc)
  311. {
  312. raw_spin_lock(&desc->lock);
  313. if (unlikely(irqd_irq_inprogress(&desc->irq_data)))
  314. if (!irq_check_poll(desc))
  315. goto out_unlock;
  316. desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
  317. kstat_incr_irqs_this_cpu(irq, desc);
  318. if (unlikely(!desc->action || irqd_irq_disabled(&desc->irq_data))) {
  319. desc->istate |= IRQS_PENDING;
  320. goto out_unlock;
  321. }
  322. handle_irq_event(desc);
  323. out_unlock:
  324. raw_spin_unlock(&desc->lock);
  325. }
  326. EXPORT_SYMBOL_GPL(handle_simple_irq);
  327. /*
  328. * Called unconditionally from handle_level_irq() and only for oneshot
  329. * interrupts from handle_fasteoi_irq()
  330. */
  331. static void cond_unmask_irq(struct irq_desc *desc)
  332. {
  333. /*
  334. * We need to unmask in the following cases:
  335. * - Standard level irq (IRQF_ONESHOT is not set)
  336. * - Oneshot irq which did not wake the thread (caused by a
  337. * spurious interrupt or a primary handler handling it
  338. * completely).
  339. */
  340. if (!irqd_irq_disabled(&desc->irq_data) &&
  341. irqd_irq_masked(&desc->irq_data) && !desc->threads_oneshot)
  342. unmask_irq(desc);
  343. }
  344. /**
  345. * handle_level_irq - Level type irq handler
  346. * @irq: the interrupt number
  347. * @desc: the interrupt description structure for this irq
  348. *
  349. * Level type interrupts are active as long as the hardware line has
  350. * the active level. This may require to mask the interrupt and unmask
  351. * it after the associated handler has acknowledged the device, so the
  352. * interrupt line is back to inactive.
  353. */
  354. void
  355. handle_level_irq(unsigned int irq, struct irq_desc *desc)
  356. {
  357. raw_spin_lock(&desc->lock);
  358. mask_ack_irq(desc);
  359. if (unlikely(irqd_irq_inprogress(&desc->irq_data)))
  360. if (!irq_check_poll(desc))
  361. goto out_unlock;
  362. desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
  363. kstat_incr_irqs_this_cpu(irq, desc);
  364. /*
  365. * If its disabled or no action available
  366. * keep it masked and get out of here
  367. */
  368. if (unlikely(!desc->action || irqd_irq_disabled(&desc->irq_data))) {
  369. desc->istate |= IRQS_PENDING;
  370. goto out_unlock;
  371. }
  372. handle_irq_event(desc);
  373. cond_unmask_irq(desc);
  374. out_unlock:
  375. raw_spin_unlock(&desc->lock);
  376. }
  377. EXPORT_SYMBOL_GPL(handle_level_irq);
  378. #ifdef CONFIG_IRQ_PREFLOW_FASTEOI
  379. static inline void preflow_handler(struct irq_desc *desc)
  380. {
  381. if (desc->preflow_handler)
  382. desc->preflow_handler(&desc->irq_data);
  383. }
  384. #else
  385. static inline void preflow_handler(struct irq_desc *desc) { }
  386. #endif
  387. static void cond_unmask_eoi_irq(struct irq_desc *desc, struct irq_chip *chip)
  388. {
  389. if (!(desc->istate & IRQS_ONESHOT)) {
  390. chip->irq_eoi(&desc->irq_data);
  391. return;
  392. }
  393. /*
  394. * We need to unmask in the following cases:
  395. * - Oneshot irq which did not wake the thread (caused by a
  396. * spurious interrupt or a primary handler handling it
  397. * completely).
  398. */
  399. if (!irqd_irq_disabled(&desc->irq_data) &&
  400. irqd_irq_masked(&desc->irq_data) && !desc->threads_oneshot) {
  401. chip->irq_eoi(&desc->irq_data);
  402. unmask_irq(desc);
  403. } else if (!(chip->flags & IRQCHIP_EOI_THREADED)) {
  404. chip->irq_eoi(&desc->irq_data);
  405. }
  406. }
  407. /**
  408. * handle_fasteoi_irq - irq handler for transparent controllers
  409. * @irq: the interrupt number
  410. * @desc: the interrupt description structure for this irq
  411. *
  412. * Only a single callback will be issued to the chip: an ->eoi()
  413. * call when the interrupt has been serviced. This enables support
  414. * for modern forms of interrupt handlers, which handle the flow
  415. * details in hardware, transparently.
  416. */
  417. void
  418. handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc)
  419. {
  420. struct irq_chip *chip = desc->irq_data.chip;
  421. raw_spin_lock(&desc->lock);
  422. if (unlikely(irqd_irq_inprogress(&desc->irq_data)))
  423. if (!irq_check_poll(desc))
  424. goto out;
  425. desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
  426. kstat_incr_irqs_this_cpu(irq, desc);
  427. /*
  428. * If its disabled or no action available
  429. * then mask it and get out of here:
  430. */
  431. if (unlikely(!desc->action || irqd_irq_disabled(&desc->irq_data))) {
  432. desc->istate |= IRQS_PENDING;
  433. mask_irq(desc);
  434. goto out;
  435. }
  436. if (desc->istate & IRQS_ONESHOT)
  437. mask_irq(desc);
  438. preflow_handler(desc);
  439. handle_irq_event(desc);
  440. cond_unmask_eoi_irq(desc, chip);
  441. raw_spin_unlock(&desc->lock);
  442. return;
  443. out:
  444. if (!(chip->flags & IRQCHIP_EOI_IF_HANDLED))
  445. chip->irq_eoi(&desc->irq_data);
  446. raw_spin_unlock(&desc->lock);
  447. }
  448. /**
  449. * handle_edge_irq - edge type IRQ handler
  450. * @irq: the interrupt number
  451. * @desc: the interrupt description structure for this irq
  452. *
  453. * Interrupt occures on the falling and/or rising edge of a hardware
  454. * signal. The occurrence is latched into the irq controller hardware
  455. * and must be acked in order to be reenabled. After the ack another
  456. * interrupt can happen on the same source even before the first one
  457. * is handled by the associated event handler. If this happens it
  458. * might be necessary to disable (mask) the interrupt depending on the
  459. * controller hardware. This requires to reenable the interrupt inside
  460. * of the loop which handles the interrupts which have arrived while
  461. * the handler was running. If all pending interrupts are handled, the
  462. * loop is left.
  463. */
  464. void
  465. handle_edge_irq(unsigned int irq, struct irq_desc *desc)
  466. {
  467. raw_spin_lock(&desc->lock);
  468. desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
  469. /*
  470. * If we're currently running this IRQ, or its disabled,
  471. * we shouldn't process the IRQ. Mark it pending, handle
  472. * the necessary masking and go out
  473. */
  474. if (unlikely(irqd_irq_disabled(&desc->irq_data) ||
  475. irqd_irq_inprogress(&desc->irq_data) || !desc->action)) {
  476. if (!irq_check_poll(desc)) {
  477. desc->istate |= IRQS_PENDING;
  478. mask_ack_irq(desc);
  479. goto out_unlock;
  480. }
  481. }
  482. kstat_incr_irqs_this_cpu(irq, desc);
  483. /* Start handling the irq */
  484. desc->irq_data.chip->irq_ack(&desc->irq_data);
  485. do {
  486. if (unlikely(!desc->action)) {
  487. mask_irq(desc);
  488. goto out_unlock;
  489. }
  490. /*
  491. * When another irq arrived while we were handling
  492. * one, we could have masked the irq.
  493. * Renable it, if it was not disabled in meantime.
  494. */
  495. if (unlikely(desc->istate & IRQS_PENDING)) {
  496. if (!irqd_irq_disabled(&desc->irq_data) &&
  497. irqd_irq_masked(&desc->irq_data))
  498. unmask_irq(desc);
  499. }
  500. handle_irq_event(desc);
  501. } while ((desc->istate & IRQS_PENDING) &&
  502. !irqd_irq_disabled(&desc->irq_data));
  503. out_unlock:
  504. raw_spin_unlock(&desc->lock);
  505. }
  506. EXPORT_SYMBOL(handle_edge_irq);
  507. #ifdef CONFIG_IRQ_EDGE_EOI_HANDLER
  508. /**
  509. * handle_edge_eoi_irq - edge eoi type IRQ handler
  510. * @irq: the interrupt number
  511. * @desc: the interrupt description structure for this irq
  512. *
  513. * Similar as the above handle_edge_irq, but using eoi and w/o the
  514. * mask/unmask logic.
  515. */
  516. void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc)
  517. {
  518. struct irq_chip *chip = irq_desc_get_chip(desc);
  519. raw_spin_lock(&desc->lock);
  520. desc->istate &= ~(IRQS_REPLAY | IRQS_WAITING);
  521. /*
  522. * If we're currently running this IRQ, or its disabled,
  523. * we shouldn't process the IRQ. Mark it pending, handle
  524. * the necessary masking and go out
  525. */
  526. if (unlikely(irqd_irq_disabled(&desc->irq_data) ||
  527. irqd_irq_inprogress(&desc->irq_data) || !desc->action)) {
  528. if (!irq_check_poll(desc)) {
  529. desc->istate |= IRQS_PENDING;
  530. goto out_eoi;
  531. }
  532. }
  533. kstat_incr_irqs_this_cpu(irq, desc);
  534. do {
  535. if (unlikely(!desc->action))
  536. goto out_eoi;
  537. handle_irq_event(desc);
  538. } while ((desc->istate & IRQS_PENDING) &&
  539. !irqd_irq_disabled(&desc->irq_data));
  540. out_eoi:
  541. chip->irq_eoi(&desc->irq_data);
  542. raw_spin_unlock(&desc->lock);
  543. }
  544. #endif
  545. /**
  546. * handle_percpu_irq - Per CPU local irq handler
  547. * @irq: the interrupt number
  548. * @desc: the interrupt description structure for this irq
  549. *
  550. * Per CPU interrupts on SMP machines without locking requirements
  551. */
  552. void
  553. handle_percpu_irq(unsigned int irq, struct irq_desc *desc)
  554. {
  555. struct irq_chip *chip = irq_desc_get_chip(desc);
  556. kstat_incr_irqs_this_cpu(irq, desc);
  557. if (chip->irq_ack)
  558. chip->irq_ack(&desc->irq_data);
  559. handle_irq_event_percpu(desc, desc->action);
  560. if (chip->irq_eoi)
  561. chip->irq_eoi(&desc->irq_data);
  562. }
  563. /**
  564. * handle_percpu_devid_irq - Per CPU local irq handler with per cpu dev ids
  565. * @irq: the interrupt number
  566. * @desc: the interrupt description structure for this irq
  567. *
  568. * Per CPU interrupts on SMP machines without locking requirements. Same as
  569. * handle_percpu_irq() above but with the following extras:
  570. *
  571. * action->percpu_dev_id is a pointer to percpu variables which
  572. * contain the real device id for the cpu on which this handler is
  573. * called
  574. */
  575. void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc)
  576. {
  577. struct irq_chip *chip = irq_desc_get_chip(desc);
  578. struct irqaction *action = desc->action;
  579. void *dev_id = __this_cpu_ptr(action->percpu_dev_id);
  580. irqreturn_t res;
  581. kstat_incr_irqs_this_cpu(irq, desc);
  582. if (chip->irq_ack)
  583. chip->irq_ack(&desc->irq_data);
  584. trace_irq_handler_entry(irq, action);
  585. res = action->handler(irq, dev_id);
  586. trace_irq_handler_exit(irq, action, res);
  587. if (chip->irq_eoi)
  588. chip->irq_eoi(&desc->irq_data);
  589. }
  590. void
  591. __irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
  592. const char *name)
  593. {
  594. unsigned long flags;
  595. struct irq_desc *desc = irq_get_desc_buslock(irq, &flags, 0);
  596. if (!desc)
  597. return;
  598. if (!handle) {
  599. handle = handle_bad_irq;
  600. } else {
  601. if (WARN_ON(desc->irq_data.chip == &no_irq_chip))
  602. goto out;
  603. }
  604. /* Uninstall? */
  605. if (handle == handle_bad_irq) {
  606. if (desc->irq_data.chip != &no_irq_chip)
  607. mask_ack_irq(desc);
  608. irq_state_set_disabled(desc);
  609. desc->depth = 1;
  610. }
  611. desc->handle_irq = handle;
  612. desc->name = name;
  613. if (handle != handle_bad_irq && is_chained) {
  614. irq_settings_set_noprobe(desc);
  615. irq_settings_set_norequest(desc);
  616. irq_settings_set_nothread(desc);
  617. irq_startup(desc, true);
  618. }
  619. out:
  620. irq_put_desc_busunlock(desc, flags);
  621. }
  622. EXPORT_SYMBOL_GPL(__irq_set_handler);
  623. void
  624. irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
  625. irq_flow_handler_t handle, const char *name)
  626. {
  627. irq_set_chip(irq, chip);
  628. __irq_set_handler(irq, handle, 0, name);
  629. }
  630. EXPORT_SYMBOL_GPL(irq_set_chip_and_handler_name);
  631. void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set)
  632. {
  633. unsigned long flags;
  634. struct irq_desc *desc = irq_get_desc_lock(irq, &flags, 0);
  635. if (!desc)
  636. return;
  637. irq_settings_clr_and_set(desc, clr, set);
  638. irqd_clear(&desc->irq_data, IRQD_NO_BALANCING | IRQD_PER_CPU |
  639. IRQD_TRIGGER_MASK | IRQD_LEVEL | IRQD_MOVE_PCNTXT);
  640. if (irq_settings_has_no_balance_set(desc))
  641. irqd_set(&desc->irq_data, IRQD_NO_BALANCING);
  642. if (irq_settings_is_per_cpu(desc))
  643. irqd_set(&desc->irq_data, IRQD_PER_CPU);
  644. if (irq_settings_can_move_pcntxt(desc))
  645. irqd_set(&desc->irq_data, IRQD_MOVE_PCNTXT);
  646. if (irq_settings_is_level(desc))
  647. irqd_set(&desc->irq_data, IRQD_LEVEL);
  648. irqd_set(&desc->irq_data, irq_settings_get_trigger_mask(desc));
  649. irq_put_desc_unlock(desc, flags);
  650. }
  651. EXPORT_SYMBOL_GPL(irq_modify_status);
  652. /**
  653. * irq_cpu_online - Invoke all irq_cpu_online functions.
  654. *
  655. * Iterate through all irqs and invoke the chip.irq_cpu_online()
  656. * for each.
  657. */
  658. void irq_cpu_online(void)
  659. {
  660. struct irq_desc *desc;
  661. struct irq_chip *chip;
  662. unsigned long flags;
  663. unsigned int irq;
  664. for_each_active_irq(irq) {
  665. desc = irq_to_desc(irq);
  666. if (!desc)
  667. continue;
  668. raw_spin_lock_irqsave(&desc->lock, flags);
  669. chip = irq_data_get_irq_chip(&desc->irq_data);
  670. if (chip && chip->irq_cpu_online &&
  671. (!(chip->flags & IRQCHIP_ONOFFLINE_ENABLED) ||
  672. !irqd_irq_disabled(&desc->irq_data)))
  673. chip->irq_cpu_online(&desc->irq_data);
  674. raw_spin_unlock_irqrestore(&desc->lock, flags);
  675. }
  676. }
  677. /**
  678. * irq_cpu_offline - Invoke all irq_cpu_offline functions.
  679. *
  680. * Iterate through all irqs and invoke the chip.irq_cpu_offline()
  681. * for each.
  682. */
  683. void irq_cpu_offline(void)
  684. {
  685. struct irq_desc *desc;
  686. struct irq_chip *chip;
  687. unsigned long flags;
  688. unsigned int irq;
  689. for_each_active_irq(irq) {
  690. desc = irq_to_desc(irq);
  691. if (!desc)
  692. continue;
  693. raw_spin_lock_irqsave(&desc->lock, flags);
  694. chip = irq_data_get_irq_chip(&desc->irq_data);
  695. if (chip && chip->irq_cpu_offline &&
  696. (!(chip->flags & IRQCHIP_ONOFFLINE_ENABLED) ||
  697. !irqd_irq_disabled(&desc->irq_data)))
  698. chip->irq_cpu_offline(&desc->irq_data);
  699. raw_spin_unlock_irqrestore(&desc->lock, flags);
  700. }
  701. }