imx-ipu-v3.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347
  1. /*
  2. * Copyright 2005-2009 Freescale Semiconductor, Inc.
  3. *
  4. * The code contained herein is licensed under the GNU Lesser General
  5. * Public License. You may obtain a copy of the GNU Lesser General
  6. * Public License Version 2.1 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/lgpl-license.html
  9. * http://www.gnu.org/copyleft/lgpl.html
  10. */
  11. #ifndef __DRM_IPU_H__
  12. #define __DRM_IPU_H__
  13. #include <linux/types.h>
  14. #include <linux/videodev2.h>
  15. #include <linux/bitmap.h>
  16. #include <linux/fb.h>
  17. struct ipu_soc;
  18. enum ipuv3_type {
  19. IPUV3EX,
  20. IPUV3M,
  21. IPUV3H,
  22. };
  23. #define IPU_PIX_FMT_GBR24 v4l2_fourcc('G', 'B', 'R', '3')
  24. /*
  25. * Bitfield of Display Interface signal polarities.
  26. */
  27. struct ipu_di_signal_cfg {
  28. unsigned datamask_en:1;
  29. unsigned interlaced:1;
  30. unsigned odd_field_first:1;
  31. unsigned clksel_en:1;
  32. unsigned clkidle_en:1;
  33. unsigned data_pol:1; /* true = inverted */
  34. unsigned clk_pol:1; /* true = rising edge */
  35. unsigned enable_pol:1;
  36. unsigned Hsync_pol:1; /* true = active high */
  37. unsigned Vsync_pol:1;
  38. u16 width;
  39. u16 height;
  40. u32 pixel_fmt;
  41. u16 h_start_width;
  42. u16 h_sync_width;
  43. u16 h_end_width;
  44. u16 v_start_width;
  45. u16 v_sync_width;
  46. u16 v_end_width;
  47. u32 v_to_h_sync;
  48. unsigned long pixelclock;
  49. #define IPU_DI_CLKMODE_SYNC (1 << 0)
  50. #define IPU_DI_CLKMODE_EXT (1 << 1)
  51. unsigned long clkflags;
  52. u8 hsync_pin;
  53. u8 vsync_pin;
  54. };
  55. enum ipu_color_space {
  56. IPUV3_COLORSPACE_RGB,
  57. IPUV3_COLORSPACE_YUV,
  58. IPUV3_COLORSPACE_UNKNOWN,
  59. };
  60. struct ipuv3_channel;
  61. enum ipu_channel_irq {
  62. IPU_IRQ_EOF = 0,
  63. IPU_IRQ_NFACK = 64,
  64. IPU_IRQ_NFB4EOF = 128,
  65. IPU_IRQ_EOS = 192,
  66. };
  67. int ipu_map_irq(struct ipu_soc *ipu, int irq);
  68. int ipu_idmac_channel_irq(struct ipu_soc *ipu, struct ipuv3_channel *channel,
  69. enum ipu_channel_irq irq);
  70. #define IPU_IRQ_DP_SF_START (448 + 2)
  71. #define IPU_IRQ_DP_SF_END (448 + 3)
  72. #define IPU_IRQ_BG_SF_END IPU_IRQ_DP_SF_END,
  73. #define IPU_IRQ_DC_FC_0 (448 + 8)
  74. #define IPU_IRQ_DC_FC_1 (448 + 9)
  75. #define IPU_IRQ_DC_FC_2 (448 + 10)
  76. #define IPU_IRQ_DC_FC_3 (448 + 11)
  77. #define IPU_IRQ_DC_FC_4 (448 + 12)
  78. #define IPU_IRQ_DC_FC_6 (448 + 13)
  79. #define IPU_IRQ_VSYNC_PRE_0 (448 + 14)
  80. #define IPU_IRQ_VSYNC_PRE_1 (448 + 15)
  81. /*
  82. * IPU Image DMA Controller (idmac) functions
  83. */
  84. struct ipuv3_channel *ipu_idmac_get(struct ipu_soc *ipu, unsigned channel);
  85. void ipu_idmac_put(struct ipuv3_channel *);
  86. int ipu_idmac_enable_channel(struct ipuv3_channel *channel);
  87. int ipu_idmac_disable_channel(struct ipuv3_channel *channel);
  88. int ipu_idmac_wait_busy(struct ipuv3_channel *channel, int ms);
  89. void ipu_idmac_set_double_buffer(struct ipuv3_channel *channel,
  90. bool doublebuffer);
  91. int ipu_idmac_get_current_buffer(struct ipuv3_channel *channel);
  92. void ipu_idmac_select_buffer(struct ipuv3_channel *channel, u32 buf_num);
  93. /*
  94. * IPU Display Controller (dc) functions
  95. */
  96. struct ipu_dc;
  97. struct ipu_di;
  98. struct ipu_dc *ipu_dc_get(struct ipu_soc *ipu, int channel);
  99. void ipu_dc_put(struct ipu_dc *dc);
  100. int ipu_dc_init_sync(struct ipu_dc *dc, struct ipu_di *di, bool interlaced,
  101. u32 pixel_fmt, u32 width);
  102. void ipu_dc_enable(struct ipu_soc *ipu);
  103. void ipu_dc_enable_channel(struct ipu_dc *dc);
  104. void ipu_dc_disable_channel(struct ipu_dc *dc);
  105. void ipu_dc_disable(struct ipu_soc *ipu);
  106. /*
  107. * IPU Display Interface (di) functions
  108. */
  109. struct ipu_di *ipu_di_get(struct ipu_soc *ipu, int disp);
  110. void ipu_di_put(struct ipu_di *);
  111. int ipu_di_disable(struct ipu_di *);
  112. int ipu_di_enable(struct ipu_di *);
  113. int ipu_di_get_num(struct ipu_di *);
  114. int ipu_di_init_sync_panel(struct ipu_di *, struct ipu_di_signal_cfg *sig);
  115. /*
  116. * IPU Display Multi FIFO Controller (dmfc) functions
  117. */
  118. struct dmfc_channel;
  119. int ipu_dmfc_enable_channel(struct dmfc_channel *dmfc);
  120. void ipu_dmfc_disable_channel(struct dmfc_channel *dmfc);
  121. int ipu_dmfc_alloc_bandwidth(struct dmfc_channel *dmfc,
  122. unsigned long bandwidth_mbs, int burstsize);
  123. void ipu_dmfc_free_bandwidth(struct dmfc_channel *dmfc);
  124. int ipu_dmfc_init_channel(struct dmfc_channel *dmfc, int width);
  125. struct dmfc_channel *ipu_dmfc_get(struct ipu_soc *ipu, int ipuv3_channel);
  126. void ipu_dmfc_put(struct dmfc_channel *dmfc);
  127. /*
  128. * IPU Display Processor (dp) functions
  129. */
  130. #define IPU_DP_FLOW_SYNC_BG 0
  131. #define IPU_DP_FLOW_SYNC_FG 1
  132. #define IPU_DP_FLOW_ASYNC0_BG 2
  133. #define IPU_DP_FLOW_ASYNC0_FG 3
  134. #define IPU_DP_FLOW_ASYNC1_BG 4
  135. #define IPU_DP_FLOW_ASYNC1_FG 5
  136. struct ipu_dp *ipu_dp_get(struct ipu_soc *ipu, unsigned int flow);
  137. void ipu_dp_put(struct ipu_dp *);
  138. int ipu_dp_enable(struct ipu_soc *ipu);
  139. int ipu_dp_enable_channel(struct ipu_dp *dp);
  140. void ipu_dp_disable_channel(struct ipu_dp *dp);
  141. void ipu_dp_disable(struct ipu_soc *ipu);
  142. int ipu_dp_setup_channel(struct ipu_dp *dp,
  143. enum ipu_color_space in, enum ipu_color_space out);
  144. int ipu_dp_set_window_pos(struct ipu_dp *, u16 x_pos, u16 y_pos);
  145. int ipu_dp_set_global_alpha(struct ipu_dp *dp, bool enable, u8 alpha,
  146. bool bg_chan);
  147. /*
  148. * IPU CMOS Sensor Interface (csi) functions
  149. */
  150. int ipu_csi_enable(struct ipu_soc *ipu, int csi);
  151. int ipu_csi_disable(struct ipu_soc *ipu, int csi);
  152. /*
  153. * IPU Sensor Multiple FIFO Controller (SMFC) functions
  154. */
  155. int ipu_smfc_enable(struct ipu_soc *ipu);
  156. int ipu_smfc_disable(struct ipu_soc *ipu);
  157. int ipu_smfc_map_channel(struct ipu_soc *ipu, int channel, int csi_id, int mipi_id);
  158. int ipu_smfc_set_burstsize(struct ipu_soc *ipu, int channel, int burstsize);
  159. #define IPU_CPMEM_WORD(word, ofs, size) ((((word) * 160 + (ofs)) << 8) | (size))
  160. #define IPU_FIELD_UBO IPU_CPMEM_WORD(0, 46, 22)
  161. #define IPU_FIELD_VBO IPU_CPMEM_WORD(0, 68, 22)
  162. #define IPU_FIELD_IOX IPU_CPMEM_WORD(0, 90, 4)
  163. #define IPU_FIELD_RDRW IPU_CPMEM_WORD(0, 94, 1)
  164. #define IPU_FIELD_SO IPU_CPMEM_WORD(0, 113, 1)
  165. #define IPU_FIELD_SLY IPU_CPMEM_WORD(1, 102, 14)
  166. #define IPU_FIELD_SLUV IPU_CPMEM_WORD(1, 128, 14)
  167. #define IPU_FIELD_XV IPU_CPMEM_WORD(0, 0, 10)
  168. #define IPU_FIELD_YV IPU_CPMEM_WORD(0, 10, 9)
  169. #define IPU_FIELD_XB IPU_CPMEM_WORD(0, 19, 13)
  170. #define IPU_FIELD_YB IPU_CPMEM_WORD(0, 32, 12)
  171. #define IPU_FIELD_NSB_B IPU_CPMEM_WORD(0, 44, 1)
  172. #define IPU_FIELD_CF IPU_CPMEM_WORD(0, 45, 1)
  173. #define IPU_FIELD_SX IPU_CPMEM_WORD(0, 46, 12)
  174. #define IPU_FIELD_SY IPU_CPMEM_WORD(0, 58, 11)
  175. #define IPU_FIELD_NS IPU_CPMEM_WORD(0, 69, 10)
  176. #define IPU_FIELD_SDX IPU_CPMEM_WORD(0, 79, 7)
  177. #define IPU_FIELD_SM IPU_CPMEM_WORD(0, 86, 10)
  178. #define IPU_FIELD_SCC IPU_CPMEM_WORD(0, 96, 1)
  179. #define IPU_FIELD_SCE IPU_CPMEM_WORD(0, 97, 1)
  180. #define IPU_FIELD_SDY IPU_CPMEM_WORD(0, 98, 7)
  181. #define IPU_FIELD_SDRX IPU_CPMEM_WORD(0, 105, 1)
  182. #define IPU_FIELD_SDRY IPU_CPMEM_WORD(0, 106, 1)
  183. #define IPU_FIELD_BPP IPU_CPMEM_WORD(0, 107, 3)
  184. #define IPU_FIELD_DEC_SEL IPU_CPMEM_WORD(0, 110, 2)
  185. #define IPU_FIELD_DIM IPU_CPMEM_WORD(0, 112, 1)
  186. #define IPU_FIELD_BNDM IPU_CPMEM_WORD(0, 114, 3)
  187. #define IPU_FIELD_BM IPU_CPMEM_WORD(0, 117, 2)
  188. #define IPU_FIELD_ROT IPU_CPMEM_WORD(0, 119, 1)
  189. #define IPU_FIELD_HF IPU_CPMEM_WORD(0, 120, 1)
  190. #define IPU_FIELD_VF IPU_CPMEM_WORD(0, 121, 1)
  191. #define IPU_FIELD_THE IPU_CPMEM_WORD(0, 122, 1)
  192. #define IPU_FIELD_CAP IPU_CPMEM_WORD(0, 123, 1)
  193. #define IPU_FIELD_CAE IPU_CPMEM_WORD(0, 124, 1)
  194. #define IPU_FIELD_FW IPU_CPMEM_WORD(0, 125, 13)
  195. #define IPU_FIELD_FH IPU_CPMEM_WORD(0, 138, 12)
  196. #define IPU_FIELD_EBA0 IPU_CPMEM_WORD(1, 0, 29)
  197. #define IPU_FIELD_EBA1 IPU_CPMEM_WORD(1, 29, 29)
  198. #define IPU_FIELD_ILO IPU_CPMEM_WORD(1, 58, 20)
  199. #define IPU_FIELD_NPB IPU_CPMEM_WORD(1, 78, 7)
  200. #define IPU_FIELD_PFS IPU_CPMEM_WORD(1, 85, 4)
  201. #define IPU_FIELD_ALU IPU_CPMEM_WORD(1, 89, 1)
  202. #define IPU_FIELD_ALBM IPU_CPMEM_WORD(1, 90, 3)
  203. #define IPU_FIELD_ID IPU_CPMEM_WORD(1, 93, 2)
  204. #define IPU_FIELD_TH IPU_CPMEM_WORD(1, 95, 7)
  205. #define IPU_FIELD_SL IPU_CPMEM_WORD(1, 102, 14)
  206. #define IPU_FIELD_WID0 IPU_CPMEM_WORD(1, 116, 3)
  207. #define IPU_FIELD_WID1 IPU_CPMEM_WORD(1, 119, 3)
  208. #define IPU_FIELD_WID2 IPU_CPMEM_WORD(1, 122, 3)
  209. #define IPU_FIELD_WID3 IPU_CPMEM_WORD(1, 125, 3)
  210. #define IPU_FIELD_OFS0 IPU_CPMEM_WORD(1, 128, 5)
  211. #define IPU_FIELD_OFS1 IPU_CPMEM_WORD(1, 133, 5)
  212. #define IPU_FIELD_OFS2 IPU_CPMEM_WORD(1, 138, 5)
  213. #define IPU_FIELD_OFS3 IPU_CPMEM_WORD(1, 143, 5)
  214. #define IPU_FIELD_SXYS IPU_CPMEM_WORD(1, 148, 1)
  215. #define IPU_FIELD_CRE IPU_CPMEM_WORD(1, 149, 1)
  216. #define IPU_FIELD_DEC_SEL2 IPU_CPMEM_WORD(1, 150, 1)
  217. struct ipu_cpmem_word {
  218. u32 data[5];
  219. u32 res[3];
  220. };
  221. struct ipu_ch_param {
  222. struct ipu_cpmem_word word[2];
  223. };
  224. void ipu_ch_param_write_field(struct ipu_ch_param __iomem *base, u32 wbs, u32 v);
  225. u32 ipu_ch_param_read_field(struct ipu_ch_param __iomem *base, u32 wbs);
  226. struct ipu_ch_param __iomem *ipu_get_cpmem(struct ipuv3_channel *channel);
  227. void ipu_ch_param_dump(struct ipu_ch_param __iomem *p);
  228. static inline void ipu_ch_param_zero(struct ipu_ch_param __iomem *p)
  229. {
  230. int i;
  231. void __iomem *base = p;
  232. for (i = 0; i < sizeof(*p) / sizeof(u32); i++)
  233. writel(0, base + i * sizeof(u32));
  234. }
  235. static inline void ipu_cpmem_set_buffer(struct ipu_ch_param __iomem *p,
  236. int bufnum, dma_addr_t buf)
  237. {
  238. if (bufnum)
  239. ipu_ch_param_write_field(p, IPU_FIELD_EBA1, buf >> 3);
  240. else
  241. ipu_ch_param_write_field(p, IPU_FIELD_EBA0, buf >> 3);
  242. }
  243. static inline void ipu_cpmem_set_resolution(struct ipu_ch_param __iomem *p,
  244. int xres, int yres)
  245. {
  246. ipu_ch_param_write_field(p, IPU_FIELD_FW, xres - 1);
  247. ipu_ch_param_write_field(p, IPU_FIELD_FH, yres - 1);
  248. }
  249. static inline void ipu_cpmem_set_stride(struct ipu_ch_param __iomem *p,
  250. int stride)
  251. {
  252. ipu_ch_param_write_field(p, IPU_FIELD_SLY, stride - 1);
  253. }
  254. void ipu_cpmem_set_high_priority(struct ipuv3_channel *channel);
  255. struct ipu_rgb {
  256. struct fb_bitfield red;
  257. struct fb_bitfield green;
  258. struct fb_bitfield blue;
  259. struct fb_bitfield transp;
  260. int bits_per_pixel;
  261. };
  262. struct ipu_image {
  263. struct v4l2_pix_format pix;
  264. struct v4l2_rect rect;
  265. dma_addr_t phys;
  266. };
  267. int ipu_cpmem_set_format_passthrough(struct ipu_ch_param __iomem *p,
  268. int width);
  269. int ipu_cpmem_set_format_rgb(struct ipu_ch_param __iomem *,
  270. const struct ipu_rgb *rgb);
  271. static inline void ipu_cpmem_interlaced_scan(struct ipu_ch_param *p,
  272. int stride)
  273. {
  274. ipu_ch_param_write_field(p, IPU_FIELD_SO, 1);
  275. ipu_ch_param_write_field(p, IPU_FIELD_ILO, stride / 8);
  276. ipu_ch_param_write_field(p, IPU_FIELD_SLY, (stride * 2) - 1);
  277. };
  278. void ipu_cpmem_set_yuv_planar(struct ipu_ch_param __iomem *p, u32 pixel_format,
  279. int stride, int height);
  280. void ipu_cpmem_set_yuv_interleaved(struct ipu_ch_param __iomem *p,
  281. u32 pixel_format);
  282. void ipu_cpmem_set_yuv_planar_full(struct ipu_ch_param __iomem *p,
  283. u32 pixel_format, int stride, int u_offset, int v_offset);
  284. int ipu_cpmem_set_fmt(struct ipu_ch_param __iomem *cpmem, u32 pixelformat);
  285. int ipu_cpmem_set_image(struct ipu_ch_param __iomem *cpmem,
  286. struct ipu_image *image);
  287. enum ipu_color_space ipu_drm_fourcc_to_colorspace(u32 drm_fourcc);
  288. enum ipu_color_space ipu_pixelformat_to_colorspace(u32 pixelformat);
  289. static inline void ipu_cpmem_set_burstsize(struct ipu_ch_param __iomem *p,
  290. int burstsize)
  291. {
  292. ipu_ch_param_write_field(p, IPU_FIELD_NPB, burstsize - 1);
  293. };
  294. struct ipu_client_platformdata {
  295. int csi;
  296. int di;
  297. int dc;
  298. int dp;
  299. int dmfc;
  300. int dma[2];
  301. };
  302. #endif /* __DRM_IPU_H__ */