r8a7790-clock.h 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110
  1. /*
  2. * Copyright 2013 Ideas On Board SPRL
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. */
  9. #ifndef __DT_BINDINGS_CLOCK_R8A7790_H__
  10. #define __DT_BINDINGS_CLOCK_R8A7790_H__
  11. /* CPG */
  12. #define R8A7790_CLK_MAIN 0
  13. #define R8A7790_CLK_PLL0 1
  14. #define R8A7790_CLK_PLL1 2
  15. #define R8A7790_CLK_PLL3 3
  16. #define R8A7790_CLK_LB 4
  17. #define R8A7790_CLK_QSPI 5
  18. #define R8A7790_CLK_SDH 6
  19. #define R8A7790_CLK_SD0 7
  20. #define R8A7790_CLK_SD1 8
  21. #define R8A7790_CLK_Z 9
  22. /* MSTP0 */
  23. #define R8A7790_CLK_MSIOF0 0
  24. /* MSTP1 */
  25. #define R8A7790_CLK_TMU1 11
  26. #define R8A7790_CLK_TMU3 21
  27. #define R8A7790_CLK_TMU2 22
  28. #define R8A7790_CLK_CMT0 24
  29. #define R8A7790_CLK_TMU0 25
  30. #define R8A7790_CLK_VSP1_DU1 27
  31. #define R8A7790_CLK_VSP1_DU0 28
  32. #define R8A7790_CLK_VSP1_R 30
  33. #define R8A7790_CLK_VSP1_S 31
  34. /* MSTP2 */
  35. #define R8A7790_CLK_SCIFA2 2
  36. #define R8A7790_CLK_SCIFA1 3
  37. #define R8A7790_CLK_SCIFA0 4
  38. #define R8A7790_CLK_MSIOF2 5
  39. #define R8A7790_CLK_SCIFB0 6
  40. #define R8A7790_CLK_SCIFB1 7
  41. #define R8A7790_CLK_MSIOF1 8
  42. #define R8A7790_CLK_MSIOF3 15
  43. #define R8A7790_CLK_SCIFB2 16
  44. #define R8A7790_CLK_SYS_DMAC1 18
  45. #define R8A7790_CLK_SYS_DMAC0 19
  46. /* MSTP3 */
  47. #define R8A7790_CLK_IIC2 0
  48. #define R8A7790_CLK_TPU0 4
  49. #define R8A7790_CLK_MMCIF1 5
  50. #define R8A7790_CLK_SDHI3 11
  51. #define R8A7790_CLK_SDHI2 12
  52. #define R8A7790_CLK_SDHI1 13
  53. #define R8A7790_CLK_SDHI0 14
  54. #define R8A7790_CLK_MMCIF0 15
  55. #define R8A7790_CLK_IIC0 18
  56. #define R8A7790_CLK_IIC1 23
  57. #define R8A7790_CLK_SSUSB 28
  58. #define R8A7790_CLK_CMT1 29
  59. #define R8A7790_CLK_USBDMAC0 30
  60. #define R8A7790_CLK_USBDMAC1 31
  61. /* MSTP5 */
  62. #define R8A7790_CLK_THERMAL 22
  63. #define R8A7790_CLK_PWM 23
  64. /* MSTP7 */
  65. #define R8A7790_CLK_EHCI 3
  66. #define R8A7790_CLK_HSUSB 4
  67. #define R8A7790_CLK_HSCIF1 16
  68. #define R8A7790_CLK_HSCIF0 17
  69. #define R8A7790_CLK_SCIF1 20
  70. #define R8A7790_CLK_SCIF0 21
  71. #define R8A7790_CLK_DU2 22
  72. #define R8A7790_CLK_DU1 23
  73. #define R8A7790_CLK_DU0 24
  74. #define R8A7790_CLK_LVDS1 25
  75. #define R8A7790_CLK_LVDS0 26
  76. /* MSTP8 */
  77. #define R8A7790_CLK_VIN3 8
  78. #define R8A7790_CLK_VIN2 9
  79. #define R8A7790_CLK_VIN1 10
  80. #define R8A7790_CLK_VIN0 11
  81. #define R8A7790_CLK_ETHER 13
  82. #define R8A7790_CLK_SATA1 14
  83. #define R8A7790_CLK_SATA0 15
  84. /* MSTP9 */
  85. #define R8A7790_CLK_GPIO5 7
  86. #define R8A7790_CLK_GPIO4 8
  87. #define R8A7790_CLK_GPIO3 9
  88. #define R8A7790_CLK_GPIO2 10
  89. #define R8A7790_CLK_GPIO1 11
  90. #define R8A7790_CLK_GPIO0 12
  91. #define R8A7790_CLK_RCAN1 15
  92. #define R8A7790_CLK_RCAN0 16
  93. #define R8A7790_CLK_QSPI_MOD 17
  94. #define R8A7790_CLK_IICDVFS 26
  95. #define R8A7790_CLK_I2C3 28
  96. #define R8A7790_CLK_I2C2 29
  97. #define R8A7790_CLK_I2C1 30
  98. #define R8A7790_CLK_I2C0 31
  99. #endif /* __DT_BINDINGS_CLOCK_R8A7790_H__ */