exynos3250.h 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258
  1. /*
  2. * Copyright (c) 2014 Samsung Electronics Co., Ltd.
  3. * Author: Tomasz Figa <t.figa@samsung.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * Device Tree binding constants for Samsung Exynos3250 clock controllers.
  10. */
  11. #ifndef _DT_BINDINGS_CLOCK_SAMSUNG_EXYNOS3250_CLOCK_H
  12. #define _DT_BINDINGS_CLOCK_SAMSUNG_EXYNOS3250_CLOCK_H
  13. /*
  14. * Let each exported clock get a unique index, which is used on DT-enabled
  15. * platforms to lookup the clock from a clock specifier. These indices are
  16. * therefore considered an ABI and so must not be changed. This implies
  17. * that new clocks should be added either in free spaces between clock groups
  18. * or at the end.
  19. */
  20. /*
  21. * Main CMU
  22. */
  23. #define CLK_OSCSEL 1
  24. #define CLK_FIN_PLL 2
  25. #define CLK_FOUT_APLL 3
  26. #define CLK_FOUT_VPLL 4
  27. #define CLK_FOUT_UPLL 5
  28. #define CLK_FOUT_MPLL 6
  29. /* Muxes */
  30. #define CLK_MOUT_MPLL_USER_L 16
  31. #define CLK_MOUT_GDL 17
  32. #define CLK_MOUT_MPLL_USER_R 18
  33. #define CLK_MOUT_GDR 19
  34. #define CLK_MOUT_EBI 20
  35. #define CLK_MOUT_ACLK_200 21
  36. #define CLK_MOUT_ACLK_160 22
  37. #define CLK_MOUT_ACLK_100 23
  38. #define CLK_MOUT_ACLK_266_1 24
  39. #define CLK_MOUT_ACLK_266_0 25
  40. #define CLK_MOUT_ACLK_266 26
  41. #define CLK_MOUT_VPLL 27
  42. #define CLK_MOUT_EPLL_USER 28
  43. #define CLK_MOUT_EBI_1 29
  44. #define CLK_MOUT_UPLL 30
  45. #define CLK_MOUT_ACLK_400_MCUISP_SUB 31
  46. #define CLK_MOUT_MPLL 32
  47. #define CLK_MOUT_ACLK_400_MCUISP 33
  48. #define CLK_MOUT_VPLLSRC 34
  49. #define CLK_MOUT_CAM1 35
  50. #define CLK_MOUT_CAM_BLK 36
  51. #define CLK_MOUT_MFC 37
  52. #define CLK_MOUT_MFC_1 38
  53. #define CLK_MOUT_MFC_0 39
  54. #define CLK_MOUT_G3D 40
  55. #define CLK_MOUT_G3D_1 41
  56. #define CLK_MOUT_G3D_0 42
  57. #define CLK_MOUT_MIPI0 43
  58. #define CLK_MOUT_FIMD0 44
  59. #define CLK_MOUT_UART_ISP 45
  60. #define CLK_MOUT_SPI1_ISP 46
  61. #define CLK_MOUT_SPI0_ISP 47
  62. #define CLK_MOUT_TSADC 48
  63. #define CLK_MOUT_MMC1 49
  64. #define CLK_MOUT_MMC0 50
  65. #define CLK_MOUT_UART1 51
  66. #define CLK_MOUT_UART0 52
  67. #define CLK_MOUT_SPI1 53
  68. #define CLK_MOUT_SPI0 54
  69. #define CLK_MOUT_AUDIO 55
  70. #define CLK_MOUT_MPLL_USER_C 56
  71. #define CLK_MOUT_HPM 57
  72. #define CLK_MOUT_CORE 58
  73. #define CLK_MOUT_APLL 59
  74. #define CLK_MOUT_ACLK_266_SUB 60
  75. /* Dividers */
  76. #define CLK_DIV_GPL 64
  77. #define CLK_DIV_GDL 65
  78. #define CLK_DIV_GPR 66
  79. #define CLK_DIV_GDR 67
  80. #define CLK_DIV_MPLL_PRE 68
  81. #define CLK_DIV_ACLK_400_MCUISP 69
  82. #define CLK_DIV_EBI 70
  83. #define CLK_DIV_ACLK_200 71
  84. #define CLK_DIV_ACLK_160 72
  85. #define CLK_DIV_ACLK_100 73
  86. #define CLK_DIV_ACLK_266 74
  87. #define CLK_DIV_CAM1 75
  88. #define CLK_DIV_CAM_BLK 76
  89. #define CLK_DIV_MFC 77
  90. #define CLK_DIV_G3D 78
  91. #define CLK_DIV_MIPI0_PRE 79
  92. #define CLK_DIV_MIPI0 80
  93. #define CLK_DIV_FIMD0 81
  94. #define CLK_DIV_UART_ISP 82
  95. #define CLK_DIV_SPI1_ISP_PRE 83
  96. #define CLK_DIV_SPI1_ISP 84
  97. #define CLK_DIV_SPI0_ISP_PRE 85
  98. #define CLK_DIV_SPI0_ISP 86
  99. #define CLK_DIV_TSADC_PRE 87
  100. #define CLK_DIV_TSADC 88
  101. #define CLK_DIV_MMC1_PRE 89
  102. #define CLK_DIV_MMC1 90
  103. #define CLK_DIV_MMC0_PRE 91
  104. #define CLK_DIV_MMC0 92
  105. #define CLK_DIV_UART1 93
  106. #define CLK_DIV_UART0 94
  107. #define CLK_DIV_SPI1_PRE 95
  108. #define CLK_DIV_SPI1 96
  109. #define CLK_DIV_SPI0_PRE 97
  110. #define CLK_DIV_SPI0 98
  111. #define CLK_DIV_PCM 99
  112. #define CLK_DIV_AUDIO 100
  113. #define CLK_DIV_I2S 101
  114. #define CLK_DIV_CORE2 102
  115. #define CLK_DIV_APLL 103
  116. #define CLK_DIV_PCLK_DBG 104
  117. #define CLK_DIV_ATB 105
  118. #define CLK_DIV_COREM 106
  119. #define CLK_DIV_CORE 107
  120. #define CLK_DIV_HPM 108
  121. #define CLK_DIV_COPY 109
  122. /* Gates */
  123. #define CLK_ASYNC_G3D 128
  124. #define CLK_ASYNC_MFCL 129
  125. #define CLK_PPMULEFT 130
  126. #define CLK_GPIO_LEFT 131
  127. #define CLK_ASYNC_ISPMX 132
  128. #define CLK_ASYNC_FSYSD 133
  129. #define CLK_ASYNC_LCD0X 134
  130. #define CLK_ASYNC_CAMX 135
  131. #define CLK_PPMURIGHT 136
  132. #define CLK_GPIO_RIGHT 137
  133. #define CLK_MONOCNT 138
  134. #define CLK_TZPC6 139
  135. #define CLK_PROVISIONKEY1 140
  136. #define CLK_PROVISIONKEY0 141
  137. #define CLK_CMU_ISPPART 142
  138. #define CLK_TMU_APBIF 143
  139. #define CLK_KEYIF 144
  140. #define CLK_RTC 145
  141. #define CLK_WDT 146
  142. #define CLK_MCT 147
  143. #define CLK_SECKEY 148
  144. #define CLK_TZPC5 149
  145. #define CLK_TZPC4 150
  146. #define CLK_TZPC3 151
  147. #define CLK_TZPC2 152
  148. #define CLK_TZPC1 153
  149. #define CLK_TZPC0 154
  150. #define CLK_CMU_COREPART 155
  151. #define CLK_CMU_TOPPART 156
  152. #define CLK_PMU_APBIF 157
  153. #define CLK_SYSREG 158
  154. #define CLK_CHIP_ID 159
  155. #define CLK_QEJPEG 160
  156. #define CLK_PIXELASYNCM1 161
  157. #define CLK_PIXELASYNCM0 162
  158. #define CLK_PPMUCAMIF 163
  159. #define CLK_QEM2MSCALER 164
  160. #define CLK_QEGSCALER1 165
  161. #define CLK_QEGSCALER0 166
  162. #define CLK_SMMUJPEG 167
  163. #define CLK_SMMUM2M2SCALER 168
  164. #define CLK_SMMUGSCALER1 169
  165. #define CLK_SMMUGSCALER0 170
  166. #define CLK_JPEG 171
  167. #define CLK_M2MSCALER 172
  168. #define CLK_GSCALER1 173
  169. #define CLK_GSCALER0 174
  170. #define CLK_QEMFC 175
  171. #define CLK_PPMUMFC_L 176
  172. #define CLK_SMMUMFC_L 177
  173. #define CLK_MFC 178
  174. #define CLK_SMMUG3D 179
  175. #define CLK_QEG3D 180
  176. #define CLK_PPMUG3D 181
  177. #define CLK_G3D 182
  178. #define CLK_QE_CH1_LCD 183
  179. #define CLK_QE_CH0_LCD 184
  180. #define CLK_PPMULCD0 185
  181. #define CLK_SMMUFIMD0 186
  182. #define CLK_DSIM0 187
  183. #define CLK_FIMD0 188
  184. #define CLK_CAM1 189
  185. #define CLK_UART_ISP_TOP 190
  186. #define CLK_SPI1_ISP_TOP 191
  187. #define CLK_SPI0_ISP_TOP 192
  188. #define CLK_TSADC 193
  189. #define CLK_PPMUFILE 194
  190. #define CLK_USBOTG 195
  191. #define CLK_USBHOST 196
  192. #define CLK_SROMC 197
  193. #define CLK_SDMMC1 198
  194. #define CLK_SDMMC0 199
  195. #define CLK_PDMA1 200
  196. #define CLK_PDMA0 201
  197. #define CLK_PWM 202
  198. #define CLK_PCM 203
  199. #define CLK_I2S 204
  200. #define CLK_SPI1 205
  201. #define CLK_SPI0 206
  202. #define CLK_I2C7 207
  203. #define CLK_I2C6 208
  204. #define CLK_I2C5 209
  205. #define CLK_I2C4 210
  206. #define CLK_I2C3 211
  207. #define CLK_I2C2 212
  208. #define CLK_I2C1 213
  209. #define CLK_I2C0 214
  210. #define CLK_UART1 215
  211. #define CLK_UART0 216
  212. #define CLK_BLOCK_LCD 217
  213. #define CLK_BLOCK_G3D 218
  214. #define CLK_BLOCK_MFC 219
  215. #define CLK_BLOCK_CAM 220
  216. #define CLK_SMIES 221
  217. /* Special clocks */
  218. #define CLK_SCLK_JPEG 224
  219. #define CLK_SCLK_M2MSCALER 225
  220. #define CLK_SCLK_GSCALER1 226
  221. #define CLK_SCLK_GSCALER0 227
  222. #define CLK_SCLK_MFC 228
  223. #define CLK_SCLK_G3D 229
  224. #define CLK_SCLK_MIPIDPHY2L 230
  225. #define CLK_SCLK_MIPI0 231
  226. #define CLK_SCLK_FIMD0 232
  227. #define CLK_SCLK_CAM1 233
  228. #define CLK_SCLK_UART_ISP 234
  229. #define CLK_SCLK_SPI1_ISP 235
  230. #define CLK_SCLK_SPI0_ISP 236
  231. #define CLK_SCLK_UPLL 237
  232. #define CLK_SCLK_TSADC 238
  233. #define CLK_SCLK_EBI 239
  234. #define CLK_SCLK_MMC1 240
  235. #define CLK_SCLK_MMC0 241
  236. #define CLK_SCLK_I2S 242
  237. #define CLK_SCLK_PCM 243
  238. #define CLK_SCLK_SPI1 244
  239. #define CLK_SCLK_SPI0 245
  240. #define CLK_SCLK_UART1 246
  241. #define CLK_SCLK_UART0 247
  242. /*
  243. * Total number of clocks of main CMU.
  244. * NOTE: Must be equal to last clock ID increased by one.
  245. */
  246. #define CLK_NR_CLKS 248
  247. #endif /* _DT_BINDINGS_CLOCK_SAMSUNG_EXYNOS3250_CLOCK_H */