xhci-mem.c 75 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/usb.h>
  23. #include <linux/pci.h>
  24. #include <linux/slab.h>
  25. #include <linux/dmapool.h>
  26. #include <linux/dma-mapping.h>
  27. #include "xhci.h"
  28. #include "xhci-trace.h"
  29. /*
  30. * Allocates a generic ring segment from the ring pool, sets the dma address,
  31. * initializes the segment to zero, and sets the private next pointer to NULL.
  32. *
  33. * Section 4.11.1.1:
  34. * "All components of all Command and Transfer TRBs shall be initialized to '0'"
  35. */
  36. static struct xhci_segment *xhci_segment_alloc(struct xhci_hcd *xhci,
  37. unsigned int cycle_state, gfp_t flags)
  38. {
  39. struct xhci_segment *seg;
  40. dma_addr_t dma;
  41. int i;
  42. seg = kzalloc(sizeof *seg, flags);
  43. if (!seg)
  44. return NULL;
  45. seg->trbs = dma_pool_alloc(xhci->segment_pool, flags, &dma);
  46. if (!seg->trbs) {
  47. kfree(seg);
  48. return NULL;
  49. }
  50. memset(seg->trbs, 0, TRB_SEGMENT_SIZE);
  51. /* If the cycle state is 0, set the cycle bit to 1 for all the TRBs */
  52. if (cycle_state == 0) {
  53. for (i = 0; i < TRBS_PER_SEGMENT; i++)
  54. seg->trbs[i].link.control |= cpu_to_le32(TRB_CYCLE);
  55. }
  56. seg->dma = dma;
  57. seg->next = NULL;
  58. return seg;
  59. }
  60. static void xhci_segment_free(struct xhci_hcd *xhci, struct xhci_segment *seg)
  61. {
  62. if (seg->trbs) {
  63. dma_pool_free(xhci->segment_pool, seg->trbs, seg->dma);
  64. seg->trbs = NULL;
  65. }
  66. kfree(seg);
  67. }
  68. static void xhci_free_segments_for_ring(struct xhci_hcd *xhci,
  69. struct xhci_segment *first)
  70. {
  71. struct xhci_segment *seg;
  72. seg = first->next;
  73. while (seg != first) {
  74. struct xhci_segment *next = seg->next;
  75. xhci_segment_free(xhci, seg);
  76. seg = next;
  77. }
  78. xhci_segment_free(xhci, first);
  79. }
  80. /*
  81. * Make the prev segment point to the next segment.
  82. *
  83. * Change the last TRB in the prev segment to be a Link TRB which points to the
  84. * DMA address of the next segment. The caller needs to set any Link TRB
  85. * related flags, such as End TRB, Toggle Cycle, and no snoop.
  86. */
  87. static void xhci_link_segments(struct xhci_hcd *xhci, struct xhci_segment *prev,
  88. struct xhci_segment *next, enum xhci_ring_type type)
  89. {
  90. u32 val;
  91. if (!prev || !next)
  92. return;
  93. prev->next = next;
  94. if (type != TYPE_EVENT) {
  95. prev->trbs[TRBS_PER_SEGMENT-1].link.segment_ptr =
  96. cpu_to_le64(next->dma);
  97. /* Set the last TRB in the segment to have a TRB type ID of Link TRB */
  98. val = le32_to_cpu(prev->trbs[TRBS_PER_SEGMENT-1].link.control);
  99. val &= ~TRB_TYPE_BITMASK;
  100. val |= TRB_TYPE(TRB_LINK);
  101. /* Always set the chain bit with 0.95 hardware */
  102. /* Set chain bit for isoc rings on AMD 0.96 host */
  103. if (xhci_link_trb_quirk(xhci) ||
  104. (type == TYPE_ISOC &&
  105. (xhci->quirks & XHCI_AMD_0x96_HOST)))
  106. val |= TRB_CHAIN;
  107. prev->trbs[TRBS_PER_SEGMENT-1].link.control = cpu_to_le32(val);
  108. }
  109. }
  110. /*
  111. * Link the ring to the new segments.
  112. * Set Toggle Cycle for the new ring if needed.
  113. */
  114. static void xhci_link_rings(struct xhci_hcd *xhci, struct xhci_ring *ring,
  115. struct xhci_segment *first, struct xhci_segment *last,
  116. unsigned int num_segs)
  117. {
  118. struct xhci_segment *next;
  119. if (!ring || !first || !last)
  120. return;
  121. next = ring->enq_seg->next;
  122. xhci_link_segments(xhci, ring->enq_seg, first, ring->type);
  123. xhci_link_segments(xhci, last, next, ring->type);
  124. ring->num_segs += num_segs;
  125. ring->num_trbs_free += (TRBS_PER_SEGMENT - 1) * num_segs;
  126. if (ring->type != TYPE_EVENT && ring->enq_seg == ring->last_seg) {
  127. ring->last_seg->trbs[TRBS_PER_SEGMENT-1].link.control
  128. &= ~cpu_to_le32(LINK_TOGGLE);
  129. last->trbs[TRBS_PER_SEGMENT-1].link.control
  130. |= cpu_to_le32(LINK_TOGGLE);
  131. ring->last_seg = last;
  132. }
  133. }
  134. /*
  135. * We need a radix tree for mapping physical addresses of TRBs to which stream
  136. * ID they belong to. We need to do this because the host controller won't tell
  137. * us which stream ring the TRB came from. We could store the stream ID in an
  138. * event data TRB, but that doesn't help us for the cancellation case, since the
  139. * endpoint may stop before it reaches that event data TRB.
  140. *
  141. * The radix tree maps the upper portion of the TRB DMA address to a ring
  142. * segment that has the same upper portion of DMA addresses. For example, say I
  143. * have segments of size 1KB, that are always 1KB aligned. A segment may
  144. * start at 0x10c91000 and end at 0x10c913f0. If I use the upper 10 bits, the
  145. * key to the stream ID is 0x43244. I can use the DMA address of the TRB to
  146. * pass the radix tree a key to get the right stream ID:
  147. *
  148. * 0x10c90fff >> 10 = 0x43243
  149. * 0x10c912c0 >> 10 = 0x43244
  150. * 0x10c91400 >> 10 = 0x43245
  151. *
  152. * Obviously, only those TRBs with DMA addresses that are within the segment
  153. * will make the radix tree return the stream ID for that ring.
  154. *
  155. * Caveats for the radix tree:
  156. *
  157. * The radix tree uses an unsigned long as a key pair. On 32-bit systems, an
  158. * unsigned long will be 32-bits; on a 64-bit system an unsigned long will be
  159. * 64-bits. Since we only request 32-bit DMA addresses, we can use that as the
  160. * key on 32-bit or 64-bit systems (it would also be fine if we asked for 64-bit
  161. * PCI DMA addresses on a 64-bit system). There might be a problem on 32-bit
  162. * extended systems (where the DMA address can be bigger than 32-bits),
  163. * if we allow the PCI dma mask to be bigger than 32-bits. So don't do that.
  164. */
  165. static int xhci_insert_segment_mapping(struct radix_tree_root *trb_address_map,
  166. struct xhci_ring *ring,
  167. struct xhci_segment *seg,
  168. gfp_t mem_flags)
  169. {
  170. unsigned long key;
  171. int ret;
  172. key = (unsigned long)(seg->dma >> TRB_SEGMENT_SHIFT);
  173. /* Skip any segments that were already added. */
  174. if (radix_tree_lookup(trb_address_map, key))
  175. return 0;
  176. ret = radix_tree_maybe_preload(mem_flags);
  177. if (ret)
  178. return ret;
  179. ret = radix_tree_insert(trb_address_map,
  180. key, ring);
  181. radix_tree_preload_end();
  182. return ret;
  183. }
  184. static void xhci_remove_segment_mapping(struct radix_tree_root *trb_address_map,
  185. struct xhci_segment *seg)
  186. {
  187. unsigned long key;
  188. key = (unsigned long)(seg->dma >> TRB_SEGMENT_SHIFT);
  189. if (radix_tree_lookup(trb_address_map, key))
  190. radix_tree_delete(trb_address_map, key);
  191. }
  192. static int xhci_update_stream_segment_mapping(
  193. struct radix_tree_root *trb_address_map,
  194. struct xhci_ring *ring,
  195. struct xhci_segment *first_seg,
  196. struct xhci_segment *last_seg,
  197. gfp_t mem_flags)
  198. {
  199. struct xhci_segment *seg;
  200. struct xhci_segment *failed_seg;
  201. int ret;
  202. if (WARN_ON_ONCE(trb_address_map == NULL))
  203. return 0;
  204. seg = first_seg;
  205. do {
  206. ret = xhci_insert_segment_mapping(trb_address_map,
  207. ring, seg, mem_flags);
  208. if (ret)
  209. goto remove_streams;
  210. if (seg == last_seg)
  211. return 0;
  212. seg = seg->next;
  213. } while (seg != first_seg);
  214. return 0;
  215. remove_streams:
  216. failed_seg = seg;
  217. seg = first_seg;
  218. do {
  219. xhci_remove_segment_mapping(trb_address_map, seg);
  220. if (seg == failed_seg)
  221. return ret;
  222. seg = seg->next;
  223. } while (seg != first_seg);
  224. return ret;
  225. }
  226. static void xhci_remove_stream_mapping(struct xhci_ring *ring)
  227. {
  228. struct xhci_segment *seg;
  229. if (WARN_ON_ONCE(ring->trb_address_map == NULL))
  230. return;
  231. seg = ring->first_seg;
  232. do {
  233. xhci_remove_segment_mapping(ring->trb_address_map, seg);
  234. seg = seg->next;
  235. } while (seg != ring->first_seg);
  236. }
  237. static int xhci_update_stream_mapping(struct xhci_ring *ring, gfp_t mem_flags)
  238. {
  239. return xhci_update_stream_segment_mapping(ring->trb_address_map, ring,
  240. ring->first_seg, ring->last_seg, mem_flags);
  241. }
  242. /* XXX: Do we need the hcd structure in all these functions? */
  243. void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring)
  244. {
  245. if (!ring)
  246. return;
  247. if (ring->first_seg) {
  248. if (ring->type == TYPE_STREAM)
  249. xhci_remove_stream_mapping(ring);
  250. xhci_free_segments_for_ring(xhci, ring->first_seg);
  251. }
  252. kfree(ring);
  253. }
  254. static void xhci_initialize_ring_info(struct xhci_ring *ring,
  255. unsigned int cycle_state)
  256. {
  257. /* The ring is empty, so the enqueue pointer == dequeue pointer */
  258. ring->enqueue = ring->first_seg->trbs;
  259. ring->enq_seg = ring->first_seg;
  260. ring->dequeue = ring->enqueue;
  261. ring->deq_seg = ring->first_seg;
  262. /* The ring is initialized to 0. The producer must write 1 to the cycle
  263. * bit to handover ownership of the TRB, so PCS = 1. The consumer must
  264. * compare CCS to the cycle bit to check ownership, so CCS = 1.
  265. *
  266. * New rings are initialized with cycle state equal to 1; if we are
  267. * handling ring expansion, set the cycle state equal to the old ring.
  268. */
  269. ring->cycle_state = cycle_state;
  270. /* Not necessary for new rings, but needed for re-initialized rings */
  271. ring->enq_updates = 0;
  272. ring->deq_updates = 0;
  273. /*
  274. * Each segment has a link TRB, and leave an extra TRB for SW
  275. * accounting purpose
  276. */
  277. ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
  278. }
  279. /* Allocate segments and link them for a ring */
  280. static int xhci_alloc_segments_for_ring(struct xhci_hcd *xhci,
  281. struct xhci_segment **first, struct xhci_segment **last,
  282. unsigned int num_segs, unsigned int cycle_state,
  283. enum xhci_ring_type type, gfp_t flags)
  284. {
  285. struct xhci_segment *prev;
  286. prev = xhci_segment_alloc(xhci, cycle_state, flags);
  287. if (!prev)
  288. return -ENOMEM;
  289. num_segs--;
  290. *first = prev;
  291. while (num_segs > 0) {
  292. struct xhci_segment *next;
  293. next = xhci_segment_alloc(xhci, cycle_state, flags);
  294. if (!next) {
  295. prev = *first;
  296. while (prev) {
  297. next = prev->next;
  298. xhci_segment_free(xhci, prev);
  299. prev = next;
  300. }
  301. return -ENOMEM;
  302. }
  303. xhci_link_segments(xhci, prev, next, type);
  304. prev = next;
  305. num_segs--;
  306. }
  307. xhci_link_segments(xhci, prev, *first, type);
  308. *last = prev;
  309. return 0;
  310. }
  311. /**
  312. * Create a new ring with zero or more segments.
  313. *
  314. * Link each segment together into a ring.
  315. * Set the end flag and the cycle toggle bit on the last segment.
  316. * See section 4.9.1 and figures 15 and 16.
  317. */
  318. static struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci,
  319. unsigned int num_segs, unsigned int cycle_state,
  320. enum xhci_ring_type type, gfp_t flags)
  321. {
  322. struct xhci_ring *ring;
  323. int ret;
  324. ring = kzalloc(sizeof *(ring), flags);
  325. if (!ring)
  326. return NULL;
  327. ring->num_segs = num_segs;
  328. INIT_LIST_HEAD(&ring->td_list);
  329. ring->type = type;
  330. if (num_segs == 0)
  331. return ring;
  332. ret = xhci_alloc_segments_for_ring(xhci, &ring->first_seg,
  333. &ring->last_seg, num_segs, cycle_state, type, flags);
  334. if (ret)
  335. goto fail;
  336. /* Only event ring does not use link TRB */
  337. if (type != TYPE_EVENT) {
  338. /* See section 4.9.2.1 and 6.4.4.1 */
  339. ring->last_seg->trbs[TRBS_PER_SEGMENT - 1].link.control |=
  340. cpu_to_le32(LINK_TOGGLE);
  341. }
  342. xhci_initialize_ring_info(ring, cycle_state);
  343. return ring;
  344. fail:
  345. kfree(ring);
  346. return NULL;
  347. }
  348. void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
  349. struct xhci_virt_device *virt_dev,
  350. unsigned int ep_index)
  351. {
  352. int rings_cached;
  353. rings_cached = virt_dev->num_rings_cached;
  354. if (rings_cached < XHCI_MAX_RINGS_CACHED) {
  355. virt_dev->ring_cache[rings_cached] =
  356. virt_dev->eps[ep_index].ring;
  357. virt_dev->num_rings_cached++;
  358. xhci_dbg(xhci, "Cached old ring, "
  359. "%d ring%s cached\n",
  360. virt_dev->num_rings_cached,
  361. (virt_dev->num_rings_cached > 1) ? "s" : "");
  362. } else {
  363. xhci_ring_free(xhci, virt_dev->eps[ep_index].ring);
  364. xhci_dbg(xhci, "Ring cache full (%d rings), "
  365. "freeing ring\n",
  366. virt_dev->num_rings_cached);
  367. }
  368. virt_dev->eps[ep_index].ring = NULL;
  369. }
  370. /* Zero an endpoint ring (except for link TRBs) and move the enqueue and dequeue
  371. * pointers to the beginning of the ring.
  372. */
  373. static void xhci_reinit_cached_ring(struct xhci_hcd *xhci,
  374. struct xhci_ring *ring, unsigned int cycle_state,
  375. enum xhci_ring_type type)
  376. {
  377. struct xhci_segment *seg = ring->first_seg;
  378. int i;
  379. do {
  380. memset(seg->trbs, 0,
  381. sizeof(union xhci_trb)*TRBS_PER_SEGMENT);
  382. if (cycle_state == 0) {
  383. for (i = 0; i < TRBS_PER_SEGMENT; i++)
  384. seg->trbs[i].link.control |=
  385. cpu_to_le32(TRB_CYCLE);
  386. }
  387. /* All endpoint rings have link TRBs */
  388. xhci_link_segments(xhci, seg, seg->next, type);
  389. seg = seg->next;
  390. } while (seg != ring->first_seg);
  391. ring->type = type;
  392. xhci_initialize_ring_info(ring, cycle_state);
  393. /* td list should be empty since all URBs have been cancelled,
  394. * but just in case...
  395. */
  396. INIT_LIST_HEAD(&ring->td_list);
  397. }
  398. /*
  399. * Expand an existing ring.
  400. * Look for a cached ring or allocate a new ring which has same segment numbers
  401. * and link the two rings.
  402. */
  403. int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
  404. unsigned int num_trbs, gfp_t flags)
  405. {
  406. struct xhci_segment *first;
  407. struct xhci_segment *last;
  408. unsigned int num_segs;
  409. unsigned int num_segs_needed;
  410. int ret;
  411. num_segs_needed = (num_trbs + (TRBS_PER_SEGMENT - 1) - 1) /
  412. (TRBS_PER_SEGMENT - 1);
  413. /* Allocate number of segments we needed, or double the ring size */
  414. num_segs = ring->num_segs > num_segs_needed ?
  415. ring->num_segs : num_segs_needed;
  416. ret = xhci_alloc_segments_for_ring(xhci, &first, &last,
  417. num_segs, ring->cycle_state, ring->type, flags);
  418. if (ret)
  419. return -ENOMEM;
  420. if (ring->type == TYPE_STREAM)
  421. ret = xhci_update_stream_segment_mapping(ring->trb_address_map,
  422. ring, first, last, flags);
  423. if (ret) {
  424. struct xhci_segment *next;
  425. do {
  426. next = first->next;
  427. xhci_segment_free(xhci, first);
  428. if (first == last)
  429. break;
  430. first = next;
  431. } while (true);
  432. return ret;
  433. }
  434. xhci_link_rings(xhci, ring, first, last, num_segs);
  435. xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
  436. "ring expansion succeed, now has %d segments",
  437. ring->num_segs);
  438. return 0;
  439. }
  440. #define CTX_SIZE(_hcc) (HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
  441. static struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci,
  442. int type, gfp_t flags)
  443. {
  444. struct xhci_container_ctx *ctx;
  445. if ((type != XHCI_CTX_TYPE_DEVICE) && (type != XHCI_CTX_TYPE_INPUT))
  446. return NULL;
  447. ctx = kzalloc(sizeof(*ctx), flags);
  448. if (!ctx)
  449. return NULL;
  450. ctx->type = type;
  451. ctx->size = HCC_64BYTE_CONTEXT(xhci->hcc_params) ? 2048 : 1024;
  452. if (type == XHCI_CTX_TYPE_INPUT)
  453. ctx->size += CTX_SIZE(xhci->hcc_params);
  454. ctx->bytes = dma_pool_alloc(xhci->device_pool, flags, &ctx->dma);
  455. if (!ctx->bytes) {
  456. kfree(ctx);
  457. return NULL;
  458. }
  459. memset(ctx->bytes, 0, ctx->size);
  460. return ctx;
  461. }
  462. static void xhci_free_container_ctx(struct xhci_hcd *xhci,
  463. struct xhci_container_ctx *ctx)
  464. {
  465. if (!ctx)
  466. return;
  467. dma_pool_free(xhci->device_pool, ctx->bytes, ctx->dma);
  468. kfree(ctx);
  469. }
  470. struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_hcd *xhci,
  471. struct xhci_container_ctx *ctx)
  472. {
  473. if (ctx->type != XHCI_CTX_TYPE_INPUT)
  474. return NULL;
  475. return (struct xhci_input_control_ctx *)ctx->bytes;
  476. }
  477. struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci,
  478. struct xhci_container_ctx *ctx)
  479. {
  480. if (ctx->type == XHCI_CTX_TYPE_DEVICE)
  481. return (struct xhci_slot_ctx *)ctx->bytes;
  482. return (struct xhci_slot_ctx *)
  483. (ctx->bytes + CTX_SIZE(xhci->hcc_params));
  484. }
  485. struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci,
  486. struct xhci_container_ctx *ctx,
  487. unsigned int ep_index)
  488. {
  489. /* increment ep index by offset of start of ep ctx array */
  490. ep_index++;
  491. if (ctx->type == XHCI_CTX_TYPE_INPUT)
  492. ep_index++;
  493. return (struct xhci_ep_ctx *)
  494. (ctx->bytes + (ep_index * CTX_SIZE(xhci->hcc_params)));
  495. }
  496. /***************** Streams structures manipulation *************************/
  497. static void xhci_free_stream_ctx(struct xhci_hcd *xhci,
  498. unsigned int num_stream_ctxs,
  499. struct xhci_stream_ctx *stream_ctx, dma_addr_t dma)
  500. {
  501. struct device *dev = xhci_to_hcd(xhci)->self.controller;
  502. size_t size = sizeof(struct xhci_stream_ctx) * num_stream_ctxs;
  503. if (size > MEDIUM_STREAM_ARRAY_SIZE)
  504. dma_free_coherent(dev, size,
  505. stream_ctx, dma);
  506. else if (size <= SMALL_STREAM_ARRAY_SIZE)
  507. return dma_pool_free(xhci->small_streams_pool,
  508. stream_ctx, dma);
  509. else
  510. return dma_pool_free(xhci->medium_streams_pool,
  511. stream_ctx, dma);
  512. }
  513. /*
  514. * The stream context array for each endpoint with bulk streams enabled can
  515. * vary in size, based on:
  516. * - how many streams the endpoint supports,
  517. * - the maximum primary stream array size the host controller supports,
  518. * - and how many streams the device driver asks for.
  519. *
  520. * The stream context array must be a power of 2, and can be as small as
  521. * 64 bytes or as large as 1MB.
  522. */
  523. static struct xhci_stream_ctx *xhci_alloc_stream_ctx(struct xhci_hcd *xhci,
  524. unsigned int num_stream_ctxs, dma_addr_t *dma,
  525. gfp_t mem_flags)
  526. {
  527. struct device *dev = xhci_to_hcd(xhci)->self.controller;
  528. size_t size = sizeof(struct xhci_stream_ctx) * num_stream_ctxs;
  529. if (size > MEDIUM_STREAM_ARRAY_SIZE)
  530. return dma_alloc_coherent(dev, size,
  531. dma, mem_flags);
  532. else if (size <= SMALL_STREAM_ARRAY_SIZE)
  533. return dma_pool_alloc(xhci->small_streams_pool,
  534. mem_flags, dma);
  535. else
  536. return dma_pool_alloc(xhci->medium_streams_pool,
  537. mem_flags, dma);
  538. }
  539. struct xhci_ring *xhci_dma_to_transfer_ring(
  540. struct xhci_virt_ep *ep,
  541. u64 address)
  542. {
  543. if (ep->ep_state & EP_HAS_STREAMS)
  544. return radix_tree_lookup(&ep->stream_info->trb_address_map,
  545. address >> TRB_SEGMENT_SHIFT);
  546. return ep->ring;
  547. }
  548. struct xhci_ring *xhci_stream_id_to_ring(
  549. struct xhci_virt_device *dev,
  550. unsigned int ep_index,
  551. unsigned int stream_id)
  552. {
  553. struct xhci_virt_ep *ep = &dev->eps[ep_index];
  554. if (stream_id == 0)
  555. return ep->ring;
  556. if (!ep->stream_info)
  557. return NULL;
  558. if (stream_id > ep->stream_info->num_streams)
  559. return NULL;
  560. return ep->stream_info->stream_rings[stream_id];
  561. }
  562. /*
  563. * Change an endpoint's internal structure so it supports stream IDs. The
  564. * number of requested streams includes stream 0, which cannot be used by device
  565. * drivers.
  566. *
  567. * The number of stream contexts in the stream context array may be bigger than
  568. * the number of streams the driver wants to use. This is because the number of
  569. * stream context array entries must be a power of two.
  570. */
  571. struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
  572. unsigned int num_stream_ctxs,
  573. unsigned int num_streams, gfp_t mem_flags)
  574. {
  575. struct xhci_stream_info *stream_info;
  576. u32 cur_stream;
  577. struct xhci_ring *cur_ring;
  578. u64 addr;
  579. int ret;
  580. xhci_dbg(xhci, "Allocating %u streams and %u "
  581. "stream context array entries.\n",
  582. num_streams, num_stream_ctxs);
  583. if (xhci->cmd_ring_reserved_trbs == MAX_RSVD_CMD_TRBS) {
  584. xhci_dbg(xhci, "Command ring has no reserved TRBs available\n");
  585. return NULL;
  586. }
  587. xhci->cmd_ring_reserved_trbs++;
  588. stream_info = kzalloc(sizeof(struct xhci_stream_info), mem_flags);
  589. if (!stream_info)
  590. goto cleanup_trbs;
  591. stream_info->num_streams = num_streams;
  592. stream_info->num_stream_ctxs = num_stream_ctxs;
  593. /* Initialize the array of virtual pointers to stream rings. */
  594. stream_info->stream_rings = kzalloc(
  595. sizeof(struct xhci_ring *)*num_streams,
  596. mem_flags);
  597. if (!stream_info->stream_rings)
  598. goto cleanup_info;
  599. /* Initialize the array of DMA addresses for stream rings for the HW. */
  600. stream_info->stream_ctx_array = xhci_alloc_stream_ctx(xhci,
  601. num_stream_ctxs, &stream_info->ctx_array_dma,
  602. mem_flags);
  603. if (!stream_info->stream_ctx_array)
  604. goto cleanup_ctx;
  605. memset(stream_info->stream_ctx_array, 0,
  606. sizeof(struct xhci_stream_ctx)*num_stream_ctxs);
  607. /* Allocate everything needed to free the stream rings later */
  608. stream_info->free_streams_command =
  609. xhci_alloc_command(xhci, true, true, mem_flags);
  610. if (!stream_info->free_streams_command)
  611. goto cleanup_ctx;
  612. INIT_RADIX_TREE(&stream_info->trb_address_map, GFP_ATOMIC);
  613. /* Allocate rings for all the streams that the driver will use,
  614. * and add their segment DMA addresses to the radix tree.
  615. * Stream 0 is reserved.
  616. */
  617. for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
  618. stream_info->stream_rings[cur_stream] =
  619. xhci_ring_alloc(xhci, 2, 1, TYPE_STREAM, mem_flags);
  620. cur_ring = stream_info->stream_rings[cur_stream];
  621. if (!cur_ring)
  622. goto cleanup_rings;
  623. cur_ring->stream_id = cur_stream;
  624. cur_ring->trb_address_map = &stream_info->trb_address_map;
  625. /* Set deq ptr, cycle bit, and stream context type */
  626. addr = cur_ring->first_seg->dma |
  627. SCT_FOR_CTX(SCT_PRI_TR) |
  628. cur_ring->cycle_state;
  629. stream_info->stream_ctx_array[cur_stream].stream_ring =
  630. cpu_to_le64(addr);
  631. xhci_dbg(xhci, "Setting stream %d ring ptr to 0x%08llx\n",
  632. cur_stream, (unsigned long long) addr);
  633. ret = xhci_update_stream_mapping(cur_ring, mem_flags);
  634. if (ret) {
  635. xhci_ring_free(xhci, cur_ring);
  636. stream_info->stream_rings[cur_stream] = NULL;
  637. goto cleanup_rings;
  638. }
  639. }
  640. /* Leave the other unused stream ring pointers in the stream context
  641. * array initialized to zero. This will cause the xHC to give us an
  642. * error if the device asks for a stream ID we don't have setup (if it
  643. * was any other way, the host controller would assume the ring is
  644. * "empty" and wait forever for data to be queued to that stream ID).
  645. */
  646. return stream_info;
  647. cleanup_rings:
  648. for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
  649. cur_ring = stream_info->stream_rings[cur_stream];
  650. if (cur_ring) {
  651. xhci_ring_free(xhci, cur_ring);
  652. stream_info->stream_rings[cur_stream] = NULL;
  653. }
  654. }
  655. xhci_free_command(xhci, stream_info->free_streams_command);
  656. cleanup_ctx:
  657. kfree(stream_info->stream_rings);
  658. cleanup_info:
  659. kfree(stream_info);
  660. cleanup_trbs:
  661. xhci->cmd_ring_reserved_trbs--;
  662. return NULL;
  663. }
  664. /*
  665. * Sets the MaxPStreams field and the Linear Stream Array field.
  666. * Sets the dequeue pointer to the stream context array.
  667. */
  668. void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
  669. struct xhci_ep_ctx *ep_ctx,
  670. struct xhci_stream_info *stream_info)
  671. {
  672. u32 max_primary_streams;
  673. /* MaxPStreams is the number of stream context array entries, not the
  674. * number we're actually using. Must be in 2^(MaxPstreams + 1) format.
  675. * fls(0) = 0, fls(0x1) = 1, fls(0x10) = 2, fls(0x100) = 3, etc.
  676. */
  677. max_primary_streams = fls(stream_info->num_stream_ctxs) - 2;
  678. xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
  679. "Setting number of stream ctx array entries to %u",
  680. 1 << (max_primary_streams + 1));
  681. ep_ctx->ep_info &= cpu_to_le32(~EP_MAXPSTREAMS_MASK);
  682. ep_ctx->ep_info |= cpu_to_le32(EP_MAXPSTREAMS(max_primary_streams)
  683. | EP_HAS_LSA);
  684. ep_ctx->deq = cpu_to_le64(stream_info->ctx_array_dma);
  685. }
  686. /*
  687. * Sets the MaxPStreams field and the Linear Stream Array field to 0.
  688. * Reinstalls the "normal" endpoint ring (at its previous dequeue mark,
  689. * not at the beginning of the ring).
  690. */
  691. void xhci_setup_no_streams_ep_input_ctx(struct xhci_hcd *xhci,
  692. struct xhci_ep_ctx *ep_ctx,
  693. struct xhci_virt_ep *ep)
  694. {
  695. dma_addr_t addr;
  696. ep_ctx->ep_info &= cpu_to_le32(~(EP_MAXPSTREAMS_MASK | EP_HAS_LSA));
  697. addr = xhci_trb_virt_to_dma(ep->ring->deq_seg, ep->ring->dequeue);
  698. ep_ctx->deq = cpu_to_le64(addr | ep->ring->cycle_state);
  699. }
  700. /* Frees all stream contexts associated with the endpoint,
  701. *
  702. * Caller should fix the endpoint context streams fields.
  703. */
  704. void xhci_free_stream_info(struct xhci_hcd *xhci,
  705. struct xhci_stream_info *stream_info)
  706. {
  707. int cur_stream;
  708. struct xhci_ring *cur_ring;
  709. if (!stream_info)
  710. return;
  711. for (cur_stream = 1; cur_stream < stream_info->num_streams;
  712. cur_stream++) {
  713. cur_ring = stream_info->stream_rings[cur_stream];
  714. if (cur_ring) {
  715. xhci_ring_free(xhci, cur_ring);
  716. stream_info->stream_rings[cur_stream] = NULL;
  717. }
  718. }
  719. xhci_free_command(xhci, stream_info->free_streams_command);
  720. xhci->cmd_ring_reserved_trbs--;
  721. if (stream_info->stream_ctx_array)
  722. xhci_free_stream_ctx(xhci,
  723. stream_info->num_stream_ctxs,
  724. stream_info->stream_ctx_array,
  725. stream_info->ctx_array_dma);
  726. kfree(stream_info->stream_rings);
  727. kfree(stream_info);
  728. }
  729. /***************** Device context manipulation *************************/
  730. static void xhci_init_endpoint_timer(struct xhci_hcd *xhci,
  731. struct xhci_virt_ep *ep)
  732. {
  733. init_timer(&ep->stop_cmd_timer);
  734. ep->stop_cmd_timer.data = (unsigned long) ep;
  735. ep->stop_cmd_timer.function = xhci_stop_endpoint_command_watchdog;
  736. ep->xhci = xhci;
  737. }
  738. static void xhci_free_tt_info(struct xhci_hcd *xhci,
  739. struct xhci_virt_device *virt_dev,
  740. int slot_id)
  741. {
  742. struct list_head *tt_list_head;
  743. struct xhci_tt_bw_info *tt_info, *next;
  744. bool slot_found = false;
  745. /* If the device never made it past the Set Address stage,
  746. * it may not have the real_port set correctly.
  747. */
  748. if (virt_dev->real_port == 0 ||
  749. virt_dev->real_port > HCS_MAX_PORTS(xhci->hcs_params1)) {
  750. xhci_dbg(xhci, "Bad real port.\n");
  751. return;
  752. }
  753. tt_list_head = &(xhci->rh_bw[virt_dev->real_port - 1].tts);
  754. list_for_each_entry_safe(tt_info, next, tt_list_head, tt_list) {
  755. /* Multi-TT hubs will have more than one entry */
  756. if (tt_info->slot_id == slot_id) {
  757. slot_found = true;
  758. list_del(&tt_info->tt_list);
  759. kfree(tt_info);
  760. } else if (slot_found) {
  761. break;
  762. }
  763. }
  764. }
  765. int xhci_alloc_tt_info(struct xhci_hcd *xhci,
  766. struct xhci_virt_device *virt_dev,
  767. struct usb_device *hdev,
  768. struct usb_tt *tt, gfp_t mem_flags)
  769. {
  770. struct xhci_tt_bw_info *tt_info;
  771. unsigned int num_ports;
  772. int i, j;
  773. if (!tt->multi)
  774. num_ports = 1;
  775. else
  776. num_ports = hdev->maxchild;
  777. for (i = 0; i < num_ports; i++, tt_info++) {
  778. struct xhci_interval_bw_table *bw_table;
  779. tt_info = kzalloc(sizeof(*tt_info), mem_flags);
  780. if (!tt_info)
  781. goto free_tts;
  782. INIT_LIST_HEAD(&tt_info->tt_list);
  783. list_add(&tt_info->tt_list,
  784. &xhci->rh_bw[virt_dev->real_port - 1].tts);
  785. tt_info->slot_id = virt_dev->udev->slot_id;
  786. if (tt->multi)
  787. tt_info->ttport = i+1;
  788. bw_table = &tt_info->bw_table;
  789. for (j = 0; j < XHCI_MAX_INTERVAL; j++)
  790. INIT_LIST_HEAD(&bw_table->interval_bw[j].endpoints);
  791. }
  792. return 0;
  793. free_tts:
  794. xhci_free_tt_info(xhci, virt_dev, virt_dev->udev->slot_id);
  795. return -ENOMEM;
  796. }
  797. /* All the xhci_tds in the ring's TD list should be freed at this point.
  798. * Should be called with xhci->lock held if there is any chance the TT lists
  799. * will be manipulated by the configure endpoint, allocate device, or update
  800. * hub functions while this function is removing the TT entries from the list.
  801. */
  802. void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id)
  803. {
  804. struct xhci_virt_device *dev;
  805. int i;
  806. int old_active_eps = 0;
  807. /* Slot ID 0 is reserved */
  808. if (slot_id == 0 || !xhci->devs[slot_id])
  809. return;
  810. dev = xhci->devs[slot_id];
  811. xhci->dcbaa->dev_context_ptrs[slot_id] = 0;
  812. if (!dev)
  813. return;
  814. if (dev->tt_info)
  815. old_active_eps = dev->tt_info->active_eps;
  816. for (i = 0; i < 31; ++i) {
  817. if (dev->eps[i].ring)
  818. xhci_ring_free(xhci, dev->eps[i].ring);
  819. if (dev->eps[i].stream_info)
  820. xhci_free_stream_info(xhci,
  821. dev->eps[i].stream_info);
  822. /* Endpoints on the TT/root port lists should have been removed
  823. * when usb_disable_device() was called for the device.
  824. * We can't drop them anyway, because the udev might have gone
  825. * away by this point, and we can't tell what speed it was.
  826. */
  827. if (!list_empty(&dev->eps[i].bw_endpoint_list))
  828. xhci_warn(xhci, "Slot %u endpoint %u "
  829. "not removed from BW list!\n",
  830. slot_id, i);
  831. }
  832. /* If this is a hub, free the TT(s) from the TT list */
  833. xhci_free_tt_info(xhci, dev, slot_id);
  834. /* If necessary, update the number of active TTs on this root port */
  835. xhci_update_tt_active_eps(xhci, dev, old_active_eps);
  836. if (dev->ring_cache) {
  837. for (i = 0; i < dev->num_rings_cached; i++)
  838. xhci_ring_free(xhci, dev->ring_cache[i]);
  839. kfree(dev->ring_cache);
  840. }
  841. if (dev->in_ctx)
  842. xhci_free_container_ctx(xhci, dev->in_ctx);
  843. if (dev->out_ctx)
  844. xhci_free_container_ctx(xhci, dev->out_ctx);
  845. kfree(xhci->devs[slot_id]);
  846. xhci->devs[slot_id] = NULL;
  847. }
  848. int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id,
  849. struct usb_device *udev, gfp_t flags)
  850. {
  851. struct xhci_virt_device *dev;
  852. int i;
  853. /* Slot ID 0 is reserved */
  854. if (slot_id == 0 || xhci->devs[slot_id]) {
  855. xhci_warn(xhci, "Bad Slot ID %d\n", slot_id);
  856. return 0;
  857. }
  858. xhci->devs[slot_id] = kzalloc(sizeof(*xhci->devs[slot_id]), flags);
  859. if (!xhci->devs[slot_id])
  860. return 0;
  861. dev = xhci->devs[slot_id];
  862. /* Allocate the (output) device context that will be used in the HC. */
  863. dev->out_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_DEVICE, flags);
  864. if (!dev->out_ctx)
  865. goto fail;
  866. xhci_dbg(xhci, "Slot %d output ctx = 0x%llx (dma)\n", slot_id,
  867. (unsigned long long)dev->out_ctx->dma);
  868. /* Allocate the (input) device context for address device command */
  869. dev->in_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT, flags);
  870. if (!dev->in_ctx)
  871. goto fail;
  872. xhci_dbg(xhci, "Slot %d input ctx = 0x%llx (dma)\n", slot_id,
  873. (unsigned long long)dev->in_ctx->dma);
  874. /* Initialize the cancellation list and watchdog timers for each ep */
  875. for (i = 0; i < 31; i++) {
  876. xhci_init_endpoint_timer(xhci, &dev->eps[i]);
  877. INIT_LIST_HEAD(&dev->eps[i].cancelled_td_list);
  878. INIT_LIST_HEAD(&dev->eps[i].bw_endpoint_list);
  879. }
  880. /* Allocate endpoint 0 ring */
  881. dev->eps[0].ring = xhci_ring_alloc(xhci, 2, 1, TYPE_CTRL, flags);
  882. if (!dev->eps[0].ring)
  883. goto fail;
  884. /* Allocate pointers to the ring cache */
  885. dev->ring_cache = kzalloc(
  886. sizeof(struct xhci_ring *)*XHCI_MAX_RINGS_CACHED,
  887. flags);
  888. if (!dev->ring_cache)
  889. goto fail;
  890. dev->num_rings_cached = 0;
  891. init_completion(&dev->cmd_completion);
  892. dev->udev = udev;
  893. /* Point to output device context in dcbaa. */
  894. xhci->dcbaa->dev_context_ptrs[slot_id] = cpu_to_le64(dev->out_ctx->dma);
  895. xhci_dbg(xhci, "Set slot id %d dcbaa entry %p to 0x%llx\n",
  896. slot_id,
  897. &xhci->dcbaa->dev_context_ptrs[slot_id],
  898. le64_to_cpu(xhci->dcbaa->dev_context_ptrs[slot_id]));
  899. return 1;
  900. fail:
  901. xhci_free_virt_device(xhci, slot_id);
  902. return 0;
  903. }
  904. void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
  905. struct usb_device *udev)
  906. {
  907. struct xhci_virt_device *virt_dev;
  908. struct xhci_ep_ctx *ep0_ctx;
  909. struct xhci_ring *ep_ring;
  910. virt_dev = xhci->devs[udev->slot_id];
  911. ep0_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, 0);
  912. ep_ring = virt_dev->eps[0].ring;
  913. /*
  914. * FIXME we don't keep track of the dequeue pointer very well after a
  915. * Set TR dequeue pointer, so we're setting the dequeue pointer of the
  916. * host to our enqueue pointer. This should only be called after a
  917. * configured device has reset, so all control transfers should have
  918. * been completed or cancelled before the reset.
  919. */
  920. ep0_ctx->deq = cpu_to_le64(xhci_trb_virt_to_dma(ep_ring->enq_seg,
  921. ep_ring->enqueue)
  922. | ep_ring->cycle_state);
  923. }
  924. /*
  925. * The xHCI roothub may have ports of differing speeds in any order in the port
  926. * status registers. xhci->port_array provides an array of the port speed for
  927. * each offset into the port status registers.
  928. *
  929. * The xHCI hardware wants to know the roothub port number that the USB device
  930. * is attached to (or the roothub port its ancestor hub is attached to). All we
  931. * know is the index of that port under either the USB 2.0 or the USB 3.0
  932. * roothub, but that doesn't give us the real index into the HW port status
  933. * registers. Call xhci_find_raw_port_number() to get real index.
  934. */
  935. static u32 xhci_find_real_port_number(struct xhci_hcd *xhci,
  936. struct usb_device *udev)
  937. {
  938. struct usb_device *top_dev;
  939. struct usb_hcd *hcd;
  940. if (udev->speed == USB_SPEED_SUPER)
  941. hcd = xhci->shared_hcd;
  942. else
  943. hcd = xhci->main_hcd;
  944. for (top_dev = udev; top_dev->parent && top_dev->parent->parent;
  945. top_dev = top_dev->parent)
  946. /* Found device below root hub */;
  947. return xhci_find_raw_port_number(hcd, top_dev->portnum);
  948. }
  949. /* Setup an xHCI virtual device for a Set Address command */
  950. int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev)
  951. {
  952. struct xhci_virt_device *dev;
  953. struct xhci_ep_ctx *ep0_ctx;
  954. struct xhci_slot_ctx *slot_ctx;
  955. u32 port_num;
  956. u32 max_packets;
  957. struct usb_device *top_dev;
  958. dev = xhci->devs[udev->slot_id];
  959. /* Slot ID 0 is reserved */
  960. if (udev->slot_id == 0 || !dev) {
  961. xhci_warn(xhci, "Slot ID %d is not assigned to this device\n",
  962. udev->slot_id);
  963. return -EINVAL;
  964. }
  965. ep0_ctx = xhci_get_ep_ctx(xhci, dev->in_ctx, 0);
  966. slot_ctx = xhci_get_slot_ctx(xhci, dev->in_ctx);
  967. /* 3) Only the control endpoint is valid - one endpoint context */
  968. slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1) | udev->route);
  969. switch (udev->speed) {
  970. case USB_SPEED_SUPER:
  971. slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_SS);
  972. max_packets = MAX_PACKET(512);
  973. break;
  974. case USB_SPEED_HIGH:
  975. slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_HS);
  976. max_packets = MAX_PACKET(64);
  977. break;
  978. /* USB core guesses at a 64-byte max packet first for FS devices */
  979. case USB_SPEED_FULL:
  980. slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_FS);
  981. max_packets = MAX_PACKET(64);
  982. break;
  983. case USB_SPEED_LOW:
  984. slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_LS);
  985. max_packets = MAX_PACKET(8);
  986. break;
  987. case USB_SPEED_WIRELESS:
  988. xhci_dbg(xhci, "FIXME xHCI doesn't support wireless speeds\n");
  989. return -EINVAL;
  990. break;
  991. default:
  992. /* Speed was set earlier, this shouldn't happen. */
  993. return -EINVAL;
  994. }
  995. /* Find the root hub port this device is under */
  996. port_num = xhci_find_real_port_number(xhci, udev);
  997. if (!port_num)
  998. return -EINVAL;
  999. slot_ctx->dev_info2 |= cpu_to_le32(ROOT_HUB_PORT(port_num));
  1000. /* Set the port number in the virtual_device to the faked port number */
  1001. for (top_dev = udev; top_dev->parent && top_dev->parent->parent;
  1002. top_dev = top_dev->parent)
  1003. /* Found device below root hub */;
  1004. dev->fake_port = top_dev->portnum;
  1005. dev->real_port = port_num;
  1006. xhci_dbg(xhci, "Set root hub portnum to %d\n", port_num);
  1007. xhci_dbg(xhci, "Set fake root hub portnum to %d\n", dev->fake_port);
  1008. /* Find the right bandwidth table that this device will be a part of.
  1009. * If this is a full speed device attached directly to a root port (or a
  1010. * decendent of one), it counts as a primary bandwidth domain, not a
  1011. * secondary bandwidth domain under a TT. An xhci_tt_info structure
  1012. * will never be created for the HS root hub.
  1013. */
  1014. if (!udev->tt || !udev->tt->hub->parent) {
  1015. dev->bw_table = &xhci->rh_bw[port_num - 1].bw_table;
  1016. } else {
  1017. struct xhci_root_port_bw_info *rh_bw;
  1018. struct xhci_tt_bw_info *tt_bw;
  1019. rh_bw = &xhci->rh_bw[port_num - 1];
  1020. /* Find the right TT. */
  1021. list_for_each_entry(tt_bw, &rh_bw->tts, tt_list) {
  1022. if (tt_bw->slot_id != udev->tt->hub->slot_id)
  1023. continue;
  1024. if (!dev->udev->tt->multi ||
  1025. (udev->tt->multi &&
  1026. tt_bw->ttport == dev->udev->ttport)) {
  1027. dev->bw_table = &tt_bw->bw_table;
  1028. dev->tt_info = tt_bw;
  1029. break;
  1030. }
  1031. }
  1032. if (!dev->tt_info)
  1033. xhci_warn(xhci, "WARN: Didn't find a matching TT\n");
  1034. }
  1035. /* Is this a LS/FS device under an external HS hub? */
  1036. if (udev->tt && udev->tt->hub->parent) {
  1037. slot_ctx->tt_info = cpu_to_le32(udev->tt->hub->slot_id |
  1038. (udev->ttport << 8));
  1039. if (udev->tt->multi)
  1040. slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
  1041. }
  1042. xhci_dbg(xhci, "udev->tt = %p\n", udev->tt);
  1043. xhci_dbg(xhci, "udev->ttport = 0x%x\n", udev->ttport);
  1044. /* Step 4 - ring already allocated */
  1045. /* Step 5 */
  1046. ep0_ctx->ep_info2 = cpu_to_le32(EP_TYPE(CTRL_EP));
  1047. /* EP 0 can handle "burst" sizes of 1, so Max Burst Size field is 0 */
  1048. ep0_ctx->ep_info2 |= cpu_to_le32(MAX_BURST(0) | ERROR_COUNT(3) |
  1049. max_packets);
  1050. ep0_ctx->deq = cpu_to_le64(dev->eps[0].ring->first_seg->dma |
  1051. dev->eps[0].ring->cycle_state);
  1052. /* Steps 7 and 8 were done in xhci_alloc_virt_device() */
  1053. return 0;
  1054. }
  1055. /*
  1056. * Convert interval expressed as 2^(bInterval - 1) == interval into
  1057. * straight exponent value 2^n == interval.
  1058. *
  1059. */
  1060. static unsigned int xhci_parse_exponent_interval(struct usb_device *udev,
  1061. struct usb_host_endpoint *ep)
  1062. {
  1063. unsigned int interval;
  1064. interval = clamp_val(ep->desc.bInterval, 1, 16) - 1;
  1065. if (interval != ep->desc.bInterval - 1)
  1066. dev_warn(&udev->dev,
  1067. "ep %#x - rounding interval to %d %sframes\n",
  1068. ep->desc.bEndpointAddress,
  1069. 1 << interval,
  1070. udev->speed == USB_SPEED_FULL ? "" : "micro");
  1071. if (udev->speed == USB_SPEED_FULL) {
  1072. /*
  1073. * Full speed isoc endpoints specify interval in frames,
  1074. * not microframes. We are using microframes everywhere,
  1075. * so adjust accordingly.
  1076. */
  1077. interval += 3; /* 1 frame = 2^3 uframes */
  1078. }
  1079. return interval;
  1080. }
  1081. /*
  1082. * Convert bInterval expressed in microframes (in 1-255 range) to exponent of
  1083. * microframes, rounded down to nearest power of 2.
  1084. */
  1085. static unsigned int xhci_microframes_to_exponent(struct usb_device *udev,
  1086. struct usb_host_endpoint *ep, unsigned int desc_interval,
  1087. unsigned int min_exponent, unsigned int max_exponent)
  1088. {
  1089. unsigned int interval;
  1090. interval = fls(desc_interval) - 1;
  1091. interval = clamp_val(interval, min_exponent, max_exponent);
  1092. if ((1 << interval) != desc_interval)
  1093. dev_warn(&udev->dev,
  1094. "ep %#x - rounding interval to %d microframes, ep desc says %d microframes\n",
  1095. ep->desc.bEndpointAddress,
  1096. 1 << interval,
  1097. desc_interval);
  1098. return interval;
  1099. }
  1100. static unsigned int xhci_parse_microframe_interval(struct usb_device *udev,
  1101. struct usb_host_endpoint *ep)
  1102. {
  1103. if (ep->desc.bInterval == 0)
  1104. return 0;
  1105. return xhci_microframes_to_exponent(udev, ep,
  1106. ep->desc.bInterval, 0, 15);
  1107. }
  1108. static unsigned int xhci_parse_frame_interval(struct usb_device *udev,
  1109. struct usb_host_endpoint *ep)
  1110. {
  1111. return xhci_microframes_to_exponent(udev, ep,
  1112. ep->desc.bInterval * 8, 3, 10);
  1113. }
  1114. /* Return the polling or NAK interval.
  1115. *
  1116. * The polling interval is expressed in "microframes". If xHCI's Interval field
  1117. * is set to N, it will service the endpoint every 2^(Interval)*125us.
  1118. *
  1119. * The NAK interval is one NAK per 1 to 255 microframes, or no NAKs if interval
  1120. * is set to 0.
  1121. */
  1122. static unsigned int xhci_get_endpoint_interval(struct usb_device *udev,
  1123. struct usb_host_endpoint *ep)
  1124. {
  1125. unsigned int interval = 0;
  1126. switch (udev->speed) {
  1127. case USB_SPEED_HIGH:
  1128. /* Max NAK rate */
  1129. if (usb_endpoint_xfer_control(&ep->desc) ||
  1130. usb_endpoint_xfer_bulk(&ep->desc)) {
  1131. interval = xhci_parse_microframe_interval(udev, ep);
  1132. break;
  1133. }
  1134. /* Fall through - SS and HS isoc/int have same decoding */
  1135. case USB_SPEED_SUPER:
  1136. if (usb_endpoint_xfer_int(&ep->desc) ||
  1137. usb_endpoint_xfer_isoc(&ep->desc)) {
  1138. interval = xhci_parse_exponent_interval(udev, ep);
  1139. }
  1140. break;
  1141. case USB_SPEED_FULL:
  1142. if (usb_endpoint_xfer_isoc(&ep->desc)) {
  1143. interval = xhci_parse_exponent_interval(udev, ep);
  1144. break;
  1145. }
  1146. /*
  1147. * Fall through for interrupt endpoint interval decoding
  1148. * since it uses the same rules as low speed interrupt
  1149. * endpoints.
  1150. */
  1151. case USB_SPEED_LOW:
  1152. if (usb_endpoint_xfer_int(&ep->desc) ||
  1153. usb_endpoint_xfer_isoc(&ep->desc)) {
  1154. interval = xhci_parse_frame_interval(udev, ep);
  1155. }
  1156. break;
  1157. default:
  1158. BUG();
  1159. }
  1160. return EP_INTERVAL(interval);
  1161. }
  1162. /* The "Mult" field in the endpoint context is only set for SuperSpeed isoc eps.
  1163. * High speed endpoint descriptors can define "the number of additional
  1164. * transaction opportunities per microframe", but that goes in the Max Burst
  1165. * endpoint context field.
  1166. */
  1167. static u32 xhci_get_endpoint_mult(struct usb_device *udev,
  1168. struct usb_host_endpoint *ep)
  1169. {
  1170. if (udev->speed != USB_SPEED_SUPER ||
  1171. !usb_endpoint_xfer_isoc(&ep->desc))
  1172. return 0;
  1173. return ep->ss_ep_comp.bmAttributes;
  1174. }
  1175. static u32 xhci_get_endpoint_type(struct usb_device *udev,
  1176. struct usb_host_endpoint *ep)
  1177. {
  1178. int in;
  1179. u32 type;
  1180. in = usb_endpoint_dir_in(&ep->desc);
  1181. if (usb_endpoint_xfer_control(&ep->desc)) {
  1182. type = EP_TYPE(CTRL_EP);
  1183. } else if (usb_endpoint_xfer_bulk(&ep->desc)) {
  1184. if (in)
  1185. type = EP_TYPE(BULK_IN_EP);
  1186. else
  1187. type = EP_TYPE(BULK_OUT_EP);
  1188. } else if (usb_endpoint_xfer_isoc(&ep->desc)) {
  1189. if (in)
  1190. type = EP_TYPE(ISOC_IN_EP);
  1191. else
  1192. type = EP_TYPE(ISOC_OUT_EP);
  1193. } else if (usb_endpoint_xfer_int(&ep->desc)) {
  1194. if (in)
  1195. type = EP_TYPE(INT_IN_EP);
  1196. else
  1197. type = EP_TYPE(INT_OUT_EP);
  1198. } else {
  1199. type = 0;
  1200. }
  1201. return type;
  1202. }
  1203. /* Return the maximum endpoint service interval time (ESIT) payload.
  1204. * Basically, this is the maxpacket size, multiplied by the burst size
  1205. * and mult size.
  1206. */
  1207. static u32 xhci_get_max_esit_payload(struct xhci_hcd *xhci,
  1208. struct usb_device *udev,
  1209. struct usb_host_endpoint *ep)
  1210. {
  1211. int max_burst;
  1212. int max_packet;
  1213. /* Only applies for interrupt or isochronous endpoints */
  1214. if (usb_endpoint_xfer_control(&ep->desc) ||
  1215. usb_endpoint_xfer_bulk(&ep->desc))
  1216. return 0;
  1217. if (udev->speed == USB_SPEED_SUPER)
  1218. return le16_to_cpu(ep->ss_ep_comp.wBytesPerInterval);
  1219. max_packet = GET_MAX_PACKET(usb_endpoint_maxp(&ep->desc));
  1220. max_burst = (usb_endpoint_maxp(&ep->desc) & 0x1800) >> 11;
  1221. /* A 0 in max burst means 1 transfer per ESIT */
  1222. return max_packet * (max_burst + 1);
  1223. }
  1224. /* Set up an endpoint with one ring segment. Do not allocate stream rings.
  1225. * Drivers will have to call usb_alloc_streams() to do that.
  1226. */
  1227. int xhci_endpoint_init(struct xhci_hcd *xhci,
  1228. struct xhci_virt_device *virt_dev,
  1229. struct usb_device *udev,
  1230. struct usb_host_endpoint *ep,
  1231. gfp_t mem_flags)
  1232. {
  1233. unsigned int ep_index;
  1234. struct xhci_ep_ctx *ep_ctx;
  1235. struct xhci_ring *ep_ring;
  1236. unsigned int max_packet;
  1237. unsigned int max_burst;
  1238. enum xhci_ring_type type;
  1239. u32 max_esit_payload;
  1240. u32 endpoint_type;
  1241. ep_index = xhci_get_endpoint_index(&ep->desc);
  1242. ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
  1243. endpoint_type = xhci_get_endpoint_type(udev, ep);
  1244. if (!endpoint_type)
  1245. return -EINVAL;
  1246. ep_ctx->ep_info2 = cpu_to_le32(endpoint_type);
  1247. type = usb_endpoint_type(&ep->desc);
  1248. /* Set up the endpoint ring */
  1249. virt_dev->eps[ep_index].new_ring =
  1250. xhci_ring_alloc(xhci, 2, 1, type, mem_flags);
  1251. if (!virt_dev->eps[ep_index].new_ring) {
  1252. /* Attempt to use the ring cache */
  1253. if (virt_dev->num_rings_cached == 0)
  1254. return -ENOMEM;
  1255. virt_dev->eps[ep_index].new_ring =
  1256. virt_dev->ring_cache[virt_dev->num_rings_cached];
  1257. virt_dev->ring_cache[virt_dev->num_rings_cached] = NULL;
  1258. virt_dev->num_rings_cached--;
  1259. xhci_reinit_cached_ring(xhci, virt_dev->eps[ep_index].new_ring,
  1260. 1, type);
  1261. }
  1262. virt_dev->eps[ep_index].skip = false;
  1263. ep_ring = virt_dev->eps[ep_index].new_ring;
  1264. ep_ctx->deq = cpu_to_le64(ep_ring->first_seg->dma | ep_ring->cycle_state);
  1265. ep_ctx->ep_info = cpu_to_le32(xhci_get_endpoint_interval(udev, ep)
  1266. | EP_MULT(xhci_get_endpoint_mult(udev, ep)));
  1267. /* FIXME dig Mult and streams info out of ep companion desc */
  1268. /* Allow 3 retries for everything but isoc;
  1269. * CErr shall be set to 0 for Isoch endpoints.
  1270. */
  1271. if (!usb_endpoint_xfer_isoc(&ep->desc))
  1272. ep_ctx->ep_info2 |= cpu_to_le32(ERROR_COUNT(3));
  1273. else
  1274. ep_ctx->ep_info2 |= cpu_to_le32(ERROR_COUNT(0));
  1275. /* Set the max packet size and max burst */
  1276. max_packet = GET_MAX_PACKET(usb_endpoint_maxp(&ep->desc));
  1277. max_burst = 0;
  1278. switch (udev->speed) {
  1279. case USB_SPEED_SUPER:
  1280. /* dig out max burst from ep companion desc */
  1281. max_burst = ep->ss_ep_comp.bMaxBurst;
  1282. break;
  1283. case USB_SPEED_HIGH:
  1284. /* Some devices get this wrong */
  1285. if (usb_endpoint_xfer_bulk(&ep->desc))
  1286. max_packet = 512;
  1287. /* bits 11:12 specify the number of additional transaction
  1288. * opportunities per microframe (USB 2.0, section 9.6.6)
  1289. */
  1290. if (usb_endpoint_xfer_isoc(&ep->desc) ||
  1291. usb_endpoint_xfer_int(&ep->desc)) {
  1292. max_burst = (usb_endpoint_maxp(&ep->desc)
  1293. & 0x1800) >> 11;
  1294. }
  1295. break;
  1296. case USB_SPEED_FULL:
  1297. case USB_SPEED_LOW:
  1298. break;
  1299. default:
  1300. BUG();
  1301. }
  1302. ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet) |
  1303. MAX_BURST(max_burst));
  1304. max_esit_payload = xhci_get_max_esit_payload(xhci, udev, ep);
  1305. ep_ctx->tx_info = cpu_to_le32(MAX_ESIT_PAYLOAD_FOR_EP(max_esit_payload));
  1306. /*
  1307. * XXX no idea how to calculate the average TRB buffer length for bulk
  1308. * endpoints, as the driver gives us no clue how big each scatter gather
  1309. * list entry (or buffer) is going to be.
  1310. *
  1311. * For isochronous and interrupt endpoints, we set it to the max
  1312. * available, until we have new API in the USB core to allow drivers to
  1313. * declare how much bandwidth they actually need.
  1314. *
  1315. * Normally, it would be calculated by taking the total of the buffer
  1316. * lengths in the TD and then dividing by the number of TRBs in a TD,
  1317. * including link TRBs, No-op TRBs, and Event data TRBs. Since we don't
  1318. * use Event Data TRBs, and we don't chain in a link TRB on short
  1319. * transfers, we're basically dividing by 1.
  1320. *
  1321. * xHCI 1.0 specification indicates that the Average TRB Length should
  1322. * be set to 8 for control endpoints.
  1323. */
  1324. if (usb_endpoint_xfer_control(&ep->desc) && xhci->hci_version == 0x100)
  1325. ep_ctx->tx_info |= cpu_to_le32(AVG_TRB_LENGTH_FOR_EP(8));
  1326. else
  1327. ep_ctx->tx_info |=
  1328. cpu_to_le32(AVG_TRB_LENGTH_FOR_EP(max_esit_payload));
  1329. /* FIXME Debug endpoint context */
  1330. return 0;
  1331. }
  1332. void xhci_endpoint_zero(struct xhci_hcd *xhci,
  1333. struct xhci_virt_device *virt_dev,
  1334. struct usb_host_endpoint *ep)
  1335. {
  1336. unsigned int ep_index;
  1337. struct xhci_ep_ctx *ep_ctx;
  1338. ep_index = xhci_get_endpoint_index(&ep->desc);
  1339. ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
  1340. ep_ctx->ep_info = 0;
  1341. ep_ctx->ep_info2 = 0;
  1342. ep_ctx->deq = 0;
  1343. ep_ctx->tx_info = 0;
  1344. /* Don't free the endpoint ring until the set interface or configuration
  1345. * request succeeds.
  1346. */
  1347. }
  1348. void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info)
  1349. {
  1350. bw_info->ep_interval = 0;
  1351. bw_info->mult = 0;
  1352. bw_info->num_packets = 0;
  1353. bw_info->max_packet_size = 0;
  1354. bw_info->type = 0;
  1355. bw_info->max_esit_payload = 0;
  1356. }
  1357. void xhci_update_bw_info(struct xhci_hcd *xhci,
  1358. struct xhci_container_ctx *in_ctx,
  1359. struct xhci_input_control_ctx *ctrl_ctx,
  1360. struct xhci_virt_device *virt_dev)
  1361. {
  1362. struct xhci_bw_info *bw_info;
  1363. struct xhci_ep_ctx *ep_ctx;
  1364. unsigned int ep_type;
  1365. int i;
  1366. for (i = 1; i < 31; ++i) {
  1367. bw_info = &virt_dev->eps[i].bw_info;
  1368. /* We can't tell what endpoint type is being dropped, but
  1369. * unconditionally clearing the bandwidth info for non-periodic
  1370. * endpoints should be harmless because the info will never be
  1371. * set in the first place.
  1372. */
  1373. if (!EP_IS_ADDED(ctrl_ctx, i) && EP_IS_DROPPED(ctrl_ctx, i)) {
  1374. /* Dropped endpoint */
  1375. xhci_clear_endpoint_bw_info(bw_info);
  1376. continue;
  1377. }
  1378. if (EP_IS_ADDED(ctrl_ctx, i)) {
  1379. ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, i);
  1380. ep_type = CTX_TO_EP_TYPE(le32_to_cpu(ep_ctx->ep_info2));
  1381. /* Ignore non-periodic endpoints */
  1382. if (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
  1383. ep_type != ISOC_IN_EP &&
  1384. ep_type != INT_IN_EP)
  1385. continue;
  1386. /* Added or changed endpoint */
  1387. bw_info->ep_interval = CTX_TO_EP_INTERVAL(
  1388. le32_to_cpu(ep_ctx->ep_info));
  1389. /* Number of packets and mult are zero-based in the
  1390. * input context, but we want one-based for the
  1391. * interval table.
  1392. */
  1393. bw_info->mult = CTX_TO_EP_MULT(
  1394. le32_to_cpu(ep_ctx->ep_info)) + 1;
  1395. bw_info->num_packets = CTX_TO_MAX_BURST(
  1396. le32_to_cpu(ep_ctx->ep_info2)) + 1;
  1397. bw_info->max_packet_size = MAX_PACKET_DECODED(
  1398. le32_to_cpu(ep_ctx->ep_info2));
  1399. bw_info->type = ep_type;
  1400. bw_info->max_esit_payload = CTX_TO_MAX_ESIT_PAYLOAD(
  1401. le32_to_cpu(ep_ctx->tx_info));
  1402. }
  1403. }
  1404. }
  1405. /* Copy output xhci_ep_ctx to the input xhci_ep_ctx copy.
  1406. * Useful when you want to change one particular aspect of the endpoint and then
  1407. * issue a configure endpoint command.
  1408. */
  1409. void xhci_endpoint_copy(struct xhci_hcd *xhci,
  1410. struct xhci_container_ctx *in_ctx,
  1411. struct xhci_container_ctx *out_ctx,
  1412. unsigned int ep_index)
  1413. {
  1414. struct xhci_ep_ctx *out_ep_ctx;
  1415. struct xhci_ep_ctx *in_ep_ctx;
  1416. out_ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  1417. in_ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
  1418. in_ep_ctx->ep_info = out_ep_ctx->ep_info;
  1419. in_ep_ctx->ep_info2 = out_ep_ctx->ep_info2;
  1420. in_ep_ctx->deq = out_ep_ctx->deq;
  1421. in_ep_ctx->tx_info = out_ep_ctx->tx_info;
  1422. }
  1423. /* Copy output xhci_slot_ctx to the input xhci_slot_ctx.
  1424. * Useful when you want to change one particular aspect of the endpoint and then
  1425. * issue a configure endpoint command. Only the context entries field matters,
  1426. * but we'll copy the whole thing anyway.
  1427. */
  1428. void xhci_slot_copy(struct xhci_hcd *xhci,
  1429. struct xhci_container_ctx *in_ctx,
  1430. struct xhci_container_ctx *out_ctx)
  1431. {
  1432. struct xhci_slot_ctx *in_slot_ctx;
  1433. struct xhci_slot_ctx *out_slot_ctx;
  1434. in_slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
  1435. out_slot_ctx = xhci_get_slot_ctx(xhci, out_ctx);
  1436. in_slot_ctx->dev_info = out_slot_ctx->dev_info;
  1437. in_slot_ctx->dev_info2 = out_slot_ctx->dev_info2;
  1438. in_slot_ctx->tt_info = out_slot_ctx->tt_info;
  1439. in_slot_ctx->dev_state = out_slot_ctx->dev_state;
  1440. }
  1441. /* Set up the scratchpad buffer array and scratchpad buffers, if needed. */
  1442. static int scratchpad_alloc(struct xhci_hcd *xhci, gfp_t flags)
  1443. {
  1444. int i;
  1445. struct device *dev = xhci_to_hcd(xhci)->self.controller;
  1446. int num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
  1447. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  1448. "Allocating %d scratchpad buffers", num_sp);
  1449. if (!num_sp)
  1450. return 0;
  1451. xhci->scratchpad = kzalloc(sizeof(*xhci->scratchpad), flags);
  1452. if (!xhci->scratchpad)
  1453. goto fail_sp;
  1454. xhci->scratchpad->sp_array = dma_alloc_coherent(dev,
  1455. num_sp * sizeof(u64),
  1456. &xhci->scratchpad->sp_dma, flags);
  1457. if (!xhci->scratchpad->sp_array)
  1458. goto fail_sp2;
  1459. xhci->scratchpad->sp_buffers = kzalloc(sizeof(void *) * num_sp, flags);
  1460. if (!xhci->scratchpad->sp_buffers)
  1461. goto fail_sp3;
  1462. xhci->scratchpad->sp_dma_buffers =
  1463. kzalloc(sizeof(dma_addr_t) * num_sp, flags);
  1464. if (!xhci->scratchpad->sp_dma_buffers)
  1465. goto fail_sp4;
  1466. xhci->dcbaa->dev_context_ptrs[0] = cpu_to_le64(xhci->scratchpad->sp_dma);
  1467. for (i = 0; i < num_sp; i++) {
  1468. dma_addr_t dma;
  1469. void *buf = dma_alloc_coherent(dev, xhci->page_size, &dma,
  1470. flags);
  1471. if (!buf)
  1472. goto fail_sp5;
  1473. xhci->scratchpad->sp_array[i] = dma;
  1474. xhci->scratchpad->sp_buffers[i] = buf;
  1475. xhci->scratchpad->sp_dma_buffers[i] = dma;
  1476. }
  1477. return 0;
  1478. fail_sp5:
  1479. for (i = i - 1; i >= 0; i--) {
  1480. dma_free_coherent(dev, xhci->page_size,
  1481. xhci->scratchpad->sp_buffers[i],
  1482. xhci->scratchpad->sp_dma_buffers[i]);
  1483. }
  1484. kfree(xhci->scratchpad->sp_dma_buffers);
  1485. fail_sp4:
  1486. kfree(xhci->scratchpad->sp_buffers);
  1487. fail_sp3:
  1488. dma_free_coherent(dev, num_sp * sizeof(u64),
  1489. xhci->scratchpad->sp_array,
  1490. xhci->scratchpad->sp_dma);
  1491. fail_sp2:
  1492. kfree(xhci->scratchpad);
  1493. xhci->scratchpad = NULL;
  1494. fail_sp:
  1495. return -ENOMEM;
  1496. }
  1497. static void scratchpad_free(struct xhci_hcd *xhci)
  1498. {
  1499. int num_sp;
  1500. int i;
  1501. struct device *dev = xhci_to_hcd(xhci)->self.controller;
  1502. if (!xhci->scratchpad)
  1503. return;
  1504. num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
  1505. for (i = 0; i < num_sp; i++) {
  1506. dma_free_coherent(dev, xhci->page_size,
  1507. xhci->scratchpad->sp_buffers[i],
  1508. xhci->scratchpad->sp_dma_buffers[i]);
  1509. }
  1510. kfree(xhci->scratchpad->sp_dma_buffers);
  1511. kfree(xhci->scratchpad->sp_buffers);
  1512. dma_free_coherent(dev, num_sp * sizeof(u64),
  1513. xhci->scratchpad->sp_array,
  1514. xhci->scratchpad->sp_dma);
  1515. kfree(xhci->scratchpad);
  1516. xhci->scratchpad = NULL;
  1517. }
  1518. struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
  1519. bool allocate_in_ctx, bool allocate_completion,
  1520. gfp_t mem_flags)
  1521. {
  1522. struct xhci_command *command;
  1523. command = kzalloc(sizeof(*command), mem_flags);
  1524. if (!command)
  1525. return NULL;
  1526. if (allocate_in_ctx) {
  1527. command->in_ctx =
  1528. xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT,
  1529. mem_flags);
  1530. if (!command->in_ctx) {
  1531. kfree(command);
  1532. return NULL;
  1533. }
  1534. }
  1535. if (allocate_completion) {
  1536. command->completion =
  1537. kzalloc(sizeof(struct completion), mem_flags);
  1538. if (!command->completion) {
  1539. xhci_free_container_ctx(xhci, command->in_ctx);
  1540. kfree(command);
  1541. return NULL;
  1542. }
  1543. init_completion(command->completion);
  1544. }
  1545. command->status = 0;
  1546. INIT_LIST_HEAD(&command->cmd_list);
  1547. return command;
  1548. }
  1549. void xhci_urb_free_priv(struct xhci_hcd *xhci, struct urb_priv *urb_priv)
  1550. {
  1551. if (urb_priv) {
  1552. kfree(urb_priv->td[0]);
  1553. kfree(urb_priv);
  1554. }
  1555. }
  1556. void xhci_free_command(struct xhci_hcd *xhci,
  1557. struct xhci_command *command)
  1558. {
  1559. xhci_free_container_ctx(xhci,
  1560. command->in_ctx);
  1561. kfree(command->completion);
  1562. kfree(command);
  1563. }
  1564. void xhci_mem_cleanup(struct xhci_hcd *xhci)
  1565. {
  1566. struct device *dev = xhci_to_hcd(xhci)->self.controller;
  1567. int size;
  1568. int i, j, num_ports;
  1569. del_timer_sync(&xhci->cmd_timer);
  1570. /* Free the Event Ring Segment Table and the actual Event Ring */
  1571. size = sizeof(struct xhci_erst_entry)*(xhci->erst.num_entries);
  1572. if (xhci->erst.entries)
  1573. dma_free_coherent(dev, size,
  1574. xhci->erst.entries, xhci->erst.erst_dma_addr);
  1575. xhci->erst.entries = NULL;
  1576. xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Freed ERST");
  1577. if (xhci->event_ring)
  1578. xhci_ring_free(xhci, xhci->event_ring);
  1579. xhci->event_ring = NULL;
  1580. xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Freed event ring");
  1581. if (xhci->lpm_command)
  1582. xhci_free_command(xhci, xhci->lpm_command);
  1583. if (xhci->cmd_ring)
  1584. xhci_ring_free(xhci, xhci->cmd_ring);
  1585. xhci->cmd_ring = NULL;
  1586. xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Freed command ring");
  1587. xhci_cleanup_command_queue(xhci);
  1588. num_ports = HCS_MAX_PORTS(xhci->hcs_params1);
  1589. for (i = 0; i < num_ports; i++) {
  1590. struct xhci_interval_bw_table *bwt = &xhci->rh_bw[i].bw_table;
  1591. for (j = 0; j < XHCI_MAX_INTERVAL; j++) {
  1592. struct list_head *ep = &bwt->interval_bw[j].endpoints;
  1593. while (!list_empty(ep))
  1594. list_del_init(ep->next);
  1595. }
  1596. }
  1597. for (i = 1; i < MAX_HC_SLOTS; ++i)
  1598. xhci_free_virt_device(xhci, i);
  1599. if (xhci->segment_pool)
  1600. dma_pool_destroy(xhci->segment_pool);
  1601. xhci->segment_pool = NULL;
  1602. xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Freed segment pool");
  1603. if (xhci->device_pool)
  1604. dma_pool_destroy(xhci->device_pool);
  1605. xhci->device_pool = NULL;
  1606. xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Freed device context pool");
  1607. if (xhci->small_streams_pool)
  1608. dma_pool_destroy(xhci->small_streams_pool);
  1609. xhci->small_streams_pool = NULL;
  1610. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  1611. "Freed small stream array pool");
  1612. if (xhci->medium_streams_pool)
  1613. dma_pool_destroy(xhci->medium_streams_pool);
  1614. xhci->medium_streams_pool = NULL;
  1615. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  1616. "Freed medium stream array pool");
  1617. if (xhci->dcbaa)
  1618. dma_free_coherent(dev, sizeof(*xhci->dcbaa),
  1619. xhci->dcbaa, xhci->dcbaa->dma);
  1620. xhci->dcbaa = NULL;
  1621. scratchpad_free(xhci);
  1622. if (!xhci->rh_bw)
  1623. goto no_bw;
  1624. for (i = 0; i < num_ports; i++) {
  1625. struct xhci_tt_bw_info *tt, *n;
  1626. list_for_each_entry_safe(tt, n, &xhci->rh_bw[i].tts, tt_list) {
  1627. list_del(&tt->tt_list);
  1628. kfree(tt);
  1629. }
  1630. }
  1631. no_bw:
  1632. xhci->cmd_ring_reserved_trbs = 0;
  1633. xhci->num_usb2_ports = 0;
  1634. xhci->num_usb3_ports = 0;
  1635. xhci->num_active_eps = 0;
  1636. kfree(xhci->usb2_ports);
  1637. kfree(xhci->usb3_ports);
  1638. kfree(xhci->port_array);
  1639. kfree(xhci->rh_bw);
  1640. kfree(xhci->ext_caps);
  1641. xhci->page_size = 0;
  1642. xhci->page_shift = 0;
  1643. xhci->bus_state[0].bus_suspended = 0;
  1644. xhci->bus_state[1].bus_suspended = 0;
  1645. }
  1646. static int xhci_test_trb_in_td(struct xhci_hcd *xhci,
  1647. struct xhci_segment *input_seg,
  1648. union xhci_trb *start_trb,
  1649. union xhci_trb *end_trb,
  1650. dma_addr_t input_dma,
  1651. struct xhci_segment *result_seg,
  1652. char *test_name, int test_number)
  1653. {
  1654. unsigned long long start_dma;
  1655. unsigned long long end_dma;
  1656. struct xhci_segment *seg;
  1657. start_dma = xhci_trb_virt_to_dma(input_seg, start_trb);
  1658. end_dma = xhci_trb_virt_to_dma(input_seg, end_trb);
  1659. seg = trb_in_td(input_seg, start_trb, end_trb, input_dma);
  1660. if (seg != result_seg) {
  1661. xhci_warn(xhci, "WARN: %s TRB math test %d failed!\n",
  1662. test_name, test_number);
  1663. xhci_warn(xhci, "Tested TRB math w/ seg %p and "
  1664. "input DMA 0x%llx\n",
  1665. input_seg,
  1666. (unsigned long long) input_dma);
  1667. xhci_warn(xhci, "starting TRB %p (0x%llx DMA), "
  1668. "ending TRB %p (0x%llx DMA)\n",
  1669. start_trb, start_dma,
  1670. end_trb, end_dma);
  1671. xhci_warn(xhci, "Expected seg %p, got seg %p\n",
  1672. result_seg, seg);
  1673. return -1;
  1674. }
  1675. return 0;
  1676. }
  1677. /* TRB math checks for xhci_trb_in_td(), using the command and event rings. */
  1678. static int xhci_check_trb_in_td_math(struct xhci_hcd *xhci, gfp_t mem_flags)
  1679. {
  1680. struct {
  1681. dma_addr_t input_dma;
  1682. struct xhci_segment *result_seg;
  1683. } simple_test_vector [] = {
  1684. /* A zeroed DMA field should fail */
  1685. { 0, NULL },
  1686. /* One TRB before the ring start should fail */
  1687. { xhci->event_ring->first_seg->dma - 16, NULL },
  1688. /* One byte before the ring start should fail */
  1689. { xhci->event_ring->first_seg->dma - 1, NULL },
  1690. /* Starting TRB should succeed */
  1691. { xhci->event_ring->first_seg->dma, xhci->event_ring->first_seg },
  1692. /* Ending TRB should succeed */
  1693. { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16,
  1694. xhci->event_ring->first_seg },
  1695. /* One byte after the ring end should fail */
  1696. { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16 + 1, NULL },
  1697. /* One TRB after the ring end should fail */
  1698. { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT)*16, NULL },
  1699. /* An address of all ones should fail */
  1700. { (dma_addr_t) (~0), NULL },
  1701. };
  1702. struct {
  1703. struct xhci_segment *input_seg;
  1704. union xhci_trb *start_trb;
  1705. union xhci_trb *end_trb;
  1706. dma_addr_t input_dma;
  1707. struct xhci_segment *result_seg;
  1708. } complex_test_vector [] = {
  1709. /* Test feeding a valid DMA address from a different ring */
  1710. { .input_seg = xhci->event_ring->first_seg,
  1711. .start_trb = xhci->event_ring->first_seg->trbs,
  1712. .end_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
  1713. .input_dma = xhci->cmd_ring->first_seg->dma,
  1714. .result_seg = NULL,
  1715. },
  1716. /* Test feeding a valid end TRB from a different ring */
  1717. { .input_seg = xhci->event_ring->first_seg,
  1718. .start_trb = xhci->event_ring->first_seg->trbs,
  1719. .end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
  1720. .input_dma = xhci->cmd_ring->first_seg->dma,
  1721. .result_seg = NULL,
  1722. },
  1723. /* Test feeding a valid start and end TRB from a different ring */
  1724. { .input_seg = xhci->event_ring->first_seg,
  1725. .start_trb = xhci->cmd_ring->first_seg->trbs,
  1726. .end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
  1727. .input_dma = xhci->cmd_ring->first_seg->dma,
  1728. .result_seg = NULL,
  1729. },
  1730. /* TRB in this ring, but after this TD */
  1731. { .input_seg = xhci->event_ring->first_seg,
  1732. .start_trb = &xhci->event_ring->first_seg->trbs[0],
  1733. .end_trb = &xhci->event_ring->first_seg->trbs[3],
  1734. .input_dma = xhci->event_ring->first_seg->dma + 4*16,
  1735. .result_seg = NULL,
  1736. },
  1737. /* TRB in this ring, but before this TD */
  1738. { .input_seg = xhci->event_ring->first_seg,
  1739. .start_trb = &xhci->event_ring->first_seg->trbs[3],
  1740. .end_trb = &xhci->event_ring->first_seg->trbs[6],
  1741. .input_dma = xhci->event_ring->first_seg->dma + 2*16,
  1742. .result_seg = NULL,
  1743. },
  1744. /* TRB in this ring, but after this wrapped TD */
  1745. { .input_seg = xhci->event_ring->first_seg,
  1746. .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
  1747. .end_trb = &xhci->event_ring->first_seg->trbs[1],
  1748. .input_dma = xhci->event_ring->first_seg->dma + 2*16,
  1749. .result_seg = NULL,
  1750. },
  1751. /* TRB in this ring, but before this wrapped TD */
  1752. { .input_seg = xhci->event_ring->first_seg,
  1753. .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
  1754. .end_trb = &xhci->event_ring->first_seg->trbs[1],
  1755. .input_dma = xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 4)*16,
  1756. .result_seg = NULL,
  1757. },
  1758. /* TRB not in this ring, and we have a wrapped TD */
  1759. { .input_seg = xhci->event_ring->first_seg,
  1760. .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
  1761. .end_trb = &xhci->event_ring->first_seg->trbs[1],
  1762. .input_dma = xhci->cmd_ring->first_seg->dma + 2*16,
  1763. .result_seg = NULL,
  1764. },
  1765. };
  1766. unsigned int num_tests;
  1767. int i, ret;
  1768. num_tests = ARRAY_SIZE(simple_test_vector);
  1769. for (i = 0; i < num_tests; i++) {
  1770. ret = xhci_test_trb_in_td(xhci,
  1771. xhci->event_ring->first_seg,
  1772. xhci->event_ring->first_seg->trbs,
  1773. &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
  1774. simple_test_vector[i].input_dma,
  1775. simple_test_vector[i].result_seg,
  1776. "Simple", i);
  1777. if (ret < 0)
  1778. return ret;
  1779. }
  1780. num_tests = ARRAY_SIZE(complex_test_vector);
  1781. for (i = 0; i < num_tests; i++) {
  1782. ret = xhci_test_trb_in_td(xhci,
  1783. complex_test_vector[i].input_seg,
  1784. complex_test_vector[i].start_trb,
  1785. complex_test_vector[i].end_trb,
  1786. complex_test_vector[i].input_dma,
  1787. complex_test_vector[i].result_seg,
  1788. "Complex", i);
  1789. if (ret < 0)
  1790. return ret;
  1791. }
  1792. xhci_dbg(xhci, "TRB math tests passed.\n");
  1793. return 0;
  1794. }
  1795. static void xhci_set_hc_event_deq(struct xhci_hcd *xhci)
  1796. {
  1797. u64 temp;
  1798. dma_addr_t deq;
  1799. deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
  1800. xhci->event_ring->dequeue);
  1801. if (deq == 0 && !in_interrupt())
  1802. xhci_warn(xhci, "WARN something wrong with SW event ring "
  1803. "dequeue ptr.\n");
  1804. /* Update HC event ring dequeue pointer */
  1805. temp = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  1806. temp &= ERST_PTR_MASK;
  1807. /* Don't clear the EHB bit (which is RW1C) because
  1808. * there might be more events to service.
  1809. */
  1810. temp &= ~ERST_EHB;
  1811. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  1812. "// Write event ring dequeue pointer, "
  1813. "preserving EHB bit");
  1814. xhci_write_64(xhci, ((u64) deq & (u64) ~ERST_PTR_MASK) | temp,
  1815. &xhci->ir_set->erst_dequeue);
  1816. }
  1817. static void xhci_add_in_port(struct xhci_hcd *xhci, unsigned int num_ports,
  1818. __le32 __iomem *addr, u8 major_revision, int max_caps)
  1819. {
  1820. u32 temp, port_offset, port_count;
  1821. int i;
  1822. if (major_revision > 0x03) {
  1823. xhci_warn(xhci, "Ignoring unknown port speed, "
  1824. "Ext Cap %p, revision = 0x%x\n",
  1825. addr, major_revision);
  1826. /* Ignoring port protocol we can't understand. FIXME */
  1827. return;
  1828. }
  1829. /* Port offset and count in the third dword, see section 7.2 */
  1830. temp = readl(addr + 2);
  1831. port_offset = XHCI_EXT_PORT_OFF(temp);
  1832. port_count = XHCI_EXT_PORT_COUNT(temp);
  1833. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  1834. "Ext Cap %p, port offset = %u, "
  1835. "count = %u, revision = 0x%x",
  1836. addr, port_offset, port_count, major_revision);
  1837. /* Port count includes the current port offset */
  1838. if (port_offset == 0 || (port_offset + port_count - 1) > num_ports)
  1839. /* WTF? "Valid values are ‘1’ to MaxPorts" */
  1840. return;
  1841. /* cache usb2 port capabilities */
  1842. if (major_revision < 0x03 && xhci->num_ext_caps < max_caps)
  1843. xhci->ext_caps[xhci->num_ext_caps++] = temp;
  1844. /* Check the host's USB2 LPM capability */
  1845. if ((xhci->hci_version == 0x96) && (major_revision != 0x03) &&
  1846. (temp & XHCI_L1C)) {
  1847. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  1848. "xHCI 0.96: support USB2 software lpm");
  1849. xhci->sw_lpm_support = 1;
  1850. }
  1851. if ((xhci->hci_version >= 0x100) && (major_revision != 0x03)) {
  1852. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  1853. "xHCI 1.0: support USB2 software lpm");
  1854. xhci->sw_lpm_support = 1;
  1855. if (temp & XHCI_HLC) {
  1856. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  1857. "xHCI 1.0: support USB2 hardware lpm");
  1858. xhci->hw_lpm_support = 1;
  1859. }
  1860. }
  1861. port_offset--;
  1862. for (i = port_offset; i < (port_offset + port_count); i++) {
  1863. /* Duplicate entry. Ignore the port if the revisions differ. */
  1864. if (xhci->port_array[i] != 0) {
  1865. xhci_warn(xhci, "Duplicate port entry, Ext Cap %p,"
  1866. " port %u\n", addr, i);
  1867. xhci_warn(xhci, "Port was marked as USB %u, "
  1868. "duplicated as USB %u\n",
  1869. xhci->port_array[i], major_revision);
  1870. /* Only adjust the roothub port counts if we haven't
  1871. * found a similar duplicate.
  1872. */
  1873. if (xhci->port_array[i] != major_revision &&
  1874. xhci->port_array[i] != DUPLICATE_ENTRY) {
  1875. if (xhci->port_array[i] == 0x03)
  1876. xhci->num_usb3_ports--;
  1877. else
  1878. xhci->num_usb2_ports--;
  1879. xhci->port_array[i] = DUPLICATE_ENTRY;
  1880. }
  1881. /* FIXME: Should we disable the port? */
  1882. continue;
  1883. }
  1884. xhci->port_array[i] = major_revision;
  1885. if (major_revision == 0x03)
  1886. xhci->num_usb3_ports++;
  1887. else
  1888. xhci->num_usb2_ports++;
  1889. }
  1890. /* FIXME: Should we disable ports not in the Extended Capabilities? */
  1891. }
  1892. /*
  1893. * Scan the Extended Capabilities for the "Supported Protocol Capabilities" that
  1894. * specify what speeds each port is supposed to be. We can't count on the port
  1895. * speed bits in the PORTSC register being correct until a device is connected,
  1896. * but we need to set up the two fake roothubs with the correct number of USB
  1897. * 3.0 and USB 2.0 ports at host controller initialization time.
  1898. */
  1899. static int xhci_setup_port_arrays(struct xhci_hcd *xhci, gfp_t flags)
  1900. {
  1901. __le32 __iomem *addr, *tmp_addr;
  1902. u32 offset, tmp_offset;
  1903. unsigned int num_ports;
  1904. int i, j, port_index;
  1905. int cap_count = 0;
  1906. addr = &xhci->cap_regs->hcc_params;
  1907. offset = XHCI_HCC_EXT_CAPS(readl(addr));
  1908. if (offset == 0) {
  1909. xhci_err(xhci, "No Extended Capability registers, "
  1910. "unable to set up roothub.\n");
  1911. return -ENODEV;
  1912. }
  1913. num_ports = HCS_MAX_PORTS(xhci->hcs_params1);
  1914. xhci->port_array = kzalloc(sizeof(*xhci->port_array)*num_ports, flags);
  1915. if (!xhci->port_array)
  1916. return -ENOMEM;
  1917. xhci->rh_bw = kzalloc(sizeof(*xhci->rh_bw)*num_ports, flags);
  1918. if (!xhci->rh_bw)
  1919. return -ENOMEM;
  1920. for (i = 0; i < num_ports; i++) {
  1921. struct xhci_interval_bw_table *bw_table;
  1922. INIT_LIST_HEAD(&xhci->rh_bw[i].tts);
  1923. bw_table = &xhci->rh_bw[i].bw_table;
  1924. for (j = 0; j < XHCI_MAX_INTERVAL; j++)
  1925. INIT_LIST_HEAD(&bw_table->interval_bw[j].endpoints);
  1926. }
  1927. /*
  1928. * For whatever reason, the first capability offset is from the
  1929. * capability register base, not from the HCCPARAMS register.
  1930. * See section 5.3.6 for offset calculation.
  1931. */
  1932. addr = &xhci->cap_regs->hc_capbase + offset;
  1933. tmp_addr = addr;
  1934. tmp_offset = offset;
  1935. /* count extended protocol capability entries for later caching */
  1936. do {
  1937. u32 cap_id;
  1938. cap_id = readl(tmp_addr);
  1939. if (XHCI_EXT_CAPS_ID(cap_id) == XHCI_EXT_CAPS_PROTOCOL)
  1940. cap_count++;
  1941. tmp_offset = XHCI_EXT_CAPS_NEXT(cap_id);
  1942. tmp_addr += tmp_offset;
  1943. } while (tmp_offset);
  1944. xhci->ext_caps = kzalloc(sizeof(*xhci->ext_caps) * cap_count, flags);
  1945. if (!xhci->ext_caps)
  1946. return -ENOMEM;
  1947. while (1) {
  1948. u32 cap_id;
  1949. cap_id = readl(addr);
  1950. if (XHCI_EXT_CAPS_ID(cap_id) == XHCI_EXT_CAPS_PROTOCOL)
  1951. xhci_add_in_port(xhci, num_ports, addr,
  1952. (u8) XHCI_EXT_PORT_MAJOR(cap_id),
  1953. cap_count);
  1954. offset = XHCI_EXT_CAPS_NEXT(cap_id);
  1955. if (!offset || (xhci->num_usb2_ports + xhci->num_usb3_ports)
  1956. == num_ports)
  1957. break;
  1958. /*
  1959. * Once you're into the Extended Capabilities, the offset is
  1960. * always relative to the register holding the offset.
  1961. */
  1962. addr += offset;
  1963. }
  1964. if (xhci->num_usb2_ports == 0 && xhci->num_usb3_ports == 0) {
  1965. xhci_warn(xhci, "No ports on the roothubs?\n");
  1966. return -ENODEV;
  1967. }
  1968. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  1969. "Found %u USB 2.0 ports and %u USB 3.0 ports.",
  1970. xhci->num_usb2_ports, xhci->num_usb3_ports);
  1971. /* Place limits on the number of roothub ports so that the hub
  1972. * descriptors aren't longer than the USB core will allocate.
  1973. */
  1974. if (xhci->num_usb3_ports > 15) {
  1975. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  1976. "Limiting USB 3.0 roothub ports to 15.");
  1977. xhci->num_usb3_ports = 15;
  1978. }
  1979. if (xhci->num_usb2_ports > USB_MAXCHILDREN) {
  1980. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  1981. "Limiting USB 2.0 roothub ports to %u.",
  1982. USB_MAXCHILDREN);
  1983. xhci->num_usb2_ports = USB_MAXCHILDREN;
  1984. }
  1985. /*
  1986. * Note we could have all USB 3.0 ports, or all USB 2.0 ports.
  1987. * Not sure how the USB core will handle a hub with no ports...
  1988. */
  1989. if (xhci->num_usb2_ports) {
  1990. xhci->usb2_ports = kmalloc(sizeof(*xhci->usb2_ports)*
  1991. xhci->num_usb2_ports, flags);
  1992. if (!xhci->usb2_ports)
  1993. return -ENOMEM;
  1994. port_index = 0;
  1995. for (i = 0; i < num_ports; i++) {
  1996. if (xhci->port_array[i] == 0x03 ||
  1997. xhci->port_array[i] == 0 ||
  1998. xhci->port_array[i] == DUPLICATE_ENTRY)
  1999. continue;
  2000. xhci->usb2_ports[port_index] =
  2001. &xhci->op_regs->port_status_base +
  2002. NUM_PORT_REGS*i;
  2003. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  2004. "USB 2.0 port at index %u, "
  2005. "addr = %p", i,
  2006. xhci->usb2_ports[port_index]);
  2007. port_index++;
  2008. if (port_index == xhci->num_usb2_ports)
  2009. break;
  2010. }
  2011. }
  2012. if (xhci->num_usb3_ports) {
  2013. xhci->usb3_ports = kmalloc(sizeof(*xhci->usb3_ports)*
  2014. xhci->num_usb3_ports, flags);
  2015. if (!xhci->usb3_ports)
  2016. return -ENOMEM;
  2017. port_index = 0;
  2018. for (i = 0; i < num_ports; i++)
  2019. if (xhci->port_array[i] == 0x03) {
  2020. xhci->usb3_ports[port_index] =
  2021. &xhci->op_regs->port_status_base +
  2022. NUM_PORT_REGS*i;
  2023. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  2024. "USB 3.0 port at index %u, "
  2025. "addr = %p", i,
  2026. xhci->usb3_ports[port_index]);
  2027. port_index++;
  2028. if (port_index == xhci->num_usb3_ports)
  2029. break;
  2030. }
  2031. }
  2032. return 0;
  2033. }
  2034. int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags)
  2035. {
  2036. dma_addr_t dma;
  2037. struct device *dev = xhci_to_hcd(xhci)->self.controller;
  2038. unsigned int val, val2;
  2039. u64 val_64;
  2040. struct xhci_segment *seg;
  2041. u32 page_size, temp;
  2042. int i;
  2043. INIT_LIST_HEAD(&xhci->cmd_list);
  2044. page_size = readl(&xhci->op_regs->page_size);
  2045. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  2046. "Supported page size register = 0x%x", page_size);
  2047. for (i = 0; i < 16; i++) {
  2048. if ((0x1 & page_size) != 0)
  2049. break;
  2050. page_size = page_size >> 1;
  2051. }
  2052. if (i < 16)
  2053. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  2054. "Supported page size of %iK", (1 << (i+12)) / 1024);
  2055. else
  2056. xhci_warn(xhci, "WARN: no supported page size\n");
  2057. /* Use 4K pages, since that's common and the minimum the HC supports */
  2058. xhci->page_shift = 12;
  2059. xhci->page_size = 1 << xhci->page_shift;
  2060. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  2061. "HCD page size set to %iK", xhci->page_size / 1024);
  2062. /*
  2063. * Program the Number of Device Slots Enabled field in the CONFIG
  2064. * register with the max value of slots the HC can handle.
  2065. */
  2066. val = HCS_MAX_SLOTS(readl(&xhci->cap_regs->hcs_params1));
  2067. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  2068. "// xHC can handle at most %d device slots.", val);
  2069. val2 = readl(&xhci->op_regs->config_reg);
  2070. val |= (val2 & ~HCS_SLOTS_MASK);
  2071. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  2072. "// Setting Max device slots reg = 0x%x.", val);
  2073. writel(val, &xhci->op_regs->config_reg);
  2074. /*
  2075. * Section 5.4.8 - doorbell array must be
  2076. * "physically contiguous and 64-byte (cache line) aligned".
  2077. */
  2078. xhci->dcbaa = dma_alloc_coherent(dev, sizeof(*xhci->dcbaa), &dma,
  2079. GFP_KERNEL);
  2080. if (!xhci->dcbaa)
  2081. goto fail;
  2082. memset(xhci->dcbaa, 0, sizeof *(xhci->dcbaa));
  2083. xhci->dcbaa->dma = dma;
  2084. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  2085. "// Device context base array address = 0x%llx (DMA), %p (virt)",
  2086. (unsigned long long)xhci->dcbaa->dma, xhci->dcbaa);
  2087. xhci_write_64(xhci, dma, &xhci->op_regs->dcbaa_ptr);
  2088. /*
  2089. * Initialize the ring segment pool. The ring must be a contiguous
  2090. * structure comprised of TRBs. The TRBs must be 16 byte aligned,
  2091. * however, the command ring segment needs 64-byte aligned segments
  2092. * and our use of dma addresses in the trb_address_map radix tree needs
  2093. * TRB_SEGMENT_SIZE alignment, so we pick the greater alignment need.
  2094. */
  2095. xhci->segment_pool = dma_pool_create("xHCI ring segments", dev,
  2096. TRB_SEGMENT_SIZE, TRB_SEGMENT_SIZE, xhci->page_size);
  2097. /* See Table 46 and Note on Figure 55 */
  2098. xhci->device_pool = dma_pool_create("xHCI input/output contexts", dev,
  2099. 2112, 64, xhci->page_size);
  2100. if (!xhci->segment_pool || !xhci->device_pool)
  2101. goto fail;
  2102. /* Linear stream context arrays don't have any boundary restrictions,
  2103. * and only need to be 16-byte aligned.
  2104. */
  2105. xhci->small_streams_pool =
  2106. dma_pool_create("xHCI 256 byte stream ctx arrays",
  2107. dev, SMALL_STREAM_ARRAY_SIZE, 16, 0);
  2108. xhci->medium_streams_pool =
  2109. dma_pool_create("xHCI 1KB stream ctx arrays",
  2110. dev, MEDIUM_STREAM_ARRAY_SIZE, 16, 0);
  2111. /* Any stream context array bigger than MEDIUM_STREAM_ARRAY_SIZE
  2112. * will be allocated with dma_alloc_coherent()
  2113. */
  2114. if (!xhci->small_streams_pool || !xhci->medium_streams_pool)
  2115. goto fail;
  2116. /* Set up the command ring to have one segments for now. */
  2117. xhci->cmd_ring = xhci_ring_alloc(xhci, 1, 1, TYPE_COMMAND, flags);
  2118. if (!xhci->cmd_ring)
  2119. goto fail;
  2120. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  2121. "Allocated command ring at %p", xhci->cmd_ring);
  2122. xhci_dbg_trace(xhci, trace_xhci_dbg_init, "First segment DMA is 0x%llx",
  2123. (unsigned long long)xhci->cmd_ring->first_seg->dma);
  2124. /* Set the address in the Command Ring Control register */
  2125. val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
  2126. val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
  2127. (xhci->cmd_ring->first_seg->dma & (u64) ~CMD_RING_RSVD_BITS) |
  2128. xhci->cmd_ring->cycle_state;
  2129. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  2130. "// Setting command ring address to 0x%x", val);
  2131. xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
  2132. xhci_dbg_cmd_ptrs(xhci);
  2133. xhci->lpm_command = xhci_alloc_command(xhci, true, true, flags);
  2134. if (!xhci->lpm_command)
  2135. goto fail;
  2136. /* Reserve one command ring TRB for disabling LPM.
  2137. * Since the USB core grabs the shared usb_bus bandwidth mutex before
  2138. * disabling LPM, we only need to reserve one TRB for all devices.
  2139. */
  2140. xhci->cmd_ring_reserved_trbs++;
  2141. val = readl(&xhci->cap_regs->db_off);
  2142. val &= DBOFF_MASK;
  2143. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  2144. "// Doorbell array is located at offset 0x%x"
  2145. " from cap regs base addr", val);
  2146. xhci->dba = (void __iomem *) xhci->cap_regs + val;
  2147. xhci_dbg_regs(xhci);
  2148. xhci_print_run_regs(xhci);
  2149. /* Set ir_set to interrupt register set 0 */
  2150. xhci->ir_set = &xhci->run_regs->ir_set[0];
  2151. /*
  2152. * Event ring setup: Allocate a normal ring, but also setup
  2153. * the event ring segment table (ERST). Section 4.9.3.
  2154. */
  2155. xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Allocating event ring");
  2156. xhci->event_ring = xhci_ring_alloc(xhci, ERST_NUM_SEGS, 1, TYPE_EVENT,
  2157. flags);
  2158. if (!xhci->event_ring)
  2159. goto fail;
  2160. if (xhci_check_trb_in_td_math(xhci, flags) < 0)
  2161. goto fail;
  2162. xhci->erst.entries = dma_alloc_coherent(dev,
  2163. sizeof(struct xhci_erst_entry) * ERST_NUM_SEGS, &dma,
  2164. GFP_KERNEL);
  2165. if (!xhci->erst.entries)
  2166. goto fail;
  2167. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  2168. "// Allocated event ring segment table at 0x%llx",
  2169. (unsigned long long)dma);
  2170. memset(xhci->erst.entries, 0, sizeof(struct xhci_erst_entry)*ERST_NUM_SEGS);
  2171. xhci->erst.num_entries = ERST_NUM_SEGS;
  2172. xhci->erst.erst_dma_addr = dma;
  2173. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  2174. "Set ERST to 0; private num segs = %i, virt addr = %p, dma addr = 0x%llx",
  2175. xhci->erst.num_entries,
  2176. xhci->erst.entries,
  2177. (unsigned long long)xhci->erst.erst_dma_addr);
  2178. /* set ring base address and size for each segment table entry */
  2179. for (val = 0, seg = xhci->event_ring->first_seg; val < ERST_NUM_SEGS; val++) {
  2180. struct xhci_erst_entry *entry = &xhci->erst.entries[val];
  2181. entry->seg_addr = cpu_to_le64(seg->dma);
  2182. entry->seg_size = cpu_to_le32(TRBS_PER_SEGMENT);
  2183. entry->rsvd = 0;
  2184. seg = seg->next;
  2185. }
  2186. /* set ERST count with the number of entries in the segment table */
  2187. val = readl(&xhci->ir_set->erst_size);
  2188. val &= ERST_SIZE_MASK;
  2189. val |= ERST_NUM_SEGS;
  2190. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  2191. "// Write ERST size = %i to ir_set 0 (some bits preserved)",
  2192. val);
  2193. writel(val, &xhci->ir_set->erst_size);
  2194. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  2195. "// Set ERST entries to point to event ring.");
  2196. /* set the segment table base address */
  2197. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  2198. "// Set ERST base address for ir_set 0 = 0x%llx",
  2199. (unsigned long long)xhci->erst.erst_dma_addr);
  2200. val_64 = xhci_read_64(xhci, &xhci->ir_set->erst_base);
  2201. val_64 &= ERST_PTR_MASK;
  2202. val_64 |= (xhci->erst.erst_dma_addr & (u64) ~ERST_PTR_MASK);
  2203. xhci_write_64(xhci, val_64, &xhci->ir_set->erst_base);
  2204. /* Set the event ring dequeue address */
  2205. xhci_set_hc_event_deq(xhci);
  2206. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  2207. "Wrote ERST address to ir_set 0.");
  2208. xhci_print_ir_set(xhci, 0);
  2209. /* init command timeout timer */
  2210. init_timer(&xhci->cmd_timer);
  2211. xhci->cmd_timer.data = (unsigned long) xhci;
  2212. xhci->cmd_timer.function = xhci_handle_command_timeout;
  2213. /*
  2214. * XXX: Might need to set the Interrupter Moderation Register to
  2215. * something other than the default (~1ms minimum between interrupts).
  2216. * See section 5.5.1.2.
  2217. */
  2218. init_completion(&xhci->addr_dev);
  2219. for (i = 0; i < MAX_HC_SLOTS; ++i)
  2220. xhci->devs[i] = NULL;
  2221. for (i = 0; i < USB_MAXCHILDREN; ++i) {
  2222. xhci->bus_state[0].resume_done[i] = 0;
  2223. xhci->bus_state[1].resume_done[i] = 0;
  2224. /* Only the USB 2.0 completions will ever be used. */
  2225. init_completion(&xhci->bus_state[1].rexit_done[i]);
  2226. }
  2227. if (scratchpad_alloc(xhci, flags))
  2228. goto fail;
  2229. if (xhci_setup_port_arrays(xhci, flags))
  2230. goto fail;
  2231. /* Enable USB 3.0 device notifications for function remote wake, which
  2232. * is necessary for allowing USB 3.0 devices to do remote wakeup from
  2233. * U3 (device suspend).
  2234. */
  2235. temp = readl(&xhci->op_regs->dev_notification);
  2236. temp &= ~DEV_NOTE_MASK;
  2237. temp |= DEV_NOTE_FWAKE;
  2238. writel(temp, &xhci->op_regs->dev_notification);
  2239. return 0;
  2240. fail:
  2241. xhci_warn(xhci, "Couldn't initialize memory\n");
  2242. xhci_halt(xhci);
  2243. xhci_reset(xhci);
  2244. xhci_mem_cleanup(xhci);
  2245. return -ENOMEM;
  2246. }