fusbh200.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731
  1. #ifndef __LINUX_FUSBH200_H
  2. #define __LINUX_FUSBH200_H
  3. /* definitions used for the EHCI driver */
  4. /*
  5. * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
  6. * __leXX (normally) or __beXX (given FUSBH200_BIG_ENDIAN_DESC), depending on
  7. * the host controller implementation.
  8. *
  9. * To facilitate the strongest possible byte-order checking from "sparse"
  10. * and so on, we use __leXX unless that's not practical.
  11. */
  12. #define __hc32 __le32
  13. #define __hc16 __le16
  14. /* statistics can be kept for tuning/monitoring */
  15. struct fusbh200_stats {
  16. /* irq usage */
  17. unsigned long normal;
  18. unsigned long error;
  19. unsigned long iaa;
  20. unsigned long lost_iaa;
  21. /* termination of urbs from core */
  22. unsigned long complete;
  23. unsigned long unlink;
  24. };
  25. /* fusbh200_hcd->lock guards shared data against other CPUs:
  26. * fusbh200_hcd: async, unlink, periodic (and shadow), ...
  27. * usb_host_endpoint: hcpriv
  28. * fusbh200_qh: qh_next, qtd_list
  29. * fusbh200_qtd: qtd_list
  30. *
  31. * Also, hold this lock when talking to HC registers or
  32. * when updating hw_* fields in shared qh/qtd/... structures.
  33. */
  34. #define FUSBH200_MAX_ROOT_PORTS 1 /* see HCS_N_PORTS */
  35. /*
  36. * fusbh200_rh_state values of FUSBH200_RH_RUNNING or above mean that the
  37. * controller may be doing DMA. Lower values mean there's no DMA.
  38. */
  39. enum fusbh200_rh_state {
  40. FUSBH200_RH_HALTED,
  41. FUSBH200_RH_SUSPENDED,
  42. FUSBH200_RH_RUNNING,
  43. FUSBH200_RH_STOPPING
  44. };
  45. /*
  46. * Timer events, ordered by increasing delay length.
  47. * Always update event_delays_ns[] and event_handlers[] (defined in
  48. * ehci-timer.c) in parallel with this list.
  49. */
  50. enum fusbh200_hrtimer_event {
  51. FUSBH200_HRTIMER_POLL_ASS, /* Poll for async schedule off */
  52. FUSBH200_HRTIMER_POLL_PSS, /* Poll for periodic schedule off */
  53. FUSBH200_HRTIMER_POLL_DEAD, /* Wait for dead controller to stop */
  54. FUSBH200_HRTIMER_UNLINK_INTR, /* Wait for interrupt QH unlink */
  55. FUSBH200_HRTIMER_FREE_ITDS, /* Wait for unused iTDs and siTDs */
  56. FUSBH200_HRTIMER_ASYNC_UNLINKS, /* Unlink empty async QHs */
  57. FUSBH200_HRTIMER_IAA_WATCHDOG, /* Handle lost IAA interrupts */
  58. FUSBH200_HRTIMER_DISABLE_PERIODIC, /* Wait to disable periodic sched */
  59. FUSBH200_HRTIMER_DISABLE_ASYNC, /* Wait to disable async sched */
  60. FUSBH200_HRTIMER_IO_WATCHDOG, /* Check for missing IRQs */
  61. FUSBH200_HRTIMER_NUM_EVENTS /* Must come last */
  62. };
  63. #define FUSBH200_HRTIMER_NO_EVENT 99
  64. struct fusbh200_hcd { /* one per controller */
  65. /* timing support */
  66. enum fusbh200_hrtimer_event next_hrtimer_event;
  67. unsigned enabled_hrtimer_events;
  68. ktime_t hr_timeouts[FUSBH200_HRTIMER_NUM_EVENTS];
  69. struct hrtimer hrtimer;
  70. int PSS_poll_count;
  71. int ASS_poll_count;
  72. int died_poll_count;
  73. /* glue to PCI and HCD framework */
  74. struct fusbh200_caps __iomem *caps;
  75. struct fusbh200_regs __iomem *regs;
  76. struct fusbh200_dbg_port __iomem *debug;
  77. __u32 hcs_params; /* cached register copy */
  78. spinlock_t lock;
  79. enum fusbh200_rh_state rh_state;
  80. /* general schedule support */
  81. bool scanning:1;
  82. bool need_rescan:1;
  83. bool intr_unlinking:1;
  84. bool async_unlinking:1;
  85. bool shutdown:1;
  86. struct fusbh200_qh *qh_scan_next;
  87. /* async schedule support */
  88. struct fusbh200_qh *async;
  89. struct fusbh200_qh *dummy; /* For AMD quirk use */
  90. struct fusbh200_qh *async_unlink;
  91. struct fusbh200_qh *async_unlink_last;
  92. struct fusbh200_qh *async_iaa;
  93. unsigned async_unlink_cycle;
  94. unsigned async_count; /* async activity count */
  95. /* periodic schedule support */
  96. #define DEFAULT_I_TDPS 1024 /* some HCs can do less */
  97. unsigned periodic_size;
  98. __hc32 *periodic; /* hw periodic table */
  99. dma_addr_t periodic_dma;
  100. struct list_head intr_qh_list;
  101. unsigned i_thresh; /* uframes HC might cache */
  102. union fusbh200_shadow *pshadow; /* mirror hw periodic table */
  103. struct fusbh200_qh *intr_unlink;
  104. struct fusbh200_qh *intr_unlink_last;
  105. unsigned intr_unlink_cycle;
  106. unsigned now_frame; /* frame from HC hardware */
  107. unsigned next_frame; /* scan periodic, start here */
  108. unsigned intr_count; /* intr activity count */
  109. unsigned isoc_count; /* isoc activity count */
  110. unsigned periodic_count; /* periodic activity count */
  111. unsigned uframe_periodic_max; /* max periodic time per uframe */
  112. /* list of itds completed while now_frame was still active */
  113. struct list_head cached_itd_list;
  114. struct fusbh200_itd *last_itd_to_free;
  115. /* per root hub port */
  116. unsigned long reset_done [FUSBH200_MAX_ROOT_PORTS];
  117. /* bit vectors (one bit per port) */
  118. unsigned long bus_suspended; /* which ports were
  119. already suspended at the start of a bus suspend */
  120. unsigned long companion_ports; /* which ports are
  121. dedicated to the companion controller */
  122. unsigned long owned_ports; /* which ports are
  123. owned by the companion during a bus suspend */
  124. unsigned long port_c_suspend; /* which ports have
  125. the change-suspend feature turned on */
  126. unsigned long suspended_ports; /* which ports are
  127. suspended */
  128. unsigned long resuming_ports; /* which ports have
  129. started to resume */
  130. /* per-HC memory pools (could be per-bus, but ...) */
  131. struct dma_pool *qh_pool; /* qh per active urb */
  132. struct dma_pool *qtd_pool; /* one or more per qh */
  133. struct dma_pool *itd_pool; /* itd per iso urb */
  134. unsigned random_frame;
  135. unsigned long next_statechange;
  136. ktime_t last_periodic_enable;
  137. u32 command;
  138. /* SILICON QUIRKS */
  139. unsigned need_io_watchdog:1;
  140. unsigned fs_i_thresh:1; /* Intel iso scheduling */
  141. u8 sbrn; /* packed release number */
  142. /* irq statistics */
  143. struct fusbh200_stats stats;
  144. # define COUNT(x) do { (x)++; } while (0)
  145. /* debug files */
  146. struct dentry *debug_dir;
  147. };
  148. /* convert between an HCD pointer and the corresponding FUSBH200_HCD */
  149. static inline struct fusbh200_hcd *hcd_to_fusbh200 (struct usb_hcd *hcd)
  150. {
  151. return (struct fusbh200_hcd *) (hcd->hcd_priv);
  152. }
  153. static inline struct usb_hcd *fusbh200_to_hcd (struct fusbh200_hcd *fusbh200)
  154. {
  155. return container_of ((void *) fusbh200, struct usb_hcd, hcd_priv);
  156. }
  157. /*-------------------------------------------------------------------------*/
  158. /* EHCI register interface, corresponds to EHCI Revision 0.95 specification */
  159. /* Section 2.2 Host Controller Capability Registers */
  160. struct fusbh200_caps {
  161. /* these fields are specified as 8 and 16 bit registers,
  162. * but some hosts can't perform 8 or 16 bit PCI accesses.
  163. * some hosts treat caplength and hciversion as parts of a 32-bit
  164. * register, others treat them as two separate registers, this
  165. * affects the memory map for big endian controllers.
  166. */
  167. u32 hc_capbase;
  168. #define HC_LENGTH(fusbh200, p) (0x00ff&((p) >> /* bits 7:0 / offset 00h */ \
  169. (fusbh200_big_endian_capbase(fusbh200) ? 24 : 0)))
  170. #define HC_VERSION(fusbh200, p) (0xffff&((p) >> /* bits 31:16 / offset 02h */ \
  171. (fusbh200_big_endian_capbase(fusbh200) ? 0 : 16)))
  172. u32 hcs_params; /* HCSPARAMS - offset 0x4 */
  173. #define HCS_N_PORTS(p) (((p)>>0)&0xf) /* bits 3:0, ports on HC */
  174. u32 hcc_params; /* HCCPARAMS - offset 0x8 */
  175. #define HCC_CANPARK(p) ((p)&(1 << 2)) /* true: can park on async qh */
  176. #define HCC_PGM_FRAMELISTLEN(p) ((p)&(1 << 1)) /* true: periodic_size changes*/
  177. u8 portroute[8]; /* nibbles for routing - offset 0xC */
  178. };
  179. /* Section 2.3 Host Controller Operational Registers */
  180. struct fusbh200_regs {
  181. /* USBCMD: offset 0x00 */
  182. u32 command;
  183. /* EHCI 1.1 addendum */
  184. /* 23:16 is r/w intr rate, in microframes; default "8" == 1/msec */
  185. #define CMD_PARK (1<<11) /* enable "park" on async qh */
  186. #define CMD_PARK_CNT(c) (((c)>>8)&3) /* how many transfers to park for */
  187. #define CMD_IAAD (1<<6) /* "doorbell" interrupt async advance */
  188. #define CMD_ASE (1<<5) /* async schedule enable */
  189. #define CMD_PSE (1<<4) /* periodic schedule enable */
  190. /* 3:2 is periodic frame list size */
  191. #define CMD_RESET (1<<1) /* reset HC not bus */
  192. #define CMD_RUN (1<<0) /* start/stop HC */
  193. /* USBSTS: offset 0x04 */
  194. u32 status;
  195. #define STS_ASS (1<<15) /* Async Schedule Status */
  196. #define STS_PSS (1<<14) /* Periodic Schedule Status */
  197. #define STS_RECL (1<<13) /* Reclamation */
  198. #define STS_HALT (1<<12) /* Not running (any reason) */
  199. /* some bits reserved */
  200. /* these STS_* flags are also intr_enable bits (USBINTR) */
  201. #define STS_IAA (1<<5) /* Interrupted on async advance */
  202. #define STS_FATAL (1<<4) /* such as some PCI access errors */
  203. #define STS_FLR (1<<3) /* frame list rolled over */
  204. #define STS_PCD (1<<2) /* port change detect */
  205. #define STS_ERR (1<<1) /* "error" completion (overflow, ...) */
  206. #define STS_INT (1<<0) /* "normal" completion (short, ...) */
  207. /* USBINTR: offset 0x08 */
  208. u32 intr_enable;
  209. /* FRINDEX: offset 0x0C */
  210. u32 frame_index; /* current microframe number */
  211. /* CTRLDSSEGMENT: offset 0x10 */
  212. u32 segment; /* address bits 63:32 if needed */
  213. /* PERIODICLISTBASE: offset 0x14 */
  214. u32 frame_list; /* points to periodic list */
  215. /* ASYNCLISTADDR: offset 0x18 */
  216. u32 async_next; /* address of next async queue head */
  217. u32 reserved1;
  218. /* PORTSC: offset 0x20 */
  219. u32 port_status;
  220. /* 31:23 reserved */
  221. #define PORT_USB11(x) (((x)&(3<<10)) == (1<<10)) /* USB 1.1 device */
  222. #define PORT_RESET (1<<8) /* reset port */
  223. #define PORT_SUSPEND (1<<7) /* suspend port */
  224. #define PORT_RESUME (1<<6) /* resume it */
  225. #define PORT_PEC (1<<3) /* port enable change */
  226. #define PORT_PE (1<<2) /* port enable */
  227. #define PORT_CSC (1<<1) /* connect status change */
  228. #define PORT_CONNECT (1<<0) /* device connected */
  229. #define PORT_RWC_BITS (PORT_CSC | PORT_PEC)
  230. u32 reserved2[3];
  231. /* BMCSR: offset 0x30 */
  232. u32 bmcsr; /* Bus Moniter Control/Status Register */
  233. #define BMCSR_HOST_SPD_TYP (3<<9)
  234. #define BMCSR_VBUS_OFF (1<<4)
  235. #define BMCSR_INT_POLARITY (1<<3)
  236. /* BMISR: offset 0x34 */
  237. u32 bmisr; /* Bus Moniter Interrupt Status Register*/
  238. #define BMISR_OVC (1<<1)
  239. /* BMIER: offset 0x38 */
  240. u32 bmier; /* Bus Moniter Interrupt Enable Register */
  241. #define BMIER_OVC_EN (1<<1)
  242. #define BMIER_VBUS_ERR_EN (1<<0)
  243. };
  244. /* Appendix C, Debug port ... intended for use with special "debug devices"
  245. * that can help if there's no serial console. (nonstandard enumeration.)
  246. */
  247. struct fusbh200_dbg_port {
  248. u32 control;
  249. #define DBGP_OWNER (1<<30)
  250. #define DBGP_ENABLED (1<<28)
  251. #define DBGP_DONE (1<<16)
  252. #define DBGP_INUSE (1<<10)
  253. #define DBGP_ERRCODE(x) (((x)>>7)&0x07)
  254. # define DBGP_ERR_BAD 1
  255. # define DBGP_ERR_SIGNAL 2
  256. #define DBGP_ERROR (1<<6)
  257. #define DBGP_GO (1<<5)
  258. #define DBGP_OUT (1<<4)
  259. #define DBGP_LEN(x) (((x)>>0)&0x0f)
  260. u32 pids;
  261. #define DBGP_PID_GET(x) (((x)>>16)&0xff)
  262. #define DBGP_PID_SET(data, tok) (((data)<<8)|(tok))
  263. u32 data03;
  264. u32 data47;
  265. u32 address;
  266. #define DBGP_EPADDR(dev, ep) (((dev)<<8)|(ep))
  267. };
  268. #ifdef CONFIG_EARLY_PRINTK_DBGP
  269. #include <linux/init.h>
  270. extern int __init early_dbgp_init(char *s);
  271. extern struct console early_dbgp_console;
  272. #endif /* CONFIG_EARLY_PRINTK_DBGP */
  273. struct usb_hcd;
  274. static inline int xen_dbgp_reset_prep(struct usb_hcd *hcd)
  275. {
  276. return 1; /* Shouldn't this be 0? */
  277. }
  278. static inline int xen_dbgp_external_startup(struct usb_hcd *hcd)
  279. {
  280. return -1;
  281. }
  282. #ifdef CONFIG_EARLY_PRINTK_DBGP
  283. /* Call backs from fusbh200 host driver to fusbh200 debug driver */
  284. extern int dbgp_external_startup(struct usb_hcd *);
  285. extern int dbgp_reset_prep(struct usb_hcd *hcd);
  286. #else
  287. static inline int dbgp_reset_prep(struct usb_hcd *hcd)
  288. {
  289. return xen_dbgp_reset_prep(hcd);
  290. }
  291. static inline int dbgp_external_startup(struct usb_hcd *hcd)
  292. {
  293. return xen_dbgp_external_startup(hcd);
  294. }
  295. #endif
  296. /*-------------------------------------------------------------------------*/
  297. #define QTD_NEXT(fusbh200, dma) cpu_to_hc32(fusbh200, (u32)dma)
  298. /*
  299. * EHCI Specification 0.95 Section 3.5
  300. * QTD: describe data transfer components (buffer, direction, ...)
  301. * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
  302. *
  303. * These are associated only with "QH" (Queue Head) structures,
  304. * used with control, bulk, and interrupt transfers.
  305. */
  306. struct fusbh200_qtd {
  307. /* first part defined by EHCI spec */
  308. __hc32 hw_next; /* see EHCI 3.5.1 */
  309. __hc32 hw_alt_next; /* see EHCI 3.5.2 */
  310. __hc32 hw_token; /* see EHCI 3.5.3 */
  311. #define QTD_TOGGLE (1 << 31) /* data toggle */
  312. #define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
  313. #define QTD_IOC (1 << 15) /* interrupt on complete */
  314. #define QTD_CERR(tok) (((tok)>>10) & 0x3)
  315. #define QTD_PID(tok) (((tok)>>8) & 0x3)
  316. #define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
  317. #define QTD_STS_HALT (1 << 6) /* halted on error */
  318. #define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  319. #define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
  320. #define QTD_STS_XACT (1 << 3) /* device gave illegal response */
  321. #define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
  322. #define QTD_STS_STS (1 << 1) /* split transaction state */
  323. #define QTD_STS_PING (1 << 0) /* issue PING? */
  324. #define ACTIVE_BIT(fusbh200) cpu_to_hc32(fusbh200, QTD_STS_ACTIVE)
  325. #define HALT_BIT(fusbh200) cpu_to_hc32(fusbh200, QTD_STS_HALT)
  326. #define STATUS_BIT(fusbh200) cpu_to_hc32(fusbh200, QTD_STS_STS)
  327. __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
  328. __hc32 hw_buf_hi [5]; /* Appendix B */
  329. /* the rest is HCD-private */
  330. dma_addr_t qtd_dma; /* qtd address */
  331. struct list_head qtd_list; /* sw qtd list */
  332. struct urb *urb; /* qtd's urb */
  333. size_t length; /* length of buffer */
  334. } __attribute__ ((aligned (32)));
  335. /* mask NakCnt+T in qh->hw_alt_next */
  336. #define QTD_MASK(fusbh200) cpu_to_hc32 (fusbh200, ~0x1f)
  337. #define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
  338. /*-------------------------------------------------------------------------*/
  339. /* type tag from {qh,itd,fstn}->hw_next */
  340. #define Q_NEXT_TYPE(fusbh200,dma) ((dma) & cpu_to_hc32(fusbh200, 3 << 1))
  341. /*
  342. * Now the following defines are not converted using the
  343. * cpu_to_le32() macro anymore, since we have to support
  344. * "dynamic" switching between be and le support, so that the driver
  345. * can be used on one system with SoC EHCI controller using big-endian
  346. * descriptors as well as a normal little-endian PCI EHCI controller.
  347. */
  348. /* values for that type tag */
  349. #define Q_TYPE_ITD (0 << 1)
  350. #define Q_TYPE_QH (1 << 1)
  351. #define Q_TYPE_SITD (2 << 1)
  352. #define Q_TYPE_FSTN (3 << 1)
  353. /* next async queue entry, or pointer to interrupt/periodic QH */
  354. #define QH_NEXT(fusbh200,dma) (cpu_to_hc32(fusbh200, (((u32)dma)&~0x01f)|Q_TYPE_QH))
  355. /* for periodic/async schedules and qtd lists, mark end of list */
  356. #define FUSBH200_LIST_END(fusbh200) cpu_to_hc32(fusbh200, 1) /* "null pointer" to hw */
  357. /*
  358. * Entries in periodic shadow table are pointers to one of four kinds
  359. * of data structure. That's dictated by the hardware; a type tag is
  360. * encoded in the low bits of the hardware's periodic schedule. Use
  361. * Q_NEXT_TYPE to get the tag.
  362. *
  363. * For entries in the async schedule, the type tag always says "qh".
  364. */
  365. union fusbh200_shadow {
  366. struct fusbh200_qh *qh; /* Q_TYPE_QH */
  367. struct fusbh200_itd *itd; /* Q_TYPE_ITD */
  368. struct fusbh200_fstn *fstn; /* Q_TYPE_FSTN */
  369. __hc32 *hw_next; /* (all types) */
  370. void *ptr;
  371. };
  372. /*-------------------------------------------------------------------------*/
  373. /*
  374. * EHCI Specification 0.95 Section 3.6
  375. * QH: describes control/bulk/interrupt endpoints
  376. * See Fig 3-7 "Queue Head Structure Layout".
  377. *
  378. * These appear in both the async and (for interrupt) periodic schedules.
  379. */
  380. /* first part defined by EHCI spec */
  381. struct fusbh200_qh_hw {
  382. __hc32 hw_next; /* see EHCI 3.6.1 */
  383. __hc32 hw_info1; /* see EHCI 3.6.2 */
  384. #define QH_CONTROL_EP (1 << 27) /* FS/LS control endpoint */
  385. #define QH_HEAD (1 << 15) /* Head of async reclamation list */
  386. #define QH_TOGGLE_CTL (1 << 14) /* Data toggle control */
  387. #define QH_HIGH_SPEED (2 << 12) /* Endpoint speed */
  388. #define QH_LOW_SPEED (1 << 12)
  389. #define QH_FULL_SPEED (0 << 12)
  390. #define QH_INACTIVATE (1 << 7) /* Inactivate on next transaction */
  391. __hc32 hw_info2; /* see EHCI 3.6.2 */
  392. #define QH_SMASK 0x000000ff
  393. #define QH_CMASK 0x0000ff00
  394. #define QH_HUBADDR 0x007f0000
  395. #define QH_HUBPORT 0x3f800000
  396. #define QH_MULT 0xc0000000
  397. __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
  398. /* qtd overlay (hardware parts of a struct fusbh200_qtd) */
  399. __hc32 hw_qtd_next;
  400. __hc32 hw_alt_next;
  401. __hc32 hw_token;
  402. __hc32 hw_buf [5];
  403. __hc32 hw_buf_hi [5];
  404. } __attribute__ ((aligned(32)));
  405. struct fusbh200_qh {
  406. struct fusbh200_qh_hw *hw; /* Must come first */
  407. /* the rest is HCD-private */
  408. dma_addr_t qh_dma; /* address of qh */
  409. union fusbh200_shadow qh_next; /* ptr to qh; or periodic */
  410. struct list_head qtd_list; /* sw qtd list */
  411. struct list_head intr_node; /* list of intr QHs */
  412. struct fusbh200_qtd *dummy;
  413. struct fusbh200_qh *unlink_next; /* next on unlink list */
  414. unsigned unlink_cycle;
  415. u8 needs_rescan; /* Dequeue during giveback */
  416. u8 qh_state;
  417. #define QH_STATE_LINKED 1 /* HC sees this */
  418. #define QH_STATE_UNLINK 2 /* HC may still see this */
  419. #define QH_STATE_IDLE 3 /* HC doesn't see this */
  420. #define QH_STATE_UNLINK_WAIT 4 /* LINKED and on unlink q */
  421. #define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
  422. u8 xacterrs; /* XactErr retry counter */
  423. #define QH_XACTERR_MAX 32 /* XactErr retry limit */
  424. /* periodic schedule info */
  425. u8 usecs; /* intr bandwidth */
  426. u8 gap_uf; /* uframes split/csplit gap */
  427. u8 c_usecs; /* ... split completion bw */
  428. u16 tt_usecs; /* tt downstream bandwidth */
  429. unsigned short period; /* polling interval */
  430. unsigned short start; /* where polling starts */
  431. #define NO_FRAME ((unsigned short)~0) /* pick new start */
  432. struct usb_device *dev; /* access to TT */
  433. unsigned is_out:1; /* bulk or intr OUT */
  434. unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
  435. };
  436. /*-------------------------------------------------------------------------*/
  437. /* description of one iso transaction (up to 3 KB data if highspeed) */
  438. struct fusbh200_iso_packet {
  439. /* These will be copied to iTD when scheduling */
  440. u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
  441. __hc32 transaction; /* itd->hw_transaction[i] |= */
  442. u8 cross; /* buf crosses pages */
  443. /* for full speed OUT splits */
  444. u32 buf1;
  445. };
  446. /* temporary schedule data for packets from iso urbs (both speeds)
  447. * each packet is one logical usb transaction to the device (not TT),
  448. * beginning at stream->next_uframe
  449. */
  450. struct fusbh200_iso_sched {
  451. struct list_head td_list;
  452. unsigned span;
  453. struct fusbh200_iso_packet packet [0];
  454. };
  455. /*
  456. * fusbh200_iso_stream - groups all (s)itds for this endpoint.
  457. * acts like a qh would, if EHCI had them for ISO.
  458. */
  459. struct fusbh200_iso_stream {
  460. /* first field matches fusbh200_hq, but is NULL */
  461. struct fusbh200_qh_hw *hw;
  462. u8 bEndpointAddress;
  463. u8 highspeed;
  464. struct list_head td_list; /* queued itds */
  465. struct list_head free_list; /* list of unused itds */
  466. struct usb_device *udev;
  467. struct usb_host_endpoint *ep;
  468. /* output of (re)scheduling */
  469. int next_uframe;
  470. __hc32 splits;
  471. /* the rest is derived from the endpoint descriptor,
  472. * trusting urb->interval == f(epdesc->bInterval) and
  473. * including the extra info for hw_bufp[0..2]
  474. */
  475. u8 usecs, c_usecs;
  476. u16 interval;
  477. u16 tt_usecs;
  478. u16 maxp;
  479. u16 raw_mask;
  480. unsigned bandwidth;
  481. /* This is used to initialize iTD's hw_bufp fields */
  482. __hc32 buf0;
  483. __hc32 buf1;
  484. __hc32 buf2;
  485. /* this is used to initialize sITD's tt info */
  486. __hc32 address;
  487. };
  488. /*-------------------------------------------------------------------------*/
  489. /*
  490. * EHCI Specification 0.95 Section 3.3
  491. * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
  492. *
  493. * Schedule records for high speed iso xfers
  494. */
  495. struct fusbh200_itd {
  496. /* first part defined by EHCI spec */
  497. __hc32 hw_next; /* see EHCI 3.3.1 */
  498. __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
  499. #define FUSBH200_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
  500. #define FUSBH200_ISOC_BUF_ERR (1<<30) /* Data buffer error */
  501. #define FUSBH200_ISOC_BABBLE (1<<29) /* babble detected */
  502. #define FUSBH200_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
  503. #define FUSBH200_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
  504. #define FUSBH200_ITD_IOC (1 << 15) /* interrupt on complete */
  505. #define ITD_ACTIVE(fusbh200) cpu_to_hc32(fusbh200, FUSBH200_ISOC_ACTIVE)
  506. __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
  507. __hc32 hw_bufp_hi [7]; /* Appendix B */
  508. /* the rest is HCD-private */
  509. dma_addr_t itd_dma; /* for this itd */
  510. union fusbh200_shadow itd_next; /* ptr to periodic q entry */
  511. struct urb *urb;
  512. struct fusbh200_iso_stream *stream; /* endpoint's queue */
  513. struct list_head itd_list; /* list of stream's itds */
  514. /* any/all hw_transactions here may be used by that urb */
  515. unsigned frame; /* where scheduled */
  516. unsigned pg;
  517. unsigned index[8]; /* in urb->iso_frame_desc */
  518. } __attribute__ ((aligned (32)));
  519. /*-------------------------------------------------------------------------*/
  520. /*
  521. * EHCI Specification 0.96 Section 3.7
  522. * Periodic Frame Span Traversal Node (FSTN)
  523. *
  524. * Manages split interrupt transactions (using TT) that span frame boundaries
  525. * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
  526. * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
  527. * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
  528. */
  529. struct fusbh200_fstn {
  530. __hc32 hw_next; /* any periodic q entry */
  531. __hc32 hw_prev; /* qh or FUSBH200_LIST_END */
  532. /* the rest is HCD-private */
  533. dma_addr_t fstn_dma;
  534. union fusbh200_shadow fstn_next; /* ptr to periodic q entry */
  535. } __attribute__ ((aligned (32)));
  536. /*-------------------------------------------------------------------------*/
  537. /* Prepare the PORTSC wakeup flags during controller suspend/resume */
  538. #define fusbh200_prepare_ports_for_controller_suspend(fusbh200, do_wakeup) \
  539. fusbh200_adjust_port_wakeup_flags(fusbh200, true, do_wakeup);
  540. #define fusbh200_prepare_ports_for_controller_resume(fusbh200) \
  541. fusbh200_adjust_port_wakeup_flags(fusbh200, false, false);
  542. /*-------------------------------------------------------------------------*/
  543. /*
  544. * Some EHCI controllers have a Transaction Translator built into the
  545. * root hub. This is a non-standard feature. Each controller will need
  546. * to add code to the following inline functions, and call them as
  547. * needed (mostly in root hub code).
  548. */
  549. static inline unsigned int
  550. fusbh200_get_speed(struct fusbh200_hcd *fusbh200, unsigned int portsc)
  551. {
  552. return (readl(&fusbh200->regs->bmcsr)
  553. & BMCSR_HOST_SPD_TYP) >> 9;
  554. }
  555. /* Returns the speed of a device attached to a port on the root hub. */
  556. static inline unsigned int
  557. fusbh200_port_speed(struct fusbh200_hcd *fusbh200, unsigned int portsc)
  558. {
  559. switch (fusbh200_get_speed(fusbh200, portsc)) {
  560. case 0:
  561. return 0;
  562. case 1:
  563. return USB_PORT_STAT_LOW_SPEED;
  564. case 2:
  565. default:
  566. return USB_PORT_STAT_HIGH_SPEED;
  567. }
  568. }
  569. /*-------------------------------------------------------------------------*/
  570. #define fusbh200_has_fsl_portno_bug(e) (0)
  571. /*
  572. * While most USB host controllers implement their registers in
  573. * little-endian format, a minority (celleb companion chip) implement
  574. * them in big endian format.
  575. *
  576. * This attempts to support either format at compile time without a
  577. * runtime penalty, or both formats with the additional overhead
  578. * of checking a flag bit.
  579. *
  580. */
  581. #define fusbh200_big_endian_mmio(e) 0
  582. #define fusbh200_big_endian_capbase(e) 0
  583. static inline unsigned int fusbh200_readl(const struct fusbh200_hcd *fusbh200,
  584. __u32 __iomem * regs)
  585. {
  586. return readl(regs);
  587. }
  588. static inline void fusbh200_writel(const struct fusbh200_hcd *fusbh200,
  589. const unsigned int val, __u32 __iomem *regs)
  590. {
  591. writel(val, regs);
  592. }
  593. /* cpu to fusbh200 */
  594. static inline __hc32 cpu_to_hc32 (const struct fusbh200_hcd *fusbh200, const u32 x)
  595. {
  596. return cpu_to_le32(x);
  597. }
  598. /* fusbh200 to cpu */
  599. static inline u32 hc32_to_cpu (const struct fusbh200_hcd *fusbh200, const __hc32 x)
  600. {
  601. return le32_to_cpu(x);
  602. }
  603. static inline u32 hc32_to_cpup (const struct fusbh200_hcd *fusbh200, const __hc32 *x)
  604. {
  605. return le32_to_cpup(x);
  606. }
  607. /*-------------------------------------------------------------------------*/
  608. static inline unsigned fusbh200_read_frame_index(struct fusbh200_hcd *fusbh200)
  609. {
  610. return fusbh200_readl(fusbh200, &fusbh200->regs->frame_index);
  611. }
  612. #define fusbh200_itdlen(urb, desc, t) ({ \
  613. usb_pipein((urb)->pipe) ? \
  614. (desc)->length - FUSBH200_ITD_LENGTH(t) : \
  615. FUSBH200_ITD_LENGTH(t); \
  616. })
  617. /*-------------------------------------------------------------------------*/
  618. #endif /* __LINUX_FUSBH200_H */