mv_u3d_core.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070
  1. /*
  2. * Copyright (C) 2011 Marvell International Ltd. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. */
  8. #include <linux/module.h>
  9. #include <linux/dma-mapping.h>
  10. #include <linux/dmapool.h>
  11. #include <linux/kernel.h>
  12. #include <linux/delay.h>
  13. #include <linux/ioport.h>
  14. #include <linux/sched.h>
  15. #include <linux/slab.h>
  16. #include <linux/errno.h>
  17. #include <linux/timer.h>
  18. #include <linux/list.h>
  19. #include <linux/notifier.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/moduleparam.h>
  22. #include <linux/device.h>
  23. #include <linux/usb/ch9.h>
  24. #include <linux/usb/gadget.h>
  25. #include <linux/pm.h>
  26. #include <linux/io.h>
  27. #include <linux/irq.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/platform_data/mv_usb.h>
  30. #include <linux/clk.h>
  31. #include "mv_u3d.h"
  32. #define DRIVER_DESC "Marvell PXA USB3.0 Device Controller driver"
  33. static const char driver_name[] = "mv_u3d";
  34. static const char driver_desc[] = DRIVER_DESC;
  35. static void mv_u3d_nuke(struct mv_u3d_ep *ep, int status);
  36. static void mv_u3d_stop_activity(struct mv_u3d *u3d,
  37. struct usb_gadget_driver *driver);
  38. /* for endpoint 0 operations */
  39. static const struct usb_endpoint_descriptor mv_u3d_ep0_desc = {
  40. .bLength = USB_DT_ENDPOINT_SIZE,
  41. .bDescriptorType = USB_DT_ENDPOINT,
  42. .bEndpointAddress = 0,
  43. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  44. .wMaxPacketSize = MV_U3D_EP0_MAX_PKT_SIZE,
  45. };
  46. static void mv_u3d_ep0_reset(struct mv_u3d *u3d)
  47. {
  48. struct mv_u3d_ep *ep;
  49. u32 epxcr;
  50. int i;
  51. for (i = 0; i < 2; i++) {
  52. ep = &u3d->eps[i];
  53. ep->u3d = u3d;
  54. /* ep0 ep context, ep0 in and out share the same ep context */
  55. ep->ep_context = &u3d->ep_context[1];
  56. }
  57. /* reset ep state machine */
  58. /* reset ep0 out */
  59. epxcr = ioread32(&u3d->vuc_regs->epcr[0].epxoutcr0);
  60. epxcr |= MV_U3D_EPXCR_EP_INIT;
  61. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxoutcr0);
  62. udelay(5);
  63. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  64. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxoutcr0);
  65. epxcr = ((MV_U3D_EP0_MAX_PKT_SIZE
  66. << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  67. | (1 << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  68. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  69. | MV_U3D_EPXCR_EP_TYPE_CONTROL);
  70. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxoutcr1);
  71. /* reset ep0 in */
  72. epxcr = ioread32(&u3d->vuc_regs->epcr[0].epxincr0);
  73. epxcr |= MV_U3D_EPXCR_EP_INIT;
  74. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxincr0);
  75. udelay(5);
  76. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  77. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxincr0);
  78. epxcr = ((MV_U3D_EP0_MAX_PKT_SIZE
  79. << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  80. | (1 << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  81. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  82. | MV_U3D_EPXCR_EP_TYPE_CONTROL);
  83. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxincr1);
  84. }
  85. static void mv_u3d_ep0_stall(struct mv_u3d *u3d)
  86. {
  87. u32 tmp;
  88. dev_dbg(u3d->dev, "%s\n", __func__);
  89. /* set TX and RX to stall */
  90. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxoutcr0);
  91. tmp |= MV_U3D_EPXCR_EP_HALT;
  92. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxoutcr0);
  93. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxincr0);
  94. tmp |= MV_U3D_EPXCR_EP_HALT;
  95. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxincr0);
  96. /* update ep0 state */
  97. u3d->ep0_state = MV_U3D_WAIT_FOR_SETUP;
  98. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  99. }
  100. static int mv_u3d_process_ep_req(struct mv_u3d *u3d, int index,
  101. struct mv_u3d_req *curr_req)
  102. {
  103. struct mv_u3d_trb *curr_trb;
  104. dma_addr_t cur_deq_lo;
  105. struct mv_u3d_ep_context *curr_ep_context;
  106. int trb_complete, actual, remaining_length = 0;
  107. int direction, ep_num;
  108. int retval = 0;
  109. u32 tmp, status, length;
  110. curr_ep_context = &u3d->ep_context[index];
  111. direction = index % 2;
  112. ep_num = index / 2;
  113. trb_complete = 0;
  114. actual = curr_req->req.length;
  115. while (!list_empty(&curr_req->trb_list)) {
  116. curr_trb = list_entry(curr_req->trb_list.next,
  117. struct mv_u3d_trb, trb_list);
  118. if (!curr_trb->trb_hw->ctrl.own) {
  119. dev_err(u3d->dev, "%s, TRB own error!\n",
  120. u3d->eps[index].name);
  121. return 1;
  122. }
  123. curr_trb->trb_hw->ctrl.own = 0;
  124. if (direction == MV_U3D_EP_DIR_OUT) {
  125. tmp = ioread32(&u3d->vuc_regs->rxst[ep_num].statuslo);
  126. cur_deq_lo =
  127. ioread32(&u3d->vuc_regs->rxst[ep_num].curdeqlo);
  128. } else {
  129. tmp = ioread32(&u3d->vuc_regs->txst[ep_num].statuslo);
  130. cur_deq_lo =
  131. ioread32(&u3d->vuc_regs->txst[ep_num].curdeqlo);
  132. }
  133. status = tmp >> MV_U3D_XFERSTATUS_COMPLETE_SHIFT;
  134. length = tmp & MV_U3D_XFERSTATUS_TRB_LENGTH_MASK;
  135. if (status == MV_U3D_COMPLETE_SUCCESS ||
  136. (status == MV_U3D_COMPLETE_SHORT_PACKET &&
  137. direction == MV_U3D_EP_DIR_OUT)) {
  138. remaining_length += length;
  139. actual -= remaining_length;
  140. } else {
  141. dev_err(u3d->dev,
  142. "complete_tr error: ep=%d %s: error = 0x%x\n",
  143. index >> 1, direction ? "SEND" : "RECV",
  144. status);
  145. retval = -EPROTO;
  146. }
  147. list_del_init(&curr_trb->trb_list);
  148. }
  149. if (retval)
  150. return retval;
  151. curr_req->req.actual = actual;
  152. return 0;
  153. }
  154. /*
  155. * mv_u3d_done() - retire a request; caller blocked irqs
  156. * @status : request status to be set, only works when
  157. * request is still in progress.
  158. */
  159. static
  160. void mv_u3d_done(struct mv_u3d_ep *ep, struct mv_u3d_req *req, int status)
  161. __releases(&ep->udc->lock)
  162. __acquires(&ep->udc->lock)
  163. {
  164. struct mv_u3d *u3d = (struct mv_u3d *)ep->u3d;
  165. dev_dbg(u3d->dev, "mv_u3d_done: remove req->queue\n");
  166. /* Removed the req from ep queue */
  167. list_del_init(&req->queue);
  168. /* req.status should be set as -EINPROGRESS in ep_queue() */
  169. if (req->req.status == -EINPROGRESS)
  170. req->req.status = status;
  171. else
  172. status = req->req.status;
  173. /* Free trb for the request */
  174. if (!req->chain)
  175. dma_pool_free(u3d->trb_pool,
  176. req->trb_head->trb_hw, req->trb_head->trb_dma);
  177. else {
  178. dma_unmap_single(ep->u3d->gadget.dev.parent,
  179. (dma_addr_t)req->trb_head->trb_dma,
  180. req->trb_count * sizeof(struct mv_u3d_trb_hw),
  181. DMA_BIDIRECTIONAL);
  182. kfree(req->trb_head->trb_hw);
  183. }
  184. kfree(req->trb_head);
  185. usb_gadget_unmap_request(&u3d->gadget, &req->req, mv_u3d_ep_dir(ep));
  186. if (status && (status != -ESHUTDOWN)) {
  187. dev_dbg(u3d->dev, "complete %s req %p stat %d len %u/%u",
  188. ep->ep.name, &req->req, status,
  189. req->req.actual, req->req.length);
  190. }
  191. spin_unlock(&ep->u3d->lock);
  192. /*
  193. * complete() is from gadget layer,
  194. * eg fsg->bulk_in_complete()
  195. */
  196. if (req->req.complete)
  197. req->req.complete(&ep->ep, &req->req);
  198. spin_lock(&ep->u3d->lock);
  199. }
  200. static int mv_u3d_queue_trb(struct mv_u3d_ep *ep, struct mv_u3d_req *req)
  201. {
  202. u32 tmp, direction;
  203. struct mv_u3d *u3d;
  204. struct mv_u3d_ep_context *ep_context;
  205. int retval = 0;
  206. u3d = ep->u3d;
  207. direction = mv_u3d_ep_dir(ep);
  208. /* ep0 in and out share the same ep context slot 1*/
  209. if (ep->ep_num == 0)
  210. ep_context = &(u3d->ep_context[1]);
  211. else
  212. ep_context = &(u3d->ep_context[ep->ep_num * 2 + direction]);
  213. /* check if the pipe is empty or not */
  214. if (!list_empty(&ep->queue)) {
  215. dev_err(u3d->dev, "add trb to non-empty queue!\n");
  216. retval = -ENOMEM;
  217. WARN_ON(1);
  218. } else {
  219. ep_context->rsvd0 = cpu_to_le32(1);
  220. ep_context->rsvd1 = 0;
  221. /* Configure the trb address and set the DCS bit.
  222. * Both DCS bit and own bit in trb should be set.
  223. */
  224. ep_context->trb_addr_lo =
  225. cpu_to_le32(req->trb_head->trb_dma | DCS_ENABLE);
  226. ep_context->trb_addr_hi = 0;
  227. /* Ensure that updates to the EP Context will
  228. * occure before Ring Bell.
  229. */
  230. wmb();
  231. /* ring bell the ep */
  232. if (ep->ep_num == 0)
  233. tmp = 0x1;
  234. else
  235. tmp = ep->ep_num * 2
  236. + ((direction == MV_U3D_EP_DIR_OUT) ? 0 : 1);
  237. iowrite32(tmp, &u3d->op_regs->doorbell);
  238. }
  239. return retval;
  240. }
  241. static struct mv_u3d_trb *mv_u3d_build_trb_one(struct mv_u3d_req *req,
  242. unsigned *length, dma_addr_t *dma)
  243. {
  244. u32 temp;
  245. unsigned int direction;
  246. struct mv_u3d_trb *trb;
  247. struct mv_u3d_trb_hw *trb_hw;
  248. struct mv_u3d *u3d;
  249. /* how big will this transfer be? */
  250. *length = req->req.length - req->req.actual;
  251. BUG_ON(*length > (unsigned)MV_U3D_EP_MAX_LENGTH_TRANSFER);
  252. u3d = req->ep->u3d;
  253. trb = kzalloc(sizeof(*trb), GFP_ATOMIC);
  254. if (!trb)
  255. return NULL;
  256. /*
  257. * Be careful that no _GFP_HIGHMEM is set,
  258. * or we can not use dma_to_virt
  259. * cannot use GFP_KERNEL in spin lock
  260. */
  261. trb_hw = dma_pool_alloc(u3d->trb_pool, GFP_ATOMIC, dma);
  262. if (!trb_hw) {
  263. kfree(trb);
  264. dev_err(u3d->dev,
  265. "%s, dma_pool_alloc fail\n", __func__);
  266. return NULL;
  267. }
  268. trb->trb_dma = *dma;
  269. trb->trb_hw = trb_hw;
  270. /* initialize buffer page pointers */
  271. temp = (u32)(req->req.dma + req->req.actual);
  272. trb_hw->buf_addr_lo = cpu_to_le32(temp);
  273. trb_hw->buf_addr_hi = 0;
  274. trb_hw->trb_len = cpu_to_le32(*length);
  275. trb_hw->ctrl.own = 1;
  276. if (req->ep->ep_num == 0)
  277. trb_hw->ctrl.type = TYPE_DATA;
  278. else
  279. trb_hw->ctrl.type = TYPE_NORMAL;
  280. req->req.actual += *length;
  281. direction = mv_u3d_ep_dir(req->ep);
  282. if (direction == MV_U3D_EP_DIR_IN)
  283. trb_hw->ctrl.dir = 1;
  284. else
  285. trb_hw->ctrl.dir = 0;
  286. /* Enable interrupt for the last trb of a request */
  287. if (!req->req.no_interrupt)
  288. trb_hw->ctrl.ioc = 1;
  289. trb_hw->ctrl.chain = 0;
  290. wmb();
  291. return trb;
  292. }
  293. static int mv_u3d_build_trb_chain(struct mv_u3d_req *req, unsigned *length,
  294. struct mv_u3d_trb *trb, int *is_last)
  295. {
  296. u32 temp;
  297. unsigned int direction;
  298. struct mv_u3d *u3d;
  299. /* how big will this transfer be? */
  300. *length = min(req->req.length - req->req.actual,
  301. (unsigned)MV_U3D_EP_MAX_LENGTH_TRANSFER);
  302. u3d = req->ep->u3d;
  303. trb->trb_dma = 0;
  304. /* initialize buffer page pointers */
  305. temp = (u32)(req->req.dma + req->req.actual);
  306. trb->trb_hw->buf_addr_lo = cpu_to_le32(temp);
  307. trb->trb_hw->buf_addr_hi = 0;
  308. trb->trb_hw->trb_len = cpu_to_le32(*length);
  309. trb->trb_hw->ctrl.own = 1;
  310. if (req->ep->ep_num == 0)
  311. trb->trb_hw->ctrl.type = TYPE_DATA;
  312. else
  313. trb->trb_hw->ctrl.type = TYPE_NORMAL;
  314. req->req.actual += *length;
  315. direction = mv_u3d_ep_dir(req->ep);
  316. if (direction == MV_U3D_EP_DIR_IN)
  317. trb->trb_hw->ctrl.dir = 1;
  318. else
  319. trb->trb_hw->ctrl.dir = 0;
  320. /* zlp is needed if req->req.zero is set */
  321. if (req->req.zero) {
  322. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  323. *is_last = 1;
  324. else
  325. *is_last = 0;
  326. } else if (req->req.length == req->req.actual)
  327. *is_last = 1;
  328. else
  329. *is_last = 0;
  330. /* Enable interrupt for the last trb of a request */
  331. if (*is_last && !req->req.no_interrupt)
  332. trb->trb_hw->ctrl.ioc = 1;
  333. if (*is_last)
  334. trb->trb_hw->ctrl.chain = 0;
  335. else {
  336. trb->trb_hw->ctrl.chain = 1;
  337. dev_dbg(u3d->dev, "chain trb\n");
  338. }
  339. wmb();
  340. return 0;
  341. }
  342. /* generate TRB linked list for a request
  343. * usb controller only supports continous trb chain,
  344. * that trb structure physical address should be continous.
  345. */
  346. static int mv_u3d_req_to_trb(struct mv_u3d_req *req)
  347. {
  348. unsigned count;
  349. int is_last;
  350. struct mv_u3d_trb *trb;
  351. struct mv_u3d_trb_hw *trb_hw;
  352. struct mv_u3d *u3d;
  353. dma_addr_t dma;
  354. unsigned length;
  355. unsigned trb_num;
  356. u3d = req->ep->u3d;
  357. INIT_LIST_HEAD(&req->trb_list);
  358. length = req->req.length - req->req.actual;
  359. /* normally the request transfer length is less than 16KB.
  360. * we use buil_trb_one() to optimize it.
  361. */
  362. if (length <= (unsigned)MV_U3D_EP_MAX_LENGTH_TRANSFER) {
  363. trb = mv_u3d_build_trb_one(req, &count, &dma);
  364. list_add_tail(&trb->trb_list, &req->trb_list);
  365. req->trb_head = trb;
  366. req->trb_count = 1;
  367. req->chain = 0;
  368. } else {
  369. trb_num = length / MV_U3D_EP_MAX_LENGTH_TRANSFER;
  370. if (length % MV_U3D_EP_MAX_LENGTH_TRANSFER)
  371. trb_num++;
  372. trb = kcalloc(trb_num, sizeof(*trb), GFP_ATOMIC);
  373. if (!trb)
  374. return -ENOMEM;
  375. trb_hw = kcalloc(trb_num, sizeof(*trb_hw), GFP_ATOMIC);
  376. if (!trb_hw) {
  377. kfree(trb);
  378. return -ENOMEM;
  379. }
  380. do {
  381. trb->trb_hw = trb_hw;
  382. if (mv_u3d_build_trb_chain(req, &count,
  383. trb, &is_last)) {
  384. dev_err(u3d->dev,
  385. "%s, mv_u3d_build_trb_chain fail\n",
  386. __func__);
  387. return -EIO;
  388. }
  389. list_add_tail(&trb->trb_list, &req->trb_list);
  390. req->trb_count++;
  391. trb++;
  392. trb_hw++;
  393. } while (!is_last);
  394. req->trb_head = list_entry(req->trb_list.next,
  395. struct mv_u3d_trb, trb_list);
  396. req->trb_head->trb_dma = dma_map_single(u3d->gadget.dev.parent,
  397. req->trb_head->trb_hw,
  398. trb_num * sizeof(*trb_hw),
  399. DMA_BIDIRECTIONAL);
  400. req->chain = 1;
  401. }
  402. return 0;
  403. }
  404. static int
  405. mv_u3d_start_queue(struct mv_u3d_ep *ep)
  406. {
  407. struct mv_u3d *u3d = ep->u3d;
  408. struct mv_u3d_req *req;
  409. int ret;
  410. if (!list_empty(&ep->req_list) && !ep->processing)
  411. req = list_entry(ep->req_list.next, struct mv_u3d_req, list);
  412. else
  413. return 0;
  414. ep->processing = 1;
  415. /* set up dma mapping */
  416. ret = usb_gadget_map_request(&u3d->gadget, &req->req,
  417. mv_u3d_ep_dir(ep));
  418. if (ret)
  419. return ret;
  420. req->req.status = -EINPROGRESS;
  421. req->req.actual = 0;
  422. req->trb_count = 0;
  423. /* build trbs and push them to device queue */
  424. if (!mv_u3d_req_to_trb(req)) {
  425. ret = mv_u3d_queue_trb(ep, req);
  426. if (ret) {
  427. ep->processing = 0;
  428. return ret;
  429. }
  430. } else {
  431. ep->processing = 0;
  432. dev_err(u3d->dev, "%s, mv_u3d_req_to_trb fail\n", __func__);
  433. return -ENOMEM;
  434. }
  435. /* irq handler advances the queue */
  436. if (req)
  437. list_add_tail(&req->queue, &ep->queue);
  438. return 0;
  439. }
  440. static int mv_u3d_ep_enable(struct usb_ep *_ep,
  441. const struct usb_endpoint_descriptor *desc)
  442. {
  443. struct mv_u3d *u3d;
  444. struct mv_u3d_ep *ep;
  445. struct mv_u3d_ep_context *ep_context;
  446. u16 max = 0;
  447. unsigned maxburst = 0;
  448. u32 epxcr, direction;
  449. if (!_ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT)
  450. return -EINVAL;
  451. ep = container_of(_ep, struct mv_u3d_ep, ep);
  452. u3d = ep->u3d;
  453. if (!u3d->driver || u3d->gadget.speed == USB_SPEED_UNKNOWN)
  454. return -ESHUTDOWN;
  455. direction = mv_u3d_ep_dir(ep);
  456. max = le16_to_cpu(desc->wMaxPacketSize);
  457. if (!_ep->maxburst)
  458. _ep->maxburst = 1;
  459. maxburst = _ep->maxburst;
  460. /* Get the endpoint context address */
  461. ep_context = (struct mv_u3d_ep_context *)ep->ep_context;
  462. /* Set the max burst size */
  463. switch (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK) {
  464. case USB_ENDPOINT_XFER_BULK:
  465. if (maxburst > 16) {
  466. dev_dbg(u3d->dev,
  467. "max burst should not be greater "
  468. "than 16 on bulk ep\n");
  469. maxburst = 1;
  470. _ep->maxburst = maxburst;
  471. }
  472. dev_dbg(u3d->dev,
  473. "maxburst: %d on bulk %s\n", maxburst, ep->name);
  474. break;
  475. case USB_ENDPOINT_XFER_CONTROL:
  476. /* control transfer only supports maxburst as one */
  477. maxburst = 1;
  478. _ep->maxburst = maxburst;
  479. break;
  480. case USB_ENDPOINT_XFER_INT:
  481. if (maxburst != 1) {
  482. dev_dbg(u3d->dev,
  483. "max burst should be 1 on int ep "
  484. "if transfer size is not 1024\n");
  485. maxburst = 1;
  486. _ep->maxburst = maxburst;
  487. }
  488. break;
  489. case USB_ENDPOINT_XFER_ISOC:
  490. if (maxburst != 1) {
  491. dev_dbg(u3d->dev,
  492. "max burst should be 1 on isoc ep "
  493. "if transfer size is not 1024\n");
  494. maxburst = 1;
  495. _ep->maxburst = maxburst;
  496. }
  497. break;
  498. default:
  499. goto en_done;
  500. }
  501. ep->ep.maxpacket = max;
  502. ep->ep.desc = desc;
  503. ep->enabled = 1;
  504. /* Enable the endpoint for Rx or Tx and set the endpoint type */
  505. if (direction == MV_U3D_EP_DIR_OUT) {
  506. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  507. epxcr |= MV_U3D_EPXCR_EP_INIT;
  508. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  509. udelay(5);
  510. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  511. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  512. epxcr = ((max << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  513. | ((maxburst - 1) << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  514. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  515. | (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK));
  516. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr1);
  517. } else {
  518. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  519. epxcr |= MV_U3D_EPXCR_EP_INIT;
  520. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  521. udelay(5);
  522. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  523. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  524. epxcr = ((max << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  525. | ((maxburst - 1) << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  526. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  527. | (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK));
  528. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr1);
  529. }
  530. return 0;
  531. en_done:
  532. return -EINVAL;
  533. }
  534. static int mv_u3d_ep_disable(struct usb_ep *_ep)
  535. {
  536. struct mv_u3d *u3d;
  537. struct mv_u3d_ep *ep;
  538. struct mv_u3d_ep_context *ep_context;
  539. u32 epxcr, direction;
  540. unsigned long flags;
  541. if (!_ep)
  542. return -EINVAL;
  543. ep = container_of(_ep, struct mv_u3d_ep, ep);
  544. if (!ep->ep.desc)
  545. return -EINVAL;
  546. u3d = ep->u3d;
  547. /* Get the endpoint context address */
  548. ep_context = ep->ep_context;
  549. direction = mv_u3d_ep_dir(ep);
  550. /* nuke all pending requests (does flush) */
  551. spin_lock_irqsave(&u3d->lock, flags);
  552. mv_u3d_nuke(ep, -ESHUTDOWN);
  553. spin_unlock_irqrestore(&u3d->lock, flags);
  554. /* Disable the endpoint for Rx or Tx and reset the endpoint type */
  555. if (direction == MV_U3D_EP_DIR_OUT) {
  556. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr1);
  557. epxcr &= ~((1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  558. | USB_ENDPOINT_XFERTYPE_MASK);
  559. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr1);
  560. } else {
  561. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr1);
  562. epxcr &= ~((1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  563. | USB_ENDPOINT_XFERTYPE_MASK);
  564. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr1);
  565. }
  566. ep->enabled = 0;
  567. ep->ep.desc = NULL;
  568. return 0;
  569. }
  570. static struct usb_request *
  571. mv_u3d_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  572. {
  573. struct mv_u3d_req *req = NULL;
  574. req = kzalloc(sizeof *req, gfp_flags);
  575. if (!req)
  576. return NULL;
  577. INIT_LIST_HEAD(&req->queue);
  578. return &req->req;
  579. }
  580. static void mv_u3d_free_request(struct usb_ep *_ep, struct usb_request *_req)
  581. {
  582. struct mv_u3d_req *req = container_of(_req, struct mv_u3d_req, req);
  583. kfree(req);
  584. }
  585. static void mv_u3d_ep_fifo_flush(struct usb_ep *_ep)
  586. {
  587. struct mv_u3d *u3d;
  588. u32 direction;
  589. struct mv_u3d_ep *ep = container_of(_ep, struct mv_u3d_ep, ep);
  590. unsigned int loops;
  591. u32 tmp;
  592. /* if endpoint is not enabled, cannot flush endpoint */
  593. if (!ep->enabled)
  594. return;
  595. u3d = ep->u3d;
  596. direction = mv_u3d_ep_dir(ep);
  597. /* ep0 need clear bit after flushing fifo. */
  598. if (!ep->ep_num) {
  599. if (direction == MV_U3D_EP_DIR_OUT) {
  600. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxoutcr0);
  601. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  602. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxoutcr0);
  603. udelay(10);
  604. tmp &= ~MV_U3D_EPXCR_EP_FLUSH;
  605. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxoutcr0);
  606. } else {
  607. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxincr0);
  608. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  609. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxincr0);
  610. udelay(10);
  611. tmp &= ~MV_U3D_EPXCR_EP_FLUSH;
  612. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxincr0);
  613. }
  614. return;
  615. }
  616. if (direction == MV_U3D_EP_DIR_OUT) {
  617. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  618. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  619. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  620. /* Wait until flushing completed */
  621. loops = LOOPS(MV_U3D_FLUSH_TIMEOUT);
  622. while (ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0) &
  623. MV_U3D_EPXCR_EP_FLUSH) {
  624. /*
  625. * EP_FLUSH bit should be cleared to indicate this
  626. * operation is complete
  627. */
  628. if (loops == 0) {
  629. dev_dbg(u3d->dev,
  630. "EP FLUSH TIMEOUT for ep%d%s\n", ep->ep_num,
  631. direction ? "in" : "out");
  632. return;
  633. }
  634. loops--;
  635. udelay(LOOPS_USEC);
  636. }
  637. } else { /* EP_DIR_IN */
  638. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  639. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  640. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  641. /* Wait until flushing completed */
  642. loops = LOOPS(MV_U3D_FLUSH_TIMEOUT);
  643. while (ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0) &
  644. MV_U3D_EPXCR_EP_FLUSH) {
  645. /*
  646. * EP_FLUSH bit should be cleared to indicate this
  647. * operation is complete
  648. */
  649. if (loops == 0) {
  650. dev_dbg(u3d->dev,
  651. "EP FLUSH TIMEOUT for ep%d%s\n", ep->ep_num,
  652. direction ? "in" : "out");
  653. return;
  654. }
  655. loops--;
  656. udelay(LOOPS_USEC);
  657. }
  658. }
  659. }
  660. /* queues (submits) an I/O request to an endpoint */
  661. static int
  662. mv_u3d_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  663. {
  664. struct mv_u3d_ep *ep;
  665. struct mv_u3d_req *req;
  666. struct mv_u3d *u3d;
  667. unsigned long flags;
  668. int is_first_req = 0;
  669. if (unlikely(!_ep || !_req))
  670. return -EINVAL;
  671. ep = container_of(_ep, struct mv_u3d_ep, ep);
  672. u3d = ep->u3d;
  673. req = container_of(_req, struct mv_u3d_req, req);
  674. if (!ep->ep_num
  675. && u3d->ep0_state == MV_U3D_STATUS_STAGE
  676. && !_req->length) {
  677. dev_dbg(u3d->dev, "ep0 status stage\n");
  678. u3d->ep0_state = MV_U3D_WAIT_FOR_SETUP;
  679. return 0;
  680. }
  681. dev_dbg(u3d->dev, "%s: %s, req: 0x%p\n",
  682. __func__, _ep->name, req);
  683. /* catch various bogus parameters */
  684. if (!req->req.complete || !req->req.buf
  685. || !list_empty(&req->queue)) {
  686. dev_err(u3d->dev,
  687. "%s, bad params, _req: 0x%p,"
  688. "req->req.complete: 0x%p, req->req.buf: 0x%p,"
  689. "list_empty: 0x%x\n",
  690. __func__, _req,
  691. req->req.complete, req->req.buf,
  692. list_empty(&req->queue));
  693. return -EINVAL;
  694. }
  695. if (unlikely(!ep->ep.desc)) {
  696. dev_err(u3d->dev, "%s, bad ep\n", __func__);
  697. return -EINVAL;
  698. }
  699. if (ep->ep.desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  700. if (req->req.length > ep->ep.maxpacket)
  701. return -EMSGSIZE;
  702. }
  703. if (!u3d->driver || u3d->gadget.speed == USB_SPEED_UNKNOWN) {
  704. dev_err(u3d->dev,
  705. "bad params of driver/speed\n");
  706. return -ESHUTDOWN;
  707. }
  708. req->ep = ep;
  709. /* Software list handles usb request. */
  710. spin_lock_irqsave(&ep->req_lock, flags);
  711. is_first_req = list_empty(&ep->req_list);
  712. list_add_tail(&req->list, &ep->req_list);
  713. spin_unlock_irqrestore(&ep->req_lock, flags);
  714. if (!is_first_req) {
  715. dev_dbg(u3d->dev, "list is not empty\n");
  716. return 0;
  717. }
  718. dev_dbg(u3d->dev, "call mv_u3d_start_queue from usb_ep_queue\n");
  719. spin_lock_irqsave(&u3d->lock, flags);
  720. mv_u3d_start_queue(ep);
  721. spin_unlock_irqrestore(&u3d->lock, flags);
  722. return 0;
  723. }
  724. /* dequeues (cancels, unlinks) an I/O request from an endpoint */
  725. static int mv_u3d_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  726. {
  727. struct mv_u3d_ep *ep;
  728. struct mv_u3d_req *req;
  729. struct mv_u3d *u3d;
  730. struct mv_u3d_ep_context *ep_context;
  731. struct mv_u3d_req *next_req;
  732. unsigned long flags;
  733. int ret = 0;
  734. if (!_ep || !_req)
  735. return -EINVAL;
  736. ep = container_of(_ep, struct mv_u3d_ep, ep);
  737. u3d = ep->u3d;
  738. spin_lock_irqsave(&ep->u3d->lock, flags);
  739. /* make sure it's actually queued on this endpoint */
  740. list_for_each_entry(req, &ep->queue, queue) {
  741. if (&req->req == _req)
  742. break;
  743. }
  744. if (&req->req != _req) {
  745. ret = -EINVAL;
  746. goto out;
  747. }
  748. /* The request is in progress, or completed but not dequeued */
  749. if (ep->queue.next == &req->queue) {
  750. _req->status = -ECONNRESET;
  751. mv_u3d_ep_fifo_flush(_ep);
  752. /* The request isn't the last request in this ep queue */
  753. if (req->queue.next != &ep->queue) {
  754. dev_dbg(u3d->dev,
  755. "it is the last request in this ep queue\n");
  756. ep_context = ep->ep_context;
  757. next_req = list_entry(req->queue.next,
  758. struct mv_u3d_req, queue);
  759. /* Point first TRB of next request to the EP context. */
  760. iowrite32((unsigned long) next_req->trb_head,
  761. &ep_context->trb_addr_lo);
  762. } else {
  763. struct mv_u3d_ep_context *ep_context;
  764. ep_context = ep->ep_context;
  765. ep_context->trb_addr_lo = 0;
  766. ep_context->trb_addr_hi = 0;
  767. }
  768. } else
  769. WARN_ON(1);
  770. mv_u3d_done(ep, req, -ECONNRESET);
  771. /* remove the req from the ep req list */
  772. if (!list_empty(&ep->req_list)) {
  773. struct mv_u3d_req *curr_req;
  774. curr_req = list_entry(ep->req_list.next,
  775. struct mv_u3d_req, list);
  776. if (curr_req == req) {
  777. list_del_init(&req->list);
  778. ep->processing = 0;
  779. }
  780. }
  781. out:
  782. spin_unlock_irqrestore(&ep->u3d->lock, flags);
  783. return ret;
  784. }
  785. static void
  786. mv_u3d_ep_set_stall(struct mv_u3d *u3d, u8 ep_num, u8 direction, int stall)
  787. {
  788. u32 tmp;
  789. struct mv_u3d_ep *ep = u3d->eps;
  790. dev_dbg(u3d->dev, "%s\n", __func__);
  791. if (direction == MV_U3D_EP_DIR_OUT) {
  792. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  793. if (stall)
  794. tmp |= MV_U3D_EPXCR_EP_HALT;
  795. else
  796. tmp &= ~MV_U3D_EPXCR_EP_HALT;
  797. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  798. } else {
  799. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  800. if (stall)
  801. tmp |= MV_U3D_EPXCR_EP_HALT;
  802. else
  803. tmp &= ~MV_U3D_EPXCR_EP_HALT;
  804. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  805. }
  806. }
  807. static int mv_u3d_ep_set_halt_wedge(struct usb_ep *_ep, int halt, int wedge)
  808. {
  809. struct mv_u3d_ep *ep;
  810. unsigned long flags = 0;
  811. int status = 0;
  812. struct mv_u3d *u3d;
  813. ep = container_of(_ep, struct mv_u3d_ep, ep);
  814. u3d = ep->u3d;
  815. if (!ep->ep.desc) {
  816. status = -EINVAL;
  817. goto out;
  818. }
  819. if (ep->ep.desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  820. status = -EOPNOTSUPP;
  821. goto out;
  822. }
  823. /*
  824. * Attempt to halt IN ep will fail if any transfer requests
  825. * are still queue
  826. */
  827. if (halt && (mv_u3d_ep_dir(ep) == MV_U3D_EP_DIR_IN)
  828. && !list_empty(&ep->queue)) {
  829. status = -EAGAIN;
  830. goto out;
  831. }
  832. spin_lock_irqsave(&ep->u3d->lock, flags);
  833. mv_u3d_ep_set_stall(u3d, ep->ep_num, mv_u3d_ep_dir(ep), halt);
  834. if (halt && wedge)
  835. ep->wedge = 1;
  836. else if (!halt)
  837. ep->wedge = 0;
  838. spin_unlock_irqrestore(&ep->u3d->lock, flags);
  839. if (ep->ep_num == 0)
  840. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  841. out:
  842. return status;
  843. }
  844. static int mv_u3d_ep_set_halt(struct usb_ep *_ep, int halt)
  845. {
  846. return mv_u3d_ep_set_halt_wedge(_ep, halt, 0);
  847. }
  848. static int mv_u3d_ep_set_wedge(struct usb_ep *_ep)
  849. {
  850. return mv_u3d_ep_set_halt_wedge(_ep, 1, 1);
  851. }
  852. static struct usb_ep_ops mv_u3d_ep_ops = {
  853. .enable = mv_u3d_ep_enable,
  854. .disable = mv_u3d_ep_disable,
  855. .alloc_request = mv_u3d_alloc_request,
  856. .free_request = mv_u3d_free_request,
  857. .queue = mv_u3d_ep_queue,
  858. .dequeue = mv_u3d_ep_dequeue,
  859. .set_wedge = mv_u3d_ep_set_wedge,
  860. .set_halt = mv_u3d_ep_set_halt,
  861. .fifo_flush = mv_u3d_ep_fifo_flush,
  862. };
  863. static void mv_u3d_controller_stop(struct mv_u3d *u3d)
  864. {
  865. u32 tmp;
  866. if (!u3d->clock_gating && u3d->vbus_valid_detect)
  867. iowrite32(MV_U3D_INTR_ENABLE_VBUS_VALID,
  868. &u3d->vuc_regs->intrenable);
  869. else
  870. iowrite32(0, &u3d->vuc_regs->intrenable);
  871. iowrite32(~0x0, &u3d->vuc_regs->endcomplete);
  872. iowrite32(~0x0, &u3d->vuc_regs->trbunderrun);
  873. iowrite32(~0x0, &u3d->vuc_regs->trbcomplete);
  874. iowrite32(~0x0, &u3d->vuc_regs->linkchange);
  875. iowrite32(0x1, &u3d->vuc_regs->setuplock);
  876. /* Reset the RUN bit in the command register to stop USB */
  877. tmp = ioread32(&u3d->op_regs->usbcmd);
  878. tmp &= ~MV_U3D_CMD_RUN_STOP;
  879. iowrite32(tmp, &u3d->op_regs->usbcmd);
  880. dev_dbg(u3d->dev, "after u3d_stop, USBCMD 0x%x\n",
  881. ioread32(&u3d->op_regs->usbcmd));
  882. }
  883. static void mv_u3d_controller_start(struct mv_u3d *u3d)
  884. {
  885. u32 usbintr;
  886. u32 temp;
  887. /* enable link LTSSM state machine */
  888. temp = ioread32(&u3d->vuc_regs->ltssm);
  889. temp |= MV_U3D_LTSSM_PHY_INIT_DONE;
  890. iowrite32(temp, &u3d->vuc_regs->ltssm);
  891. /* Enable interrupts */
  892. usbintr = MV_U3D_INTR_ENABLE_LINK_CHG | MV_U3D_INTR_ENABLE_TXDESC_ERR |
  893. MV_U3D_INTR_ENABLE_RXDESC_ERR | MV_U3D_INTR_ENABLE_TX_COMPLETE |
  894. MV_U3D_INTR_ENABLE_RX_COMPLETE | MV_U3D_INTR_ENABLE_SETUP |
  895. (u3d->vbus_valid_detect ? MV_U3D_INTR_ENABLE_VBUS_VALID : 0);
  896. iowrite32(usbintr, &u3d->vuc_regs->intrenable);
  897. /* Enable ctrl ep */
  898. iowrite32(0x1, &u3d->vuc_regs->ctrlepenable);
  899. /* Set the Run bit in the command register */
  900. iowrite32(MV_U3D_CMD_RUN_STOP, &u3d->op_regs->usbcmd);
  901. dev_dbg(u3d->dev, "after u3d_start, USBCMD 0x%x\n",
  902. ioread32(&u3d->op_regs->usbcmd));
  903. }
  904. static int mv_u3d_controller_reset(struct mv_u3d *u3d)
  905. {
  906. unsigned int loops;
  907. u32 tmp;
  908. /* Stop the controller */
  909. tmp = ioread32(&u3d->op_regs->usbcmd);
  910. tmp &= ~MV_U3D_CMD_RUN_STOP;
  911. iowrite32(tmp, &u3d->op_regs->usbcmd);
  912. /* Reset the controller to get default values */
  913. iowrite32(MV_U3D_CMD_CTRL_RESET, &u3d->op_regs->usbcmd);
  914. /* wait for reset to complete */
  915. loops = LOOPS(MV_U3D_RESET_TIMEOUT);
  916. while (ioread32(&u3d->op_regs->usbcmd) & MV_U3D_CMD_CTRL_RESET) {
  917. if (loops == 0) {
  918. dev_err(u3d->dev,
  919. "Wait for RESET completed TIMEOUT\n");
  920. return -ETIMEDOUT;
  921. }
  922. loops--;
  923. udelay(LOOPS_USEC);
  924. }
  925. /* Configure the Endpoint Context Address */
  926. iowrite32(u3d->ep_context_dma, &u3d->op_regs->dcbaapl);
  927. iowrite32(0, &u3d->op_regs->dcbaaph);
  928. return 0;
  929. }
  930. static int mv_u3d_enable(struct mv_u3d *u3d)
  931. {
  932. struct mv_usb_platform_data *pdata = dev_get_platdata(u3d->dev);
  933. int retval;
  934. if (u3d->active)
  935. return 0;
  936. if (!u3d->clock_gating) {
  937. u3d->active = 1;
  938. return 0;
  939. }
  940. dev_dbg(u3d->dev, "enable u3d\n");
  941. clk_enable(u3d->clk);
  942. if (pdata->phy_init) {
  943. retval = pdata->phy_init(u3d->phy_regs);
  944. if (retval) {
  945. dev_err(u3d->dev,
  946. "init phy error %d\n", retval);
  947. clk_disable(u3d->clk);
  948. return retval;
  949. }
  950. }
  951. u3d->active = 1;
  952. return 0;
  953. }
  954. static void mv_u3d_disable(struct mv_u3d *u3d)
  955. {
  956. struct mv_usb_platform_data *pdata = dev_get_platdata(u3d->dev);
  957. if (u3d->clock_gating && u3d->active) {
  958. dev_dbg(u3d->dev, "disable u3d\n");
  959. if (pdata->phy_deinit)
  960. pdata->phy_deinit(u3d->phy_regs);
  961. clk_disable(u3d->clk);
  962. u3d->active = 0;
  963. }
  964. }
  965. static int mv_u3d_vbus_session(struct usb_gadget *gadget, int is_active)
  966. {
  967. struct mv_u3d *u3d;
  968. unsigned long flags;
  969. int retval = 0;
  970. u3d = container_of(gadget, struct mv_u3d, gadget);
  971. spin_lock_irqsave(&u3d->lock, flags);
  972. u3d->vbus_active = (is_active != 0);
  973. dev_dbg(u3d->dev, "%s: softconnect %d, vbus_active %d\n",
  974. __func__, u3d->softconnect, u3d->vbus_active);
  975. /*
  976. * 1. external VBUS detect: we can disable/enable clock on demand.
  977. * 2. UDC VBUS detect: we have to enable clock all the time.
  978. * 3. No VBUS detect: we have to enable clock all the time.
  979. */
  980. if (u3d->driver && u3d->softconnect && u3d->vbus_active) {
  981. retval = mv_u3d_enable(u3d);
  982. if (retval == 0) {
  983. /*
  984. * after clock is disabled, we lost all the register
  985. * context. We have to re-init registers
  986. */
  987. mv_u3d_controller_reset(u3d);
  988. mv_u3d_ep0_reset(u3d);
  989. mv_u3d_controller_start(u3d);
  990. }
  991. } else if (u3d->driver && u3d->softconnect) {
  992. if (!u3d->active)
  993. goto out;
  994. /* stop all the transfer in queue*/
  995. mv_u3d_stop_activity(u3d, u3d->driver);
  996. mv_u3d_controller_stop(u3d);
  997. mv_u3d_disable(u3d);
  998. }
  999. out:
  1000. spin_unlock_irqrestore(&u3d->lock, flags);
  1001. return retval;
  1002. }
  1003. /* constrain controller's VBUS power usage
  1004. * This call is used by gadget drivers during SET_CONFIGURATION calls,
  1005. * reporting how much power the device may consume. For example, this
  1006. * could affect how quickly batteries are recharged.
  1007. *
  1008. * Returns zero on success, else negative errno.
  1009. */
  1010. static int mv_u3d_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1011. {
  1012. struct mv_u3d *u3d = container_of(gadget, struct mv_u3d, gadget);
  1013. u3d->power = mA;
  1014. return 0;
  1015. }
  1016. static int mv_u3d_pullup(struct usb_gadget *gadget, int is_on)
  1017. {
  1018. struct mv_u3d *u3d = container_of(gadget, struct mv_u3d, gadget);
  1019. unsigned long flags;
  1020. int retval = 0;
  1021. spin_lock_irqsave(&u3d->lock, flags);
  1022. dev_dbg(u3d->dev, "%s: softconnect %d, vbus_active %d\n",
  1023. __func__, u3d->softconnect, u3d->vbus_active);
  1024. u3d->softconnect = (is_on != 0);
  1025. if (u3d->driver && u3d->softconnect && u3d->vbus_active) {
  1026. retval = mv_u3d_enable(u3d);
  1027. if (retval == 0) {
  1028. /*
  1029. * after clock is disabled, we lost all the register
  1030. * context. We have to re-init registers
  1031. */
  1032. mv_u3d_controller_reset(u3d);
  1033. mv_u3d_ep0_reset(u3d);
  1034. mv_u3d_controller_start(u3d);
  1035. }
  1036. } else if (u3d->driver && u3d->vbus_active) {
  1037. /* stop all the transfer in queue*/
  1038. mv_u3d_stop_activity(u3d, u3d->driver);
  1039. mv_u3d_controller_stop(u3d);
  1040. mv_u3d_disable(u3d);
  1041. }
  1042. spin_unlock_irqrestore(&u3d->lock, flags);
  1043. return retval;
  1044. }
  1045. static int mv_u3d_start(struct usb_gadget *g,
  1046. struct usb_gadget_driver *driver)
  1047. {
  1048. struct mv_u3d *u3d = container_of(g, struct mv_u3d, gadget);
  1049. struct mv_usb_platform_data *pdata = dev_get_platdata(u3d->dev);
  1050. unsigned long flags;
  1051. if (u3d->driver)
  1052. return -EBUSY;
  1053. spin_lock_irqsave(&u3d->lock, flags);
  1054. if (!u3d->clock_gating) {
  1055. clk_enable(u3d->clk);
  1056. if (pdata->phy_init)
  1057. pdata->phy_init(u3d->phy_regs);
  1058. }
  1059. /* hook up the driver ... */
  1060. driver->driver.bus = NULL;
  1061. u3d->driver = driver;
  1062. u3d->ep0_dir = USB_DIR_OUT;
  1063. spin_unlock_irqrestore(&u3d->lock, flags);
  1064. u3d->vbus_valid_detect = 1;
  1065. return 0;
  1066. }
  1067. static int mv_u3d_stop(struct usb_gadget *g,
  1068. struct usb_gadget_driver *driver)
  1069. {
  1070. struct mv_u3d *u3d = container_of(g, struct mv_u3d, gadget);
  1071. struct mv_usb_platform_data *pdata = dev_get_platdata(u3d->dev);
  1072. unsigned long flags;
  1073. u3d->vbus_valid_detect = 0;
  1074. spin_lock_irqsave(&u3d->lock, flags);
  1075. /* enable clock to access controller register */
  1076. clk_enable(u3d->clk);
  1077. if (pdata->phy_init)
  1078. pdata->phy_init(u3d->phy_regs);
  1079. mv_u3d_controller_stop(u3d);
  1080. /* stop all usb activities */
  1081. u3d->gadget.speed = USB_SPEED_UNKNOWN;
  1082. mv_u3d_stop_activity(u3d, driver);
  1083. mv_u3d_disable(u3d);
  1084. if (pdata->phy_deinit)
  1085. pdata->phy_deinit(u3d->phy_regs);
  1086. clk_disable(u3d->clk);
  1087. spin_unlock_irqrestore(&u3d->lock, flags);
  1088. u3d->driver = NULL;
  1089. return 0;
  1090. }
  1091. /* device controller usb_gadget_ops structure */
  1092. static const struct usb_gadget_ops mv_u3d_ops = {
  1093. /* notify controller that VBUS is powered or not */
  1094. .vbus_session = mv_u3d_vbus_session,
  1095. /* constrain controller's VBUS power usage */
  1096. .vbus_draw = mv_u3d_vbus_draw,
  1097. .pullup = mv_u3d_pullup,
  1098. .udc_start = mv_u3d_start,
  1099. .udc_stop = mv_u3d_stop,
  1100. };
  1101. static int mv_u3d_eps_init(struct mv_u3d *u3d)
  1102. {
  1103. struct mv_u3d_ep *ep;
  1104. char name[14];
  1105. int i;
  1106. /* initialize ep0, ep0 in/out use eps[1] */
  1107. ep = &u3d->eps[1];
  1108. ep->u3d = u3d;
  1109. strncpy(ep->name, "ep0", sizeof(ep->name));
  1110. ep->ep.name = ep->name;
  1111. ep->ep.ops = &mv_u3d_ep_ops;
  1112. ep->wedge = 0;
  1113. usb_ep_set_maxpacket_limit(&ep->ep, MV_U3D_EP0_MAX_PKT_SIZE);
  1114. ep->ep_num = 0;
  1115. ep->ep.desc = &mv_u3d_ep0_desc;
  1116. INIT_LIST_HEAD(&ep->queue);
  1117. INIT_LIST_HEAD(&ep->req_list);
  1118. ep->ep_type = USB_ENDPOINT_XFER_CONTROL;
  1119. /* add ep0 ep_context */
  1120. ep->ep_context = &u3d->ep_context[1];
  1121. /* initialize other endpoints */
  1122. for (i = 2; i < u3d->max_eps * 2; i++) {
  1123. ep = &u3d->eps[i];
  1124. if (i & 1) {
  1125. snprintf(name, sizeof(name), "ep%din", i >> 1);
  1126. ep->direction = MV_U3D_EP_DIR_IN;
  1127. } else {
  1128. snprintf(name, sizeof(name), "ep%dout", i >> 1);
  1129. ep->direction = MV_U3D_EP_DIR_OUT;
  1130. }
  1131. ep->u3d = u3d;
  1132. strncpy(ep->name, name, sizeof(ep->name));
  1133. ep->ep.name = ep->name;
  1134. ep->ep.ops = &mv_u3d_ep_ops;
  1135. usb_ep_set_maxpacket_limit(&ep->ep, (unsigned short) ~0);
  1136. ep->ep_num = i / 2;
  1137. INIT_LIST_HEAD(&ep->queue);
  1138. list_add_tail(&ep->ep.ep_list, &u3d->gadget.ep_list);
  1139. INIT_LIST_HEAD(&ep->req_list);
  1140. spin_lock_init(&ep->req_lock);
  1141. ep->ep_context = &u3d->ep_context[i];
  1142. }
  1143. return 0;
  1144. }
  1145. /* delete all endpoint requests, called with spinlock held */
  1146. static void mv_u3d_nuke(struct mv_u3d_ep *ep, int status)
  1147. {
  1148. /* endpoint fifo flush */
  1149. mv_u3d_ep_fifo_flush(&ep->ep);
  1150. while (!list_empty(&ep->queue)) {
  1151. struct mv_u3d_req *req = NULL;
  1152. req = list_entry(ep->queue.next, struct mv_u3d_req, queue);
  1153. mv_u3d_done(ep, req, status);
  1154. }
  1155. }
  1156. /* stop all USB activities */
  1157. static
  1158. void mv_u3d_stop_activity(struct mv_u3d *u3d, struct usb_gadget_driver *driver)
  1159. {
  1160. struct mv_u3d_ep *ep;
  1161. mv_u3d_nuke(&u3d->eps[1], -ESHUTDOWN);
  1162. list_for_each_entry(ep, &u3d->gadget.ep_list, ep.ep_list) {
  1163. mv_u3d_nuke(ep, -ESHUTDOWN);
  1164. }
  1165. /* report disconnect; the driver is already quiesced */
  1166. if (driver) {
  1167. spin_unlock(&u3d->lock);
  1168. driver->disconnect(&u3d->gadget);
  1169. spin_lock(&u3d->lock);
  1170. }
  1171. }
  1172. static void mv_u3d_irq_process_error(struct mv_u3d *u3d)
  1173. {
  1174. /* Increment the error count */
  1175. u3d->errors++;
  1176. dev_err(u3d->dev, "%s\n", __func__);
  1177. }
  1178. static void mv_u3d_irq_process_link_change(struct mv_u3d *u3d)
  1179. {
  1180. u32 linkchange;
  1181. linkchange = ioread32(&u3d->vuc_regs->linkchange);
  1182. iowrite32(linkchange, &u3d->vuc_regs->linkchange);
  1183. dev_dbg(u3d->dev, "linkchange: 0x%x\n", linkchange);
  1184. if (linkchange & MV_U3D_LINK_CHANGE_LINK_UP) {
  1185. dev_dbg(u3d->dev, "link up: ltssm state: 0x%x\n",
  1186. ioread32(&u3d->vuc_regs->ltssmstate));
  1187. u3d->usb_state = USB_STATE_DEFAULT;
  1188. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  1189. u3d->ep0_state = MV_U3D_WAIT_FOR_SETUP;
  1190. /* set speed */
  1191. u3d->gadget.speed = USB_SPEED_SUPER;
  1192. }
  1193. if (linkchange & MV_U3D_LINK_CHANGE_SUSPEND) {
  1194. dev_dbg(u3d->dev, "link suspend\n");
  1195. u3d->resume_state = u3d->usb_state;
  1196. u3d->usb_state = USB_STATE_SUSPENDED;
  1197. }
  1198. if (linkchange & MV_U3D_LINK_CHANGE_RESUME) {
  1199. dev_dbg(u3d->dev, "link resume\n");
  1200. u3d->usb_state = u3d->resume_state;
  1201. u3d->resume_state = 0;
  1202. }
  1203. if (linkchange & MV_U3D_LINK_CHANGE_WRESET) {
  1204. dev_dbg(u3d->dev, "warm reset\n");
  1205. u3d->usb_state = USB_STATE_POWERED;
  1206. }
  1207. if (linkchange & MV_U3D_LINK_CHANGE_HRESET) {
  1208. dev_dbg(u3d->dev, "hot reset\n");
  1209. u3d->usb_state = USB_STATE_DEFAULT;
  1210. }
  1211. if (linkchange & MV_U3D_LINK_CHANGE_INACT)
  1212. dev_dbg(u3d->dev, "inactive\n");
  1213. if (linkchange & MV_U3D_LINK_CHANGE_DISABLE_AFTER_U0)
  1214. dev_dbg(u3d->dev, "ss.disabled\n");
  1215. if (linkchange & MV_U3D_LINK_CHANGE_VBUS_INVALID) {
  1216. dev_dbg(u3d->dev, "vbus invalid\n");
  1217. u3d->usb_state = USB_STATE_ATTACHED;
  1218. u3d->vbus_valid_detect = 1;
  1219. /* if external vbus detect is not supported,
  1220. * we handle it here.
  1221. */
  1222. if (!u3d->vbus) {
  1223. spin_unlock(&u3d->lock);
  1224. mv_u3d_vbus_session(&u3d->gadget, 0);
  1225. spin_lock(&u3d->lock);
  1226. }
  1227. }
  1228. }
  1229. static void mv_u3d_ch9setaddress(struct mv_u3d *u3d,
  1230. struct usb_ctrlrequest *setup)
  1231. {
  1232. u32 tmp;
  1233. if (u3d->usb_state != USB_STATE_DEFAULT) {
  1234. dev_err(u3d->dev,
  1235. "%s, cannot setaddr in this state (%d)\n",
  1236. __func__, u3d->usb_state);
  1237. goto err;
  1238. }
  1239. u3d->dev_addr = (u8)setup->wValue;
  1240. dev_dbg(u3d->dev, "%s: 0x%x\n", __func__, u3d->dev_addr);
  1241. if (u3d->dev_addr > 127) {
  1242. dev_err(u3d->dev,
  1243. "%s, u3d address is wrong (out of range)\n", __func__);
  1244. u3d->dev_addr = 0;
  1245. goto err;
  1246. }
  1247. /* update usb state */
  1248. u3d->usb_state = USB_STATE_ADDRESS;
  1249. /* set the new address */
  1250. tmp = ioread32(&u3d->vuc_regs->devaddrtiebrkr);
  1251. tmp &= ~0x7F;
  1252. tmp |= (u32)u3d->dev_addr;
  1253. iowrite32(tmp, &u3d->vuc_regs->devaddrtiebrkr);
  1254. return;
  1255. err:
  1256. mv_u3d_ep0_stall(u3d);
  1257. }
  1258. static int mv_u3d_is_set_configuration(struct usb_ctrlrequest *setup)
  1259. {
  1260. if ((setup->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
  1261. if (setup->bRequest == USB_REQ_SET_CONFIGURATION)
  1262. return 1;
  1263. return 0;
  1264. }
  1265. static void mv_u3d_handle_setup_packet(struct mv_u3d *u3d, u8 ep_num,
  1266. struct usb_ctrlrequest *setup)
  1267. __releases(&u3c->lock)
  1268. __acquires(&u3c->lock)
  1269. {
  1270. bool delegate = false;
  1271. mv_u3d_nuke(&u3d->eps[ep_num * 2 + MV_U3D_EP_DIR_IN], -ESHUTDOWN);
  1272. dev_dbg(u3d->dev, "SETUP %02x.%02x v%04x i%04x l%04x\n",
  1273. setup->bRequestType, setup->bRequest,
  1274. setup->wValue, setup->wIndex, setup->wLength);
  1275. /* We process some stardard setup requests here */
  1276. if ((setup->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD) {
  1277. switch (setup->bRequest) {
  1278. case USB_REQ_GET_STATUS:
  1279. delegate = true;
  1280. break;
  1281. case USB_REQ_SET_ADDRESS:
  1282. mv_u3d_ch9setaddress(u3d, setup);
  1283. break;
  1284. case USB_REQ_CLEAR_FEATURE:
  1285. delegate = true;
  1286. break;
  1287. case USB_REQ_SET_FEATURE:
  1288. delegate = true;
  1289. break;
  1290. default:
  1291. delegate = true;
  1292. }
  1293. } else
  1294. delegate = true;
  1295. /* delegate USB standard requests to the gadget driver */
  1296. if (delegate == true) {
  1297. /* USB requests handled by gadget */
  1298. if (setup->wLength) {
  1299. /* DATA phase from gadget, STATUS phase from u3d */
  1300. u3d->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1301. ? MV_U3D_EP_DIR_IN : MV_U3D_EP_DIR_OUT;
  1302. spin_unlock(&u3d->lock);
  1303. if (u3d->driver->setup(&u3d->gadget,
  1304. &u3d->local_setup_buff) < 0) {
  1305. dev_err(u3d->dev, "setup error!\n");
  1306. mv_u3d_ep0_stall(u3d);
  1307. }
  1308. spin_lock(&u3d->lock);
  1309. } else {
  1310. /* no DATA phase, STATUS phase from gadget */
  1311. u3d->ep0_dir = MV_U3D_EP_DIR_IN;
  1312. u3d->ep0_state = MV_U3D_STATUS_STAGE;
  1313. spin_unlock(&u3d->lock);
  1314. if (u3d->driver->setup(&u3d->gadget,
  1315. &u3d->local_setup_buff) < 0)
  1316. mv_u3d_ep0_stall(u3d);
  1317. spin_lock(&u3d->lock);
  1318. }
  1319. if (mv_u3d_is_set_configuration(setup)) {
  1320. dev_dbg(u3d->dev, "u3d configured\n");
  1321. u3d->usb_state = USB_STATE_CONFIGURED;
  1322. }
  1323. }
  1324. }
  1325. static void mv_u3d_get_setup_data(struct mv_u3d *u3d, u8 ep_num, u8 *buffer_ptr)
  1326. {
  1327. struct mv_u3d_ep_context *epcontext;
  1328. epcontext = &u3d->ep_context[ep_num * 2 + MV_U3D_EP_DIR_IN];
  1329. /* Copy the setup packet to local buffer */
  1330. memcpy(buffer_ptr, (u8 *) &epcontext->setup_buffer, 8);
  1331. }
  1332. static void mv_u3d_irq_process_setup(struct mv_u3d *u3d)
  1333. {
  1334. u32 tmp, i;
  1335. /* Process all Setup packet received interrupts */
  1336. tmp = ioread32(&u3d->vuc_regs->setuplock);
  1337. if (tmp) {
  1338. for (i = 0; i < u3d->max_eps; i++) {
  1339. if (tmp & (1 << i)) {
  1340. mv_u3d_get_setup_data(u3d, i,
  1341. (u8 *)(&u3d->local_setup_buff));
  1342. mv_u3d_handle_setup_packet(u3d, i,
  1343. &u3d->local_setup_buff);
  1344. }
  1345. }
  1346. }
  1347. iowrite32(tmp, &u3d->vuc_regs->setuplock);
  1348. }
  1349. static void mv_u3d_irq_process_tr_complete(struct mv_u3d *u3d)
  1350. {
  1351. u32 tmp, bit_pos;
  1352. int i, ep_num = 0, direction = 0;
  1353. struct mv_u3d_ep *curr_ep;
  1354. struct mv_u3d_req *curr_req, *temp_req;
  1355. int status;
  1356. tmp = ioread32(&u3d->vuc_regs->endcomplete);
  1357. dev_dbg(u3d->dev, "tr_complete: ep: 0x%x\n", tmp);
  1358. if (!tmp)
  1359. return;
  1360. iowrite32(tmp, &u3d->vuc_regs->endcomplete);
  1361. for (i = 0; i < u3d->max_eps * 2; i++) {
  1362. ep_num = i >> 1;
  1363. direction = i % 2;
  1364. bit_pos = 1 << (ep_num + 16 * direction);
  1365. if (!(bit_pos & tmp))
  1366. continue;
  1367. if (i == 0)
  1368. curr_ep = &u3d->eps[1];
  1369. else
  1370. curr_ep = &u3d->eps[i];
  1371. /* remove req out of ep request list after completion */
  1372. dev_dbg(u3d->dev, "tr comp: check req_list\n");
  1373. spin_lock(&curr_ep->req_lock);
  1374. if (!list_empty(&curr_ep->req_list)) {
  1375. struct mv_u3d_req *req;
  1376. req = list_entry(curr_ep->req_list.next,
  1377. struct mv_u3d_req, list);
  1378. list_del_init(&req->list);
  1379. curr_ep->processing = 0;
  1380. }
  1381. spin_unlock(&curr_ep->req_lock);
  1382. /* process the req queue until an uncomplete request */
  1383. list_for_each_entry_safe(curr_req, temp_req,
  1384. &curr_ep->queue, queue) {
  1385. status = mv_u3d_process_ep_req(u3d, i, curr_req);
  1386. if (status)
  1387. break;
  1388. /* write back status to req */
  1389. curr_req->req.status = status;
  1390. /* ep0 request completion */
  1391. if (ep_num == 0) {
  1392. mv_u3d_done(curr_ep, curr_req, 0);
  1393. break;
  1394. } else {
  1395. mv_u3d_done(curr_ep, curr_req, status);
  1396. }
  1397. }
  1398. dev_dbg(u3d->dev, "call mv_u3d_start_queue from ep complete\n");
  1399. mv_u3d_start_queue(curr_ep);
  1400. }
  1401. }
  1402. static irqreturn_t mv_u3d_irq(int irq, void *dev)
  1403. {
  1404. struct mv_u3d *u3d = (struct mv_u3d *)dev;
  1405. u32 status, intr;
  1406. u32 bridgesetting;
  1407. u32 trbunderrun;
  1408. spin_lock(&u3d->lock);
  1409. status = ioread32(&u3d->vuc_regs->intrcause);
  1410. intr = ioread32(&u3d->vuc_regs->intrenable);
  1411. status &= intr;
  1412. if (status == 0) {
  1413. spin_unlock(&u3d->lock);
  1414. dev_err(u3d->dev, "irq error!\n");
  1415. return IRQ_NONE;
  1416. }
  1417. if (status & MV_U3D_USBINT_VBUS_VALID) {
  1418. bridgesetting = ioread32(&u3d->vuc_regs->bridgesetting);
  1419. if (bridgesetting & MV_U3D_BRIDGE_SETTING_VBUS_VALID) {
  1420. /* write vbus valid bit of bridge setting to clear */
  1421. bridgesetting = MV_U3D_BRIDGE_SETTING_VBUS_VALID;
  1422. iowrite32(bridgesetting, &u3d->vuc_regs->bridgesetting);
  1423. dev_dbg(u3d->dev, "vbus valid\n");
  1424. u3d->usb_state = USB_STATE_POWERED;
  1425. u3d->vbus_valid_detect = 0;
  1426. /* if external vbus detect is not supported,
  1427. * we handle it here.
  1428. */
  1429. if (!u3d->vbus) {
  1430. spin_unlock(&u3d->lock);
  1431. mv_u3d_vbus_session(&u3d->gadget, 1);
  1432. spin_lock(&u3d->lock);
  1433. }
  1434. } else
  1435. dev_err(u3d->dev, "vbus bit is not set\n");
  1436. }
  1437. /* RX data is already in the 16KB FIFO.*/
  1438. if (status & MV_U3D_USBINT_UNDER_RUN) {
  1439. trbunderrun = ioread32(&u3d->vuc_regs->trbunderrun);
  1440. dev_err(u3d->dev, "under run, ep%d\n", trbunderrun);
  1441. iowrite32(trbunderrun, &u3d->vuc_regs->trbunderrun);
  1442. mv_u3d_irq_process_error(u3d);
  1443. }
  1444. if (status & (MV_U3D_USBINT_RXDESC_ERR | MV_U3D_USBINT_TXDESC_ERR)) {
  1445. /* write one to clear */
  1446. iowrite32(status & (MV_U3D_USBINT_RXDESC_ERR
  1447. | MV_U3D_USBINT_TXDESC_ERR),
  1448. &u3d->vuc_regs->intrcause);
  1449. dev_err(u3d->dev, "desc err 0x%x\n", status);
  1450. mv_u3d_irq_process_error(u3d);
  1451. }
  1452. if (status & MV_U3D_USBINT_LINK_CHG)
  1453. mv_u3d_irq_process_link_change(u3d);
  1454. if (status & MV_U3D_USBINT_TX_COMPLETE)
  1455. mv_u3d_irq_process_tr_complete(u3d);
  1456. if (status & MV_U3D_USBINT_RX_COMPLETE)
  1457. mv_u3d_irq_process_tr_complete(u3d);
  1458. if (status & MV_U3D_USBINT_SETUP)
  1459. mv_u3d_irq_process_setup(u3d);
  1460. spin_unlock(&u3d->lock);
  1461. return IRQ_HANDLED;
  1462. }
  1463. static int mv_u3d_remove(struct platform_device *dev)
  1464. {
  1465. struct mv_u3d *u3d = platform_get_drvdata(dev);
  1466. BUG_ON(u3d == NULL);
  1467. usb_del_gadget_udc(&u3d->gadget);
  1468. /* free memory allocated in probe */
  1469. if (u3d->trb_pool)
  1470. dma_pool_destroy(u3d->trb_pool);
  1471. if (u3d->ep_context)
  1472. dma_free_coherent(&dev->dev, u3d->ep_context_size,
  1473. u3d->ep_context, u3d->ep_context_dma);
  1474. kfree(u3d->eps);
  1475. if (u3d->irq)
  1476. free_irq(u3d->irq, u3d);
  1477. if (u3d->cap_regs)
  1478. iounmap(u3d->cap_regs);
  1479. u3d->cap_regs = NULL;
  1480. kfree(u3d->status_req);
  1481. clk_put(u3d->clk);
  1482. kfree(u3d);
  1483. return 0;
  1484. }
  1485. static int mv_u3d_probe(struct platform_device *dev)
  1486. {
  1487. struct mv_u3d *u3d = NULL;
  1488. struct mv_usb_platform_data *pdata = dev_get_platdata(&dev->dev);
  1489. int retval = 0;
  1490. struct resource *r;
  1491. size_t size;
  1492. if (!dev_get_platdata(&dev->dev)) {
  1493. dev_err(&dev->dev, "missing platform_data\n");
  1494. retval = -ENODEV;
  1495. goto err_pdata;
  1496. }
  1497. u3d = kzalloc(sizeof(*u3d), GFP_KERNEL);
  1498. if (!u3d) {
  1499. retval = -ENOMEM;
  1500. goto err_alloc_private;
  1501. }
  1502. spin_lock_init(&u3d->lock);
  1503. platform_set_drvdata(dev, u3d);
  1504. u3d->dev = &dev->dev;
  1505. u3d->vbus = pdata->vbus;
  1506. u3d->clk = clk_get(&dev->dev, NULL);
  1507. if (IS_ERR(u3d->clk)) {
  1508. retval = PTR_ERR(u3d->clk);
  1509. goto err_get_clk;
  1510. }
  1511. r = platform_get_resource_byname(dev, IORESOURCE_MEM, "capregs");
  1512. if (!r) {
  1513. dev_err(&dev->dev, "no I/O memory resource defined\n");
  1514. retval = -ENODEV;
  1515. goto err_get_cap_regs;
  1516. }
  1517. u3d->cap_regs = (struct mv_u3d_cap_regs __iomem *)
  1518. ioremap(r->start, resource_size(r));
  1519. if (!u3d->cap_regs) {
  1520. dev_err(&dev->dev, "failed to map I/O memory\n");
  1521. retval = -EBUSY;
  1522. goto err_map_cap_regs;
  1523. } else {
  1524. dev_dbg(&dev->dev, "cap_regs address: 0x%lx/0x%lx\n",
  1525. (unsigned long) r->start,
  1526. (unsigned long) u3d->cap_regs);
  1527. }
  1528. /* we will access controller register, so enable the u3d controller */
  1529. clk_enable(u3d->clk);
  1530. if (pdata->phy_init) {
  1531. retval = pdata->phy_init(u3d->phy_regs);
  1532. if (retval) {
  1533. dev_err(&dev->dev, "init phy error %d\n", retval);
  1534. goto err_u3d_enable;
  1535. }
  1536. }
  1537. u3d->op_regs = (struct mv_u3d_op_regs __iomem *)(u3d->cap_regs
  1538. + MV_U3D_USB3_OP_REGS_OFFSET);
  1539. u3d->vuc_regs = (struct mv_u3d_vuc_regs __iomem *)(u3d->cap_regs
  1540. + ioread32(&u3d->cap_regs->vuoff));
  1541. u3d->max_eps = 16;
  1542. /*
  1543. * some platform will use usb to download image, it may not disconnect
  1544. * usb gadget before loading kernel. So first stop u3d here.
  1545. */
  1546. mv_u3d_controller_stop(u3d);
  1547. iowrite32(0xFFFFFFFF, &u3d->vuc_regs->intrcause);
  1548. if (pdata->phy_deinit)
  1549. pdata->phy_deinit(u3d->phy_regs);
  1550. clk_disable(u3d->clk);
  1551. size = u3d->max_eps * sizeof(struct mv_u3d_ep_context) * 2;
  1552. size = (size + MV_U3D_EP_CONTEXT_ALIGNMENT - 1)
  1553. & ~(MV_U3D_EP_CONTEXT_ALIGNMENT - 1);
  1554. u3d->ep_context = dma_alloc_coherent(&dev->dev, size,
  1555. &u3d->ep_context_dma, GFP_KERNEL);
  1556. if (!u3d->ep_context) {
  1557. dev_err(&dev->dev, "allocate ep context memory failed\n");
  1558. retval = -ENOMEM;
  1559. goto err_alloc_ep_context;
  1560. }
  1561. u3d->ep_context_size = size;
  1562. /* create TRB dma_pool resource */
  1563. u3d->trb_pool = dma_pool_create("u3d_trb",
  1564. &dev->dev,
  1565. sizeof(struct mv_u3d_trb_hw),
  1566. MV_U3D_TRB_ALIGNMENT,
  1567. MV_U3D_DMA_BOUNDARY);
  1568. if (!u3d->trb_pool) {
  1569. retval = -ENOMEM;
  1570. goto err_alloc_trb_pool;
  1571. }
  1572. size = u3d->max_eps * sizeof(struct mv_u3d_ep) * 2;
  1573. u3d->eps = kzalloc(size, GFP_KERNEL);
  1574. if (!u3d->eps) {
  1575. retval = -ENOMEM;
  1576. goto err_alloc_eps;
  1577. }
  1578. /* initialize ep0 status request structure */
  1579. u3d->status_req = kzalloc(sizeof(struct mv_u3d_req) + 8, GFP_KERNEL);
  1580. if (!u3d->status_req) {
  1581. retval = -ENOMEM;
  1582. goto err_alloc_status_req;
  1583. }
  1584. INIT_LIST_HEAD(&u3d->status_req->queue);
  1585. /* allocate a small amount of memory to get valid address */
  1586. u3d->status_req->req.buf = (char *)u3d->status_req
  1587. + sizeof(struct mv_u3d_req);
  1588. u3d->status_req->req.dma = virt_to_phys(u3d->status_req->req.buf);
  1589. u3d->resume_state = USB_STATE_NOTATTACHED;
  1590. u3d->usb_state = USB_STATE_ATTACHED;
  1591. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  1592. u3d->remote_wakeup = 0;
  1593. r = platform_get_resource(dev, IORESOURCE_IRQ, 0);
  1594. if (!r) {
  1595. dev_err(&dev->dev, "no IRQ resource defined\n");
  1596. retval = -ENODEV;
  1597. goto err_get_irq;
  1598. }
  1599. u3d->irq = r->start;
  1600. if (request_irq(u3d->irq, mv_u3d_irq,
  1601. IRQF_SHARED, driver_name, u3d)) {
  1602. u3d->irq = 0;
  1603. dev_err(&dev->dev, "Request irq %d for u3d failed\n",
  1604. u3d->irq);
  1605. retval = -ENODEV;
  1606. goto err_request_irq;
  1607. }
  1608. /* initialize gadget structure */
  1609. u3d->gadget.ops = &mv_u3d_ops; /* usb_gadget_ops */
  1610. u3d->gadget.ep0 = &u3d->eps[1].ep; /* gadget ep0 */
  1611. INIT_LIST_HEAD(&u3d->gadget.ep_list); /* ep_list */
  1612. u3d->gadget.speed = USB_SPEED_UNKNOWN; /* speed */
  1613. /* the "gadget" abstracts/virtualizes the controller */
  1614. u3d->gadget.name = driver_name; /* gadget name */
  1615. mv_u3d_eps_init(u3d);
  1616. /* external vbus detection */
  1617. if (u3d->vbus) {
  1618. u3d->clock_gating = 1;
  1619. dev_err(&dev->dev, "external vbus detection\n");
  1620. }
  1621. if (!u3d->clock_gating)
  1622. u3d->vbus_active = 1;
  1623. /* enable usb3 controller vbus detection */
  1624. u3d->vbus_valid_detect = 1;
  1625. retval = usb_add_gadget_udc(&dev->dev, &u3d->gadget);
  1626. if (retval)
  1627. goto err_unregister;
  1628. dev_dbg(&dev->dev, "successful probe usb3 device %s clock gating.\n",
  1629. u3d->clock_gating ? "with" : "without");
  1630. return 0;
  1631. err_unregister:
  1632. free_irq(u3d->irq, u3d);
  1633. err_request_irq:
  1634. err_get_irq:
  1635. kfree(u3d->status_req);
  1636. err_alloc_status_req:
  1637. kfree(u3d->eps);
  1638. err_alloc_eps:
  1639. dma_pool_destroy(u3d->trb_pool);
  1640. err_alloc_trb_pool:
  1641. dma_free_coherent(&dev->dev, u3d->ep_context_size,
  1642. u3d->ep_context, u3d->ep_context_dma);
  1643. err_alloc_ep_context:
  1644. if (pdata->phy_deinit)
  1645. pdata->phy_deinit(u3d->phy_regs);
  1646. clk_disable(u3d->clk);
  1647. err_u3d_enable:
  1648. iounmap(u3d->cap_regs);
  1649. err_map_cap_regs:
  1650. err_get_cap_regs:
  1651. err_get_clk:
  1652. clk_put(u3d->clk);
  1653. kfree(u3d);
  1654. err_alloc_private:
  1655. err_pdata:
  1656. return retval;
  1657. }
  1658. #ifdef CONFIG_PM_SLEEP
  1659. static int mv_u3d_suspend(struct device *dev)
  1660. {
  1661. struct mv_u3d *u3d = dev_get_drvdata(dev);
  1662. /*
  1663. * only cable is unplugged, usb can suspend.
  1664. * So do not care about clock_gating == 1, it is handled by
  1665. * vbus session.
  1666. */
  1667. if (!u3d->clock_gating) {
  1668. mv_u3d_controller_stop(u3d);
  1669. spin_lock_irq(&u3d->lock);
  1670. /* stop all usb activities */
  1671. mv_u3d_stop_activity(u3d, u3d->driver);
  1672. spin_unlock_irq(&u3d->lock);
  1673. mv_u3d_disable(u3d);
  1674. }
  1675. return 0;
  1676. }
  1677. static int mv_u3d_resume(struct device *dev)
  1678. {
  1679. struct mv_u3d *u3d = dev_get_drvdata(dev);
  1680. int retval;
  1681. if (!u3d->clock_gating) {
  1682. retval = mv_u3d_enable(u3d);
  1683. if (retval)
  1684. return retval;
  1685. if (u3d->driver && u3d->softconnect) {
  1686. mv_u3d_controller_reset(u3d);
  1687. mv_u3d_ep0_reset(u3d);
  1688. mv_u3d_controller_start(u3d);
  1689. }
  1690. }
  1691. return 0;
  1692. }
  1693. #endif
  1694. static SIMPLE_DEV_PM_OPS(mv_u3d_pm_ops, mv_u3d_suspend, mv_u3d_resume);
  1695. static void mv_u3d_shutdown(struct platform_device *dev)
  1696. {
  1697. struct mv_u3d *u3d = platform_get_drvdata(dev);
  1698. u32 tmp;
  1699. tmp = ioread32(&u3d->op_regs->usbcmd);
  1700. tmp &= ~MV_U3D_CMD_RUN_STOP;
  1701. iowrite32(tmp, &u3d->op_regs->usbcmd);
  1702. }
  1703. static struct platform_driver mv_u3d_driver = {
  1704. .probe = mv_u3d_probe,
  1705. .remove = mv_u3d_remove,
  1706. .shutdown = mv_u3d_shutdown,
  1707. .driver = {
  1708. .owner = THIS_MODULE,
  1709. .name = "mv-u3d",
  1710. .pm = &mv_u3d_pm_ops,
  1711. },
  1712. };
  1713. module_platform_driver(mv_u3d_driver);
  1714. MODULE_ALIAS("platform:mv-u3d");
  1715. MODULE_DESCRIPTION(DRIVER_DESC);
  1716. MODULE_AUTHOR("Yu Xu <yuxu@marvell.com>");
  1717. MODULE_LICENSE("GPL");