dwc3-omap.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674
  1. /**
  2. * dwc3-omap.c - OMAP Specific Glue layer
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * This program is free software: you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 of
  11. * the License as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/slab.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/platform_data/dwc3-omap.h>
  24. #include <linux/pm_runtime.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/ioport.h>
  27. #include <linux/io.h>
  28. #include <linux/of.h>
  29. #include <linux/of_platform.h>
  30. #include <linux/extcon.h>
  31. #include <linux/regulator/consumer.h>
  32. #include <linux/usb/otg.h>
  33. /*
  34. * All these registers belong to OMAP's Wrapper around the
  35. * DesignWare USB3 Core.
  36. */
  37. #define USBOTGSS_REVISION 0x0000
  38. #define USBOTGSS_SYSCONFIG 0x0010
  39. #define USBOTGSS_IRQ_EOI 0x0020
  40. #define USBOTGSS_EOI_OFFSET 0x0008
  41. #define USBOTGSS_IRQSTATUS_RAW_0 0x0024
  42. #define USBOTGSS_IRQSTATUS_0 0x0028
  43. #define USBOTGSS_IRQENABLE_SET_0 0x002c
  44. #define USBOTGSS_IRQENABLE_CLR_0 0x0030
  45. #define USBOTGSS_IRQ0_OFFSET 0x0004
  46. #define USBOTGSS_IRQSTATUS_RAW_1 0x0030
  47. #define USBOTGSS_IRQSTATUS_1 0x0034
  48. #define USBOTGSS_IRQENABLE_SET_1 0x0038
  49. #define USBOTGSS_IRQENABLE_CLR_1 0x003c
  50. #define USBOTGSS_IRQSTATUS_RAW_2 0x0040
  51. #define USBOTGSS_IRQSTATUS_2 0x0044
  52. #define USBOTGSS_IRQENABLE_SET_2 0x0048
  53. #define USBOTGSS_IRQENABLE_CLR_2 0x004c
  54. #define USBOTGSS_IRQSTATUS_RAW_3 0x0050
  55. #define USBOTGSS_IRQSTATUS_3 0x0054
  56. #define USBOTGSS_IRQENABLE_SET_3 0x0058
  57. #define USBOTGSS_IRQENABLE_CLR_3 0x005c
  58. #define USBOTGSS_IRQSTATUS_EOI_MISC 0x0030
  59. #define USBOTGSS_IRQSTATUS_RAW_MISC 0x0034
  60. #define USBOTGSS_IRQSTATUS_MISC 0x0038
  61. #define USBOTGSS_IRQENABLE_SET_MISC 0x003c
  62. #define USBOTGSS_IRQENABLE_CLR_MISC 0x0040
  63. #define USBOTGSS_IRQMISC_OFFSET 0x03fc
  64. #define USBOTGSS_UTMI_OTG_CTRL 0x0080
  65. #define USBOTGSS_UTMI_OTG_STATUS 0x0084
  66. #define USBOTGSS_UTMI_OTG_OFFSET 0x0480
  67. #define USBOTGSS_TXFIFO_DEPTH 0x0508
  68. #define USBOTGSS_RXFIFO_DEPTH 0x050c
  69. #define USBOTGSS_MMRAM_OFFSET 0x0100
  70. #define USBOTGSS_FLADJ 0x0104
  71. #define USBOTGSS_DEBUG_CFG 0x0108
  72. #define USBOTGSS_DEBUG_DATA 0x010c
  73. #define USBOTGSS_DEV_EBC_EN 0x0110
  74. #define USBOTGSS_DEBUG_OFFSET 0x0600
  75. /* REVISION REGISTER */
  76. #define USBOTGSS_REVISION_XMAJOR(reg) ((reg >> 8) & 0x7)
  77. #define USBOTGSS_REVISION_XMAJOR1 1
  78. #define USBOTGSS_REVISION_XMAJOR2 2
  79. /* SYSCONFIG REGISTER */
  80. #define USBOTGSS_SYSCONFIG_DMADISABLE (1 << 16)
  81. /* IRQ_EOI REGISTER */
  82. #define USBOTGSS_IRQ_EOI_LINE_NUMBER (1 << 0)
  83. /* IRQS0 BITS */
  84. #define USBOTGSS_IRQO_COREIRQ_ST (1 << 0)
  85. /* IRQMISC BITS */
  86. #define USBOTGSS_IRQMISC_DMADISABLECLR (1 << 17)
  87. #define USBOTGSS_IRQMISC_OEVT (1 << 16)
  88. #define USBOTGSS_IRQMISC_DRVVBUS_RISE (1 << 13)
  89. #define USBOTGSS_IRQMISC_CHRGVBUS_RISE (1 << 12)
  90. #define USBOTGSS_IRQMISC_DISCHRGVBUS_RISE (1 << 11)
  91. #define USBOTGSS_IRQMISC_IDPULLUP_RISE (1 << 8)
  92. #define USBOTGSS_IRQMISC_DRVVBUS_FALL (1 << 5)
  93. #define USBOTGSS_IRQMISC_CHRGVBUS_FALL (1 << 4)
  94. #define USBOTGSS_IRQMISC_DISCHRGVBUS_FALL (1 << 3)
  95. #define USBOTGSS_IRQMISC_IDPULLUP_FALL (1 << 0)
  96. /* UTMI_OTG_CTRL REGISTER */
  97. #define USBOTGSS_UTMI_OTG_CTRL_DRVVBUS (1 << 5)
  98. #define USBOTGSS_UTMI_OTG_CTRL_CHRGVBUS (1 << 4)
  99. #define USBOTGSS_UTMI_OTG_CTRL_DISCHRGVBUS (1 << 3)
  100. #define USBOTGSS_UTMI_OTG_CTRL_IDPULLUP (1 << 0)
  101. /* UTMI_OTG_STATUS REGISTER */
  102. #define USBOTGSS_UTMI_OTG_STATUS_SW_MODE (1 << 31)
  103. #define USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT (1 << 9)
  104. #define USBOTGSS_UTMI_OTG_STATUS_TXBITSTUFFENABLE (1 << 8)
  105. #define USBOTGSS_UTMI_OTG_STATUS_IDDIG (1 << 4)
  106. #define USBOTGSS_UTMI_OTG_STATUS_SESSEND (1 << 3)
  107. #define USBOTGSS_UTMI_OTG_STATUS_SESSVALID (1 << 2)
  108. #define USBOTGSS_UTMI_OTG_STATUS_VBUSVALID (1 << 1)
  109. struct dwc3_omap {
  110. struct device *dev;
  111. int irq;
  112. void __iomem *base;
  113. u32 utmi_otg_status;
  114. u32 utmi_otg_offset;
  115. u32 irqmisc_offset;
  116. u32 irq_eoi_offset;
  117. u32 debug_offset;
  118. u32 irq0_offset;
  119. u32 revision;
  120. u32 dma_status:1;
  121. struct extcon_specific_cable_nb extcon_vbus_dev;
  122. struct extcon_specific_cable_nb extcon_id_dev;
  123. struct notifier_block vbus_nb;
  124. struct notifier_block id_nb;
  125. struct regulator *vbus_reg;
  126. };
  127. enum omap_dwc3_vbus_id_status {
  128. OMAP_DWC3_ID_FLOAT,
  129. OMAP_DWC3_ID_GROUND,
  130. OMAP_DWC3_VBUS_OFF,
  131. OMAP_DWC3_VBUS_VALID,
  132. };
  133. static inline u32 dwc3_omap_readl(void __iomem *base, u32 offset)
  134. {
  135. return readl(base + offset);
  136. }
  137. static inline void dwc3_omap_writel(void __iomem *base, u32 offset, u32 value)
  138. {
  139. writel(value, base + offset);
  140. }
  141. static u32 dwc3_omap_read_utmi_status(struct dwc3_omap *omap)
  142. {
  143. return dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS +
  144. omap->utmi_otg_offset);
  145. }
  146. static void dwc3_omap_write_utmi_status(struct dwc3_omap *omap, u32 value)
  147. {
  148. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS +
  149. omap->utmi_otg_offset, value);
  150. }
  151. static u32 dwc3_omap_read_irq0_status(struct dwc3_omap *omap)
  152. {
  153. return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_0 -
  154. omap->irq0_offset);
  155. }
  156. static void dwc3_omap_write_irq0_status(struct dwc3_omap *omap, u32 value)
  157. {
  158. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_0 -
  159. omap->irq0_offset, value);
  160. }
  161. static u32 dwc3_omap_read_irqmisc_status(struct dwc3_omap *omap)
  162. {
  163. return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_MISC +
  164. omap->irqmisc_offset);
  165. }
  166. static void dwc3_omap_write_irqmisc_status(struct dwc3_omap *omap, u32 value)
  167. {
  168. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_MISC +
  169. omap->irqmisc_offset, value);
  170. }
  171. static void dwc3_omap_write_irqmisc_set(struct dwc3_omap *omap, u32 value)
  172. {
  173. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_MISC +
  174. omap->irqmisc_offset, value);
  175. }
  176. static void dwc3_omap_write_irq0_set(struct dwc3_omap *omap, u32 value)
  177. {
  178. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0 -
  179. omap->irq0_offset, value);
  180. }
  181. static void dwc3_omap_set_mailbox(struct dwc3_omap *omap,
  182. enum omap_dwc3_vbus_id_status status)
  183. {
  184. int ret;
  185. u32 val;
  186. switch (status) {
  187. case OMAP_DWC3_ID_GROUND:
  188. dev_dbg(omap->dev, "ID GND\n");
  189. if (omap->vbus_reg) {
  190. ret = regulator_enable(omap->vbus_reg);
  191. if (ret) {
  192. dev_dbg(omap->dev, "regulator enable failed\n");
  193. return;
  194. }
  195. }
  196. val = dwc3_omap_read_utmi_status(omap);
  197. val &= ~(USBOTGSS_UTMI_OTG_STATUS_IDDIG
  198. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  199. | USBOTGSS_UTMI_OTG_STATUS_SESSEND);
  200. val |= USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  201. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
  202. dwc3_omap_write_utmi_status(omap, val);
  203. break;
  204. case OMAP_DWC3_VBUS_VALID:
  205. dev_dbg(omap->dev, "VBUS Connect\n");
  206. val = dwc3_omap_read_utmi_status(omap);
  207. val &= ~USBOTGSS_UTMI_OTG_STATUS_SESSEND;
  208. val |= USBOTGSS_UTMI_OTG_STATUS_IDDIG
  209. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  210. | USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  211. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
  212. dwc3_omap_write_utmi_status(omap, val);
  213. break;
  214. case OMAP_DWC3_ID_FLOAT:
  215. if (omap->vbus_reg)
  216. regulator_disable(omap->vbus_reg);
  217. case OMAP_DWC3_VBUS_OFF:
  218. dev_dbg(omap->dev, "VBUS Disconnect\n");
  219. val = dwc3_omap_read_utmi_status(omap);
  220. val &= ~(USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  221. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  222. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT);
  223. val |= USBOTGSS_UTMI_OTG_STATUS_SESSEND
  224. | USBOTGSS_UTMI_OTG_STATUS_IDDIG;
  225. dwc3_omap_write_utmi_status(omap, val);
  226. break;
  227. default:
  228. dev_dbg(omap->dev, "invalid state\n");
  229. }
  230. }
  231. static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
  232. {
  233. struct dwc3_omap *omap = _omap;
  234. u32 reg;
  235. reg = dwc3_omap_read_irqmisc_status(omap);
  236. if (reg & USBOTGSS_IRQMISC_DMADISABLECLR) {
  237. dev_dbg(omap->dev, "DMA Disable was Cleared\n");
  238. omap->dma_status = false;
  239. }
  240. if (reg & USBOTGSS_IRQMISC_OEVT)
  241. dev_dbg(omap->dev, "OTG Event\n");
  242. if (reg & USBOTGSS_IRQMISC_DRVVBUS_RISE)
  243. dev_dbg(omap->dev, "DRVVBUS Rise\n");
  244. if (reg & USBOTGSS_IRQMISC_CHRGVBUS_RISE)
  245. dev_dbg(omap->dev, "CHRGVBUS Rise\n");
  246. if (reg & USBOTGSS_IRQMISC_DISCHRGVBUS_RISE)
  247. dev_dbg(omap->dev, "DISCHRGVBUS Rise\n");
  248. if (reg & USBOTGSS_IRQMISC_IDPULLUP_RISE)
  249. dev_dbg(omap->dev, "IDPULLUP Rise\n");
  250. if (reg & USBOTGSS_IRQMISC_DRVVBUS_FALL)
  251. dev_dbg(omap->dev, "DRVVBUS Fall\n");
  252. if (reg & USBOTGSS_IRQMISC_CHRGVBUS_FALL)
  253. dev_dbg(omap->dev, "CHRGVBUS Fall\n");
  254. if (reg & USBOTGSS_IRQMISC_DISCHRGVBUS_FALL)
  255. dev_dbg(omap->dev, "DISCHRGVBUS Fall\n");
  256. if (reg & USBOTGSS_IRQMISC_IDPULLUP_FALL)
  257. dev_dbg(omap->dev, "IDPULLUP Fall\n");
  258. dwc3_omap_write_irqmisc_status(omap, reg);
  259. reg = dwc3_omap_read_irq0_status(omap);
  260. dwc3_omap_write_irq0_status(omap, reg);
  261. return IRQ_HANDLED;
  262. }
  263. static int dwc3_omap_remove_core(struct device *dev, void *c)
  264. {
  265. struct platform_device *pdev = to_platform_device(dev);
  266. of_device_unregister(pdev);
  267. return 0;
  268. }
  269. static void dwc3_omap_enable_irqs(struct dwc3_omap *omap)
  270. {
  271. u32 reg;
  272. /* enable all IRQs */
  273. reg = USBOTGSS_IRQO_COREIRQ_ST;
  274. dwc3_omap_write_irq0_set(omap, reg);
  275. reg = (USBOTGSS_IRQMISC_OEVT |
  276. USBOTGSS_IRQMISC_DRVVBUS_RISE |
  277. USBOTGSS_IRQMISC_CHRGVBUS_RISE |
  278. USBOTGSS_IRQMISC_DISCHRGVBUS_RISE |
  279. USBOTGSS_IRQMISC_IDPULLUP_RISE |
  280. USBOTGSS_IRQMISC_DRVVBUS_FALL |
  281. USBOTGSS_IRQMISC_CHRGVBUS_FALL |
  282. USBOTGSS_IRQMISC_DISCHRGVBUS_FALL |
  283. USBOTGSS_IRQMISC_IDPULLUP_FALL);
  284. dwc3_omap_write_irqmisc_set(omap, reg);
  285. }
  286. static void dwc3_omap_disable_irqs(struct dwc3_omap *omap)
  287. {
  288. /* disable all IRQs */
  289. dwc3_omap_write_irqmisc_set(omap, 0x00);
  290. dwc3_omap_write_irq0_set(omap, 0x00);
  291. }
  292. static u64 dwc3_omap_dma_mask = DMA_BIT_MASK(32);
  293. static int dwc3_omap_id_notifier(struct notifier_block *nb,
  294. unsigned long event, void *ptr)
  295. {
  296. struct dwc3_omap *omap = container_of(nb, struct dwc3_omap, id_nb);
  297. if (event)
  298. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_GROUND);
  299. else
  300. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_FLOAT);
  301. return NOTIFY_DONE;
  302. }
  303. static int dwc3_omap_vbus_notifier(struct notifier_block *nb,
  304. unsigned long event, void *ptr)
  305. {
  306. struct dwc3_omap *omap = container_of(nb, struct dwc3_omap, vbus_nb);
  307. if (event)
  308. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_VALID);
  309. else
  310. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_OFF);
  311. return NOTIFY_DONE;
  312. }
  313. static int dwc3_omap_probe(struct platform_device *pdev)
  314. {
  315. struct device_node *node = pdev->dev.of_node;
  316. struct dwc3_omap *omap;
  317. struct resource *res;
  318. struct device *dev = &pdev->dev;
  319. struct extcon_dev *edev;
  320. struct regulator *vbus_reg = NULL;
  321. int ret;
  322. int irq;
  323. int utmi_mode = 0;
  324. int x_major;
  325. u32 reg;
  326. void __iomem *base;
  327. if (!node) {
  328. dev_err(dev, "device node not found\n");
  329. return -EINVAL;
  330. }
  331. omap = devm_kzalloc(dev, sizeof(*omap), GFP_KERNEL);
  332. if (!omap) {
  333. dev_err(dev, "not enough memory\n");
  334. return -ENOMEM;
  335. }
  336. platform_set_drvdata(pdev, omap);
  337. irq = platform_get_irq(pdev, 0);
  338. if (irq < 0) {
  339. dev_err(dev, "missing IRQ resource\n");
  340. return -EINVAL;
  341. }
  342. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  343. base = devm_ioremap_resource(dev, res);
  344. if (IS_ERR(base))
  345. return PTR_ERR(base);
  346. if (of_property_read_bool(node, "vbus-supply")) {
  347. vbus_reg = devm_regulator_get(dev, "vbus");
  348. if (IS_ERR(vbus_reg)) {
  349. dev_err(dev, "vbus init failed\n");
  350. return PTR_ERR(vbus_reg);
  351. }
  352. }
  353. omap->dev = dev;
  354. omap->irq = irq;
  355. omap->base = base;
  356. omap->vbus_reg = vbus_reg;
  357. dev->dma_mask = &dwc3_omap_dma_mask;
  358. pm_runtime_enable(dev);
  359. ret = pm_runtime_get_sync(dev);
  360. if (ret < 0) {
  361. dev_err(dev, "get_sync failed with err %d\n", ret);
  362. goto err0;
  363. }
  364. reg = dwc3_omap_readl(omap->base, USBOTGSS_REVISION);
  365. omap->revision = reg;
  366. x_major = USBOTGSS_REVISION_XMAJOR(reg);
  367. /* Differentiate between OMAP5 and AM437x */
  368. switch (x_major) {
  369. case USBOTGSS_REVISION_XMAJOR1:
  370. case USBOTGSS_REVISION_XMAJOR2:
  371. omap->irq_eoi_offset = 0;
  372. omap->irq0_offset = 0;
  373. omap->irqmisc_offset = 0;
  374. omap->utmi_otg_offset = 0;
  375. omap->debug_offset = 0;
  376. break;
  377. default:
  378. /* Default to the latest revision */
  379. omap->irq_eoi_offset = USBOTGSS_EOI_OFFSET;
  380. omap->irq0_offset = USBOTGSS_IRQ0_OFFSET;
  381. omap->irqmisc_offset = USBOTGSS_IRQMISC_OFFSET;
  382. omap->utmi_otg_offset = USBOTGSS_UTMI_OTG_OFFSET;
  383. omap->debug_offset = USBOTGSS_DEBUG_OFFSET;
  384. break;
  385. }
  386. /* For OMAP5(ES2.0) and AM437x x_major is 2 even though there are
  387. * changes in wrapper registers, Using dt compatible for aegis
  388. */
  389. if (of_device_is_compatible(node, "ti,am437x-dwc3")) {
  390. omap->irq_eoi_offset = USBOTGSS_EOI_OFFSET;
  391. omap->irq0_offset = USBOTGSS_IRQ0_OFFSET;
  392. omap->irqmisc_offset = USBOTGSS_IRQMISC_OFFSET;
  393. omap->utmi_otg_offset = USBOTGSS_UTMI_OTG_OFFSET;
  394. omap->debug_offset = USBOTGSS_DEBUG_OFFSET;
  395. }
  396. reg = dwc3_omap_read_utmi_status(omap);
  397. of_property_read_u32(node, "utmi-mode", &utmi_mode);
  398. switch (utmi_mode) {
  399. case DWC3_OMAP_UTMI_MODE_SW:
  400. reg |= USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
  401. break;
  402. case DWC3_OMAP_UTMI_MODE_HW:
  403. reg &= ~USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
  404. break;
  405. default:
  406. dev_dbg(dev, "UNKNOWN utmi mode %d\n", utmi_mode);
  407. }
  408. dwc3_omap_write_utmi_status(omap, reg);
  409. /* check the DMA Status */
  410. reg = dwc3_omap_readl(omap->base, USBOTGSS_SYSCONFIG);
  411. omap->dma_status = !!(reg & USBOTGSS_SYSCONFIG_DMADISABLE);
  412. ret = devm_request_irq(dev, omap->irq, dwc3_omap_interrupt, 0,
  413. "dwc3-omap", omap);
  414. if (ret) {
  415. dev_err(dev, "failed to request IRQ #%d --> %d\n",
  416. omap->irq, ret);
  417. goto err1;
  418. }
  419. dwc3_omap_enable_irqs(omap);
  420. if (of_property_read_bool(node, "extcon")) {
  421. edev = extcon_get_edev_by_phandle(dev, 0);
  422. if (IS_ERR(edev)) {
  423. dev_vdbg(dev, "couldn't get extcon device\n");
  424. ret = -EPROBE_DEFER;
  425. goto err2;
  426. }
  427. omap->vbus_nb.notifier_call = dwc3_omap_vbus_notifier;
  428. ret = extcon_register_interest(&omap->extcon_vbus_dev,
  429. edev->name, "USB", &omap->vbus_nb);
  430. if (ret < 0)
  431. dev_vdbg(dev, "failed to register notifier for USB\n");
  432. omap->id_nb.notifier_call = dwc3_omap_id_notifier;
  433. ret = extcon_register_interest(&omap->extcon_id_dev, edev->name,
  434. "USB-HOST", &omap->id_nb);
  435. if (ret < 0)
  436. dev_vdbg(dev,
  437. "failed to register notifier for USB-HOST\n");
  438. if (extcon_get_cable_state(edev, "USB") == true)
  439. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_VALID);
  440. if (extcon_get_cable_state(edev, "USB-HOST") == true)
  441. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_GROUND);
  442. }
  443. ret = of_platform_populate(node, NULL, NULL, dev);
  444. if (ret) {
  445. dev_err(&pdev->dev, "failed to create dwc3 core\n");
  446. goto err3;
  447. }
  448. return 0;
  449. err3:
  450. if (omap->extcon_vbus_dev.edev)
  451. extcon_unregister_interest(&omap->extcon_vbus_dev);
  452. if (omap->extcon_id_dev.edev)
  453. extcon_unregister_interest(&omap->extcon_id_dev);
  454. err2:
  455. dwc3_omap_disable_irqs(omap);
  456. err1:
  457. pm_runtime_put_sync(dev);
  458. err0:
  459. pm_runtime_disable(dev);
  460. return ret;
  461. }
  462. static int dwc3_omap_remove(struct platform_device *pdev)
  463. {
  464. struct dwc3_omap *omap = platform_get_drvdata(pdev);
  465. if (omap->extcon_vbus_dev.edev)
  466. extcon_unregister_interest(&omap->extcon_vbus_dev);
  467. if (omap->extcon_id_dev.edev)
  468. extcon_unregister_interest(&omap->extcon_id_dev);
  469. dwc3_omap_disable_irqs(omap);
  470. pm_runtime_put_sync(&pdev->dev);
  471. pm_runtime_disable(&pdev->dev);
  472. device_for_each_child(&pdev->dev, NULL, dwc3_omap_remove_core);
  473. return 0;
  474. }
  475. static const struct of_device_id of_dwc3_match[] = {
  476. {
  477. .compatible = "ti,dwc3"
  478. },
  479. {
  480. .compatible = "ti,am437x-dwc3"
  481. },
  482. { },
  483. };
  484. MODULE_DEVICE_TABLE(of, of_dwc3_match);
  485. #ifdef CONFIG_PM_SLEEP
  486. static int dwc3_omap_prepare(struct device *dev)
  487. {
  488. struct dwc3_omap *omap = dev_get_drvdata(dev);
  489. dwc3_omap_write_irqmisc_set(omap, 0x00);
  490. return 0;
  491. }
  492. static void dwc3_omap_complete(struct device *dev)
  493. {
  494. struct dwc3_omap *omap = dev_get_drvdata(dev);
  495. u32 reg;
  496. reg = (USBOTGSS_IRQMISC_OEVT |
  497. USBOTGSS_IRQMISC_DRVVBUS_RISE |
  498. USBOTGSS_IRQMISC_CHRGVBUS_RISE |
  499. USBOTGSS_IRQMISC_DISCHRGVBUS_RISE |
  500. USBOTGSS_IRQMISC_IDPULLUP_RISE |
  501. USBOTGSS_IRQMISC_DRVVBUS_FALL |
  502. USBOTGSS_IRQMISC_CHRGVBUS_FALL |
  503. USBOTGSS_IRQMISC_DISCHRGVBUS_FALL |
  504. USBOTGSS_IRQMISC_IDPULLUP_FALL);
  505. dwc3_omap_write_irqmisc_set(omap, reg);
  506. }
  507. static int dwc3_omap_suspend(struct device *dev)
  508. {
  509. struct dwc3_omap *omap = dev_get_drvdata(dev);
  510. omap->utmi_otg_status = dwc3_omap_read_utmi_status(omap);
  511. return 0;
  512. }
  513. static int dwc3_omap_resume(struct device *dev)
  514. {
  515. struct dwc3_omap *omap = dev_get_drvdata(dev);
  516. dwc3_omap_write_utmi_status(omap, omap->utmi_otg_status);
  517. pm_runtime_disable(dev);
  518. pm_runtime_set_active(dev);
  519. pm_runtime_enable(dev);
  520. return 0;
  521. }
  522. static const struct dev_pm_ops dwc3_omap_dev_pm_ops = {
  523. .prepare = dwc3_omap_prepare,
  524. .complete = dwc3_omap_complete,
  525. SET_SYSTEM_SLEEP_PM_OPS(dwc3_omap_suspend, dwc3_omap_resume)
  526. };
  527. #define DEV_PM_OPS (&dwc3_omap_dev_pm_ops)
  528. #else
  529. #define DEV_PM_OPS NULL
  530. #endif /* CONFIG_PM_SLEEP */
  531. static struct platform_driver dwc3_omap_driver = {
  532. .probe = dwc3_omap_probe,
  533. .remove = dwc3_omap_remove,
  534. .driver = {
  535. .name = "omap-dwc3",
  536. .of_match_table = of_dwc3_match,
  537. .pm = DEV_PM_OPS,
  538. },
  539. };
  540. module_platform_driver(dwc3_omap_driver);
  541. MODULE_ALIAS("platform:omap-dwc3");
  542. MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
  543. MODULE_LICENSE("GPL v2");
  544. MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer");