core.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965
  1. /**
  2. * core.c - DesignWare USB3 DRD Controller Core file
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * This program is free software: you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 of
  11. * the License as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/slab.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/io.h>
  30. #include <linux/list.h>
  31. #include <linux/delay.h>
  32. #include <linux/dma-mapping.h>
  33. #include <linux/of.h>
  34. #include <linux/usb/ch9.h>
  35. #include <linux/usb/gadget.h>
  36. #include <linux/usb/of.h>
  37. #include <linux/usb/otg.h>
  38. #include "platform_data.h"
  39. #include "core.h"
  40. #include "gadget.h"
  41. #include "io.h"
  42. #include "debug.h"
  43. /* -------------------------------------------------------------------------- */
  44. void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
  45. {
  46. u32 reg;
  47. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  48. reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
  49. reg |= DWC3_GCTL_PRTCAPDIR(mode);
  50. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  51. }
  52. /**
  53. * dwc3_core_soft_reset - Issues core soft reset and PHY reset
  54. * @dwc: pointer to our context structure
  55. */
  56. static int dwc3_core_soft_reset(struct dwc3 *dwc)
  57. {
  58. u32 reg;
  59. int ret;
  60. /* Before Resetting PHY, put Core in Reset */
  61. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  62. reg |= DWC3_GCTL_CORESOFTRESET;
  63. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  64. /* Assert USB3 PHY reset */
  65. reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
  66. reg |= DWC3_GUSB3PIPECTL_PHYSOFTRST;
  67. dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
  68. /* Assert USB2 PHY reset */
  69. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  70. reg |= DWC3_GUSB2PHYCFG_PHYSOFTRST;
  71. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  72. usb_phy_init(dwc->usb2_phy);
  73. usb_phy_init(dwc->usb3_phy);
  74. ret = phy_init(dwc->usb2_generic_phy);
  75. if (ret < 0)
  76. return ret;
  77. ret = phy_init(dwc->usb3_generic_phy);
  78. if (ret < 0) {
  79. phy_exit(dwc->usb2_generic_phy);
  80. return ret;
  81. }
  82. mdelay(100);
  83. /* Clear USB3 PHY reset */
  84. reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
  85. reg &= ~DWC3_GUSB3PIPECTL_PHYSOFTRST;
  86. dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
  87. /* Clear USB2 PHY reset */
  88. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  89. reg &= ~DWC3_GUSB2PHYCFG_PHYSOFTRST;
  90. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  91. mdelay(100);
  92. /* After PHYs are stable we can take Core out of reset state */
  93. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  94. reg &= ~DWC3_GCTL_CORESOFTRESET;
  95. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  96. return 0;
  97. }
  98. /**
  99. * dwc3_free_one_event_buffer - Frees one event buffer
  100. * @dwc: Pointer to our controller context structure
  101. * @evt: Pointer to event buffer to be freed
  102. */
  103. static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
  104. struct dwc3_event_buffer *evt)
  105. {
  106. dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
  107. }
  108. /**
  109. * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
  110. * @dwc: Pointer to our controller context structure
  111. * @length: size of the event buffer
  112. *
  113. * Returns a pointer to the allocated event buffer structure on success
  114. * otherwise ERR_PTR(errno).
  115. */
  116. static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
  117. unsigned length)
  118. {
  119. struct dwc3_event_buffer *evt;
  120. evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
  121. if (!evt)
  122. return ERR_PTR(-ENOMEM);
  123. evt->dwc = dwc;
  124. evt->length = length;
  125. evt->buf = dma_alloc_coherent(dwc->dev, length,
  126. &evt->dma, GFP_KERNEL);
  127. if (!evt->buf)
  128. return ERR_PTR(-ENOMEM);
  129. return evt;
  130. }
  131. /**
  132. * dwc3_free_event_buffers - frees all allocated event buffers
  133. * @dwc: Pointer to our controller context structure
  134. */
  135. static void dwc3_free_event_buffers(struct dwc3 *dwc)
  136. {
  137. struct dwc3_event_buffer *evt;
  138. int i;
  139. for (i = 0; i < dwc->num_event_buffers; i++) {
  140. evt = dwc->ev_buffs[i];
  141. if (evt)
  142. dwc3_free_one_event_buffer(dwc, evt);
  143. }
  144. }
  145. /**
  146. * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
  147. * @dwc: pointer to our controller context structure
  148. * @length: size of event buffer
  149. *
  150. * Returns 0 on success otherwise negative errno. In the error case, dwc
  151. * may contain some buffers allocated but not all which were requested.
  152. */
  153. static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
  154. {
  155. int num;
  156. int i;
  157. num = DWC3_NUM_INT(dwc->hwparams.hwparams1);
  158. dwc->num_event_buffers = num;
  159. dwc->ev_buffs = devm_kzalloc(dwc->dev, sizeof(*dwc->ev_buffs) * num,
  160. GFP_KERNEL);
  161. if (!dwc->ev_buffs) {
  162. dev_err(dwc->dev, "can't allocate event buffers array\n");
  163. return -ENOMEM;
  164. }
  165. for (i = 0; i < num; i++) {
  166. struct dwc3_event_buffer *evt;
  167. evt = dwc3_alloc_one_event_buffer(dwc, length);
  168. if (IS_ERR(evt)) {
  169. dev_err(dwc->dev, "can't allocate event buffer\n");
  170. return PTR_ERR(evt);
  171. }
  172. dwc->ev_buffs[i] = evt;
  173. }
  174. return 0;
  175. }
  176. /**
  177. * dwc3_event_buffers_setup - setup our allocated event buffers
  178. * @dwc: pointer to our controller context structure
  179. *
  180. * Returns 0 on success otherwise negative errno.
  181. */
  182. static int dwc3_event_buffers_setup(struct dwc3 *dwc)
  183. {
  184. struct dwc3_event_buffer *evt;
  185. int n;
  186. for (n = 0; n < dwc->num_event_buffers; n++) {
  187. evt = dwc->ev_buffs[n];
  188. dev_dbg(dwc->dev, "Event buf %p dma %08llx length %d\n",
  189. evt->buf, (unsigned long long) evt->dma,
  190. evt->length);
  191. evt->lpos = 0;
  192. dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n),
  193. lower_32_bits(evt->dma));
  194. dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n),
  195. upper_32_bits(evt->dma));
  196. dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n),
  197. DWC3_GEVNTSIZ_SIZE(evt->length));
  198. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
  199. }
  200. return 0;
  201. }
  202. static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
  203. {
  204. struct dwc3_event_buffer *evt;
  205. int n;
  206. for (n = 0; n < dwc->num_event_buffers; n++) {
  207. evt = dwc->ev_buffs[n];
  208. evt->lpos = 0;
  209. dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n), 0);
  210. dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n), 0);
  211. dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n), DWC3_GEVNTSIZ_INTMASK
  212. | DWC3_GEVNTSIZ_SIZE(0));
  213. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
  214. }
  215. }
  216. static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
  217. {
  218. if (!dwc->has_hibernation)
  219. return 0;
  220. if (!dwc->nr_scratch)
  221. return 0;
  222. dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
  223. DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
  224. if (!dwc->scratchbuf)
  225. return -ENOMEM;
  226. return 0;
  227. }
  228. static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
  229. {
  230. dma_addr_t scratch_addr;
  231. u32 param;
  232. int ret;
  233. if (!dwc->has_hibernation)
  234. return 0;
  235. if (!dwc->nr_scratch)
  236. return 0;
  237. /* should never fall here */
  238. if (!WARN_ON(dwc->scratchbuf))
  239. return 0;
  240. scratch_addr = dma_map_single(dwc->dev, dwc->scratchbuf,
  241. dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
  242. DMA_BIDIRECTIONAL);
  243. if (dma_mapping_error(dwc->dev, scratch_addr)) {
  244. dev_err(dwc->dev, "failed to map scratch buffer\n");
  245. ret = -EFAULT;
  246. goto err0;
  247. }
  248. dwc->scratch_addr = scratch_addr;
  249. param = lower_32_bits(scratch_addr);
  250. ret = dwc3_send_gadget_generic_command(dwc,
  251. DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
  252. if (ret < 0)
  253. goto err1;
  254. param = upper_32_bits(scratch_addr);
  255. ret = dwc3_send_gadget_generic_command(dwc,
  256. DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
  257. if (ret < 0)
  258. goto err1;
  259. return 0;
  260. err1:
  261. dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
  262. DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
  263. err0:
  264. return ret;
  265. }
  266. static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
  267. {
  268. if (!dwc->has_hibernation)
  269. return;
  270. if (!dwc->nr_scratch)
  271. return;
  272. /* should never fall here */
  273. if (!WARN_ON(dwc->scratchbuf))
  274. return;
  275. dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
  276. DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
  277. kfree(dwc->scratchbuf);
  278. }
  279. static void dwc3_core_num_eps(struct dwc3 *dwc)
  280. {
  281. struct dwc3_hwparams *parms = &dwc->hwparams;
  282. dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
  283. dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;
  284. dev_vdbg(dwc->dev, "found %d IN and %d OUT endpoints\n",
  285. dwc->num_in_eps, dwc->num_out_eps);
  286. }
  287. static void dwc3_cache_hwparams(struct dwc3 *dwc)
  288. {
  289. struct dwc3_hwparams *parms = &dwc->hwparams;
  290. parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
  291. parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
  292. parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
  293. parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
  294. parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
  295. parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
  296. parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
  297. parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
  298. parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
  299. }
  300. /**
  301. * dwc3_core_init - Low-level initialization of DWC3 Core
  302. * @dwc: Pointer to our controller context structure
  303. *
  304. * Returns 0 on success otherwise negative errno.
  305. */
  306. static int dwc3_core_init(struct dwc3 *dwc)
  307. {
  308. unsigned long timeout;
  309. u32 hwparams4 = dwc->hwparams.hwparams4;
  310. u32 reg;
  311. int ret;
  312. reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
  313. /* This should read as U3 followed by revision number */
  314. if ((reg & DWC3_GSNPSID_MASK) != 0x55330000) {
  315. dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
  316. ret = -ENODEV;
  317. goto err0;
  318. }
  319. dwc->revision = reg;
  320. /* issue device SoftReset too */
  321. timeout = jiffies + msecs_to_jiffies(500);
  322. dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
  323. do {
  324. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  325. if (!(reg & DWC3_DCTL_CSFTRST))
  326. break;
  327. if (time_after(jiffies, timeout)) {
  328. dev_err(dwc->dev, "Reset Timed Out\n");
  329. ret = -ETIMEDOUT;
  330. goto err0;
  331. }
  332. cpu_relax();
  333. } while (true);
  334. ret = dwc3_core_soft_reset(dwc);
  335. if (ret)
  336. goto err0;
  337. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  338. reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
  339. reg &= ~DWC3_GCTL_DISSCRAMBLE;
  340. switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
  341. case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
  342. /**
  343. * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
  344. * issue which would cause xHCI compliance tests to fail.
  345. *
  346. * Because of that we cannot enable clock gating on such
  347. * configurations.
  348. *
  349. * Refers to:
  350. *
  351. * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
  352. * SOF/ITP Mode Used
  353. */
  354. if ((dwc->dr_mode == USB_DR_MODE_HOST ||
  355. dwc->dr_mode == USB_DR_MODE_OTG) &&
  356. (dwc->revision >= DWC3_REVISION_210A &&
  357. dwc->revision <= DWC3_REVISION_250A))
  358. reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
  359. else
  360. reg &= ~DWC3_GCTL_DSBLCLKGTNG;
  361. break;
  362. case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
  363. /* enable hibernation here */
  364. dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
  365. break;
  366. default:
  367. dev_dbg(dwc->dev, "No power optimization available\n");
  368. }
  369. /*
  370. * WORKAROUND: DWC3 revisions <1.90a have a bug
  371. * where the device can fail to connect at SuperSpeed
  372. * and falls back to high-speed mode which causes
  373. * the device to enter a Connect/Disconnect loop
  374. */
  375. if (dwc->revision < DWC3_REVISION_190A)
  376. reg |= DWC3_GCTL_U2RSTECN;
  377. dwc3_core_num_eps(dwc);
  378. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  379. ret = dwc3_alloc_scratch_buffers(dwc);
  380. if (ret)
  381. goto err1;
  382. ret = dwc3_setup_scratch_buffers(dwc);
  383. if (ret)
  384. goto err2;
  385. return 0;
  386. err2:
  387. dwc3_free_scratch_buffers(dwc);
  388. err1:
  389. usb_phy_shutdown(dwc->usb2_phy);
  390. usb_phy_shutdown(dwc->usb3_phy);
  391. phy_exit(dwc->usb2_generic_phy);
  392. phy_exit(dwc->usb3_generic_phy);
  393. err0:
  394. return ret;
  395. }
  396. static void dwc3_core_exit(struct dwc3 *dwc)
  397. {
  398. dwc3_free_scratch_buffers(dwc);
  399. usb_phy_shutdown(dwc->usb2_phy);
  400. usb_phy_shutdown(dwc->usb3_phy);
  401. phy_exit(dwc->usb2_generic_phy);
  402. phy_exit(dwc->usb3_generic_phy);
  403. }
  404. static int dwc3_core_get_phy(struct dwc3 *dwc)
  405. {
  406. struct device *dev = dwc->dev;
  407. struct device_node *node = dev->of_node;
  408. int ret;
  409. if (node) {
  410. dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
  411. dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
  412. } else {
  413. dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
  414. dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
  415. }
  416. if (IS_ERR(dwc->usb2_phy)) {
  417. ret = PTR_ERR(dwc->usb2_phy);
  418. if (ret == -ENXIO || ret == -ENODEV) {
  419. dwc->usb2_phy = NULL;
  420. } else if (ret == -EPROBE_DEFER) {
  421. return ret;
  422. } else {
  423. dev_err(dev, "no usb2 phy configured\n");
  424. return ret;
  425. }
  426. }
  427. if (IS_ERR(dwc->usb3_phy)) {
  428. ret = PTR_ERR(dwc->usb3_phy);
  429. if (ret == -ENXIO || ret == -ENODEV) {
  430. dwc->usb3_phy = NULL;
  431. } else if (ret == -EPROBE_DEFER) {
  432. return ret;
  433. } else {
  434. dev_err(dev, "no usb3 phy configured\n");
  435. return ret;
  436. }
  437. }
  438. dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
  439. if (IS_ERR(dwc->usb2_generic_phy)) {
  440. ret = PTR_ERR(dwc->usb2_generic_phy);
  441. if (ret == -ENOSYS || ret == -ENODEV) {
  442. dwc->usb2_generic_phy = NULL;
  443. } else if (ret == -EPROBE_DEFER) {
  444. return ret;
  445. } else {
  446. dev_err(dev, "no usb2 phy configured\n");
  447. return ret;
  448. }
  449. }
  450. dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
  451. if (IS_ERR(dwc->usb3_generic_phy)) {
  452. ret = PTR_ERR(dwc->usb3_generic_phy);
  453. if (ret == -ENOSYS || ret == -ENODEV) {
  454. dwc->usb3_generic_phy = NULL;
  455. } else if (ret == -EPROBE_DEFER) {
  456. return ret;
  457. } else {
  458. dev_err(dev, "no usb3 phy configured\n");
  459. return ret;
  460. }
  461. }
  462. return 0;
  463. }
  464. static int dwc3_core_init_mode(struct dwc3 *dwc)
  465. {
  466. struct device *dev = dwc->dev;
  467. int ret;
  468. switch (dwc->dr_mode) {
  469. case USB_DR_MODE_PERIPHERAL:
  470. dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
  471. ret = dwc3_gadget_init(dwc);
  472. if (ret) {
  473. dev_err(dev, "failed to initialize gadget\n");
  474. return ret;
  475. }
  476. break;
  477. case USB_DR_MODE_HOST:
  478. dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
  479. ret = dwc3_host_init(dwc);
  480. if (ret) {
  481. dev_err(dev, "failed to initialize host\n");
  482. return ret;
  483. }
  484. break;
  485. case USB_DR_MODE_OTG:
  486. dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
  487. ret = dwc3_host_init(dwc);
  488. if (ret) {
  489. dev_err(dev, "failed to initialize host\n");
  490. return ret;
  491. }
  492. ret = dwc3_gadget_init(dwc);
  493. if (ret) {
  494. dev_err(dev, "failed to initialize gadget\n");
  495. return ret;
  496. }
  497. break;
  498. default:
  499. dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
  500. return -EINVAL;
  501. }
  502. return 0;
  503. }
  504. static void dwc3_core_exit_mode(struct dwc3 *dwc)
  505. {
  506. switch (dwc->dr_mode) {
  507. case USB_DR_MODE_PERIPHERAL:
  508. dwc3_gadget_exit(dwc);
  509. break;
  510. case USB_DR_MODE_HOST:
  511. dwc3_host_exit(dwc);
  512. break;
  513. case USB_DR_MODE_OTG:
  514. dwc3_host_exit(dwc);
  515. dwc3_gadget_exit(dwc);
  516. break;
  517. default:
  518. /* do nothing */
  519. break;
  520. }
  521. }
  522. #define DWC3_ALIGN_MASK (16 - 1)
  523. static int dwc3_probe(struct platform_device *pdev)
  524. {
  525. struct device *dev = &pdev->dev;
  526. struct dwc3_platform_data *pdata = dev_get_platdata(dev);
  527. struct device_node *node = dev->of_node;
  528. struct resource *res;
  529. struct dwc3 *dwc;
  530. int ret;
  531. void __iomem *regs;
  532. void *mem;
  533. mem = devm_kzalloc(dev, sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
  534. if (!mem) {
  535. dev_err(dev, "not enough memory\n");
  536. return -ENOMEM;
  537. }
  538. dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
  539. dwc->mem = mem;
  540. dwc->dev = dev;
  541. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  542. if (!res) {
  543. dev_err(dev, "missing IRQ\n");
  544. return -ENODEV;
  545. }
  546. dwc->xhci_resources[1].start = res->start;
  547. dwc->xhci_resources[1].end = res->end;
  548. dwc->xhci_resources[1].flags = res->flags;
  549. dwc->xhci_resources[1].name = res->name;
  550. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  551. if (!res) {
  552. dev_err(dev, "missing memory resource\n");
  553. return -ENODEV;
  554. }
  555. if (node) {
  556. dwc->maximum_speed = of_usb_get_maximum_speed(node);
  557. dwc->needs_fifo_resize = of_property_read_bool(node, "tx-fifo-resize");
  558. dwc->dr_mode = of_usb_get_dr_mode(node);
  559. } else if (pdata) {
  560. dwc->maximum_speed = pdata->maximum_speed;
  561. dwc->needs_fifo_resize = pdata->tx_fifo_resize;
  562. dwc->dr_mode = pdata->dr_mode;
  563. }
  564. /* default to superspeed if no maximum_speed passed */
  565. if (dwc->maximum_speed == USB_SPEED_UNKNOWN)
  566. dwc->maximum_speed = USB_SPEED_SUPER;
  567. ret = dwc3_core_get_phy(dwc);
  568. if (ret)
  569. return ret;
  570. dwc->xhci_resources[0].start = res->start;
  571. dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
  572. DWC3_XHCI_REGS_END;
  573. dwc->xhci_resources[0].flags = res->flags;
  574. dwc->xhci_resources[0].name = res->name;
  575. res->start += DWC3_GLOBALS_REGS_START;
  576. /*
  577. * Request memory region but exclude xHCI regs,
  578. * since it will be requested by the xhci-plat driver.
  579. */
  580. regs = devm_ioremap_resource(dev, res);
  581. if (IS_ERR(regs))
  582. return PTR_ERR(regs);
  583. spin_lock_init(&dwc->lock);
  584. platform_set_drvdata(pdev, dwc);
  585. dwc->regs = regs;
  586. dwc->regs_size = resource_size(res);
  587. dev->dma_mask = dev->parent->dma_mask;
  588. dev->dma_parms = dev->parent->dma_parms;
  589. dma_set_coherent_mask(dev, dev->parent->coherent_dma_mask);
  590. pm_runtime_enable(dev);
  591. pm_runtime_get_sync(dev);
  592. pm_runtime_forbid(dev);
  593. dwc3_cache_hwparams(dwc);
  594. ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
  595. if (ret) {
  596. dev_err(dwc->dev, "failed to allocate event buffers\n");
  597. ret = -ENOMEM;
  598. goto err0;
  599. }
  600. if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
  601. dwc->dr_mode = USB_DR_MODE_HOST;
  602. else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
  603. dwc->dr_mode = USB_DR_MODE_PERIPHERAL;
  604. if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
  605. dwc->dr_mode = USB_DR_MODE_OTG;
  606. ret = dwc3_core_init(dwc);
  607. if (ret) {
  608. dev_err(dev, "failed to initialize core\n");
  609. goto err0;
  610. }
  611. usb_phy_set_suspend(dwc->usb2_phy, 0);
  612. usb_phy_set_suspend(dwc->usb3_phy, 0);
  613. ret = phy_power_on(dwc->usb2_generic_phy);
  614. if (ret < 0)
  615. goto err1;
  616. ret = phy_power_on(dwc->usb3_generic_phy);
  617. if (ret < 0)
  618. goto err_usb2phy_power;
  619. ret = dwc3_event_buffers_setup(dwc);
  620. if (ret) {
  621. dev_err(dwc->dev, "failed to setup event buffers\n");
  622. goto err_usb3phy_power;
  623. }
  624. ret = dwc3_core_init_mode(dwc);
  625. if (ret)
  626. goto err2;
  627. ret = dwc3_debugfs_init(dwc);
  628. if (ret) {
  629. dev_err(dev, "failed to initialize debugfs\n");
  630. goto err3;
  631. }
  632. pm_runtime_allow(dev);
  633. return 0;
  634. err3:
  635. dwc3_core_exit_mode(dwc);
  636. err2:
  637. dwc3_event_buffers_cleanup(dwc);
  638. err_usb3phy_power:
  639. phy_power_off(dwc->usb3_generic_phy);
  640. err_usb2phy_power:
  641. phy_power_off(dwc->usb2_generic_phy);
  642. err1:
  643. usb_phy_set_suspend(dwc->usb2_phy, 1);
  644. usb_phy_set_suspend(dwc->usb3_phy, 1);
  645. dwc3_core_exit(dwc);
  646. err0:
  647. dwc3_free_event_buffers(dwc);
  648. return ret;
  649. }
  650. static int dwc3_remove(struct platform_device *pdev)
  651. {
  652. struct dwc3 *dwc = platform_get_drvdata(pdev);
  653. usb_phy_set_suspend(dwc->usb2_phy, 1);
  654. usb_phy_set_suspend(dwc->usb3_phy, 1);
  655. phy_power_off(dwc->usb2_generic_phy);
  656. phy_power_off(dwc->usb3_generic_phy);
  657. pm_runtime_put_sync(&pdev->dev);
  658. pm_runtime_disable(&pdev->dev);
  659. dwc3_debugfs_exit(dwc);
  660. dwc3_core_exit_mode(dwc);
  661. dwc3_event_buffers_cleanup(dwc);
  662. dwc3_free_event_buffers(dwc);
  663. dwc3_core_exit(dwc);
  664. return 0;
  665. }
  666. #ifdef CONFIG_PM_SLEEP
  667. static int dwc3_prepare(struct device *dev)
  668. {
  669. struct dwc3 *dwc = dev_get_drvdata(dev);
  670. unsigned long flags;
  671. spin_lock_irqsave(&dwc->lock, flags);
  672. switch (dwc->dr_mode) {
  673. case USB_DR_MODE_PERIPHERAL:
  674. case USB_DR_MODE_OTG:
  675. dwc3_gadget_prepare(dwc);
  676. /* FALLTHROUGH */
  677. case USB_DR_MODE_HOST:
  678. default:
  679. dwc3_event_buffers_cleanup(dwc);
  680. break;
  681. }
  682. spin_unlock_irqrestore(&dwc->lock, flags);
  683. return 0;
  684. }
  685. static void dwc3_complete(struct device *dev)
  686. {
  687. struct dwc3 *dwc = dev_get_drvdata(dev);
  688. unsigned long flags;
  689. spin_lock_irqsave(&dwc->lock, flags);
  690. dwc3_event_buffers_setup(dwc);
  691. switch (dwc->dr_mode) {
  692. case USB_DR_MODE_PERIPHERAL:
  693. case USB_DR_MODE_OTG:
  694. dwc3_gadget_complete(dwc);
  695. /* FALLTHROUGH */
  696. case USB_DR_MODE_HOST:
  697. default:
  698. break;
  699. }
  700. spin_unlock_irqrestore(&dwc->lock, flags);
  701. }
  702. static int dwc3_suspend(struct device *dev)
  703. {
  704. struct dwc3 *dwc = dev_get_drvdata(dev);
  705. unsigned long flags;
  706. spin_lock_irqsave(&dwc->lock, flags);
  707. switch (dwc->dr_mode) {
  708. case USB_DR_MODE_PERIPHERAL:
  709. case USB_DR_MODE_OTG:
  710. dwc3_gadget_suspend(dwc);
  711. /* FALLTHROUGH */
  712. case USB_DR_MODE_HOST:
  713. default:
  714. /* do nothing */
  715. break;
  716. }
  717. dwc->gctl = dwc3_readl(dwc->regs, DWC3_GCTL);
  718. spin_unlock_irqrestore(&dwc->lock, flags);
  719. usb_phy_shutdown(dwc->usb3_phy);
  720. usb_phy_shutdown(dwc->usb2_phy);
  721. phy_exit(dwc->usb2_generic_phy);
  722. phy_exit(dwc->usb3_generic_phy);
  723. return 0;
  724. }
  725. static int dwc3_resume(struct device *dev)
  726. {
  727. struct dwc3 *dwc = dev_get_drvdata(dev);
  728. unsigned long flags;
  729. int ret;
  730. usb_phy_init(dwc->usb3_phy);
  731. usb_phy_init(dwc->usb2_phy);
  732. ret = phy_init(dwc->usb2_generic_phy);
  733. if (ret < 0)
  734. return ret;
  735. ret = phy_init(dwc->usb3_generic_phy);
  736. if (ret < 0)
  737. goto err_usb2phy_init;
  738. spin_lock_irqsave(&dwc->lock, flags);
  739. dwc3_writel(dwc->regs, DWC3_GCTL, dwc->gctl);
  740. switch (dwc->dr_mode) {
  741. case USB_DR_MODE_PERIPHERAL:
  742. case USB_DR_MODE_OTG:
  743. dwc3_gadget_resume(dwc);
  744. /* FALLTHROUGH */
  745. case USB_DR_MODE_HOST:
  746. default:
  747. /* do nothing */
  748. break;
  749. }
  750. spin_unlock_irqrestore(&dwc->lock, flags);
  751. pm_runtime_disable(dev);
  752. pm_runtime_set_active(dev);
  753. pm_runtime_enable(dev);
  754. return 0;
  755. err_usb2phy_init:
  756. phy_exit(dwc->usb2_generic_phy);
  757. return ret;
  758. }
  759. static const struct dev_pm_ops dwc3_dev_pm_ops = {
  760. .prepare = dwc3_prepare,
  761. .complete = dwc3_complete,
  762. SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
  763. };
  764. #define DWC3_PM_OPS &(dwc3_dev_pm_ops)
  765. #else
  766. #define DWC3_PM_OPS NULL
  767. #endif
  768. #ifdef CONFIG_OF
  769. static const struct of_device_id of_dwc3_match[] = {
  770. {
  771. .compatible = "snps,dwc3"
  772. },
  773. {
  774. .compatible = "synopsys,dwc3"
  775. },
  776. { },
  777. };
  778. MODULE_DEVICE_TABLE(of, of_dwc3_match);
  779. #endif
  780. static struct platform_driver dwc3_driver = {
  781. .probe = dwc3_probe,
  782. .remove = dwc3_remove,
  783. .driver = {
  784. .name = "dwc3",
  785. .of_match_table = of_match_ptr(of_dwc3_match),
  786. .pm = DWC3_PM_OPS,
  787. },
  788. };
  789. module_platform_driver(dwc3_driver);
  790. MODULE_ALIAS("platform:dwc3");
  791. MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
  792. MODULE_LICENSE("GPL v2");
  793. MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");