synclinkmp.c 147 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609
  1. /*
  2. * $Id: synclinkmp.c,v 4.38 2005/07/15 13:29:44 paulkf Exp $
  3. *
  4. * Device driver for Microgate SyncLink Multiport
  5. * high speed multiprotocol serial adapter.
  6. *
  7. * written by Paul Fulghum for Microgate Corporation
  8. * paulkf@microgate.com
  9. *
  10. * Microgate and SyncLink are trademarks of Microgate Corporation
  11. *
  12. * Derived from serial.c written by Theodore Ts'o and Linus Torvalds
  13. * This code is released under the GNU General Public License (GPL)
  14. *
  15. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  16. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
  17. * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  18. * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
  19. * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  20. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  21. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  22. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  23. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  24. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
  25. * OF THE POSSIBILITY OF SUCH DAMAGE.
  26. */
  27. #define VERSION(ver,rel,seq) (((ver)<<16) | ((rel)<<8) | (seq))
  28. #if defined(__i386__)
  29. # define BREAKPOINT() asm(" int $3");
  30. #else
  31. # define BREAKPOINT() { }
  32. #endif
  33. #define MAX_DEVICES 12
  34. #include <linux/module.h>
  35. #include <linux/errno.h>
  36. #include <linux/signal.h>
  37. #include <linux/sched.h>
  38. #include <linux/timer.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/pci.h>
  41. #include <linux/tty.h>
  42. #include <linux/tty_flip.h>
  43. #include <linux/serial.h>
  44. #include <linux/major.h>
  45. #include <linux/string.h>
  46. #include <linux/fcntl.h>
  47. #include <linux/ptrace.h>
  48. #include <linux/ioport.h>
  49. #include <linux/mm.h>
  50. #include <linux/seq_file.h>
  51. #include <linux/slab.h>
  52. #include <linux/netdevice.h>
  53. #include <linux/vmalloc.h>
  54. #include <linux/init.h>
  55. #include <linux/delay.h>
  56. #include <linux/ioctl.h>
  57. #include <asm/io.h>
  58. #include <asm/irq.h>
  59. #include <asm/dma.h>
  60. #include <linux/bitops.h>
  61. #include <asm/types.h>
  62. #include <linux/termios.h>
  63. #include <linux/workqueue.h>
  64. #include <linux/hdlc.h>
  65. #include <linux/synclink.h>
  66. #if defined(CONFIG_HDLC) || (defined(CONFIG_HDLC_MODULE) && defined(CONFIG_SYNCLINKMP_MODULE))
  67. #define SYNCLINK_GENERIC_HDLC 1
  68. #else
  69. #define SYNCLINK_GENERIC_HDLC 0
  70. #endif
  71. #define GET_USER(error,value,addr) error = get_user(value,addr)
  72. #define COPY_FROM_USER(error,dest,src,size) error = copy_from_user(dest,src,size) ? -EFAULT : 0
  73. #define PUT_USER(error,value,addr) error = put_user(value,addr)
  74. #define COPY_TO_USER(error,dest,src,size) error = copy_to_user(dest,src,size) ? -EFAULT : 0
  75. #include <asm/uaccess.h>
  76. static MGSL_PARAMS default_params = {
  77. MGSL_MODE_HDLC, /* unsigned long mode */
  78. 0, /* unsigned char loopback; */
  79. HDLC_FLAG_UNDERRUN_ABORT15, /* unsigned short flags; */
  80. HDLC_ENCODING_NRZI_SPACE, /* unsigned char encoding; */
  81. 0, /* unsigned long clock_speed; */
  82. 0xff, /* unsigned char addr_filter; */
  83. HDLC_CRC_16_CCITT, /* unsigned short crc_type; */
  84. HDLC_PREAMBLE_LENGTH_8BITS, /* unsigned char preamble_length; */
  85. HDLC_PREAMBLE_PATTERN_NONE, /* unsigned char preamble; */
  86. 9600, /* unsigned long data_rate; */
  87. 8, /* unsigned char data_bits; */
  88. 1, /* unsigned char stop_bits; */
  89. ASYNC_PARITY_NONE /* unsigned char parity; */
  90. };
  91. /* size in bytes of DMA data buffers */
  92. #define SCABUFSIZE 1024
  93. #define SCA_MEM_SIZE 0x40000
  94. #define SCA_BASE_SIZE 512
  95. #define SCA_REG_SIZE 16
  96. #define SCA_MAX_PORTS 4
  97. #define SCAMAXDESC 128
  98. #define BUFFERLISTSIZE 4096
  99. /* SCA-I style DMA buffer descriptor */
  100. typedef struct _SCADESC
  101. {
  102. u16 next; /* lower l6 bits of next descriptor addr */
  103. u16 buf_ptr; /* lower 16 bits of buffer addr */
  104. u8 buf_base; /* upper 8 bits of buffer addr */
  105. u8 pad1;
  106. u16 length; /* length of buffer */
  107. u8 status; /* status of buffer */
  108. u8 pad2;
  109. } SCADESC, *PSCADESC;
  110. typedef struct _SCADESC_EX
  111. {
  112. /* device driver bookkeeping section */
  113. char *virt_addr; /* virtual address of data buffer */
  114. u16 phys_entry; /* lower 16-bits of physical address of this descriptor */
  115. } SCADESC_EX, *PSCADESC_EX;
  116. /* The queue of BH actions to be performed */
  117. #define BH_RECEIVE 1
  118. #define BH_TRANSMIT 2
  119. #define BH_STATUS 4
  120. #define IO_PIN_SHUTDOWN_LIMIT 100
  121. struct _input_signal_events {
  122. int ri_up;
  123. int ri_down;
  124. int dsr_up;
  125. int dsr_down;
  126. int dcd_up;
  127. int dcd_down;
  128. int cts_up;
  129. int cts_down;
  130. };
  131. /*
  132. * Device instance data structure
  133. */
  134. typedef struct _synclinkmp_info {
  135. void *if_ptr; /* General purpose pointer (used by SPPP) */
  136. int magic;
  137. struct tty_port port;
  138. int line;
  139. unsigned short close_delay;
  140. unsigned short closing_wait; /* time to wait before closing */
  141. struct mgsl_icount icount;
  142. int timeout;
  143. int x_char; /* xon/xoff character */
  144. u16 read_status_mask1; /* break detection (SR1 indications) */
  145. u16 read_status_mask2; /* parity/framing/overun (SR2 indications) */
  146. unsigned char ignore_status_mask1; /* break detection (SR1 indications) */
  147. unsigned char ignore_status_mask2; /* parity/framing/overun (SR2 indications) */
  148. unsigned char *tx_buf;
  149. int tx_put;
  150. int tx_get;
  151. int tx_count;
  152. wait_queue_head_t status_event_wait_q;
  153. wait_queue_head_t event_wait_q;
  154. struct timer_list tx_timer; /* HDLC transmit timeout timer */
  155. struct _synclinkmp_info *next_device; /* device list link */
  156. struct timer_list status_timer; /* input signal status check timer */
  157. spinlock_t lock; /* spinlock for synchronizing with ISR */
  158. struct work_struct task; /* task structure for scheduling bh */
  159. u32 max_frame_size; /* as set by device config */
  160. u32 pending_bh;
  161. bool bh_running; /* Protection from multiple */
  162. int isr_overflow;
  163. bool bh_requested;
  164. int dcd_chkcount; /* check counts to prevent */
  165. int cts_chkcount; /* too many IRQs if a signal */
  166. int dsr_chkcount; /* is floating */
  167. int ri_chkcount;
  168. char *buffer_list; /* virtual address of Rx & Tx buffer lists */
  169. unsigned long buffer_list_phys;
  170. unsigned int rx_buf_count; /* count of total allocated Rx buffers */
  171. SCADESC *rx_buf_list; /* list of receive buffer entries */
  172. SCADESC_EX rx_buf_list_ex[SCAMAXDESC]; /* list of receive buffer entries */
  173. unsigned int current_rx_buf;
  174. unsigned int tx_buf_count; /* count of total allocated Tx buffers */
  175. SCADESC *tx_buf_list; /* list of transmit buffer entries */
  176. SCADESC_EX tx_buf_list_ex[SCAMAXDESC]; /* list of transmit buffer entries */
  177. unsigned int last_tx_buf;
  178. unsigned char *tmp_rx_buf;
  179. unsigned int tmp_rx_buf_count;
  180. bool rx_enabled;
  181. bool rx_overflow;
  182. bool tx_enabled;
  183. bool tx_active;
  184. u32 idle_mode;
  185. unsigned char ie0_value;
  186. unsigned char ie1_value;
  187. unsigned char ie2_value;
  188. unsigned char ctrlreg_value;
  189. unsigned char old_signals;
  190. char device_name[25]; /* device instance name */
  191. int port_count;
  192. int adapter_num;
  193. int port_num;
  194. struct _synclinkmp_info *port_array[SCA_MAX_PORTS];
  195. unsigned int bus_type; /* expansion bus type (ISA,EISA,PCI) */
  196. unsigned int irq_level; /* interrupt level */
  197. unsigned long irq_flags;
  198. bool irq_requested; /* true if IRQ requested */
  199. MGSL_PARAMS params; /* communications parameters */
  200. unsigned char serial_signals; /* current serial signal states */
  201. bool irq_occurred; /* for diagnostics use */
  202. unsigned int init_error; /* Initialization startup error */
  203. u32 last_mem_alloc;
  204. unsigned char* memory_base; /* shared memory address (PCI only) */
  205. u32 phys_memory_base;
  206. int shared_mem_requested;
  207. unsigned char* sca_base; /* HD64570 SCA Memory address */
  208. u32 phys_sca_base;
  209. u32 sca_offset;
  210. bool sca_base_requested;
  211. unsigned char* lcr_base; /* local config registers (PCI only) */
  212. u32 phys_lcr_base;
  213. u32 lcr_offset;
  214. int lcr_mem_requested;
  215. unsigned char* statctrl_base; /* status/control register memory */
  216. u32 phys_statctrl_base;
  217. u32 statctrl_offset;
  218. bool sca_statctrl_requested;
  219. u32 misc_ctrl_value;
  220. char *flag_buf;
  221. bool drop_rts_on_tx_done;
  222. struct _input_signal_events input_signal_events;
  223. /* SPPP/Cisco HDLC device parts */
  224. int netcount;
  225. spinlock_t netlock;
  226. #if SYNCLINK_GENERIC_HDLC
  227. struct net_device *netdev;
  228. #endif
  229. } SLMP_INFO;
  230. #define MGSL_MAGIC 0x5401
  231. /*
  232. * define serial signal status change macros
  233. */
  234. #define MISCSTATUS_DCD_LATCHED (SerialSignal_DCD<<8) /* indicates change in DCD */
  235. #define MISCSTATUS_RI_LATCHED (SerialSignal_RI<<8) /* indicates change in RI */
  236. #define MISCSTATUS_CTS_LATCHED (SerialSignal_CTS<<8) /* indicates change in CTS */
  237. #define MISCSTATUS_DSR_LATCHED (SerialSignal_DSR<<8) /* change in DSR */
  238. /* Common Register macros */
  239. #define LPR 0x00
  240. #define PABR0 0x02
  241. #define PABR1 0x03
  242. #define WCRL 0x04
  243. #define WCRM 0x05
  244. #define WCRH 0x06
  245. #define DPCR 0x08
  246. #define DMER 0x09
  247. #define ISR0 0x10
  248. #define ISR1 0x11
  249. #define ISR2 0x12
  250. #define IER0 0x14
  251. #define IER1 0x15
  252. #define IER2 0x16
  253. #define ITCR 0x18
  254. #define INTVR 0x1a
  255. #define IMVR 0x1c
  256. /* MSCI Register macros */
  257. #define TRB 0x20
  258. #define TRBL 0x20
  259. #define TRBH 0x21
  260. #define SR0 0x22
  261. #define SR1 0x23
  262. #define SR2 0x24
  263. #define SR3 0x25
  264. #define FST 0x26
  265. #define IE0 0x28
  266. #define IE1 0x29
  267. #define IE2 0x2a
  268. #define FIE 0x2b
  269. #define CMD 0x2c
  270. #define MD0 0x2e
  271. #define MD1 0x2f
  272. #define MD2 0x30
  273. #define CTL 0x31
  274. #define SA0 0x32
  275. #define SA1 0x33
  276. #define IDL 0x34
  277. #define TMC 0x35
  278. #define RXS 0x36
  279. #define TXS 0x37
  280. #define TRC0 0x38
  281. #define TRC1 0x39
  282. #define RRC 0x3a
  283. #define CST0 0x3c
  284. #define CST1 0x3d
  285. /* Timer Register Macros */
  286. #define TCNT 0x60
  287. #define TCNTL 0x60
  288. #define TCNTH 0x61
  289. #define TCONR 0x62
  290. #define TCONRL 0x62
  291. #define TCONRH 0x63
  292. #define TMCS 0x64
  293. #define TEPR 0x65
  294. /* DMA Controller Register macros */
  295. #define DARL 0x80
  296. #define DARH 0x81
  297. #define DARB 0x82
  298. #define BAR 0x80
  299. #define BARL 0x80
  300. #define BARH 0x81
  301. #define BARB 0x82
  302. #define SAR 0x84
  303. #define SARL 0x84
  304. #define SARH 0x85
  305. #define SARB 0x86
  306. #define CPB 0x86
  307. #define CDA 0x88
  308. #define CDAL 0x88
  309. #define CDAH 0x89
  310. #define EDA 0x8a
  311. #define EDAL 0x8a
  312. #define EDAH 0x8b
  313. #define BFL 0x8c
  314. #define BFLL 0x8c
  315. #define BFLH 0x8d
  316. #define BCR 0x8e
  317. #define BCRL 0x8e
  318. #define BCRH 0x8f
  319. #define DSR 0x90
  320. #define DMR 0x91
  321. #define FCT 0x93
  322. #define DIR 0x94
  323. #define DCMD 0x95
  324. /* combine with timer or DMA register address */
  325. #define TIMER0 0x00
  326. #define TIMER1 0x08
  327. #define TIMER2 0x10
  328. #define TIMER3 0x18
  329. #define RXDMA 0x00
  330. #define TXDMA 0x20
  331. /* SCA Command Codes */
  332. #define NOOP 0x00
  333. #define TXRESET 0x01
  334. #define TXENABLE 0x02
  335. #define TXDISABLE 0x03
  336. #define TXCRCINIT 0x04
  337. #define TXCRCEXCL 0x05
  338. #define TXEOM 0x06
  339. #define TXABORT 0x07
  340. #define MPON 0x08
  341. #define TXBUFCLR 0x09
  342. #define RXRESET 0x11
  343. #define RXENABLE 0x12
  344. #define RXDISABLE 0x13
  345. #define RXCRCINIT 0x14
  346. #define RXREJECT 0x15
  347. #define SEARCHMP 0x16
  348. #define RXCRCEXCL 0x17
  349. #define RXCRCCALC 0x18
  350. #define CHRESET 0x21
  351. #define HUNT 0x31
  352. /* DMA command codes */
  353. #define SWABORT 0x01
  354. #define FEICLEAR 0x02
  355. /* IE0 */
  356. #define TXINTE BIT7
  357. #define RXINTE BIT6
  358. #define TXRDYE BIT1
  359. #define RXRDYE BIT0
  360. /* IE1 & SR1 */
  361. #define UDRN BIT7
  362. #define IDLE BIT6
  363. #define SYNCD BIT4
  364. #define FLGD BIT4
  365. #define CCTS BIT3
  366. #define CDCD BIT2
  367. #define BRKD BIT1
  368. #define ABTD BIT1
  369. #define GAPD BIT1
  370. #define BRKE BIT0
  371. #define IDLD BIT0
  372. /* IE2 & SR2 */
  373. #define EOM BIT7
  374. #define PMP BIT6
  375. #define SHRT BIT6
  376. #define PE BIT5
  377. #define ABT BIT5
  378. #define FRME BIT4
  379. #define RBIT BIT4
  380. #define OVRN BIT3
  381. #define CRCE BIT2
  382. /*
  383. * Global linked list of SyncLink devices
  384. */
  385. static SLMP_INFO *synclinkmp_device_list = NULL;
  386. static int synclinkmp_adapter_count = -1;
  387. static int synclinkmp_device_count = 0;
  388. /*
  389. * Set this param to non-zero to load eax with the
  390. * .text section address and breakpoint on module load.
  391. * This is useful for use with gdb and add-symbol-file command.
  392. */
  393. static bool break_on_load = 0;
  394. /*
  395. * Driver major number, defaults to zero to get auto
  396. * assigned major number. May be forced as module parameter.
  397. */
  398. static int ttymajor = 0;
  399. /*
  400. * Array of user specified options for ISA adapters.
  401. */
  402. static int debug_level = 0;
  403. static int maxframe[MAX_DEVICES] = {0,};
  404. module_param(break_on_load, bool, 0);
  405. module_param(ttymajor, int, 0);
  406. module_param(debug_level, int, 0);
  407. module_param_array(maxframe, int, NULL, 0);
  408. static char *driver_name = "SyncLink MultiPort driver";
  409. static char *driver_version = "$Revision: 4.38 $";
  410. static int synclinkmp_init_one(struct pci_dev *dev,const struct pci_device_id *ent);
  411. static void synclinkmp_remove_one(struct pci_dev *dev);
  412. static struct pci_device_id synclinkmp_pci_tbl[] = {
  413. { PCI_VENDOR_ID_MICROGATE, PCI_DEVICE_ID_MICROGATE_SCA, PCI_ANY_ID, PCI_ANY_ID, },
  414. { 0, }, /* terminate list */
  415. };
  416. MODULE_DEVICE_TABLE(pci, synclinkmp_pci_tbl);
  417. MODULE_LICENSE("GPL");
  418. static struct pci_driver synclinkmp_pci_driver = {
  419. .name = "synclinkmp",
  420. .id_table = synclinkmp_pci_tbl,
  421. .probe = synclinkmp_init_one,
  422. .remove = synclinkmp_remove_one,
  423. };
  424. static struct tty_driver *serial_driver;
  425. /* number of characters left in xmit buffer before we ask for more */
  426. #define WAKEUP_CHARS 256
  427. /* tty callbacks */
  428. static int open(struct tty_struct *tty, struct file * filp);
  429. static void close(struct tty_struct *tty, struct file * filp);
  430. static void hangup(struct tty_struct *tty);
  431. static void set_termios(struct tty_struct *tty, struct ktermios *old_termios);
  432. static int write(struct tty_struct *tty, const unsigned char *buf, int count);
  433. static int put_char(struct tty_struct *tty, unsigned char ch);
  434. static void send_xchar(struct tty_struct *tty, char ch);
  435. static void wait_until_sent(struct tty_struct *tty, int timeout);
  436. static int write_room(struct tty_struct *tty);
  437. static void flush_chars(struct tty_struct *tty);
  438. static void flush_buffer(struct tty_struct *tty);
  439. static void tx_hold(struct tty_struct *tty);
  440. static void tx_release(struct tty_struct *tty);
  441. static int ioctl(struct tty_struct *tty, unsigned int cmd, unsigned long arg);
  442. static int chars_in_buffer(struct tty_struct *tty);
  443. static void throttle(struct tty_struct * tty);
  444. static void unthrottle(struct tty_struct * tty);
  445. static int set_break(struct tty_struct *tty, int break_state);
  446. #if SYNCLINK_GENERIC_HDLC
  447. #define dev_to_port(D) (dev_to_hdlc(D)->priv)
  448. static void hdlcdev_tx_done(SLMP_INFO *info);
  449. static void hdlcdev_rx(SLMP_INFO *info, char *buf, int size);
  450. static int hdlcdev_init(SLMP_INFO *info);
  451. static void hdlcdev_exit(SLMP_INFO *info);
  452. #endif
  453. /* ioctl handlers */
  454. static int get_stats(SLMP_INFO *info, struct mgsl_icount __user *user_icount);
  455. static int get_params(SLMP_INFO *info, MGSL_PARAMS __user *params);
  456. static int set_params(SLMP_INFO *info, MGSL_PARAMS __user *params);
  457. static int get_txidle(SLMP_INFO *info, int __user *idle_mode);
  458. static int set_txidle(SLMP_INFO *info, int idle_mode);
  459. static int tx_enable(SLMP_INFO *info, int enable);
  460. static int tx_abort(SLMP_INFO *info);
  461. static int rx_enable(SLMP_INFO *info, int enable);
  462. static int modem_input_wait(SLMP_INFO *info,int arg);
  463. static int wait_mgsl_event(SLMP_INFO *info, int __user *mask_ptr);
  464. static int tiocmget(struct tty_struct *tty);
  465. static int tiocmset(struct tty_struct *tty,
  466. unsigned int set, unsigned int clear);
  467. static int set_break(struct tty_struct *tty, int break_state);
  468. static void add_device(SLMP_INFO *info);
  469. static void device_init(int adapter_num, struct pci_dev *pdev);
  470. static int claim_resources(SLMP_INFO *info);
  471. static void release_resources(SLMP_INFO *info);
  472. static int startup(SLMP_INFO *info);
  473. static int block_til_ready(struct tty_struct *tty, struct file * filp,SLMP_INFO *info);
  474. static int carrier_raised(struct tty_port *port);
  475. static void shutdown(SLMP_INFO *info);
  476. static void program_hw(SLMP_INFO *info);
  477. static void change_params(SLMP_INFO *info);
  478. static bool init_adapter(SLMP_INFO *info);
  479. static bool register_test(SLMP_INFO *info);
  480. static bool irq_test(SLMP_INFO *info);
  481. static bool loopback_test(SLMP_INFO *info);
  482. static int adapter_test(SLMP_INFO *info);
  483. static bool memory_test(SLMP_INFO *info);
  484. static void reset_adapter(SLMP_INFO *info);
  485. static void reset_port(SLMP_INFO *info);
  486. static void async_mode(SLMP_INFO *info);
  487. static void hdlc_mode(SLMP_INFO *info);
  488. static void rx_stop(SLMP_INFO *info);
  489. static void rx_start(SLMP_INFO *info);
  490. static void rx_reset_buffers(SLMP_INFO *info);
  491. static void rx_free_frame_buffers(SLMP_INFO *info, unsigned int first, unsigned int last);
  492. static bool rx_get_frame(SLMP_INFO *info);
  493. static void tx_start(SLMP_INFO *info);
  494. static void tx_stop(SLMP_INFO *info);
  495. static void tx_load_fifo(SLMP_INFO *info);
  496. static void tx_set_idle(SLMP_INFO *info);
  497. static void tx_load_dma_buffer(SLMP_INFO *info, const char *buf, unsigned int count);
  498. static void get_signals(SLMP_INFO *info);
  499. static void set_signals(SLMP_INFO *info);
  500. static void enable_loopback(SLMP_INFO *info, int enable);
  501. static void set_rate(SLMP_INFO *info, u32 data_rate);
  502. static int bh_action(SLMP_INFO *info);
  503. static void bh_handler(struct work_struct *work);
  504. static void bh_receive(SLMP_INFO *info);
  505. static void bh_transmit(SLMP_INFO *info);
  506. static void bh_status(SLMP_INFO *info);
  507. static void isr_timer(SLMP_INFO *info);
  508. static void isr_rxint(SLMP_INFO *info);
  509. static void isr_rxrdy(SLMP_INFO *info);
  510. static void isr_txint(SLMP_INFO *info);
  511. static void isr_txrdy(SLMP_INFO *info);
  512. static void isr_rxdmaok(SLMP_INFO *info);
  513. static void isr_rxdmaerror(SLMP_INFO *info);
  514. static void isr_txdmaok(SLMP_INFO *info);
  515. static void isr_txdmaerror(SLMP_INFO *info);
  516. static void isr_io_pin(SLMP_INFO *info, u16 status);
  517. static int alloc_dma_bufs(SLMP_INFO *info);
  518. static void free_dma_bufs(SLMP_INFO *info);
  519. static int alloc_buf_list(SLMP_INFO *info);
  520. static int alloc_frame_bufs(SLMP_INFO *info, SCADESC *list, SCADESC_EX *list_ex,int count);
  521. static int alloc_tmp_rx_buf(SLMP_INFO *info);
  522. static void free_tmp_rx_buf(SLMP_INFO *info);
  523. static void load_pci_memory(SLMP_INFO *info, char* dest, const char* src, unsigned short count);
  524. static void trace_block(SLMP_INFO *info, const char* data, int count, int xmit);
  525. static void tx_timeout(unsigned long context);
  526. static void status_timeout(unsigned long context);
  527. static unsigned char read_reg(SLMP_INFO *info, unsigned char addr);
  528. static void write_reg(SLMP_INFO *info, unsigned char addr, unsigned char val);
  529. static u16 read_reg16(SLMP_INFO *info, unsigned char addr);
  530. static void write_reg16(SLMP_INFO *info, unsigned char addr, u16 val);
  531. static unsigned char read_status_reg(SLMP_INFO * info);
  532. static void write_control_reg(SLMP_INFO * info);
  533. static unsigned char rx_active_fifo_level = 16; // rx request FIFO activation level in bytes
  534. static unsigned char tx_active_fifo_level = 16; // tx request FIFO activation level in bytes
  535. static unsigned char tx_negate_fifo_level = 32; // tx request FIFO negation level in bytes
  536. static u32 misc_ctrl_value = 0x007e4040;
  537. static u32 lcr1_brdr_value = 0x00800028;
  538. static u32 read_ahead_count = 8;
  539. /* DPCR, DMA Priority Control
  540. *
  541. * 07..05 Not used, must be 0
  542. * 04 BRC, bus release condition: 0=all transfers complete
  543. * 1=release after 1 xfer on all channels
  544. * 03 CCC, channel change condition: 0=every cycle
  545. * 1=after each channel completes all xfers
  546. * 02..00 PR<2..0>, priority 100=round robin
  547. *
  548. * 00000100 = 0x00
  549. */
  550. static unsigned char dma_priority = 0x04;
  551. // Number of bytes that can be written to shared RAM
  552. // in a single write operation
  553. static u32 sca_pci_load_interval = 64;
  554. /*
  555. * 1st function defined in .text section. Calling this function in
  556. * init_module() followed by a breakpoint allows a remote debugger
  557. * (gdb) to get the .text address for the add-symbol-file command.
  558. * This allows remote debugging of dynamically loadable modules.
  559. */
  560. static void* synclinkmp_get_text_ptr(void);
  561. static void* synclinkmp_get_text_ptr(void) {return synclinkmp_get_text_ptr;}
  562. static inline int sanity_check(SLMP_INFO *info,
  563. char *name, const char *routine)
  564. {
  565. #ifdef SANITY_CHECK
  566. static const char *badmagic =
  567. "Warning: bad magic number for synclinkmp_struct (%s) in %s\n";
  568. static const char *badinfo =
  569. "Warning: null synclinkmp_struct for (%s) in %s\n";
  570. if (!info) {
  571. printk(badinfo, name, routine);
  572. return 1;
  573. }
  574. if (info->magic != MGSL_MAGIC) {
  575. printk(badmagic, name, routine);
  576. return 1;
  577. }
  578. #else
  579. if (!info)
  580. return 1;
  581. #endif
  582. return 0;
  583. }
  584. /**
  585. * line discipline callback wrappers
  586. *
  587. * The wrappers maintain line discipline references
  588. * while calling into the line discipline.
  589. *
  590. * ldisc_receive_buf - pass receive data to line discipline
  591. */
  592. static void ldisc_receive_buf(struct tty_struct *tty,
  593. const __u8 *data, char *flags, int count)
  594. {
  595. struct tty_ldisc *ld;
  596. if (!tty)
  597. return;
  598. ld = tty_ldisc_ref(tty);
  599. if (ld) {
  600. if (ld->ops->receive_buf)
  601. ld->ops->receive_buf(tty, data, flags, count);
  602. tty_ldisc_deref(ld);
  603. }
  604. }
  605. /* tty callbacks */
  606. static int install(struct tty_driver *driver, struct tty_struct *tty)
  607. {
  608. SLMP_INFO *info;
  609. int line = tty->index;
  610. if (line >= synclinkmp_device_count) {
  611. printk("%s(%d): open with invalid line #%d.\n",
  612. __FILE__,__LINE__,line);
  613. return -ENODEV;
  614. }
  615. info = synclinkmp_device_list;
  616. while (info && info->line != line)
  617. info = info->next_device;
  618. if (sanity_check(info, tty->name, "open"))
  619. return -ENODEV;
  620. if (info->init_error) {
  621. printk("%s(%d):%s device is not allocated, init error=%d\n",
  622. __FILE__, __LINE__, info->device_name,
  623. info->init_error);
  624. return -ENODEV;
  625. }
  626. tty->driver_data = info;
  627. return tty_port_install(&info->port, driver, tty);
  628. }
  629. /* Called when a port is opened. Init and enable port.
  630. */
  631. static int open(struct tty_struct *tty, struct file *filp)
  632. {
  633. SLMP_INFO *info = tty->driver_data;
  634. unsigned long flags;
  635. int retval;
  636. info->port.tty = tty;
  637. if (debug_level >= DEBUG_LEVEL_INFO)
  638. printk("%s(%d):%s open(), old ref count = %d\n",
  639. __FILE__,__LINE__,tty->driver->name, info->port.count);
  640. /* If port is closing, signal caller to try again */
  641. if (tty_hung_up_p(filp) || info->port.flags & ASYNC_CLOSING){
  642. wait_event_interruptible_tty(tty, info->port.close_wait,
  643. !(info->port.flags & ASYNC_CLOSING));
  644. retval = ((info->port.flags & ASYNC_HUP_NOTIFY) ?
  645. -EAGAIN : -ERESTARTSYS);
  646. goto cleanup;
  647. }
  648. info->port.low_latency = (info->port.flags & ASYNC_LOW_LATENCY) ? 1 : 0;
  649. spin_lock_irqsave(&info->netlock, flags);
  650. if (info->netcount) {
  651. retval = -EBUSY;
  652. spin_unlock_irqrestore(&info->netlock, flags);
  653. goto cleanup;
  654. }
  655. info->port.count++;
  656. spin_unlock_irqrestore(&info->netlock, flags);
  657. if (info->port.count == 1) {
  658. /* 1st open on this device, init hardware */
  659. retval = startup(info);
  660. if (retval < 0)
  661. goto cleanup;
  662. }
  663. retval = block_til_ready(tty, filp, info);
  664. if (retval) {
  665. if (debug_level >= DEBUG_LEVEL_INFO)
  666. printk("%s(%d):%s block_til_ready() returned %d\n",
  667. __FILE__,__LINE__, info->device_name, retval);
  668. goto cleanup;
  669. }
  670. if (debug_level >= DEBUG_LEVEL_INFO)
  671. printk("%s(%d):%s open() success\n",
  672. __FILE__,__LINE__, info->device_name);
  673. retval = 0;
  674. cleanup:
  675. if (retval) {
  676. if (tty->count == 1)
  677. info->port.tty = NULL; /* tty layer will release tty struct */
  678. if(info->port.count)
  679. info->port.count--;
  680. }
  681. return retval;
  682. }
  683. /* Called when port is closed. Wait for remaining data to be
  684. * sent. Disable port and free resources.
  685. */
  686. static void close(struct tty_struct *tty, struct file *filp)
  687. {
  688. SLMP_INFO * info = tty->driver_data;
  689. if (sanity_check(info, tty->name, "close"))
  690. return;
  691. if (debug_level >= DEBUG_LEVEL_INFO)
  692. printk("%s(%d):%s close() entry, count=%d\n",
  693. __FILE__,__LINE__, info->device_name, info->port.count);
  694. if (tty_port_close_start(&info->port, tty, filp) == 0)
  695. goto cleanup;
  696. mutex_lock(&info->port.mutex);
  697. if (info->port.flags & ASYNC_INITIALIZED)
  698. wait_until_sent(tty, info->timeout);
  699. flush_buffer(tty);
  700. tty_ldisc_flush(tty);
  701. shutdown(info);
  702. mutex_unlock(&info->port.mutex);
  703. tty_port_close_end(&info->port, tty);
  704. info->port.tty = NULL;
  705. cleanup:
  706. if (debug_level >= DEBUG_LEVEL_INFO)
  707. printk("%s(%d):%s close() exit, count=%d\n", __FILE__,__LINE__,
  708. tty->driver->name, info->port.count);
  709. }
  710. /* Called by tty_hangup() when a hangup is signaled.
  711. * This is the same as closing all open descriptors for the port.
  712. */
  713. static void hangup(struct tty_struct *tty)
  714. {
  715. SLMP_INFO *info = tty->driver_data;
  716. unsigned long flags;
  717. if (debug_level >= DEBUG_LEVEL_INFO)
  718. printk("%s(%d):%s hangup()\n",
  719. __FILE__,__LINE__, info->device_name );
  720. if (sanity_check(info, tty->name, "hangup"))
  721. return;
  722. mutex_lock(&info->port.mutex);
  723. flush_buffer(tty);
  724. shutdown(info);
  725. spin_lock_irqsave(&info->port.lock, flags);
  726. info->port.count = 0;
  727. info->port.flags &= ~ASYNC_NORMAL_ACTIVE;
  728. info->port.tty = NULL;
  729. spin_unlock_irqrestore(&info->port.lock, flags);
  730. mutex_unlock(&info->port.mutex);
  731. wake_up_interruptible(&info->port.open_wait);
  732. }
  733. /* Set new termios settings
  734. */
  735. static void set_termios(struct tty_struct *tty, struct ktermios *old_termios)
  736. {
  737. SLMP_INFO *info = tty->driver_data;
  738. unsigned long flags;
  739. if (debug_level >= DEBUG_LEVEL_INFO)
  740. printk("%s(%d):%s set_termios()\n", __FILE__,__LINE__,
  741. tty->driver->name );
  742. change_params(info);
  743. /* Handle transition to B0 status */
  744. if (old_termios->c_cflag & CBAUD &&
  745. !(tty->termios.c_cflag & CBAUD)) {
  746. info->serial_signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
  747. spin_lock_irqsave(&info->lock,flags);
  748. set_signals(info);
  749. spin_unlock_irqrestore(&info->lock,flags);
  750. }
  751. /* Handle transition away from B0 status */
  752. if (!(old_termios->c_cflag & CBAUD) &&
  753. tty->termios.c_cflag & CBAUD) {
  754. info->serial_signals |= SerialSignal_DTR;
  755. if (!(tty->termios.c_cflag & CRTSCTS) ||
  756. !test_bit(TTY_THROTTLED, &tty->flags)) {
  757. info->serial_signals |= SerialSignal_RTS;
  758. }
  759. spin_lock_irqsave(&info->lock,flags);
  760. set_signals(info);
  761. spin_unlock_irqrestore(&info->lock,flags);
  762. }
  763. /* Handle turning off CRTSCTS */
  764. if (old_termios->c_cflag & CRTSCTS &&
  765. !(tty->termios.c_cflag & CRTSCTS)) {
  766. tty->hw_stopped = 0;
  767. tx_release(tty);
  768. }
  769. }
  770. /* Send a block of data
  771. *
  772. * Arguments:
  773. *
  774. * tty pointer to tty information structure
  775. * buf pointer to buffer containing send data
  776. * count size of send data in bytes
  777. *
  778. * Return Value: number of characters written
  779. */
  780. static int write(struct tty_struct *tty,
  781. const unsigned char *buf, int count)
  782. {
  783. int c, ret = 0;
  784. SLMP_INFO *info = tty->driver_data;
  785. unsigned long flags;
  786. if (debug_level >= DEBUG_LEVEL_INFO)
  787. printk("%s(%d):%s write() count=%d\n",
  788. __FILE__,__LINE__,info->device_name,count);
  789. if (sanity_check(info, tty->name, "write"))
  790. goto cleanup;
  791. if (!info->tx_buf)
  792. goto cleanup;
  793. if (info->params.mode == MGSL_MODE_HDLC) {
  794. if (count > info->max_frame_size) {
  795. ret = -EIO;
  796. goto cleanup;
  797. }
  798. if (info->tx_active)
  799. goto cleanup;
  800. if (info->tx_count) {
  801. /* send accumulated data from send_char() calls */
  802. /* as frame and wait before accepting more data. */
  803. tx_load_dma_buffer(info, info->tx_buf, info->tx_count);
  804. goto start;
  805. }
  806. ret = info->tx_count = count;
  807. tx_load_dma_buffer(info, buf, count);
  808. goto start;
  809. }
  810. for (;;) {
  811. c = min_t(int, count,
  812. min(info->max_frame_size - info->tx_count - 1,
  813. info->max_frame_size - info->tx_put));
  814. if (c <= 0)
  815. break;
  816. memcpy(info->tx_buf + info->tx_put, buf, c);
  817. spin_lock_irqsave(&info->lock,flags);
  818. info->tx_put += c;
  819. if (info->tx_put >= info->max_frame_size)
  820. info->tx_put -= info->max_frame_size;
  821. info->tx_count += c;
  822. spin_unlock_irqrestore(&info->lock,flags);
  823. buf += c;
  824. count -= c;
  825. ret += c;
  826. }
  827. if (info->params.mode == MGSL_MODE_HDLC) {
  828. if (count) {
  829. ret = info->tx_count = 0;
  830. goto cleanup;
  831. }
  832. tx_load_dma_buffer(info, info->tx_buf, info->tx_count);
  833. }
  834. start:
  835. if (info->tx_count && !tty->stopped && !tty->hw_stopped) {
  836. spin_lock_irqsave(&info->lock,flags);
  837. if (!info->tx_active)
  838. tx_start(info);
  839. spin_unlock_irqrestore(&info->lock,flags);
  840. }
  841. cleanup:
  842. if (debug_level >= DEBUG_LEVEL_INFO)
  843. printk( "%s(%d):%s write() returning=%d\n",
  844. __FILE__,__LINE__,info->device_name,ret);
  845. return ret;
  846. }
  847. /* Add a character to the transmit buffer.
  848. */
  849. static int put_char(struct tty_struct *tty, unsigned char ch)
  850. {
  851. SLMP_INFO *info = tty->driver_data;
  852. unsigned long flags;
  853. int ret = 0;
  854. if ( debug_level >= DEBUG_LEVEL_INFO ) {
  855. printk( "%s(%d):%s put_char(%d)\n",
  856. __FILE__,__LINE__,info->device_name,ch);
  857. }
  858. if (sanity_check(info, tty->name, "put_char"))
  859. return 0;
  860. if (!info->tx_buf)
  861. return 0;
  862. spin_lock_irqsave(&info->lock,flags);
  863. if ( (info->params.mode != MGSL_MODE_HDLC) ||
  864. !info->tx_active ) {
  865. if (info->tx_count < info->max_frame_size - 1) {
  866. info->tx_buf[info->tx_put++] = ch;
  867. if (info->tx_put >= info->max_frame_size)
  868. info->tx_put -= info->max_frame_size;
  869. info->tx_count++;
  870. ret = 1;
  871. }
  872. }
  873. spin_unlock_irqrestore(&info->lock,flags);
  874. return ret;
  875. }
  876. /* Send a high-priority XON/XOFF character
  877. */
  878. static void send_xchar(struct tty_struct *tty, char ch)
  879. {
  880. SLMP_INFO *info = tty->driver_data;
  881. unsigned long flags;
  882. if (debug_level >= DEBUG_LEVEL_INFO)
  883. printk("%s(%d):%s send_xchar(%d)\n",
  884. __FILE__,__LINE__, info->device_name, ch );
  885. if (sanity_check(info, tty->name, "send_xchar"))
  886. return;
  887. info->x_char = ch;
  888. if (ch) {
  889. /* Make sure transmit interrupts are on */
  890. spin_lock_irqsave(&info->lock,flags);
  891. if (!info->tx_enabled)
  892. tx_start(info);
  893. spin_unlock_irqrestore(&info->lock,flags);
  894. }
  895. }
  896. /* Wait until the transmitter is empty.
  897. */
  898. static void wait_until_sent(struct tty_struct *tty, int timeout)
  899. {
  900. SLMP_INFO * info = tty->driver_data;
  901. unsigned long orig_jiffies, char_time;
  902. if (!info )
  903. return;
  904. if (debug_level >= DEBUG_LEVEL_INFO)
  905. printk("%s(%d):%s wait_until_sent() entry\n",
  906. __FILE__,__LINE__, info->device_name );
  907. if (sanity_check(info, tty->name, "wait_until_sent"))
  908. return;
  909. if (!test_bit(ASYNCB_INITIALIZED, &info->port.flags))
  910. goto exit;
  911. orig_jiffies = jiffies;
  912. /* Set check interval to 1/5 of estimated time to
  913. * send a character, and make it at least 1. The check
  914. * interval should also be less than the timeout.
  915. * Note: use tight timings here to satisfy the NIST-PCTS.
  916. */
  917. if ( info->params.data_rate ) {
  918. char_time = info->timeout/(32 * 5);
  919. if (!char_time)
  920. char_time++;
  921. } else
  922. char_time = 1;
  923. if (timeout)
  924. char_time = min_t(unsigned long, char_time, timeout);
  925. if ( info->params.mode == MGSL_MODE_HDLC ) {
  926. while (info->tx_active) {
  927. msleep_interruptible(jiffies_to_msecs(char_time));
  928. if (signal_pending(current))
  929. break;
  930. if (timeout && time_after(jiffies, orig_jiffies + timeout))
  931. break;
  932. }
  933. } else {
  934. /*
  935. * TODO: determine if there is something similar to USC16C32
  936. * TXSTATUS_ALL_SENT status
  937. */
  938. while ( info->tx_active && info->tx_enabled) {
  939. msleep_interruptible(jiffies_to_msecs(char_time));
  940. if (signal_pending(current))
  941. break;
  942. if (timeout && time_after(jiffies, orig_jiffies + timeout))
  943. break;
  944. }
  945. }
  946. exit:
  947. if (debug_level >= DEBUG_LEVEL_INFO)
  948. printk("%s(%d):%s wait_until_sent() exit\n",
  949. __FILE__,__LINE__, info->device_name );
  950. }
  951. /* Return the count of free bytes in transmit buffer
  952. */
  953. static int write_room(struct tty_struct *tty)
  954. {
  955. SLMP_INFO *info = tty->driver_data;
  956. int ret;
  957. if (sanity_check(info, tty->name, "write_room"))
  958. return 0;
  959. if (info->params.mode == MGSL_MODE_HDLC) {
  960. ret = (info->tx_active) ? 0 : HDLC_MAX_FRAME_SIZE;
  961. } else {
  962. ret = info->max_frame_size - info->tx_count - 1;
  963. if (ret < 0)
  964. ret = 0;
  965. }
  966. if (debug_level >= DEBUG_LEVEL_INFO)
  967. printk("%s(%d):%s write_room()=%d\n",
  968. __FILE__, __LINE__, info->device_name, ret);
  969. return ret;
  970. }
  971. /* enable transmitter and send remaining buffered characters
  972. */
  973. static void flush_chars(struct tty_struct *tty)
  974. {
  975. SLMP_INFO *info = tty->driver_data;
  976. unsigned long flags;
  977. if ( debug_level >= DEBUG_LEVEL_INFO )
  978. printk( "%s(%d):%s flush_chars() entry tx_count=%d\n",
  979. __FILE__,__LINE__,info->device_name,info->tx_count);
  980. if (sanity_check(info, tty->name, "flush_chars"))
  981. return;
  982. if (info->tx_count <= 0 || tty->stopped || tty->hw_stopped ||
  983. !info->tx_buf)
  984. return;
  985. if ( debug_level >= DEBUG_LEVEL_INFO )
  986. printk( "%s(%d):%s flush_chars() entry, starting transmitter\n",
  987. __FILE__,__LINE__,info->device_name );
  988. spin_lock_irqsave(&info->lock,flags);
  989. if (!info->tx_active) {
  990. if ( (info->params.mode == MGSL_MODE_HDLC) &&
  991. info->tx_count ) {
  992. /* operating in synchronous (frame oriented) mode */
  993. /* copy data from circular tx_buf to */
  994. /* transmit DMA buffer. */
  995. tx_load_dma_buffer(info,
  996. info->tx_buf,info->tx_count);
  997. }
  998. tx_start(info);
  999. }
  1000. spin_unlock_irqrestore(&info->lock,flags);
  1001. }
  1002. /* Discard all data in the send buffer
  1003. */
  1004. static void flush_buffer(struct tty_struct *tty)
  1005. {
  1006. SLMP_INFO *info = tty->driver_data;
  1007. unsigned long flags;
  1008. if (debug_level >= DEBUG_LEVEL_INFO)
  1009. printk("%s(%d):%s flush_buffer() entry\n",
  1010. __FILE__,__LINE__, info->device_name );
  1011. if (sanity_check(info, tty->name, "flush_buffer"))
  1012. return;
  1013. spin_lock_irqsave(&info->lock,flags);
  1014. info->tx_count = info->tx_put = info->tx_get = 0;
  1015. del_timer(&info->tx_timer);
  1016. spin_unlock_irqrestore(&info->lock,flags);
  1017. tty_wakeup(tty);
  1018. }
  1019. /* throttle (stop) transmitter
  1020. */
  1021. static void tx_hold(struct tty_struct *tty)
  1022. {
  1023. SLMP_INFO *info = tty->driver_data;
  1024. unsigned long flags;
  1025. if (sanity_check(info, tty->name, "tx_hold"))
  1026. return;
  1027. if ( debug_level >= DEBUG_LEVEL_INFO )
  1028. printk("%s(%d):%s tx_hold()\n",
  1029. __FILE__,__LINE__,info->device_name);
  1030. spin_lock_irqsave(&info->lock,flags);
  1031. if (info->tx_enabled)
  1032. tx_stop(info);
  1033. spin_unlock_irqrestore(&info->lock,flags);
  1034. }
  1035. /* release (start) transmitter
  1036. */
  1037. static void tx_release(struct tty_struct *tty)
  1038. {
  1039. SLMP_INFO *info = tty->driver_data;
  1040. unsigned long flags;
  1041. if (sanity_check(info, tty->name, "tx_release"))
  1042. return;
  1043. if ( debug_level >= DEBUG_LEVEL_INFO )
  1044. printk("%s(%d):%s tx_release()\n",
  1045. __FILE__,__LINE__,info->device_name);
  1046. spin_lock_irqsave(&info->lock,flags);
  1047. if (!info->tx_enabled)
  1048. tx_start(info);
  1049. spin_unlock_irqrestore(&info->lock,flags);
  1050. }
  1051. /* Service an IOCTL request
  1052. *
  1053. * Arguments:
  1054. *
  1055. * tty pointer to tty instance data
  1056. * cmd IOCTL command code
  1057. * arg command argument/context
  1058. *
  1059. * Return Value: 0 if success, otherwise error code
  1060. */
  1061. static int ioctl(struct tty_struct *tty,
  1062. unsigned int cmd, unsigned long arg)
  1063. {
  1064. SLMP_INFO *info = tty->driver_data;
  1065. void __user *argp = (void __user *)arg;
  1066. if (debug_level >= DEBUG_LEVEL_INFO)
  1067. printk("%s(%d):%s ioctl() cmd=%08X\n", __FILE__,__LINE__,
  1068. info->device_name, cmd );
  1069. if (sanity_check(info, tty->name, "ioctl"))
  1070. return -ENODEV;
  1071. if ((cmd != TIOCGSERIAL) && (cmd != TIOCSSERIAL) &&
  1072. (cmd != TIOCMIWAIT)) {
  1073. if (tty->flags & (1 << TTY_IO_ERROR))
  1074. return -EIO;
  1075. }
  1076. switch (cmd) {
  1077. case MGSL_IOCGPARAMS:
  1078. return get_params(info, argp);
  1079. case MGSL_IOCSPARAMS:
  1080. return set_params(info, argp);
  1081. case MGSL_IOCGTXIDLE:
  1082. return get_txidle(info, argp);
  1083. case MGSL_IOCSTXIDLE:
  1084. return set_txidle(info, (int)arg);
  1085. case MGSL_IOCTXENABLE:
  1086. return tx_enable(info, (int)arg);
  1087. case MGSL_IOCRXENABLE:
  1088. return rx_enable(info, (int)arg);
  1089. case MGSL_IOCTXABORT:
  1090. return tx_abort(info);
  1091. case MGSL_IOCGSTATS:
  1092. return get_stats(info, argp);
  1093. case MGSL_IOCWAITEVENT:
  1094. return wait_mgsl_event(info, argp);
  1095. case MGSL_IOCLOOPTXDONE:
  1096. return 0; // TODO: Not supported, need to document
  1097. /* Wait for modem input (DCD,RI,DSR,CTS) change
  1098. * as specified by mask in arg (TIOCM_RNG/DSR/CD/CTS)
  1099. */
  1100. case TIOCMIWAIT:
  1101. return modem_input_wait(info,(int)arg);
  1102. /*
  1103. * Get counter of input serial line interrupts (DCD,RI,DSR,CTS)
  1104. * Return: write counters to the user passed counter struct
  1105. * NB: both 1->0 and 0->1 transitions are counted except for
  1106. * RI where only 0->1 is counted.
  1107. */
  1108. default:
  1109. return -ENOIOCTLCMD;
  1110. }
  1111. return 0;
  1112. }
  1113. static int get_icount(struct tty_struct *tty,
  1114. struct serial_icounter_struct *icount)
  1115. {
  1116. SLMP_INFO *info = tty->driver_data;
  1117. struct mgsl_icount cnow; /* kernel counter temps */
  1118. unsigned long flags;
  1119. spin_lock_irqsave(&info->lock,flags);
  1120. cnow = info->icount;
  1121. spin_unlock_irqrestore(&info->lock,flags);
  1122. icount->cts = cnow.cts;
  1123. icount->dsr = cnow.dsr;
  1124. icount->rng = cnow.rng;
  1125. icount->dcd = cnow.dcd;
  1126. icount->rx = cnow.rx;
  1127. icount->tx = cnow.tx;
  1128. icount->frame = cnow.frame;
  1129. icount->overrun = cnow.overrun;
  1130. icount->parity = cnow.parity;
  1131. icount->brk = cnow.brk;
  1132. icount->buf_overrun = cnow.buf_overrun;
  1133. return 0;
  1134. }
  1135. /*
  1136. * /proc fs routines....
  1137. */
  1138. static inline void line_info(struct seq_file *m, SLMP_INFO *info)
  1139. {
  1140. char stat_buf[30];
  1141. unsigned long flags;
  1142. seq_printf(m, "%s: SCABase=%08x Mem=%08X StatusControl=%08x LCR=%08X\n"
  1143. "\tIRQ=%d MaxFrameSize=%u\n",
  1144. info->device_name,
  1145. info->phys_sca_base,
  1146. info->phys_memory_base,
  1147. info->phys_statctrl_base,
  1148. info->phys_lcr_base,
  1149. info->irq_level,
  1150. info->max_frame_size );
  1151. /* output current serial signal states */
  1152. spin_lock_irqsave(&info->lock,flags);
  1153. get_signals(info);
  1154. spin_unlock_irqrestore(&info->lock,flags);
  1155. stat_buf[0] = 0;
  1156. stat_buf[1] = 0;
  1157. if (info->serial_signals & SerialSignal_RTS)
  1158. strcat(stat_buf, "|RTS");
  1159. if (info->serial_signals & SerialSignal_CTS)
  1160. strcat(stat_buf, "|CTS");
  1161. if (info->serial_signals & SerialSignal_DTR)
  1162. strcat(stat_buf, "|DTR");
  1163. if (info->serial_signals & SerialSignal_DSR)
  1164. strcat(stat_buf, "|DSR");
  1165. if (info->serial_signals & SerialSignal_DCD)
  1166. strcat(stat_buf, "|CD");
  1167. if (info->serial_signals & SerialSignal_RI)
  1168. strcat(stat_buf, "|RI");
  1169. if (info->params.mode == MGSL_MODE_HDLC) {
  1170. seq_printf(m, "\tHDLC txok:%d rxok:%d",
  1171. info->icount.txok, info->icount.rxok);
  1172. if (info->icount.txunder)
  1173. seq_printf(m, " txunder:%d", info->icount.txunder);
  1174. if (info->icount.txabort)
  1175. seq_printf(m, " txabort:%d", info->icount.txabort);
  1176. if (info->icount.rxshort)
  1177. seq_printf(m, " rxshort:%d", info->icount.rxshort);
  1178. if (info->icount.rxlong)
  1179. seq_printf(m, " rxlong:%d", info->icount.rxlong);
  1180. if (info->icount.rxover)
  1181. seq_printf(m, " rxover:%d", info->icount.rxover);
  1182. if (info->icount.rxcrc)
  1183. seq_printf(m, " rxlong:%d", info->icount.rxcrc);
  1184. } else {
  1185. seq_printf(m, "\tASYNC tx:%d rx:%d",
  1186. info->icount.tx, info->icount.rx);
  1187. if (info->icount.frame)
  1188. seq_printf(m, " fe:%d", info->icount.frame);
  1189. if (info->icount.parity)
  1190. seq_printf(m, " pe:%d", info->icount.parity);
  1191. if (info->icount.brk)
  1192. seq_printf(m, " brk:%d", info->icount.brk);
  1193. if (info->icount.overrun)
  1194. seq_printf(m, " oe:%d", info->icount.overrun);
  1195. }
  1196. /* Append serial signal status to end */
  1197. seq_printf(m, " %s\n", stat_buf+1);
  1198. seq_printf(m, "\ttxactive=%d bh_req=%d bh_run=%d pending_bh=%x\n",
  1199. info->tx_active,info->bh_requested,info->bh_running,
  1200. info->pending_bh);
  1201. }
  1202. /* Called to print information about devices
  1203. */
  1204. static int synclinkmp_proc_show(struct seq_file *m, void *v)
  1205. {
  1206. SLMP_INFO *info;
  1207. seq_printf(m, "synclinkmp driver:%s\n", driver_version);
  1208. info = synclinkmp_device_list;
  1209. while( info ) {
  1210. line_info(m, info);
  1211. info = info->next_device;
  1212. }
  1213. return 0;
  1214. }
  1215. static int synclinkmp_proc_open(struct inode *inode, struct file *file)
  1216. {
  1217. return single_open(file, synclinkmp_proc_show, NULL);
  1218. }
  1219. static const struct file_operations synclinkmp_proc_fops = {
  1220. .owner = THIS_MODULE,
  1221. .open = synclinkmp_proc_open,
  1222. .read = seq_read,
  1223. .llseek = seq_lseek,
  1224. .release = single_release,
  1225. };
  1226. /* Return the count of bytes in transmit buffer
  1227. */
  1228. static int chars_in_buffer(struct tty_struct *tty)
  1229. {
  1230. SLMP_INFO *info = tty->driver_data;
  1231. if (sanity_check(info, tty->name, "chars_in_buffer"))
  1232. return 0;
  1233. if (debug_level >= DEBUG_LEVEL_INFO)
  1234. printk("%s(%d):%s chars_in_buffer()=%d\n",
  1235. __FILE__, __LINE__, info->device_name, info->tx_count);
  1236. return info->tx_count;
  1237. }
  1238. /* Signal remote device to throttle send data (our receive data)
  1239. */
  1240. static void throttle(struct tty_struct * tty)
  1241. {
  1242. SLMP_INFO *info = tty->driver_data;
  1243. unsigned long flags;
  1244. if (debug_level >= DEBUG_LEVEL_INFO)
  1245. printk("%s(%d):%s throttle() entry\n",
  1246. __FILE__,__LINE__, info->device_name );
  1247. if (sanity_check(info, tty->name, "throttle"))
  1248. return;
  1249. if (I_IXOFF(tty))
  1250. send_xchar(tty, STOP_CHAR(tty));
  1251. if (tty->termios.c_cflag & CRTSCTS) {
  1252. spin_lock_irqsave(&info->lock,flags);
  1253. info->serial_signals &= ~SerialSignal_RTS;
  1254. set_signals(info);
  1255. spin_unlock_irqrestore(&info->lock,flags);
  1256. }
  1257. }
  1258. /* Signal remote device to stop throttling send data (our receive data)
  1259. */
  1260. static void unthrottle(struct tty_struct * tty)
  1261. {
  1262. SLMP_INFO *info = tty->driver_data;
  1263. unsigned long flags;
  1264. if (debug_level >= DEBUG_LEVEL_INFO)
  1265. printk("%s(%d):%s unthrottle() entry\n",
  1266. __FILE__,__LINE__, info->device_name );
  1267. if (sanity_check(info, tty->name, "unthrottle"))
  1268. return;
  1269. if (I_IXOFF(tty)) {
  1270. if (info->x_char)
  1271. info->x_char = 0;
  1272. else
  1273. send_xchar(tty, START_CHAR(tty));
  1274. }
  1275. if (tty->termios.c_cflag & CRTSCTS) {
  1276. spin_lock_irqsave(&info->lock,flags);
  1277. info->serial_signals |= SerialSignal_RTS;
  1278. set_signals(info);
  1279. spin_unlock_irqrestore(&info->lock,flags);
  1280. }
  1281. }
  1282. /* set or clear transmit break condition
  1283. * break_state -1=set break condition, 0=clear
  1284. */
  1285. static int set_break(struct tty_struct *tty, int break_state)
  1286. {
  1287. unsigned char RegValue;
  1288. SLMP_INFO * info = tty->driver_data;
  1289. unsigned long flags;
  1290. if (debug_level >= DEBUG_LEVEL_INFO)
  1291. printk("%s(%d):%s set_break(%d)\n",
  1292. __FILE__,__LINE__, info->device_name, break_state);
  1293. if (sanity_check(info, tty->name, "set_break"))
  1294. return -EINVAL;
  1295. spin_lock_irqsave(&info->lock,flags);
  1296. RegValue = read_reg(info, CTL);
  1297. if (break_state == -1)
  1298. RegValue |= BIT3;
  1299. else
  1300. RegValue &= ~BIT3;
  1301. write_reg(info, CTL, RegValue);
  1302. spin_unlock_irqrestore(&info->lock,flags);
  1303. return 0;
  1304. }
  1305. #if SYNCLINK_GENERIC_HDLC
  1306. /**
  1307. * called by generic HDLC layer when protocol selected (PPP, frame relay, etc.)
  1308. * set encoding and frame check sequence (FCS) options
  1309. *
  1310. * dev pointer to network device structure
  1311. * encoding serial encoding setting
  1312. * parity FCS setting
  1313. *
  1314. * returns 0 if success, otherwise error code
  1315. */
  1316. static int hdlcdev_attach(struct net_device *dev, unsigned short encoding,
  1317. unsigned short parity)
  1318. {
  1319. SLMP_INFO *info = dev_to_port(dev);
  1320. unsigned char new_encoding;
  1321. unsigned short new_crctype;
  1322. /* return error if TTY interface open */
  1323. if (info->port.count)
  1324. return -EBUSY;
  1325. switch (encoding)
  1326. {
  1327. case ENCODING_NRZ: new_encoding = HDLC_ENCODING_NRZ; break;
  1328. case ENCODING_NRZI: new_encoding = HDLC_ENCODING_NRZI_SPACE; break;
  1329. case ENCODING_FM_MARK: new_encoding = HDLC_ENCODING_BIPHASE_MARK; break;
  1330. case ENCODING_FM_SPACE: new_encoding = HDLC_ENCODING_BIPHASE_SPACE; break;
  1331. case ENCODING_MANCHESTER: new_encoding = HDLC_ENCODING_BIPHASE_LEVEL; break;
  1332. default: return -EINVAL;
  1333. }
  1334. switch (parity)
  1335. {
  1336. case PARITY_NONE: new_crctype = HDLC_CRC_NONE; break;
  1337. case PARITY_CRC16_PR1_CCITT: new_crctype = HDLC_CRC_16_CCITT; break;
  1338. case PARITY_CRC32_PR1_CCITT: new_crctype = HDLC_CRC_32_CCITT; break;
  1339. default: return -EINVAL;
  1340. }
  1341. info->params.encoding = new_encoding;
  1342. info->params.crc_type = new_crctype;
  1343. /* if network interface up, reprogram hardware */
  1344. if (info->netcount)
  1345. program_hw(info);
  1346. return 0;
  1347. }
  1348. /**
  1349. * called by generic HDLC layer to send frame
  1350. *
  1351. * skb socket buffer containing HDLC frame
  1352. * dev pointer to network device structure
  1353. */
  1354. static netdev_tx_t hdlcdev_xmit(struct sk_buff *skb,
  1355. struct net_device *dev)
  1356. {
  1357. SLMP_INFO *info = dev_to_port(dev);
  1358. unsigned long flags;
  1359. if (debug_level >= DEBUG_LEVEL_INFO)
  1360. printk(KERN_INFO "%s:hdlc_xmit(%s)\n",__FILE__,dev->name);
  1361. /* stop sending until this frame completes */
  1362. netif_stop_queue(dev);
  1363. /* copy data to device buffers */
  1364. info->tx_count = skb->len;
  1365. tx_load_dma_buffer(info, skb->data, skb->len);
  1366. /* update network statistics */
  1367. dev->stats.tx_packets++;
  1368. dev->stats.tx_bytes += skb->len;
  1369. /* done with socket buffer, so free it */
  1370. dev_kfree_skb(skb);
  1371. /* save start time for transmit timeout detection */
  1372. dev->trans_start = jiffies;
  1373. /* start hardware transmitter if necessary */
  1374. spin_lock_irqsave(&info->lock,flags);
  1375. if (!info->tx_active)
  1376. tx_start(info);
  1377. spin_unlock_irqrestore(&info->lock,flags);
  1378. return NETDEV_TX_OK;
  1379. }
  1380. /**
  1381. * called by network layer when interface enabled
  1382. * claim resources and initialize hardware
  1383. *
  1384. * dev pointer to network device structure
  1385. *
  1386. * returns 0 if success, otherwise error code
  1387. */
  1388. static int hdlcdev_open(struct net_device *dev)
  1389. {
  1390. SLMP_INFO *info = dev_to_port(dev);
  1391. int rc;
  1392. unsigned long flags;
  1393. if (debug_level >= DEBUG_LEVEL_INFO)
  1394. printk("%s:hdlcdev_open(%s)\n",__FILE__,dev->name);
  1395. /* generic HDLC layer open processing */
  1396. if ((rc = hdlc_open(dev)))
  1397. return rc;
  1398. /* arbitrate between network and tty opens */
  1399. spin_lock_irqsave(&info->netlock, flags);
  1400. if (info->port.count != 0 || info->netcount != 0) {
  1401. printk(KERN_WARNING "%s: hdlc_open returning busy\n", dev->name);
  1402. spin_unlock_irqrestore(&info->netlock, flags);
  1403. return -EBUSY;
  1404. }
  1405. info->netcount=1;
  1406. spin_unlock_irqrestore(&info->netlock, flags);
  1407. /* claim resources and init adapter */
  1408. if ((rc = startup(info)) != 0) {
  1409. spin_lock_irqsave(&info->netlock, flags);
  1410. info->netcount=0;
  1411. spin_unlock_irqrestore(&info->netlock, flags);
  1412. return rc;
  1413. }
  1414. /* assert RTS and DTR, apply hardware settings */
  1415. info->serial_signals |= SerialSignal_RTS | SerialSignal_DTR;
  1416. program_hw(info);
  1417. /* enable network layer transmit */
  1418. dev->trans_start = jiffies;
  1419. netif_start_queue(dev);
  1420. /* inform generic HDLC layer of current DCD status */
  1421. spin_lock_irqsave(&info->lock, flags);
  1422. get_signals(info);
  1423. spin_unlock_irqrestore(&info->lock, flags);
  1424. if (info->serial_signals & SerialSignal_DCD)
  1425. netif_carrier_on(dev);
  1426. else
  1427. netif_carrier_off(dev);
  1428. return 0;
  1429. }
  1430. /**
  1431. * called by network layer when interface is disabled
  1432. * shutdown hardware and release resources
  1433. *
  1434. * dev pointer to network device structure
  1435. *
  1436. * returns 0 if success, otherwise error code
  1437. */
  1438. static int hdlcdev_close(struct net_device *dev)
  1439. {
  1440. SLMP_INFO *info = dev_to_port(dev);
  1441. unsigned long flags;
  1442. if (debug_level >= DEBUG_LEVEL_INFO)
  1443. printk("%s:hdlcdev_close(%s)\n",__FILE__,dev->name);
  1444. netif_stop_queue(dev);
  1445. /* shutdown adapter and release resources */
  1446. shutdown(info);
  1447. hdlc_close(dev);
  1448. spin_lock_irqsave(&info->netlock, flags);
  1449. info->netcount=0;
  1450. spin_unlock_irqrestore(&info->netlock, flags);
  1451. return 0;
  1452. }
  1453. /**
  1454. * called by network layer to process IOCTL call to network device
  1455. *
  1456. * dev pointer to network device structure
  1457. * ifr pointer to network interface request structure
  1458. * cmd IOCTL command code
  1459. *
  1460. * returns 0 if success, otherwise error code
  1461. */
  1462. static int hdlcdev_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1463. {
  1464. const size_t size = sizeof(sync_serial_settings);
  1465. sync_serial_settings new_line;
  1466. sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
  1467. SLMP_INFO *info = dev_to_port(dev);
  1468. unsigned int flags;
  1469. if (debug_level >= DEBUG_LEVEL_INFO)
  1470. printk("%s:hdlcdev_ioctl(%s)\n",__FILE__,dev->name);
  1471. /* return error if TTY interface open */
  1472. if (info->port.count)
  1473. return -EBUSY;
  1474. if (cmd != SIOCWANDEV)
  1475. return hdlc_ioctl(dev, ifr, cmd);
  1476. switch(ifr->ifr_settings.type) {
  1477. case IF_GET_IFACE: /* return current sync_serial_settings */
  1478. ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
  1479. if (ifr->ifr_settings.size < size) {
  1480. ifr->ifr_settings.size = size; /* data size wanted */
  1481. return -ENOBUFS;
  1482. }
  1483. flags = info->params.flags & (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
  1484. HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
  1485. HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
  1486. HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
  1487. memset(&new_line, 0, sizeof(new_line));
  1488. switch (flags){
  1489. case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN): new_line.clock_type = CLOCK_EXT; break;
  1490. case (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_INT; break;
  1491. case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_TXINT; break;
  1492. case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN): new_line.clock_type = CLOCK_TXFROMRX; break;
  1493. default: new_line.clock_type = CLOCK_DEFAULT;
  1494. }
  1495. new_line.clock_rate = info->params.clock_speed;
  1496. new_line.loopback = info->params.loopback ? 1:0;
  1497. if (copy_to_user(line, &new_line, size))
  1498. return -EFAULT;
  1499. return 0;
  1500. case IF_IFACE_SYNC_SERIAL: /* set sync_serial_settings */
  1501. if(!capable(CAP_NET_ADMIN))
  1502. return -EPERM;
  1503. if (copy_from_user(&new_line, line, size))
  1504. return -EFAULT;
  1505. switch (new_line.clock_type)
  1506. {
  1507. case CLOCK_EXT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN; break;
  1508. case CLOCK_TXFROMRX: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN; break;
  1509. case CLOCK_INT: flags = HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG; break;
  1510. case CLOCK_TXINT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG; break;
  1511. case CLOCK_DEFAULT: flags = info->params.flags &
  1512. (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
  1513. HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
  1514. HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
  1515. HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN); break;
  1516. default: return -EINVAL;
  1517. }
  1518. if (new_line.loopback != 0 && new_line.loopback != 1)
  1519. return -EINVAL;
  1520. info->params.flags &= ~(HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
  1521. HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
  1522. HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
  1523. HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
  1524. info->params.flags |= flags;
  1525. info->params.loopback = new_line.loopback;
  1526. if (flags & (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG))
  1527. info->params.clock_speed = new_line.clock_rate;
  1528. else
  1529. info->params.clock_speed = 0;
  1530. /* if network interface up, reprogram hardware */
  1531. if (info->netcount)
  1532. program_hw(info);
  1533. return 0;
  1534. default:
  1535. return hdlc_ioctl(dev, ifr, cmd);
  1536. }
  1537. }
  1538. /**
  1539. * called by network layer when transmit timeout is detected
  1540. *
  1541. * dev pointer to network device structure
  1542. */
  1543. static void hdlcdev_tx_timeout(struct net_device *dev)
  1544. {
  1545. SLMP_INFO *info = dev_to_port(dev);
  1546. unsigned long flags;
  1547. if (debug_level >= DEBUG_LEVEL_INFO)
  1548. printk("hdlcdev_tx_timeout(%s)\n",dev->name);
  1549. dev->stats.tx_errors++;
  1550. dev->stats.tx_aborted_errors++;
  1551. spin_lock_irqsave(&info->lock,flags);
  1552. tx_stop(info);
  1553. spin_unlock_irqrestore(&info->lock,flags);
  1554. netif_wake_queue(dev);
  1555. }
  1556. /**
  1557. * called by device driver when transmit completes
  1558. * reenable network layer transmit if stopped
  1559. *
  1560. * info pointer to device instance information
  1561. */
  1562. static void hdlcdev_tx_done(SLMP_INFO *info)
  1563. {
  1564. if (netif_queue_stopped(info->netdev))
  1565. netif_wake_queue(info->netdev);
  1566. }
  1567. /**
  1568. * called by device driver when frame received
  1569. * pass frame to network layer
  1570. *
  1571. * info pointer to device instance information
  1572. * buf pointer to buffer contianing frame data
  1573. * size count of data bytes in buf
  1574. */
  1575. static void hdlcdev_rx(SLMP_INFO *info, char *buf, int size)
  1576. {
  1577. struct sk_buff *skb = dev_alloc_skb(size);
  1578. struct net_device *dev = info->netdev;
  1579. if (debug_level >= DEBUG_LEVEL_INFO)
  1580. printk("hdlcdev_rx(%s)\n",dev->name);
  1581. if (skb == NULL) {
  1582. printk(KERN_NOTICE "%s: can't alloc skb, dropping packet\n",
  1583. dev->name);
  1584. dev->stats.rx_dropped++;
  1585. return;
  1586. }
  1587. memcpy(skb_put(skb, size), buf, size);
  1588. skb->protocol = hdlc_type_trans(skb, dev);
  1589. dev->stats.rx_packets++;
  1590. dev->stats.rx_bytes += size;
  1591. netif_rx(skb);
  1592. }
  1593. static const struct net_device_ops hdlcdev_ops = {
  1594. .ndo_open = hdlcdev_open,
  1595. .ndo_stop = hdlcdev_close,
  1596. .ndo_change_mtu = hdlc_change_mtu,
  1597. .ndo_start_xmit = hdlc_start_xmit,
  1598. .ndo_do_ioctl = hdlcdev_ioctl,
  1599. .ndo_tx_timeout = hdlcdev_tx_timeout,
  1600. };
  1601. /**
  1602. * called by device driver when adding device instance
  1603. * do generic HDLC initialization
  1604. *
  1605. * info pointer to device instance information
  1606. *
  1607. * returns 0 if success, otherwise error code
  1608. */
  1609. static int hdlcdev_init(SLMP_INFO *info)
  1610. {
  1611. int rc;
  1612. struct net_device *dev;
  1613. hdlc_device *hdlc;
  1614. /* allocate and initialize network and HDLC layer objects */
  1615. if (!(dev = alloc_hdlcdev(info))) {
  1616. printk(KERN_ERR "%s:hdlc device allocation failure\n",__FILE__);
  1617. return -ENOMEM;
  1618. }
  1619. /* for network layer reporting purposes only */
  1620. dev->mem_start = info->phys_sca_base;
  1621. dev->mem_end = info->phys_sca_base + SCA_BASE_SIZE - 1;
  1622. dev->irq = info->irq_level;
  1623. /* network layer callbacks and settings */
  1624. dev->netdev_ops = &hdlcdev_ops;
  1625. dev->watchdog_timeo = 10 * HZ;
  1626. dev->tx_queue_len = 50;
  1627. /* generic HDLC layer callbacks and settings */
  1628. hdlc = dev_to_hdlc(dev);
  1629. hdlc->attach = hdlcdev_attach;
  1630. hdlc->xmit = hdlcdev_xmit;
  1631. /* register objects with HDLC layer */
  1632. if ((rc = register_hdlc_device(dev))) {
  1633. printk(KERN_WARNING "%s:unable to register hdlc device\n",__FILE__);
  1634. free_netdev(dev);
  1635. return rc;
  1636. }
  1637. info->netdev = dev;
  1638. return 0;
  1639. }
  1640. /**
  1641. * called by device driver when removing device instance
  1642. * do generic HDLC cleanup
  1643. *
  1644. * info pointer to device instance information
  1645. */
  1646. static void hdlcdev_exit(SLMP_INFO *info)
  1647. {
  1648. unregister_hdlc_device(info->netdev);
  1649. free_netdev(info->netdev);
  1650. info->netdev = NULL;
  1651. }
  1652. #endif /* CONFIG_HDLC */
  1653. /* Return next bottom half action to perform.
  1654. * Return Value: BH action code or 0 if nothing to do.
  1655. */
  1656. static int bh_action(SLMP_INFO *info)
  1657. {
  1658. unsigned long flags;
  1659. int rc = 0;
  1660. spin_lock_irqsave(&info->lock,flags);
  1661. if (info->pending_bh & BH_RECEIVE) {
  1662. info->pending_bh &= ~BH_RECEIVE;
  1663. rc = BH_RECEIVE;
  1664. } else if (info->pending_bh & BH_TRANSMIT) {
  1665. info->pending_bh &= ~BH_TRANSMIT;
  1666. rc = BH_TRANSMIT;
  1667. } else if (info->pending_bh & BH_STATUS) {
  1668. info->pending_bh &= ~BH_STATUS;
  1669. rc = BH_STATUS;
  1670. }
  1671. if (!rc) {
  1672. /* Mark BH routine as complete */
  1673. info->bh_running = false;
  1674. info->bh_requested = false;
  1675. }
  1676. spin_unlock_irqrestore(&info->lock,flags);
  1677. return rc;
  1678. }
  1679. /* Perform bottom half processing of work items queued by ISR.
  1680. */
  1681. static void bh_handler(struct work_struct *work)
  1682. {
  1683. SLMP_INFO *info = container_of(work, SLMP_INFO, task);
  1684. int action;
  1685. if ( debug_level >= DEBUG_LEVEL_BH )
  1686. printk( "%s(%d):%s bh_handler() entry\n",
  1687. __FILE__,__LINE__,info->device_name);
  1688. info->bh_running = true;
  1689. while((action = bh_action(info)) != 0) {
  1690. /* Process work item */
  1691. if ( debug_level >= DEBUG_LEVEL_BH )
  1692. printk( "%s(%d):%s bh_handler() work item action=%d\n",
  1693. __FILE__,__LINE__,info->device_name, action);
  1694. switch (action) {
  1695. case BH_RECEIVE:
  1696. bh_receive(info);
  1697. break;
  1698. case BH_TRANSMIT:
  1699. bh_transmit(info);
  1700. break;
  1701. case BH_STATUS:
  1702. bh_status(info);
  1703. break;
  1704. default:
  1705. /* unknown work item ID */
  1706. printk("%s(%d):%s Unknown work item ID=%08X!\n",
  1707. __FILE__,__LINE__,info->device_name,action);
  1708. break;
  1709. }
  1710. }
  1711. if ( debug_level >= DEBUG_LEVEL_BH )
  1712. printk( "%s(%d):%s bh_handler() exit\n",
  1713. __FILE__,__LINE__,info->device_name);
  1714. }
  1715. static void bh_receive(SLMP_INFO *info)
  1716. {
  1717. if ( debug_level >= DEBUG_LEVEL_BH )
  1718. printk( "%s(%d):%s bh_receive()\n",
  1719. __FILE__,__LINE__,info->device_name);
  1720. while( rx_get_frame(info) );
  1721. }
  1722. static void bh_transmit(SLMP_INFO *info)
  1723. {
  1724. struct tty_struct *tty = info->port.tty;
  1725. if ( debug_level >= DEBUG_LEVEL_BH )
  1726. printk( "%s(%d):%s bh_transmit() entry\n",
  1727. __FILE__,__LINE__,info->device_name);
  1728. if (tty)
  1729. tty_wakeup(tty);
  1730. }
  1731. static void bh_status(SLMP_INFO *info)
  1732. {
  1733. if ( debug_level >= DEBUG_LEVEL_BH )
  1734. printk( "%s(%d):%s bh_status() entry\n",
  1735. __FILE__,__LINE__,info->device_name);
  1736. info->ri_chkcount = 0;
  1737. info->dsr_chkcount = 0;
  1738. info->dcd_chkcount = 0;
  1739. info->cts_chkcount = 0;
  1740. }
  1741. static void isr_timer(SLMP_INFO * info)
  1742. {
  1743. unsigned char timer = (info->port_num & 1) ? TIMER2 : TIMER0;
  1744. /* IER2<7..4> = timer<3..0> interrupt enables (0=disabled) */
  1745. write_reg(info, IER2, 0);
  1746. /* TMCS, Timer Control/Status Register
  1747. *
  1748. * 07 CMF, Compare match flag (read only) 1=match
  1749. * 06 ECMI, CMF Interrupt Enable: 0=disabled
  1750. * 05 Reserved, must be 0
  1751. * 04 TME, Timer Enable
  1752. * 03..00 Reserved, must be 0
  1753. *
  1754. * 0000 0000
  1755. */
  1756. write_reg(info, (unsigned char)(timer + TMCS), 0);
  1757. info->irq_occurred = true;
  1758. if ( debug_level >= DEBUG_LEVEL_ISR )
  1759. printk("%s(%d):%s isr_timer()\n",
  1760. __FILE__,__LINE__,info->device_name);
  1761. }
  1762. static void isr_rxint(SLMP_INFO * info)
  1763. {
  1764. struct tty_struct *tty = info->port.tty;
  1765. struct mgsl_icount *icount = &info->icount;
  1766. unsigned char status = read_reg(info, SR1) & info->ie1_value & (FLGD + IDLD + CDCD + BRKD);
  1767. unsigned char status2 = read_reg(info, SR2) & info->ie2_value & OVRN;
  1768. /* clear status bits */
  1769. if (status)
  1770. write_reg(info, SR1, status);
  1771. if (status2)
  1772. write_reg(info, SR2, status2);
  1773. if ( debug_level >= DEBUG_LEVEL_ISR )
  1774. printk("%s(%d):%s isr_rxint status=%02X %02x\n",
  1775. __FILE__,__LINE__,info->device_name,status,status2);
  1776. if (info->params.mode == MGSL_MODE_ASYNC) {
  1777. if (status & BRKD) {
  1778. icount->brk++;
  1779. /* process break detection if tty control
  1780. * is not set to ignore it
  1781. */
  1782. if (!(status & info->ignore_status_mask1)) {
  1783. if (info->read_status_mask1 & BRKD) {
  1784. tty_insert_flip_char(&info->port, 0, TTY_BREAK);
  1785. if (tty && (info->port.flags & ASYNC_SAK))
  1786. do_SAK(tty);
  1787. }
  1788. }
  1789. }
  1790. }
  1791. else {
  1792. if (status & (FLGD|IDLD)) {
  1793. if (status & FLGD)
  1794. info->icount.exithunt++;
  1795. else if (status & IDLD)
  1796. info->icount.rxidle++;
  1797. wake_up_interruptible(&info->event_wait_q);
  1798. }
  1799. }
  1800. if (status & CDCD) {
  1801. /* simulate a common modem status change interrupt
  1802. * for our handler
  1803. */
  1804. get_signals( info );
  1805. isr_io_pin(info,
  1806. MISCSTATUS_DCD_LATCHED|(info->serial_signals&SerialSignal_DCD));
  1807. }
  1808. }
  1809. /*
  1810. * handle async rx data interrupts
  1811. */
  1812. static void isr_rxrdy(SLMP_INFO * info)
  1813. {
  1814. u16 status;
  1815. unsigned char DataByte;
  1816. struct mgsl_icount *icount = &info->icount;
  1817. if ( debug_level >= DEBUG_LEVEL_ISR )
  1818. printk("%s(%d):%s isr_rxrdy\n",
  1819. __FILE__,__LINE__,info->device_name);
  1820. while((status = read_reg(info,CST0)) & BIT0)
  1821. {
  1822. int flag = 0;
  1823. bool over = false;
  1824. DataByte = read_reg(info,TRB);
  1825. icount->rx++;
  1826. if ( status & (PE + FRME + OVRN) ) {
  1827. printk("%s(%d):%s rxerr=%04X\n",
  1828. __FILE__,__LINE__,info->device_name,status);
  1829. /* update error statistics */
  1830. if (status & PE)
  1831. icount->parity++;
  1832. else if (status & FRME)
  1833. icount->frame++;
  1834. else if (status & OVRN)
  1835. icount->overrun++;
  1836. /* discard char if tty control flags say so */
  1837. if (status & info->ignore_status_mask2)
  1838. continue;
  1839. status &= info->read_status_mask2;
  1840. if (status & PE)
  1841. flag = TTY_PARITY;
  1842. else if (status & FRME)
  1843. flag = TTY_FRAME;
  1844. if (status & OVRN) {
  1845. /* Overrun is special, since it's
  1846. * reported immediately, and doesn't
  1847. * affect the current character
  1848. */
  1849. over = true;
  1850. }
  1851. } /* end of if (error) */
  1852. tty_insert_flip_char(&info->port, DataByte, flag);
  1853. if (over)
  1854. tty_insert_flip_char(&info->port, 0, TTY_OVERRUN);
  1855. }
  1856. if ( debug_level >= DEBUG_LEVEL_ISR ) {
  1857. printk("%s(%d):%s rx=%d brk=%d parity=%d frame=%d overrun=%d\n",
  1858. __FILE__,__LINE__,info->device_name,
  1859. icount->rx,icount->brk,icount->parity,
  1860. icount->frame,icount->overrun);
  1861. }
  1862. tty_flip_buffer_push(&info->port);
  1863. }
  1864. static void isr_txeom(SLMP_INFO * info, unsigned char status)
  1865. {
  1866. if ( debug_level >= DEBUG_LEVEL_ISR )
  1867. printk("%s(%d):%s isr_txeom status=%02x\n",
  1868. __FILE__,__LINE__,info->device_name,status);
  1869. write_reg(info, TXDMA + DIR, 0x00); /* disable Tx DMA IRQs */
  1870. write_reg(info, TXDMA + DSR, 0xc0); /* clear IRQs and disable DMA */
  1871. write_reg(info, TXDMA + DCMD, SWABORT); /* reset/init DMA channel */
  1872. if (status & UDRN) {
  1873. write_reg(info, CMD, TXRESET);
  1874. write_reg(info, CMD, TXENABLE);
  1875. } else
  1876. write_reg(info, CMD, TXBUFCLR);
  1877. /* disable and clear tx interrupts */
  1878. info->ie0_value &= ~TXRDYE;
  1879. info->ie1_value &= ~(IDLE + UDRN);
  1880. write_reg16(info, IE0, (unsigned short)((info->ie1_value << 8) + info->ie0_value));
  1881. write_reg(info, SR1, (unsigned char)(UDRN + IDLE));
  1882. if ( info->tx_active ) {
  1883. if (info->params.mode != MGSL_MODE_ASYNC) {
  1884. if (status & UDRN)
  1885. info->icount.txunder++;
  1886. else if (status & IDLE)
  1887. info->icount.txok++;
  1888. }
  1889. info->tx_active = false;
  1890. info->tx_count = info->tx_put = info->tx_get = 0;
  1891. del_timer(&info->tx_timer);
  1892. if (info->params.mode != MGSL_MODE_ASYNC && info->drop_rts_on_tx_done ) {
  1893. info->serial_signals &= ~SerialSignal_RTS;
  1894. info->drop_rts_on_tx_done = false;
  1895. set_signals(info);
  1896. }
  1897. #if SYNCLINK_GENERIC_HDLC
  1898. if (info->netcount)
  1899. hdlcdev_tx_done(info);
  1900. else
  1901. #endif
  1902. {
  1903. if (info->port.tty && (info->port.tty->stopped || info->port.tty->hw_stopped)) {
  1904. tx_stop(info);
  1905. return;
  1906. }
  1907. info->pending_bh |= BH_TRANSMIT;
  1908. }
  1909. }
  1910. }
  1911. /*
  1912. * handle tx status interrupts
  1913. */
  1914. static void isr_txint(SLMP_INFO * info)
  1915. {
  1916. unsigned char status = read_reg(info, SR1) & info->ie1_value & (UDRN + IDLE + CCTS);
  1917. /* clear status bits */
  1918. write_reg(info, SR1, status);
  1919. if ( debug_level >= DEBUG_LEVEL_ISR )
  1920. printk("%s(%d):%s isr_txint status=%02x\n",
  1921. __FILE__,__LINE__,info->device_name,status);
  1922. if (status & (UDRN + IDLE))
  1923. isr_txeom(info, status);
  1924. if (status & CCTS) {
  1925. /* simulate a common modem status change interrupt
  1926. * for our handler
  1927. */
  1928. get_signals( info );
  1929. isr_io_pin(info,
  1930. MISCSTATUS_CTS_LATCHED|(info->serial_signals&SerialSignal_CTS));
  1931. }
  1932. }
  1933. /*
  1934. * handle async tx data interrupts
  1935. */
  1936. static void isr_txrdy(SLMP_INFO * info)
  1937. {
  1938. if ( debug_level >= DEBUG_LEVEL_ISR )
  1939. printk("%s(%d):%s isr_txrdy() tx_count=%d\n",
  1940. __FILE__,__LINE__,info->device_name,info->tx_count);
  1941. if (info->params.mode != MGSL_MODE_ASYNC) {
  1942. /* disable TXRDY IRQ, enable IDLE IRQ */
  1943. info->ie0_value &= ~TXRDYE;
  1944. info->ie1_value |= IDLE;
  1945. write_reg16(info, IE0, (unsigned short)((info->ie1_value << 8) + info->ie0_value));
  1946. return;
  1947. }
  1948. if (info->port.tty && (info->port.tty->stopped || info->port.tty->hw_stopped)) {
  1949. tx_stop(info);
  1950. return;
  1951. }
  1952. if ( info->tx_count )
  1953. tx_load_fifo( info );
  1954. else {
  1955. info->tx_active = false;
  1956. info->ie0_value &= ~TXRDYE;
  1957. write_reg(info, IE0, info->ie0_value);
  1958. }
  1959. if (info->tx_count < WAKEUP_CHARS)
  1960. info->pending_bh |= BH_TRANSMIT;
  1961. }
  1962. static void isr_rxdmaok(SLMP_INFO * info)
  1963. {
  1964. /* BIT7 = EOT (end of transfer)
  1965. * BIT6 = EOM (end of message/frame)
  1966. */
  1967. unsigned char status = read_reg(info,RXDMA + DSR) & 0xc0;
  1968. /* clear IRQ (BIT0 must be 1 to prevent clearing DE bit) */
  1969. write_reg(info, RXDMA + DSR, (unsigned char)(status | 1));
  1970. if ( debug_level >= DEBUG_LEVEL_ISR )
  1971. printk("%s(%d):%s isr_rxdmaok(), status=%02x\n",
  1972. __FILE__,__LINE__,info->device_name,status);
  1973. info->pending_bh |= BH_RECEIVE;
  1974. }
  1975. static void isr_rxdmaerror(SLMP_INFO * info)
  1976. {
  1977. /* BIT5 = BOF (buffer overflow)
  1978. * BIT4 = COF (counter overflow)
  1979. */
  1980. unsigned char status = read_reg(info,RXDMA + DSR) & 0x30;
  1981. /* clear IRQ (BIT0 must be 1 to prevent clearing DE bit) */
  1982. write_reg(info, RXDMA + DSR, (unsigned char)(status | 1));
  1983. if ( debug_level >= DEBUG_LEVEL_ISR )
  1984. printk("%s(%d):%s isr_rxdmaerror(), status=%02x\n",
  1985. __FILE__,__LINE__,info->device_name,status);
  1986. info->rx_overflow = true;
  1987. info->pending_bh |= BH_RECEIVE;
  1988. }
  1989. static void isr_txdmaok(SLMP_INFO * info)
  1990. {
  1991. unsigned char status_reg1 = read_reg(info, SR1);
  1992. write_reg(info, TXDMA + DIR, 0x00); /* disable Tx DMA IRQs */
  1993. write_reg(info, TXDMA + DSR, 0xc0); /* clear IRQs and disable DMA */
  1994. write_reg(info, TXDMA + DCMD, SWABORT); /* reset/init DMA channel */
  1995. if ( debug_level >= DEBUG_LEVEL_ISR )
  1996. printk("%s(%d):%s isr_txdmaok(), status=%02x\n",
  1997. __FILE__,__LINE__,info->device_name,status_reg1);
  1998. /* program TXRDY as FIFO empty flag, enable TXRDY IRQ */
  1999. write_reg16(info, TRC0, 0);
  2000. info->ie0_value |= TXRDYE;
  2001. write_reg(info, IE0, info->ie0_value);
  2002. }
  2003. static void isr_txdmaerror(SLMP_INFO * info)
  2004. {
  2005. /* BIT5 = BOF (buffer overflow)
  2006. * BIT4 = COF (counter overflow)
  2007. */
  2008. unsigned char status = read_reg(info,TXDMA + DSR) & 0x30;
  2009. /* clear IRQ (BIT0 must be 1 to prevent clearing DE bit) */
  2010. write_reg(info, TXDMA + DSR, (unsigned char)(status | 1));
  2011. if ( debug_level >= DEBUG_LEVEL_ISR )
  2012. printk("%s(%d):%s isr_txdmaerror(), status=%02x\n",
  2013. __FILE__,__LINE__,info->device_name,status);
  2014. }
  2015. /* handle input serial signal changes
  2016. */
  2017. static void isr_io_pin( SLMP_INFO *info, u16 status )
  2018. {
  2019. struct mgsl_icount *icount;
  2020. if ( debug_level >= DEBUG_LEVEL_ISR )
  2021. printk("%s(%d):isr_io_pin status=%04X\n",
  2022. __FILE__,__LINE__,status);
  2023. if (status & (MISCSTATUS_CTS_LATCHED | MISCSTATUS_DCD_LATCHED |
  2024. MISCSTATUS_DSR_LATCHED | MISCSTATUS_RI_LATCHED) ) {
  2025. icount = &info->icount;
  2026. /* update input line counters */
  2027. if (status & MISCSTATUS_RI_LATCHED) {
  2028. icount->rng++;
  2029. if ( status & SerialSignal_RI )
  2030. info->input_signal_events.ri_up++;
  2031. else
  2032. info->input_signal_events.ri_down++;
  2033. }
  2034. if (status & MISCSTATUS_DSR_LATCHED) {
  2035. icount->dsr++;
  2036. if ( status & SerialSignal_DSR )
  2037. info->input_signal_events.dsr_up++;
  2038. else
  2039. info->input_signal_events.dsr_down++;
  2040. }
  2041. if (status & MISCSTATUS_DCD_LATCHED) {
  2042. if ((info->dcd_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT) {
  2043. info->ie1_value &= ~CDCD;
  2044. write_reg(info, IE1, info->ie1_value);
  2045. }
  2046. icount->dcd++;
  2047. if (status & SerialSignal_DCD) {
  2048. info->input_signal_events.dcd_up++;
  2049. } else
  2050. info->input_signal_events.dcd_down++;
  2051. #if SYNCLINK_GENERIC_HDLC
  2052. if (info->netcount) {
  2053. if (status & SerialSignal_DCD)
  2054. netif_carrier_on(info->netdev);
  2055. else
  2056. netif_carrier_off(info->netdev);
  2057. }
  2058. #endif
  2059. }
  2060. if (status & MISCSTATUS_CTS_LATCHED)
  2061. {
  2062. if ((info->cts_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT) {
  2063. info->ie1_value &= ~CCTS;
  2064. write_reg(info, IE1, info->ie1_value);
  2065. }
  2066. icount->cts++;
  2067. if ( status & SerialSignal_CTS )
  2068. info->input_signal_events.cts_up++;
  2069. else
  2070. info->input_signal_events.cts_down++;
  2071. }
  2072. wake_up_interruptible(&info->status_event_wait_q);
  2073. wake_up_interruptible(&info->event_wait_q);
  2074. if ( (info->port.flags & ASYNC_CHECK_CD) &&
  2075. (status & MISCSTATUS_DCD_LATCHED) ) {
  2076. if ( debug_level >= DEBUG_LEVEL_ISR )
  2077. printk("%s CD now %s...", info->device_name,
  2078. (status & SerialSignal_DCD) ? "on" : "off");
  2079. if (status & SerialSignal_DCD)
  2080. wake_up_interruptible(&info->port.open_wait);
  2081. else {
  2082. if ( debug_level >= DEBUG_LEVEL_ISR )
  2083. printk("doing serial hangup...");
  2084. if (info->port.tty)
  2085. tty_hangup(info->port.tty);
  2086. }
  2087. }
  2088. if (tty_port_cts_enabled(&info->port) &&
  2089. (status & MISCSTATUS_CTS_LATCHED) ) {
  2090. if ( info->port.tty ) {
  2091. if (info->port.tty->hw_stopped) {
  2092. if (status & SerialSignal_CTS) {
  2093. if ( debug_level >= DEBUG_LEVEL_ISR )
  2094. printk("CTS tx start...");
  2095. info->port.tty->hw_stopped = 0;
  2096. tx_start(info);
  2097. info->pending_bh |= BH_TRANSMIT;
  2098. return;
  2099. }
  2100. } else {
  2101. if (!(status & SerialSignal_CTS)) {
  2102. if ( debug_level >= DEBUG_LEVEL_ISR )
  2103. printk("CTS tx stop...");
  2104. info->port.tty->hw_stopped = 1;
  2105. tx_stop(info);
  2106. }
  2107. }
  2108. }
  2109. }
  2110. }
  2111. info->pending_bh |= BH_STATUS;
  2112. }
  2113. /* Interrupt service routine entry point.
  2114. *
  2115. * Arguments:
  2116. * irq interrupt number that caused interrupt
  2117. * dev_id device ID supplied during interrupt registration
  2118. * regs interrupted processor context
  2119. */
  2120. static irqreturn_t synclinkmp_interrupt(int dummy, void *dev_id)
  2121. {
  2122. SLMP_INFO *info = dev_id;
  2123. unsigned char status, status0, status1=0;
  2124. unsigned char dmastatus, dmastatus0, dmastatus1=0;
  2125. unsigned char timerstatus0, timerstatus1=0;
  2126. unsigned char shift;
  2127. unsigned int i;
  2128. unsigned short tmp;
  2129. if ( debug_level >= DEBUG_LEVEL_ISR )
  2130. printk(KERN_DEBUG "%s(%d): synclinkmp_interrupt(%d)entry.\n",
  2131. __FILE__, __LINE__, info->irq_level);
  2132. spin_lock(&info->lock);
  2133. for(;;) {
  2134. /* get status for SCA0 (ports 0-1) */
  2135. tmp = read_reg16(info, ISR0); /* get ISR0 and ISR1 in one read */
  2136. status0 = (unsigned char)tmp;
  2137. dmastatus0 = (unsigned char)(tmp>>8);
  2138. timerstatus0 = read_reg(info, ISR2);
  2139. if ( debug_level >= DEBUG_LEVEL_ISR )
  2140. printk(KERN_DEBUG "%s(%d):%s status0=%02x, dmastatus0=%02x, timerstatus0=%02x\n",
  2141. __FILE__, __LINE__, info->device_name,
  2142. status0, dmastatus0, timerstatus0);
  2143. if (info->port_count == 4) {
  2144. /* get status for SCA1 (ports 2-3) */
  2145. tmp = read_reg16(info->port_array[2], ISR0);
  2146. status1 = (unsigned char)tmp;
  2147. dmastatus1 = (unsigned char)(tmp>>8);
  2148. timerstatus1 = read_reg(info->port_array[2], ISR2);
  2149. if ( debug_level >= DEBUG_LEVEL_ISR )
  2150. printk("%s(%d):%s status1=%02x, dmastatus1=%02x, timerstatus1=%02x\n",
  2151. __FILE__,__LINE__,info->device_name,
  2152. status1,dmastatus1,timerstatus1);
  2153. }
  2154. if (!status0 && !dmastatus0 && !timerstatus0 &&
  2155. !status1 && !dmastatus1 && !timerstatus1)
  2156. break;
  2157. for(i=0; i < info->port_count ; i++) {
  2158. if (info->port_array[i] == NULL)
  2159. continue;
  2160. if (i < 2) {
  2161. status = status0;
  2162. dmastatus = dmastatus0;
  2163. } else {
  2164. status = status1;
  2165. dmastatus = dmastatus1;
  2166. }
  2167. shift = i & 1 ? 4 :0;
  2168. if (status & BIT0 << shift)
  2169. isr_rxrdy(info->port_array[i]);
  2170. if (status & BIT1 << shift)
  2171. isr_txrdy(info->port_array[i]);
  2172. if (status & BIT2 << shift)
  2173. isr_rxint(info->port_array[i]);
  2174. if (status & BIT3 << shift)
  2175. isr_txint(info->port_array[i]);
  2176. if (dmastatus & BIT0 << shift)
  2177. isr_rxdmaerror(info->port_array[i]);
  2178. if (dmastatus & BIT1 << shift)
  2179. isr_rxdmaok(info->port_array[i]);
  2180. if (dmastatus & BIT2 << shift)
  2181. isr_txdmaerror(info->port_array[i]);
  2182. if (dmastatus & BIT3 << shift)
  2183. isr_txdmaok(info->port_array[i]);
  2184. }
  2185. if (timerstatus0 & (BIT5 | BIT4))
  2186. isr_timer(info->port_array[0]);
  2187. if (timerstatus0 & (BIT7 | BIT6))
  2188. isr_timer(info->port_array[1]);
  2189. if (timerstatus1 & (BIT5 | BIT4))
  2190. isr_timer(info->port_array[2]);
  2191. if (timerstatus1 & (BIT7 | BIT6))
  2192. isr_timer(info->port_array[3]);
  2193. }
  2194. for(i=0; i < info->port_count ; i++) {
  2195. SLMP_INFO * port = info->port_array[i];
  2196. /* Request bottom half processing if there's something
  2197. * for it to do and the bh is not already running.
  2198. *
  2199. * Note: startup adapter diags require interrupts.
  2200. * do not request bottom half processing if the
  2201. * device is not open in a normal mode.
  2202. */
  2203. if ( port && (port->port.count || port->netcount) &&
  2204. port->pending_bh && !port->bh_running &&
  2205. !port->bh_requested ) {
  2206. if ( debug_level >= DEBUG_LEVEL_ISR )
  2207. printk("%s(%d):%s queueing bh task.\n",
  2208. __FILE__,__LINE__,port->device_name);
  2209. schedule_work(&port->task);
  2210. port->bh_requested = true;
  2211. }
  2212. }
  2213. spin_unlock(&info->lock);
  2214. if ( debug_level >= DEBUG_LEVEL_ISR )
  2215. printk(KERN_DEBUG "%s(%d):synclinkmp_interrupt(%d)exit.\n",
  2216. __FILE__, __LINE__, info->irq_level);
  2217. return IRQ_HANDLED;
  2218. }
  2219. /* Initialize and start device.
  2220. */
  2221. static int startup(SLMP_INFO * info)
  2222. {
  2223. if ( debug_level >= DEBUG_LEVEL_INFO )
  2224. printk("%s(%d):%s tx_releaseup()\n",__FILE__,__LINE__,info->device_name);
  2225. if (info->port.flags & ASYNC_INITIALIZED)
  2226. return 0;
  2227. if (!info->tx_buf) {
  2228. info->tx_buf = kmalloc(info->max_frame_size, GFP_KERNEL);
  2229. if (!info->tx_buf) {
  2230. printk(KERN_ERR"%s(%d):%s can't allocate transmit buffer\n",
  2231. __FILE__,__LINE__,info->device_name);
  2232. return -ENOMEM;
  2233. }
  2234. }
  2235. info->pending_bh = 0;
  2236. memset(&info->icount, 0, sizeof(info->icount));
  2237. /* program hardware for current parameters */
  2238. reset_port(info);
  2239. change_params(info);
  2240. mod_timer(&info->status_timer, jiffies + msecs_to_jiffies(10));
  2241. if (info->port.tty)
  2242. clear_bit(TTY_IO_ERROR, &info->port.tty->flags);
  2243. info->port.flags |= ASYNC_INITIALIZED;
  2244. return 0;
  2245. }
  2246. /* Called by close() and hangup() to shutdown hardware
  2247. */
  2248. static void shutdown(SLMP_INFO * info)
  2249. {
  2250. unsigned long flags;
  2251. if (!(info->port.flags & ASYNC_INITIALIZED))
  2252. return;
  2253. if (debug_level >= DEBUG_LEVEL_INFO)
  2254. printk("%s(%d):%s synclinkmp_shutdown()\n",
  2255. __FILE__,__LINE__, info->device_name );
  2256. /* clear status wait queue because status changes */
  2257. /* can't happen after shutting down the hardware */
  2258. wake_up_interruptible(&info->status_event_wait_q);
  2259. wake_up_interruptible(&info->event_wait_q);
  2260. del_timer(&info->tx_timer);
  2261. del_timer(&info->status_timer);
  2262. kfree(info->tx_buf);
  2263. info->tx_buf = NULL;
  2264. spin_lock_irqsave(&info->lock,flags);
  2265. reset_port(info);
  2266. if (!info->port.tty || info->port.tty->termios.c_cflag & HUPCL) {
  2267. info->serial_signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
  2268. set_signals(info);
  2269. }
  2270. spin_unlock_irqrestore(&info->lock,flags);
  2271. if (info->port.tty)
  2272. set_bit(TTY_IO_ERROR, &info->port.tty->flags);
  2273. info->port.flags &= ~ASYNC_INITIALIZED;
  2274. }
  2275. static void program_hw(SLMP_INFO *info)
  2276. {
  2277. unsigned long flags;
  2278. spin_lock_irqsave(&info->lock,flags);
  2279. rx_stop(info);
  2280. tx_stop(info);
  2281. info->tx_count = info->tx_put = info->tx_get = 0;
  2282. if (info->params.mode == MGSL_MODE_HDLC || info->netcount)
  2283. hdlc_mode(info);
  2284. else
  2285. async_mode(info);
  2286. set_signals(info);
  2287. info->dcd_chkcount = 0;
  2288. info->cts_chkcount = 0;
  2289. info->ri_chkcount = 0;
  2290. info->dsr_chkcount = 0;
  2291. info->ie1_value |= (CDCD|CCTS);
  2292. write_reg(info, IE1, info->ie1_value);
  2293. get_signals(info);
  2294. if (info->netcount || (info->port.tty && info->port.tty->termios.c_cflag & CREAD) )
  2295. rx_start(info);
  2296. spin_unlock_irqrestore(&info->lock,flags);
  2297. }
  2298. /* Reconfigure adapter based on new parameters
  2299. */
  2300. static void change_params(SLMP_INFO *info)
  2301. {
  2302. unsigned cflag;
  2303. int bits_per_char;
  2304. if (!info->port.tty)
  2305. return;
  2306. if (debug_level >= DEBUG_LEVEL_INFO)
  2307. printk("%s(%d):%s change_params()\n",
  2308. __FILE__,__LINE__, info->device_name );
  2309. cflag = info->port.tty->termios.c_cflag;
  2310. /* if B0 rate (hangup) specified then negate RTS and DTR */
  2311. /* otherwise assert RTS and DTR */
  2312. if (cflag & CBAUD)
  2313. info->serial_signals |= SerialSignal_RTS | SerialSignal_DTR;
  2314. else
  2315. info->serial_signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
  2316. /* byte size and parity */
  2317. switch (cflag & CSIZE) {
  2318. case CS5: info->params.data_bits = 5; break;
  2319. case CS6: info->params.data_bits = 6; break;
  2320. case CS7: info->params.data_bits = 7; break;
  2321. case CS8: info->params.data_bits = 8; break;
  2322. /* Never happens, but GCC is too dumb to figure it out */
  2323. default: info->params.data_bits = 7; break;
  2324. }
  2325. if (cflag & CSTOPB)
  2326. info->params.stop_bits = 2;
  2327. else
  2328. info->params.stop_bits = 1;
  2329. info->params.parity = ASYNC_PARITY_NONE;
  2330. if (cflag & PARENB) {
  2331. if (cflag & PARODD)
  2332. info->params.parity = ASYNC_PARITY_ODD;
  2333. else
  2334. info->params.parity = ASYNC_PARITY_EVEN;
  2335. #ifdef CMSPAR
  2336. if (cflag & CMSPAR)
  2337. info->params.parity = ASYNC_PARITY_SPACE;
  2338. #endif
  2339. }
  2340. /* calculate number of jiffies to transmit a full
  2341. * FIFO (32 bytes) at specified data rate
  2342. */
  2343. bits_per_char = info->params.data_bits +
  2344. info->params.stop_bits + 1;
  2345. /* if port data rate is set to 460800 or less then
  2346. * allow tty settings to override, otherwise keep the
  2347. * current data rate.
  2348. */
  2349. if (info->params.data_rate <= 460800) {
  2350. info->params.data_rate = tty_get_baud_rate(info->port.tty);
  2351. }
  2352. if ( info->params.data_rate ) {
  2353. info->timeout = (32*HZ*bits_per_char) /
  2354. info->params.data_rate;
  2355. }
  2356. info->timeout += HZ/50; /* Add .02 seconds of slop */
  2357. if (cflag & CRTSCTS)
  2358. info->port.flags |= ASYNC_CTS_FLOW;
  2359. else
  2360. info->port.flags &= ~ASYNC_CTS_FLOW;
  2361. if (cflag & CLOCAL)
  2362. info->port.flags &= ~ASYNC_CHECK_CD;
  2363. else
  2364. info->port.flags |= ASYNC_CHECK_CD;
  2365. /* process tty input control flags */
  2366. info->read_status_mask2 = OVRN;
  2367. if (I_INPCK(info->port.tty))
  2368. info->read_status_mask2 |= PE | FRME;
  2369. if (I_BRKINT(info->port.tty) || I_PARMRK(info->port.tty))
  2370. info->read_status_mask1 |= BRKD;
  2371. if (I_IGNPAR(info->port.tty))
  2372. info->ignore_status_mask2 |= PE | FRME;
  2373. if (I_IGNBRK(info->port.tty)) {
  2374. info->ignore_status_mask1 |= BRKD;
  2375. /* If ignoring parity and break indicators, ignore
  2376. * overruns too. (For real raw support).
  2377. */
  2378. if (I_IGNPAR(info->port.tty))
  2379. info->ignore_status_mask2 |= OVRN;
  2380. }
  2381. program_hw(info);
  2382. }
  2383. static int get_stats(SLMP_INFO * info, struct mgsl_icount __user *user_icount)
  2384. {
  2385. int err;
  2386. if (debug_level >= DEBUG_LEVEL_INFO)
  2387. printk("%s(%d):%s get_params()\n",
  2388. __FILE__,__LINE__, info->device_name);
  2389. if (!user_icount) {
  2390. memset(&info->icount, 0, sizeof(info->icount));
  2391. } else {
  2392. mutex_lock(&info->port.mutex);
  2393. COPY_TO_USER(err, user_icount, &info->icount, sizeof(struct mgsl_icount));
  2394. mutex_unlock(&info->port.mutex);
  2395. if (err)
  2396. return -EFAULT;
  2397. }
  2398. return 0;
  2399. }
  2400. static int get_params(SLMP_INFO * info, MGSL_PARAMS __user *user_params)
  2401. {
  2402. int err;
  2403. if (debug_level >= DEBUG_LEVEL_INFO)
  2404. printk("%s(%d):%s get_params()\n",
  2405. __FILE__,__LINE__, info->device_name);
  2406. mutex_lock(&info->port.mutex);
  2407. COPY_TO_USER(err,user_params, &info->params, sizeof(MGSL_PARAMS));
  2408. mutex_unlock(&info->port.mutex);
  2409. if (err) {
  2410. if ( debug_level >= DEBUG_LEVEL_INFO )
  2411. printk( "%s(%d):%s get_params() user buffer copy failed\n",
  2412. __FILE__,__LINE__,info->device_name);
  2413. return -EFAULT;
  2414. }
  2415. return 0;
  2416. }
  2417. static int set_params(SLMP_INFO * info, MGSL_PARAMS __user *new_params)
  2418. {
  2419. unsigned long flags;
  2420. MGSL_PARAMS tmp_params;
  2421. int err;
  2422. if (debug_level >= DEBUG_LEVEL_INFO)
  2423. printk("%s(%d):%s set_params\n",
  2424. __FILE__,__LINE__,info->device_name );
  2425. COPY_FROM_USER(err,&tmp_params, new_params, sizeof(MGSL_PARAMS));
  2426. if (err) {
  2427. if ( debug_level >= DEBUG_LEVEL_INFO )
  2428. printk( "%s(%d):%s set_params() user buffer copy failed\n",
  2429. __FILE__,__LINE__,info->device_name);
  2430. return -EFAULT;
  2431. }
  2432. mutex_lock(&info->port.mutex);
  2433. spin_lock_irqsave(&info->lock,flags);
  2434. memcpy(&info->params,&tmp_params,sizeof(MGSL_PARAMS));
  2435. spin_unlock_irqrestore(&info->lock,flags);
  2436. change_params(info);
  2437. mutex_unlock(&info->port.mutex);
  2438. return 0;
  2439. }
  2440. static int get_txidle(SLMP_INFO * info, int __user *idle_mode)
  2441. {
  2442. int err;
  2443. if (debug_level >= DEBUG_LEVEL_INFO)
  2444. printk("%s(%d):%s get_txidle()=%d\n",
  2445. __FILE__,__LINE__, info->device_name, info->idle_mode);
  2446. COPY_TO_USER(err,idle_mode, &info->idle_mode, sizeof(int));
  2447. if (err) {
  2448. if ( debug_level >= DEBUG_LEVEL_INFO )
  2449. printk( "%s(%d):%s get_txidle() user buffer copy failed\n",
  2450. __FILE__,__LINE__,info->device_name);
  2451. return -EFAULT;
  2452. }
  2453. return 0;
  2454. }
  2455. static int set_txidle(SLMP_INFO * info, int idle_mode)
  2456. {
  2457. unsigned long flags;
  2458. if (debug_level >= DEBUG_LEVEL_INFO)
  2459. printk("%s(%d):%s set_txidle(%d)\n",
  2460. __FILE__,__LINE__,info->device_name, idle_mode );
  2461. spin_lock_irqsave(&info->lock,flags);
  2462. info->idle_mode = idle_mode;
  2463. tx_set_idle( info );
  2464. spin_unlock_irqrestore(&info->lock,flags);
  2465. return 0;
  2466. }
  2467. static int tx_enable(SLMP_INFO * info, int enable)
  2468. {
  2469. unsigned long flags;
  2470. if (debug_level >= DEBUG_LEVEL_INFO)
  2471. printk("%s(%d):%s tx_enable(%d)\n",
  2472. __FILE__,__LINE__,info->device_name, enable);
  2473. spin_lock_irqsave(&info->lock,flags);
  2474. if ( enable ) {
  2475. if ( !info->tx_enabled ) {
  2476. tx_start(info);
  2477. }
  2478. } else {
  2479. if ( info->tx_enabled )
  2480. tx_stop(info);
  2481. }
  2482. spin_unlock_irqrestore(&info->lock,flags);
  2483. return 0;
  2484. }
  2485. /* abort send HDLC frame
  2486. */
  2487. static int tx_abort(SLMP_INFO * info)
  2488. {
  2489. unsigned long flags;
  2490. if (debug_level >= DEBUG_LEVEL_INFO)
  2491. printk("%s(%d):%s tx_abort()\n",
  2492. __FILE__,__LINE__,info->device_name);
  2493. spin_lock_irqsave(&info->lock,flags);
  2494. if ( info->tx_active && info->params.mode == MGSL_MODE_HDLC ) {
  2495. info->ie1_value &= ~UDRN;
  2496. info->ie1_value |= IDLE;
  2497. write_reg(info, IE1, info->ie1_value); /* disable tx status interrupts */
  2498. write_reg(info, SR1, (unsigned char)(IDLE + UDRN)); /* clear pending */
  2499. write_reg(info, TXDMA + DSR, 0); /* disable DMA channel */
  2500. write_reg(info, TXDMA + DCMD, SWABORT); /* reset/init DMA channel */
  2501. write_reg(info, CMD, TXABORT);
  2502. }
  2503. spin_unlock_irqrestore(&info->lock,flags);
  2504. return 0;
  2505. }
  2506. static int rx_enable(SLMP_INFO * info, int enable)
  2507. {
  2508. unsigned long flags;
  2509. if (debug_level >= DEBUG_LEVEL_INFO)
  2510. printk("%s(%d):%s rx_enable(%d)\n",
  2511. __FILE__,__LINE__,info->device_name,enable);
  2512. spin_lock_irqsave(&info->lock,flags);
  2513. if ( enable ) {
  2514. if ( !info->rx_enabled )
  2515. rx_start(info);
  2516. } else {
  2517. if ( info->rx_enabled )
  2518. rx_stop(info);
  2519. }
  2520. spin_unlock_irqrestore(&info->lock,flags);
  2521. return 0;
  2522. }
  2523. /* wait for specified event to occur
  2524. */
  2525. static int wait_mgsl_event(SLMP_INFO * info, int __user *mask_ptr)
  2526. {
  2527. unsigned long flags;
  2528. int s;
  2529. int rc=0;
  2530. struct mgsl_icount cprev, cnow;
  2531. int events;
  2532. int mask;
  2533. struct _input_signal_events oldsigs, newsigs;
  2534. DECLARE_WAITQUEUE(wait, current);
  2535. COPY_FROM_USER(rc,&mask, mask_ptr, sizeof(int));
  2536. if (rc) {
  2537. return -EFAULT;
  2538. }
  2539. if (debug_level >= DEBUG_LEVEL_INFO)
  2540. printk("%s(%d):%s wait_mgsl_event(%d)\n",
  2541. __FILE__,__LINE__,info->device_name,mask);
  2542. spin_lock_irqsave(&info->lock,flags);
  2543. /* return immediately if state matches requested events */
  2544. get_signals(info);
  2545. s = info->serial_signals;
  2546. events = mask &
  2547. ( ((s & SerialSignal_DSR) ? MgslEvent_DsrActive:MgslEvent_DsrInactive) +
  2548. ((s & SerialSignal_DCD) ? MgslEvent_DcdActive:MgslEvent_DcdInactive) +
  2549. ((s & SerialSignal_CTS) ? MgslEvent_CtsActive:MgslEvent_CtsInactive) +
  2550. ((s & SerialSignal_RI) ? MgslEvent_RiActive :MgslEvent_RiInactive) );
  2551. if (events) {
  2552. spin_unlock_irqrestore(&info->lock,flags);
  2553. goto exit;
  2554. }
  2555. /* save current irq counts */
  2556. cprev = info->icount;
  2557. oldsigs = info->input_signal_events;
  2558. /* enable hunt and idle irqs if needed */
  2559. if (mask & (MgslEvent_ExitHuntMode+MgslEvent_IdleReceived)) {
  2560. unsigned char oldval = info->ie1_value;
  2561. unsigned char newval = oldval +
  2562. (mask & MgslEvent_ExitHuntMode ? FLGD:0) +
  2563. (mask & MgslEvent_IdleReceived ? IDLD:0);
  2564. if ( oldval != newval ) {
  2565. info->ie1_value = newval;
  2566. write_reg(info, IE1, info->ie1_value);
  2567. }
  2568. }
  2569. set_current_state(TASK_INTERRUPTIBLE);
  2570. add_wait_queue(&info->event_wait_q, &wait);
  2571. spin_unlock_irqrestore(&info->lock,flags);
  2572. for(;;) {
  2573. schedule();
  2574. if (signal_pending(current)) {
  2575. rc = -ERESTARTSYS;
  2576. break;
  2577. }
  2578. /* get current irq counts */
  2579. spin_lock_irqsave(&info->lock,flags);
  2580. cnow = info->icount;
  2581. newsigs = info->input_signal_events;
  2582. set_current_state(TASK_INTERRUPTIBLE);
  2583. spin_unlock_irqrestore(&info->lock,flags);
  2584. /* if no change, wait aborted for some reason */
  2585. if (newsigs.dsr_up == oldsigs.dsr_up &&
  2586. newsigs.dsr_down == oldsigs.dsr_down &&
  2587. newsigs.dcd_up == oldsigs.dcd_up &&
  2588. newsigs.dcd_down == oldsigs.dcd_down &&
  2589. newsigs.cts_up == oldsigs.cts_up &&
  2590. newsigs.cts_down == oldsigs.cts_down &&
  2591. newsigs.ri_up == oldsigs.ri_up &&
  2592. newsigs.ri_down == oldsigs.ri_down &&
  2593. cnow.exithunt == cprev.exithunt &&
  2594. cnow.rxidle == cprev.rxidle) {
  2595. rc = -EIO;
  2596. break;
  2597. }
  2598. events = mask &
  2599. ( (newsigs.dsr_up != oldsigs.dsr_up ? MgslEvent_DsrActive:0) +
  2600. (newsigs.dsr_down != oldsigs.dsr_down ? MgslEvent_DsrInactive:0) +
  2601. (newsigs.dcd_up != oldsigs.dcd_up ? MgslEvent_DcdActive:0) +
  2602. (newsigs.dcd_down != oldsigs.dcd_down ? MgslEvent_DcdInactive:0) +
  2603. (newsigs.cts_up != oldsigs.cts_up ? MgslEvent_CtsActive:0) +
  2604. (newsigs.cts_down != oldsigs.cts_down ? MgslEvent_CtsInactive:0) +
  2605. (newsigs.ri_up != oldsigs.ri_up ? MgslEvent_RiActive:0) +
  2606. (newsigs.ri_down != oldsigs.ri_down ? MgslEvent_RiInactive:0) +
  2607. (cnow.exithunt != cprev.exithunt ? MgslEvent_ExitHuntMode:0) +
  2608. (cnow.rxidle != cprev.rxidle ? MgslEvent_IdleReceived:0) );
  2609. if (events)
  2610. break;
  2611. cprev = cnow;
  2612. oldsigs = newsigs;
  2613. }
  2614. remove_wait_queue(&info->event_wait_q, &wait);
  2615. set_current_state(TASK_RUNNING);
  2616. if (mask & (MgslEvent_ExitHuntMode + MgslEvent_IdleReceived)) {
  2617. spin_lock_irqsave(&info->lock,flags);
  2618. if (!waitqueue_active(&info->event_wait_q)) {
  2619. /* disable enable exit hunt mode/idle rcvd IRQs */
  2620. info->ie1_value &= ~(FLGD|IDLD);
  2621. write_reg(info, IE1, info->ie1_value);
  2622. }
  2623. spin_unlock_irqrestore(&info->lock,flags);
  2624. }
  2625. exit:
  2626. if ( rc == 0 )
  2627. PUT_USER(rc, events, mask_ptr);
  2628. return rc;
  2629. }
  2630. static int modem_input_wait(SLMP_INFO *info,int arg)
  2631. {
  2632. unsigned long flags;
  2633. int rc;
  2634. struct mgsl_icount cprev, cnow;
  2635. DECLARE_WAITQUEUE(wait, current);
  2636. /* save current irq counts */
  2637. spin_lock_irqsave(&info->lock,flags);
  2638. cprev = info->icount;
  2639. add_wait_queue(&info->status_event_wait_q, &wait);
  2640. set_current_state(TASK_INTERRUPTIBLE);
  2641. spin_unlock_irqrestore(&info->lock,flags);
  2642. for(;;) {
  2643. schedule();
  2644. if (signal_pending(current)) {
  2645. rc = -ERESTARTSYS;
  2646. break;
  2647. }
  2648. /* get new irq counts */
  2649. spin_lock_irqsave(&info->lock,flags);
  2650. cnow = info->icount;
  2651. set_current_state(TASK_INTERRUPTIBLE);
  2652. spin_unlock_irqrestore(&info->lock,flags);
  2653. /* if no change, wait aborted for some reason */
  2654. if (cnow.rng == cprev.rng && cnow.dsr == cprev.dsr &&
  2655. cnow.dcd == cprev.dcd && cnow.cts == cprev.cts) {
  2656. rc = -EIO;
  2657. break;
  2658. }
  2659. /* check for change in caller specified modem input */
  2660. if ((arg & TIOCM_RNG && cnow.rng != cprev.rng) ||
  2661. (arg & TIOCM_DSR && cnow.dsr != cprev.dsr) ||
  2662. (arg & TIOCM_CD && cnow.dcd != cprev.dcd) ||
  2663. (arg & TIOCM_CTS && cnow.cts != cprev.cts)) {
  2664. rc = 0;
  2665. break;
  2666. }
  2667. cprev = cnow;
  2668. }
  2669. remove_wait_queue(&info->status_event_wait_q, &wait);
  2670. set_current_state(TASK_RUNNING);
  2671. return rc;
  2672. }
  2673. /* return the state of the serial control and status signals
  2674. */
  2675. static int tiocmget(struct tty_struct *tty)
  2676. {
  2677. SLMP_INFO *info = tty->driver_data;
  2678. unsigned int result;
  2679. unsigned long flags;
  2680. spin_lock_irqsave(&info->lock,flags);
  2681. get_signals(info);
  2682. spin_unlock_irqrestore(&info->lock,flags);
  2683. result = ((info->serial_signals & SerialSignal_RTS) ? TIOCM_RTS : 0) |
  2684. ((info->serial_signals & SerialSignal_DTR) ? TIOCM_DTR : 0) |
  2685. ((info->serial_signals & SerialSignal_DCD) ? TIOCM_CAR : 0) |
  2686. ((info->serial_signals & SerialSignal_RI) ? TIOCM_RNG : 0) |
  2687. ((info->serial_signals & SerialSignal_DSR) ? TIOCM_DSR : 0) |
  2688. ((info->serial_signals & SerialSignal_CTS) ? TIOCM_CTS : 0);
  2689. if (debug_level >= DEBUG_LEVEL_INFO)
  2690. printk("%s(%d):%s tiocmget() value=%08X\n",
  2691. __FILE__,__LINE__, info->device_name, result );
  2692. return result;
  2693. }
  2694. /* set modem control signals (DTR/RTS)
  2695. */
  2696. static int tiocmset(struct tty_struct *tty,
  2697. unsigned int set, unsigned int clear)
  2698. {
  2699. SLMP_INFO *info = tty->driver_data;
  2700. unsigned long flags;
  2701. if (debug_level >= DEBUG_LEVEL_INFO)
  2702. printk("%s(%d):%s tiocmset(%x,%x)\n",
  2703. __FILE__,__LINE__,info->device_name, set, clear);
  2704. if (set & TIOCM_RTS)
  2705. info->serial_signals |= SerialSignal_RTS;
  2706. if (set & TIOCM_DTR)
  2707. info->serial_signals |= SerialSignal_DTR;
  2708. if (clear & TIOCM_RTS)
  2709. info->serial_signals &= ~SerialSignal_RTS;
  2710. if (clear & TIOCM_DTR)
  2711. info->serial_signals &= ~SerialSignal_DTR;
  2712. spin_lock_irqsave(&info->lock,flags);
  2713. set_signals(info);
  2714. spin_unlock_irqrestore(&info->lock,flags);
  2715. return 0;
  2716. }
  2717. static int carrier_raised(struct tty_port *port)
  2718. {
  2719. SLMP_INFO *info = container_of(port, SLMP_INFO, port);
  2720. unsigned long flags;
  2721. spin_lock_irqsave(&info->lock,flags);
  2722. get_signals(info);
  2723. spin_unlock_irqrestore(&info->lock,flags);
  2724. return (info->serial_signals & SerialSignal_DCD) ? 1 : 0;
  2725. }
  2726. static void dtr_rts(struct tty_port *port, int on)
  2727. {
  2728. SLMP_INFO *info = container_of(port, SLMP_INFO, port);
  2729. unsigned long flags;
  2730. spin_lock_irqsave(&info->lock,flags);
  2731. if (on)
  2732. info->serial_signals |= SerialSignal_RTS | SerialSignal_DTR;
  2733. else
  2734. info->serial_signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
  2735. set_signals(info);
  2736. spin_unlock_irqrestore(&info->lock,flags);
  2737. }
  2738. /* Block the current process until the specified port is ready to open.
  2739. */
  2740. static int block_til_ready(struct tty_struct *tty, struct file *filp,
  2741. SLMP_INFO *info)
  2742. {
  2743. DECLARE_WAITQUEUE(wait, current);
  2744. int retval;
  2745. bool do_clocal = false;
  2746. bool extra_count = false;
  2747. unsigned long flags;
  2748. int cd;
  2749. struct tty_port *port = &info->port;
  2750. if (debug_level >= DEBUG_LEVEL_INFO)
  2751. printk("%s(%d):%s block_til_ready()\n",
  2752. __FILE__,__LINE__, tty->driver->name );
  2753. if (filp->f_flags & O_NONBLOCK || tty->flags & (1 << TTY_IO_ERROR)){
  2754. /* nonblock mode is set or port is not enabled */
  2755. /* just verify that callout device is not active */
  2756. port->flags |= ASYNC_NORMAL_ACTIVE;
  2757. return 0;
  2758. }
  2759. if (tty->termios.c_cflag & CLOCAL)
  2760. do_clocal = true;
  2761. /* Wait for carrier detect and the line to become
  2762. * free (i.e., not in use by the callout). While we are in
  2763. * this loop, port->count is dropped by one, so that
  2764. * close() knows when to free things. We restore it upon
  2765. * exit, either normal or abnormal.
  2766. */
  2767. retval = 0;
  2768. add_wait_queue(&port->open_wait, &wait);
  2769. if (debug_level >= DEBUG_LEVEL_INFO)
  2770. printk("%s(%d):%s block_til_ready() before block, count=%d\n",
  2771. __FILE__,__LINE__, tty->driver->name, port->count );
  2772. spin_lock_irqsave(&info->lock, flags);
  2773. if (!tty_hung_up_p(filp)) {
  2774. extra_count = true;
  2775. port->count--;
  2776. }
  2777. spin_unlock_irqrestore(&info->lock, flags);
  2778. port->blocked_open++;
  2779. while (1) {
  2780. if (C_BAUD(tty) && test_bit(ASYNCB_INITIALIZED, &port->flags))
  2781. tty_port_raise_dtr_rts(port);
  2782. set_current_state(TASK_INTERRUPTIBLE);
  2783. if (tty_hung_up_p(filp) || !(port->flags & ASYNC_INITIALIZED)){
  2784. retval = (port->flags & ASYNC_HUP_NOTIFY) ?
  2785. -EAGAIN : -ERESTARTSYS;
  2786. break;
  2787. }
  2788. cd = tty_port_carrier_raised(port);
  2789. if (!(port->flags & ASYNC_CLOSING) && (do_clocal || cd))
  2790. break;
  2791. if (signal_pending(current)) {
  2792. retval = -ERESTARTSYS;
  2793. break;
  2794. }
  2795. if (debug_level >= DEBUG_LEVEL_INFO)
  2796. printk("%s(%d):%s block_til_ready() count=%d\n",
  2797. __FILE__,__LINE__, tty->driver->name, port->count );
  2798. tty_unlock(tty);
  2799. schedule();
  2800. tty_lock(tty);
  2801. }
  2802. set_current_state(TASK_RUNNING);
  2803. remove_wait_queue(&port->open_wait, &wait);
  2804. if (extra_count)
  2805. port->count++;
  2806. port->blocked_open--;
  2807. if (debug_level >= DEBUG_LEVEL_INFO)
  2808. printk("%s(%d):%s block_til_ready() after, count=%d\n",
  2809. __FILE__,__LINE__, tty->driver->name, port->count );
  2810. if (!retval)
  2811. port->flags |= ASYNC_NORMAL_ACTIVE;
  2812. return retval;
  2813. }
  2814. static int alloc_dma_bufs(SLMP_INFO *info)
  2815. {
  2816. unsigned short BuffersPerFrame;
  2817. unsigned short BufferCount;
  2818. // Force allocation to start at 64K boundary for each port.
  2819. // This is necessary because *all* buffer descriptors for a port
  2820. // *must* be in the same 64K block. All descriptors on a port
  2821. // share a common 'base' address (upper 8 bits of 24 bits) programmed
  2822. // into the CBP register.
  2823. info->port_array[0]->last_mem_alloc = (SCA_MEM_SIZE/4) * info->port_num;
  2824. /* Calculate the number of DMA buffers necessary to hold the */
  2825. /* largest allowable frame size. Note: If the max frame size is */
  2826. /* not an even multiple of the DMA buffer size then we need to */
  2827. /* round the buffer count per frame up one. */
  2828. BuffersPerFrame = (unsigned short)(info->max_frame_size/SCABUFSIZE);
  2829. if ( info->max_frame_size % SCABUFSIZE )
  2830. BuffersPerFrame++;
  2831. /* calculate total number of data buffers (SCABUFSIZE) possible
  2832. * in one ports memory (SCA_MEM_SIZE/4) after allocating memory
  2833. * for the descriptor list (BUFFERLISTSIZE).
  2834. */
  2835. BufferCount = (SCA_MEM_SIZE/4 - BUFFERLISTSIZE)/SCABUFSIZE;
  2836. /* limit number of buffers to maximum amount of descriptors */
  2837. if (BufferCount > BUFFERLISTSIZE/sizeof(SCADESC))
  2838. BufferCount = BUFFERLISTSIZE/sizeof(SCADESC);
  2839. /* use enough buffers to transmit one max size frame */
  2840. info->tx_buf_count = BuffersPerFrame + 1;
  2841. /* never use more than half the available buffers for transmit */
  2842. if (info->tx_buf_count > (BufferCount/2))
  2843. info->tx_buf_count = BufferCount/2;
  2844. if (info->tx_buf_count > SCAMAXDESC)
  2845. info->tx_buf_count = SCAMAXDESC;
  2846. /* use remaining buffers for receive */
  2847. info->rx_buf_count = BufferCount - info->tx_buf_count;
  2848. if (info->rx_buf_count > SCAMAXDESC)
  2849. info->rx_buf_count = SCAMAXDESC;
  2850. if ( debug_level >= DEBUG_LEVEL_INFO )
  2851. printk("%s(%d):%s Allocating %d TX and %d RX DMA buffers.\n",
  2852. __FILE__,__LINE__, info->device_name,
  2853. info->tx_buf_count,info->rx_buf_count);
  2854. if ( alloc_buf_list( info ) < 0 ||
  2855. alloc_frame_bufs(info,
  2856. info->rx_buf_list,
  2857. info->rx_buf_list_ex,
  2858. info->rx_buf_count) < 0 ||
  2859. alloc_frame_bufs(info,
  2860. info->tx_buf_list,
  2861. info->tx_buf_list_ex,
  2862. info->tx_buf_count) < 0 ||
  2863. alloc_tmp_rx_buf(info) < 0 ) {
  2864. printk("%s(%d):%s Can't allocate DMA buffer memory\n",
  2865. __FILE__,__LINE__, info->device_name);
  2866. return -ENOMEM;
  2867. }
  2868. rx_reset_buffers( info );
  2869. return 0;
  2870. }
  2871. /* Allocate DMA buffers for the transmit and receive descriptor lists.
  2872. */
  2873. static int alloc_buf_list(SLMP_INFO *info)
  2874. {
  2875. unsigned int i;
  2876. /* build list in adapter shared memory */
  2877. info->buffer_list = info->memory_base + info->port_array[0]->last_mem_alloc;
  2878. info->buffer_list_phys = info->port_array[0]->last_mem_alloc;
  2879. info->port_array[0]->last_mem_alloc += BUFFERLISTSIZE;
  2880. memset(info->buffer_list, 0, BUFFERLISTSIZE);
  2881. /* Save virtual address pointers to the receive and */
  2882. /* transmit buffer lists. (Receive 1st). These pointers will */
  2883. /* be used by the processor to access the lists. */
  2884. info->rx_buf_list = (SCADESC *)info->buffer_list;
  2885. info->tx_buf_list = (SCADESC *)info->buffer_list;
  2886. info->tx_buf_list += info->rx_buf_count;
  2887. /* Build links for circular buffer entry lists (tx and rx)
  2888. *
  2889. * Note: links are physical addresses read by the SCA device
  2890. * to determine the next buffer entry to use.
  2891. */
  2892. for ( i = 0; i < info->rx_buf_count; i++ ) {
  2893. /* calculate and store physical address of this buffer entry */
  2894. info->rx_buf_list_ex[i].phys_entry =
  2895. info->buffer_list_phys + (i * SCABUFSIZE);
  2896. /* calculate and store physical address of */
  2897. /* next entry in cirular list of entries */
  2898. info->rx_buf_list[i].next = info->buffer_list_phys;
  2899. if ( i < info->rx_buf_count - 1 )
  2900. info->rx_buf_list[i].next += (i + 1) * sizeof(SCADESC);
  2901. info->rx_buf_list[i].length = SCABUFSIZE;
  2902. }
  2903. for ( i = 0; i < info->tx_buf_count; i++ ) {
  2904. /* calculate and store physical address of this buffer entry */
  2905. info->tx_buf_list_ex[i].phys_entry = info->buffer_list_phys +
  2906. ((info->rx_buf_count + i) * sizeof(SCADESC));
  2907. /* calculate and store physical address of */
  2908. /* next entry in cirular list of entries */
  2909. info->tx_buf_list[i].next = info->buffer_list_phys +
  2910. info->rx_buf_count * sizeof(SCADESC);
  2911. if ( i < info->tx_buf_count - 1 )
  2912. info->tx_buf_list[i].next += (i + 1) * sizeof(SCADESC);
  2913. }
  2914. return 0;
  2915. }
  2916. /* Allocate the frame DMA buffers used by the specified buffer list.
  2917. */
  2918. static int alloc_frame_bufs(SLMP_INFO *info, SCADESC *buf_list,SCADESC_EX *buf_list_ex,int count)
  2919. {
  2920. int i;
  2921. unsigned long phys_addr;
  2922. for ( i = 0; i < count; i++ ) {
  2923. buf_list_ex[i].virt_addr = info->memory_base + info->port_array[0]->last_mem_alloc;
  2924. phys_addr = info->port_array[0]->last_mem_alloc;
  2925. info->port_array[0]->last_mem_alloc += SCABUFSIZE;
  2926. buf_list[i].buf_ptr = (unsigned short)phys_addr;
  2927. buf_list[i].buf_base = (unsigned char)(phys_addr >> 16);
  2928. }
  2929. return 0;
  2930. }
  2931. static void free_dma_bufs(SLMP_INFO *info)
  2932. {
  2933. info->buffer_list = NULL;
  2934. info->rx_buf_list = NULL;
  2935. info->tx_buf_list = NULL;
  2936. }
  2937. /* allocate buffer large enough to hold max_frame_size.
  2938. * This buffer is used to pass an assembled frame to the line discipline.
  2939. */
  2940. static int alloc_tmp_rx_buf(SLMP_INFO *info)
  2941. {
  2942. info->tmp_rx_buf = kmalloc(info->max_frame_size, GFP_KERNEL);
  2943. if (info->tmp_rx_buf == NULL)
  2944. return -ENOMEM;
  2945. /* unused flag buffer to satisfy receive_buf calling interface */
  2946. info->flag_buf = kzalloc(info->max_frame_size, GFP_KERNEL);
  2947. if (!info->flag_buf) {
  2948. kfree(info->tmp_rx_buf);
  2949. info->tmp_rx_buf = NULL;
  2950. return -ENOMEM;
  2951. }
  2952. return 0;
  2953. }
  2954. static void free_tmp_rx_buf(SLMP_INFO *info)
  2955. {
  2956. kfree(info->tmp_rx_buf);
  2957. info->tmp_rx_buf = NULL;
  2958. kfree(info->flag_buf);
  2959. info->flag_buf = NULL;
  2960. }
  2961. static int claim_resources(SLMP_INFO *info)
  2962. {
  2963. if (request_mem_region(info->phys_memory_base,SCA_MEM_SIZE,"synclinkmp") == NULL) {
  2964. printk( "%s(%d):%s mem addr conflict, Addr=%08X\n",
  2965. __FILE__,__LINE__,info->device_name, info->phys_memory_base);
  2966. info->init_error = DiagStatus_AddressConflict;
  2967. goto errout;
  2968. }
  2969. else
  2970. info->shared_mem_requested = true;
  2971. if (request_mem_region(info->phys_lcr_base + info->lcr_offset,128,"synclinkmp") == NULL) {
  2972. printk( "%s(%d):%s lcr mem addr conflict, Addr=%08X\n",
  2973. __FILE__,__LINE__,info->device_name, info->phys_lcr_base);
  2974. info->init_error = DiagStatus_AddressConflict;
  2975. goto errout;
  2976. }
  2977. else
  2978. info->lcr_mem_requested = true;
  2979. if (request_mem_region(info->phys_sca_base + info->sca_offset,SCA_BASE_SIZE,"synclinkmp") == NULL) {
  2980. printk( "%s(%d):%s sca mem addr conflict, Addr=%08X\n",
  2981. __FILE__,__LINE__,info->device_name, info->phys_sca_base);
  2982. info->init_error = DiagStatus_AddressConflict;
  2983. goto errout;
  2984. }
  2985. else
  2986. info->sca_base_requested = true;
  2987. if (request_mem_region(info->phys_statctrl_base + info->statctrl_offset,SCA_REG_SIZE,"synclinkmp") == NULL) {
  2988. printk( "%s(%d):%s stat/ctrl mem addr conflict, Addr=%08X\n",
  2989. __FILE__,__LINE__,info->device_name, info->phys_statctrl_base);
  2990. info->init_error = DiagStatus_AddressConflict;
  2991. goto errout;
  2992. }
  2993. else
  2994. info->sca_statctrl_requested = true;
  2995. info->memory_base = ioremap_nocache(info->phys_memory_base,
  2996. SCA_MEM_SIZE);
  2997. if (!info->memory_base) {
  2998. printk( "%s(%d):%s Can't map shared memory, MemAddr=%08X\n",
  2999. __FILE__,__LINE__,info->device_name, info->phys_memory_base );
  3000. info->init_error = DiagStatus_CantAssignPciResources;
  3001. goto errout;
  3002. }
  3003. info->lcr_base = ioremap_nocache(info->phys_lcr_base, PAGE_SIZE);
  3004. if (!info->lcr_base) {
  3005. printk( "%s(%d):%s Can't map LCR memory, MemAddr=%08X\n",
  3006. __FILE__,__LINE__,info->device_name, info->phys_lcr_base );
  3007. info->init_error = DiagStatus_CantAssignPciResources;
  3008. goto errout;
  3009. }
  3010. info->lcr_base += info->lcr_offset;
  3011. info->sca_base = ioremap_nocache(info->phys_sca_base, PAGE_SIZE);
  3012. if (!info->sca_base) {
  3013. printk( "%s(%d):%s Can't map SCA memory, MemAddr=%08X\n",
  3014. __FILE__,__LINE__,info->device_name, info->phys_sca_base );
  3015. info->init_error = DiagStatus_CantAssignPciResources;
  3016. goto errout;
  3017. }
  3018. info->sca_base += info->sca_offset;
  3019. info->statctrl_base = ioremap_nocache(info->phys_statctrl_base,
  3020. PAGE_SIZE);
  3021. if (!info->statctrl_base) {
  3022. printk( "%s(%d):%s Can't map SCA Status/Control memory, MemAddr=%08X\n",
  3023. __FILE__,__LINE__,info->device_name, info->phys_statctrl_base );
  3024. info->init_error = DiagStatus_CantAssignPciResources;
  3025. goto errout;
  3026. }
  3027. info->statctrl_base += info->statctrl_offset;
  3028. if ( !memory_test(info) ) {
  3029. printk( "%s(%d):Shared Memory Test failed for device %s MemAddr=%08X\n",
  3030. __FILE__,__LINE__,info->device_name, info->phys_memory_base );
  3031. info->init_error = DiagStatus_MemoryError;
  3032. goto errout;
  3033. }
  3034. return 0;
  3035. errout:
  3036. release_resources( info );
  3037. return -ENODEV;
  3038. }
  3039. static void release_resources(SLMP_INFO *info)
  3040. {
  3041. if ( debug_level >= DEBUG_LEVEL_INFO )
  3042. printk( "%s(%d):%s release_resources() entry\n",
  3043. __FILE__,__LINE__,info->device_name );
  3044. if ( info->irq_requested ) {
  3045. free_irq(info->irq_level, info);
  3046. info->irq_requested = false;
  3047. }
  3048. if ( info->shared_mem_requested ) {
  3049. release_mem_region(info->phys_memory_base,SCA_MEM_SIZE);
  3050. info->shared_mem_requested = false;
  3051. }
  3052. if ( info->lcr_mem_requested ) {
  3053. release_mem_region(info->phys_lcr_base + info->lcr_offset,128);
  3054. info->lcr_mem_requested = false;
  3055. }
  3056. if ( info->sca_base_requested ) {
  3057. release_mem_region(info->phys_sca_base + info->sca_offset,SCA_BASE_SIZE);
  3058. info->sca_base_requested = false;
  3059. }
  3060. if ( info->sca_statctrl_requested ) {
  3061. release_mem_region(info->phys_statctrl_base + info->statctrl_offset,SCA_REG_SIZE);
  3062. info->sca_statctrl_requested = false;
  3063. }
  3064. if (info->memory_base){
  3065. iounmap(info->memory_base);
  3066. info->memory_base = NULL;
  3067. }
  3068. if (info->sca_base) {
  3069. iounmap(info->sca_base - info->sca_offset);
  3070. info->sca_base=NULL;
  3071. }
  3072. if (info->statctrl_base) {
  3073. iounmap(info->statctrl_base - info->statctrl_offset);
  3074. info->statctrl_base=NULL;
  3075. }
  3076. if (info->lcr_base){
  3077. iounmap(info->lcr_base - info->lcr_offset);
  3078. info->lcr_base = NULL;
  3079. }
  3080. if ( debug_level >= DEBUG_LEVEL_INFO )
  3081. printk( "%s(%d):%s release_resources() exit\n",
  3082. __FILE__,__LINE__,info->device_name );
  3083. }
  3084. /* Add the specified device instance data structure to the
  3085. * global linked list of devices and increment the device count.
  3086. */
  3087. static void add_device(SLMP_INFO *info)
  3088. {
  3089. info->next_device = NULL;
  3090. info->line = synclinkmp_device_count;
  3091. sprintf(info->device_name,"ttySLM%dp%d",info->adapter_num,info->port_num);
  3092. if (info->line < MAX_DEVICES) {
  3093. if (maxframe[info->line])
  3094. info->max_frame_size = maxframe[info->line];
  3095. }
  3096. synclinkmp_device_count++;
  3097. if ( !synclinkmp_device_list )
  3098. synclinkmp_device_list = info;
  3099. else {
  3100. SLMP_INFO *current_dev = synclinkmp_device_list;
  3101. while( current_dev->next_device )
  3102. current_dev = current_dev->next_device;
  3103. current_dev->next_device = info;
  3104. }
  3105. if ( info->max_frame_size < 4096 )
  3106. info->max_frame_size = 4096;
  3107. else if ( info->max_frame_size > 65535 )
  3108. info->max_frame_size = 65535;
  3109. printk( "SyncLink MultiPort %s: "
  3110. "Mem=(%08x %08X %08x %08X) IRQ=%d MaxFrameSize=%u\n",
  3111. info->device_name,
  3112. info->phys_sca_base,
  3113. info->phys_memory_base,
  3114. info->phys_statctrl_base,
  3115. info->phys_lcr_base,
  3116. info->irq_level,
  3117. info->max_frame_size );
  3118. #if SYNCLINK_GENERIC_HDLC
  3119. hdlcdev_init(info);
  3120. #endif
  3121. }
  3122. static const struct tty_port_operations port_ops = {
  3123. .carrier_raised = carrier_raised,
  3124. .dtr_rts = dtr_rts,
  3125. };
  3126. /* Allocate and initialize a device instance structure
  3127. *
  3128. * Return Value: pointer to SLMP_INFO if success, otherwise NULL
  3129. */
  3130. static SLMP_INFO *alloc_dev(int adapter_num, int port_num, struct pci_dev *pdev)
  3131. {
  3132. SLMP_INFO *info;
  3133. info = kzalloc(sizeof(SLMP_INFO),
  3134. GFP_KERNEL);
  3135. if (!info) {
  3136. printk("%s(%d) Error can't allocate device instance data for adapter %d, port %d\n",
  3137. __FILE__,__LINE__, adapter_num, port_num);
  3138. } else {
  3139. tty_port_init(&info->port);
  3140. info->port.ops = &port_ops;
  3141. info->magic = MGSL_MAGIC;
  3142. INIT_WORK(&info->task, bh_handler);
  3143. info->max_frame_size = 4096;
  3144. info->port.close_delay = 5*HZ/10;
  3145. info->port.closing_wait = 30*HZ;
  3146. init_waitqueue_head(&info->status_event_wait_q);
  3147. init_waitqueue_head(&info->event_wait_q);
  3148. spin_lock_init(&info->netlock);
  3149. memcpy(&info->params,&default_params,sizeof(MGSL_PARAMS));
  3150. info->idle_mode = HDLC_TXIDLE_FLAGS;
  3151. info->adapter_num = adapter_num;
  3152. info->port_num = port_num;
  3153. /* Copy configuration info to device instance data */
  3154. info->irq_level = pdev->irq;
  3155. info->phys_lcr_base = pci_resource_start(pdev,0);
  3156. info->phys_sca_base = pci_resource_start(pdev,2);
  3157. info->phys_memory_base = pci_resource_start(pdev,3);
  3158. info->phys_statctrl_base = pci_resource_start(pdev,4);
  3159. /* Because veremap only works on page boundaries we must map
  3160. * a larger area than is actually implemented for the LCR
  3161. * memory range. We map a full page starting at the page boundary.
  3162. */
  3163. info->lcr_offset = info->phys_lcr_base & (PAGE_SIZE-1);
  3164. info->phys_lcr_base &= ~(PAGE_SIZE-1);
  3165. info->sca_offset = info->phys_sca_base & (PAGE_SIZE-1);
  3166. info->phys_sca_base &= ~(PAGE_SIZE-1);
  3167. info->statctrl_offset = info->phys_statctrl_base & (PAGE_SIZE-1);
  3168. info->phys_statctrl_base &= ~(PAGE_SIZE-1);
  3169. info->bus_type = MGSL_BUS_TYPE_PCI;
  3170. info->irq_flags = IRQF_SHARED;
  3171. setup_timer(&info->tx_timer, tx_timeout, (unsigned long)info);
  3172. setup_timer(&info->status_timer, status_timeout,
  3173. (unsigned long)info);
  3174. /* Store the PCI9050 misc control register value because a flaw
  3175. * in the PCI9050 prevents LCR registers from being read if
  3176. * BIOS assigns an LCR base address with bit 7 set.
  3177. *
  3178. * Only the misc control register is accessed for which only
  3179. * write access is needed, so set an initial value and change
  3180. * bits to the device instance data as we write the value
  3181. * to the actual misc control register.
  3182. */
  3183. info->misc_ctrl_value = 0x087e4546;
  3184. /* initial port state is unknown - if startup errors
  3185. * occur, init_error will be set to indicate the
  3186. * problem. Once the port is fully initialized,
  3187. * this value will be set to 0 to indicate the
  3188. * port is available.
  3189. */
  3190. info->init_error = -1;
  3191. }
  3192. return info;
  3193. }
  3194. static void device_init(int adapter_num, struct pci_dev *pdev)
  3195. {
  3196. SLMP_INFO *port_array[SCA_MAX_PORTS];
  3197. int port;
  3198. /* allocate device instances for up to SCA_MAX_PORTS devices */
  3199. for ( port = 0; port < SCA_MAX_PORTS; ++port ) {
  3200. port_array[port] = alloc_dev(adapter_num,port,pdev);
  3201. if( port_array[port] == NULL ) {
  3202. for (--port; port >= 0; --port) {
  3203. tty_port_destroy(&port_array[port]->port);
  3204. kfree(port_array[port]);
  3205. }
  3206. return;
  3207. }
  3208. }
  3209. /* give copy of port_array to all ports and add to device list */
  3210. for ( port = 0; port < SCA_MAX_PORTS; ++port ) {
  3211. memcpy(port_array[port]->port_array,port_array,sizeof(port_array));
  3212. add_device( port_array[port] );
  3213. spin_lock_init(&port_array[port]->lock);
  3214. }
  3215. /* Allocate and claim adapter resources */
  3216. if ( !claim_resources(port_array[0]) ) {
  3217. alloc_dma_bufs(port_array[0]);
  3218. /* copy resource information from first port to others */
  3219. for ( port = 1; port < SCA_MAX_PORTS; ++port ) {
  3220. port_array[port]->lock = port_array[0]->lock;
  3221. port_array[port]->irq_level = port_array[0]->irq_level;
  3222. port_array[port]->memory_base = port_array[0]->memory_base;
  3223. port_array[port]->sca_base = port_array[0]->sca_base;
  3224. port_array[port]->statctrl_base = port_array[0]->statctrl_base;
  3225. port_array[port]->lcr_base = port_array[0]->lcr_base;
  3226. alloc_dma_bufs(port_array[port]);
  3227. }
  3228. if ( request_irq(port_array[0]->irq_level,
  3229. synclinkmp_interrupt,
  3230. port_array[0]->irq_flags,
  3231. port_array[0]->device_name,
  3232. port_array[0]) < 0 ) {
  3233. printk( "%s(%d):%s Can't request interrupt, IRQ=%d\n",
  3234. __FILE__,__LINE__,
  3235. port_array[0]->device_name,
  3236. port_array[0]->irq_level );
  3237. }
  3238. else {
  3239. port_array[0]->irq_requested = true;
  3240. adapter_test(port_array[0]);
  3241. }
  3242. }
  3243. }
  3244. static const struct tty_operations ops = {
  3245. .install = install,
  3246. .open = open,
  3247. .close = close,
  3248. .write = write,
  3249. .put_char = put_char,
  3250. .flush_chars = flush_chars,
  3251. .write_room = write_room,
  3252. .chars_in_buffer = chars_in_buffer,
  3253. .flush_buffer = flush_buffer,
  3254. .ioctl = ioctl,
  3255. .throttle = throttle,
  3256. .unthrottle = unthrottle,
  3257. .send_xchar = send_xchar,
  3258. .break_ctl = set_break,
  3259. .wait_until_sent = wait_until_sent,
  3260. .set_termios = set_termios,
  3261. .stop = tx_hold,
  3262. .start = tx_release,
  3263. .hangup = hangup,
  3264. .tiocmget = tiocmget,
  3265. .tiocmset = tiocmset,
  3266. .get_icount = get_icount,
  3267. .proc_fops = &synclinkmp_proc_fops,
  3268. };
  3269. static void synclinkmp_cleanup(void)
  3270. {
  3271. int rc;
  3272. SLMP_INFO *info;
  3273. SLMP_INFO *tmp;
  3274. printk("Unloading %s %s\n", driver_name, driver_version);
  3275. if (serial_driver) {
  3276. if ((rc = tty_unregister_driver(serial_driver)))
  3277. printk("%s(%d) failed to unregister tty driver err=%d\n",
  3278. __FILE__,__LINE__,rc);
  3279. put_tty_driver(serial_driver);
  3280. }
  3281. /* reset devices */
  3282. info = synclinkmp_device_list;
  3283. while(info) {
  3284. reset_port(info);
  3285. info = info->next_device;
  3286. }
  3287. /* release devices */
  3288. info = synclinkmp_device_list;
  3289. while(info) {
  3290. #if SYNCLINK_GENERIC_HDLC
  3291. hdlcdev_exit(info);
  3292. #endif
  3293. free_dma_bufs(info);
  3294. free_tmp_rx_buf(info);
  3295. if ( info->port_num == 0 ) {
  3296. if (info->sca_base)
  3297. write_reg(info, LPR, 1); /* set low power mode */
  3298. release_resources(info);
  3299. }
  3300. tmp = info;
  3301. info = info->next_device;
  3302. tty_port_destroy(&tmp->port);
  3303. kfree(tmp);
  3304. }
  3305. pci_unregister_driver(&synclinkmp_pci_driver);
  3306. }
  3307. /* Driver initialization entry point.
  3308. */
  3309. static int __init synclinkmp_init(void)
  3310. {
  3311. int rc;
  3312. if (break_on_load) {
  3313. synclinkmp_get_text_ptr();
  3314. BREAKPOINT();
  3315. }
  3316. printk("%s %s\n", driver_name, driver_version);
  3317. if ((rc = pci_register_driver(&synclinkmp_pci_driver)) < 0) {
  3318. printk("%s:failed to register PCI driver, error=%d\n",__FILE__,rc);
  3319. return rc;
  3320. }
  3321. serial_driver = alloc_tty_driver(128);
  3322. if (!serial_driver) {
  3323. rc = -ENOMEM;
  3324. goto error;
  3325. }
  3326. /* Initialize the tty_driver structure */
  3327. serial_driver->driver_name = "synclinkmp";
  3328. serial_driver->name = "ttySLM";
  3329. serial_driver->major = ttymajor;
  3330. serial_driver->minor_start = 64;
  3331. serial_driver->type = TTY_DRIVER_TYPE_SERIAL;
  3332. serial_driver->subtype = SERIAL_TYPE_NORMAL;
  3333. serial_driver->init_termios = tty_std_termios;
  3334. serial_driver->init_termios.c_cflag =
  3335. B9600 | CS8 | CREAD | HUPCL | CLOCAL;
  3336. serial_driver->init_termios.c_ispeed = 9600;
  3337. serial_driver->init_termios.c_ospeed = 9600;
  3338. serial_driver->flags = TTY_DRIVER_REAL_RAW;
  3339. tty_set_operations(serial_driver, &ops);
  3340. if ((rc = tty_register_driver(serial_driver)) < 0) {
  3341. printk("%s(%d):Couldn't register serial driver\n",
  3342. __FILE__,__LINE__);
  3343. put_tty_driver(serial_driver);
  3344. serial_driver = NULL;
  3345. goto error;
  3346. }
  3347. printk("%s %s, tty major#%d\n",
  3348. driver_name, driver_version,
  3349. serial_driver->major);
  3350. return 0;
  3351. error:
  3352. synclinkmp_cleanup();
  3353. return rc;
  3354. }
  3355. static void __exit synclinkmp_exit(void)
  3356. {
  3357. synclinkmp_cleanup();
  3358. }
  3359. module_init(synclinkmp_init);
  3360. module_exit(synclinkmp_exit);
  3361. /* Set the port for internal loopback mode.
  3362. * The TxCLK and RxCLK signals are generated from the BRG and
  3363. * the TxD is looped back to the RxD internally.
  3364. */
  3365. static void enable_loopback(SLMP_INFO *info, int enable)
  3366. {
  3367. if (enable) {
  3368. /* MD2 (Mode Register 2)
  3369. * 01..00 CNCT<1..0> Channel Connection 11=Local Loopback
  3370. */
  3371. write_reg(info, MD2, (unsigned char)(read_reg(info, MD2) | (BIT1 + BIT0)));
  3372. /* degate external TxC clock source */
  3373. info->port_array[0]->ctrlreg_value |= (BIT0 << (info->port_num * 2));
  3374. write_control_reg(info);
  3375. /* RXS/TXS (Rx/Tx clock source)
  3376. * 07 Reserved, must be 0
  3377. * 06..04 Clock Source, 100=BRG
  3378. * 03..00 Clock Divisor, 0000=1
  3379. */
  3380. write_reg(info, RXS, 0x40);
  3381. write_reg(info, TXS, 0x40);
  3382. } else {
  3383. /* MD2 (Mode Register 2)
  3384. * 01..00 CNCT<1..0> Channel connection, 0=normal
  3385. */
  3386. write_reg(info, MD2, (unsigned char)(read_reg(info, MD2) & ~(BIT1 + BIT0)));
  3387. /* RXS/TXS (Rx/Tx clock source)
  3388. * 07 Reserved, must be 0
  3389. * 06..04 Clock Source, 000=RxC/TxC Pin
  3390. * 03..00 Clock Divisor, 0000=1
  3391. */
  3392. write_reg(info, RXS, 0x00);
  3393. write_reg(info, TXS, 0x00);
  3394. }
  3395. /* set LinkSpeed if available, otherwise default to 2Mbps */
  3396. if (info->params.clock_speed)
  3397. set_rate(info, info->params.clock_speed);
  3398. else
  3399. set_rate(info, 3686400);
  3400. }
  3401. /* Set the baud rate register to the desired speed
  3402. *
  3403. * data_rate data rate of clock in bits per second
  3404. * A data rate of 0 disables the AUX clock.
  3405. */
  3406. static void set_rate( SLMP_INFO *info, u32 data_rate )
  3407. {
  3408. u32 TMCValue;
  3409. unsigned char BRValue;
  3410. u32 Divisor=0;
  3411. /* fBRG = fCLK/(TMC * 2^BR)
  3412. */
  3413. if (data_rate != 0) {
  3414. Divisor = 14745600/data_rate;
  3415. if (!Divisor)
  3416. Divisor = 1;
  3417. TMCValue = Divisor;
  3418. BRValue = 0;
  3419. if (TMCValue != 1 && TMCValue != 2) {
  3420. /* BRValue of 0 provides 50/50 duty cycle *only* when
  3421. * TMCValue is 1 or 2. BRValue of 1 to 9 always provides
  3422. * 50/50 duty cycle.
  3423. */
  3424. BRValue = 1;
  3425. TMCValue >>= 1;
  3426. }
  3427. /* while TMCValue is too big for TMC register, divide
  3428. * by 2 and increment BR exponent.
  3429. */
  3430. for(; TMCValue > 256 && BRValue < 10; BRValue++)
  3431. TMCValue >>= 1;
  3432. write_reg(info, TXS,
  3433. (unsigned char)((read_reg(info, TXS) & 0xf0) | BRValue));
  3434. write_reg(info, RXS,
  3435. (unsigned char)((read_reg(info, RXS) & 0xf0) | BRValue));
  3436. write_reg(info, TMC, (unsigned char)TMCValue);
  3437. }
  3438. else {
  3439. write_reg(info, TXS,0);
  3440. write_reg(info, RXS,0);
  3441. write_reg(info, TMC, 0);
  3442. }
  3443. }
  3444. /* Disable receiver
  3445. */
  3446. static void rx_stop(SLMP_INFO *info)
  3447. {
  3448. if (debug_level >= DEBUG_LEVEL_ISR)
  3449. printk("%s(%d):%s rx_stop()\n",
  3450. __FILE__,__LINE__, info->device_name );
  3451. write_reg(info, CMD, RXRESET);
  3452. info->ie0_value &= ~RXRDYE;
  3453. write_reg(info, IE0, info->ie0_value); /* disable Rx data interrupts */
  3454. write_reg(info, RXDMA + DSR, 0); /* disable Rx DMA */
  3455. write_reg(info, RXDMA + DCMD, SWABORT); /* reset/init Rx DMA */
  3456. write_reg(info, RXDMA + DIR, 0); /* disable Rx DMA interrupts */
  3457. info->rx_enabled = false;
  3458. info->rx_overflow = false;
  3459. }
  3460. /* enable the receiver
  3461. */
  3462. static void rx_start(SLMP_INFO *info)
  3463. {
  3464. int i;
  3465. if (debug_level >= DEBUG_LEVEL_ISR)
  3466. printk("%s(%d):%s rx_start()\n",
  3467. __FILE__,__LINE__, info->device_name );
  3468. write_reg(info, CMD, RXRESET);
  3469. if ( info->params.mode == MGSL_MODE_HDLC ) {
  3470. /* HDLC, disabe IRQ on rxdata */
  3471. info->ie0_value &= ~RXRDYE;
  3472. write_reg(info, IE0, info->ie0_value);
  3473. /* Reset all Rx DMA buffers and program rx dma */
  3474. write_reg(info, RXDMA + DSR, 0); /* disable Rx DMA */
  3475. write_reg(info, RXDMA + DCMD, SWABORT); /* reset/init Rx DMA */
  3476. for (i = 0; i < info->rx_buf_count; i++) {
  3477. info->rx_buf_list[i].status = 0xff;
  3478. // throttle to 4 shared memory writes at a time to prevent
  3479. // hogging local bus (keep latency time for DMA requests low).
  3480. if (!(i % 4))
  3481. read_status_reg(info);
  3482. }
  3483. info->current_rx_buf = 0;
  3484. /* set current/1st descriptor address */
  3485. write_reg16(info, RXDMA + CDA,
  3486. info->rx_buf_list_ex[0].phys_entry);
  3487. /* set new last rx descriptor address */
  3488. write_reg16(info, RXDMA + EDA,
  3489. info->rx_buf_list_ex[info->rx_buf_count - 1].phys_entry);
  3490. /* set buffer length (shared by all rx dma data buffers) */
  3491. write_reg16(info, RXDMA + BFL, SCABUFSIZE);
  3492. write_reg(info, RXDMA + DIR, 0x60); /* enable Rx DMA interrupts (EOM/BOF) */
  3493. write_reg(info, RXDMA + DSR, 0xf2); /* clear Rx DMA IRQs, enable Rx DMA */
  3494. } else {
  3495. /* async, enable IRQ on rxdata */
  3496. info->ie0_value |= RXRDYE;
  3497. write_reg(info, IE0, info->ie0_value);
  3498. }
  3499. write_reg(info, CMD, RXENABLE);
  3500. info->rx_overflow = false;
  3501. info->rx_enabled = true;
  3502. }
  3503. /* Enable the transmitter and send a transmit frame if
  3504. * one is loaded in the DMA buffers.
  3505. */
  3506. static void tx_start(SLMP_INFO *info)
  3507. {
  3508. if (debug_level >= DEBUG_LEVEL_ISR)
  3509. printk("%s(%d):%s tx_start() tx_count=%d\n",
  3510. __FILE__,__LINE__, info->device_name,info->tx_count );
  3511. if (!info->tx_enabled ) {
  3512. write_reg(info, CMD, TXRESET);
  3513. write_reg(info, CMD, TXENABLE);
  3514. info->tx_enabled = true;
  3515. }
  3516. if ( info->tx_count ) {
  3517. /* If auto RTS enabled and RTS is inactive, then assert */
  3518. /* RTS and set a flag indicating that the driver should */
  3519. /* negate RTS when the transmission completes. */
  3520. info->drop_rts_on_tx_done = false;
  3521. if (info->params.mode != MGSL_MODE_ASYNC) {
  3522. if ( info->params.flags & HDLC_FLAG_AUTO_RTS ) {
  3523. get_signals( info );
  3524. if ( !(info->serial_signals & SerialSignal_RTS) ) {
  3525. info->serial_signals |= SerialSignal_RTS;
  3526. set_signals( info );
  3527. info->drop_rts_on_tx_done = true;
  3528. }
  3529. }
  3530. write_reg16(info, TRC0,
  3531. (unsigned short)(((tx_negate_fifo_level-1)<<8) + tx_active_fifo_level));
  3532. write_reg(info, TXDMA + DSR, 0); /* disable DMA channel */
  3533. write_reg(info, TXDMA + DCMD, SWABORT); /* reset/init DMA channel */
  3534. /* set TX CDA (current descriptor address) */
  3535. write_reg16(info, TXDMA + CDA,
  3536. info->tx_buf_list_ex[0].phys_entry);
  3537. /* set TX EDA (last descriptor address) */
  3538. write_reg16(info, TXDMA + EDA,
  3539. info->tx_buf_list_ex[info->last_tx_buf].phys_entry);
  3540. /* enable underrun IRQ */
  3541. info->ie1_value &= ~IDLE;
  3542. info->ie1_value |= UDRN;
  3543. write_reg(info, IE1, info->ie1_value);
  3544. write_reg(info, SR1, (unsigned char)(IDLE + UDRN));
  3545. write_reg(info, TXDMA + DIR, 0x40); /* enable Tx DMA interrupts (EOM) */
  3546. write_reg(info, TXDMA + DSR, 0xf2); /* clear Tx DMA IRQs, enable Tx DMA */
  3547. mod_timer(&info->tx_timer, jiffies +
  3548. msecs_to_jiffies(5000));
  3549. }
  3550. else {
  3551. tx_load_fifo(info);
  3552. /* async, enable IRQ on txdata */
  3553. info->ie0_value |= TXRDYE;
  3554. write_reg(info, IE0, info->ie0_value);
  3555. }
  3556. info->tx_active = true;
  3557. }
  3558. }
  3559. /* stop the transmitter and DMA
  3560. */
  3561. static void tx_stop( SLMP_INFO *info )
  3562. {
  3563. if (debug_level >= DEBUG_LEVEL_ISR)
  3564. printk("%s(%d):%s tx_stop()\n",
  3565. __FILE__,__LINE__, info->device_name );
  3566. del_timer(&info->tx_timer);
  3567. write_reg(info, TXDMA + DSR, 0); /* disable DMA channel */
  3568. write_reg(info, TXDMA + DCMD, SWABORT); /* reset/init DMA channel */
  3569. write_reg(info, CMD, TXRESET);
  3570. info->ie1_value &= ~(UDRN + IDLE);
  3571. write_reg(info, IE1, info->ie1_value); /* disable tx status interrupts */
  3572. write_reg(info, SR1, (unsigned char)(IDLE + UDRN)); /* clear pending */
  3573. info->ie0_value &= ~TXRDYE;
  3574. write_reg(info, IE0, info->ie0_value); /* disable tx data interrupts */
  3575. info->tx_enabled = false;
  3576. info->tx_active = false;
  3577. }
  3578. /* Fill the transmit FIFO until the FIFO is full or
  3579. * there is no more data to load.
  3580. */
  3581. static void tx_load_fifo(SLMP_INFO *info)
  3582. {
  3583. u8 TwoBytes[2];
  3584. /* do nothing is now tx data available and no XON/XOFF pending */
  3585. if ( !info->tx_count && !info->x_char )
  3586. return;
  3587. /* load the Transmit FIFO until FIFOs full or all data sent */
  3588. while( info->tx_count && (read_reg(info,SR0) & BIT1) ) {
  3589. /* there is more space in the transmit FIFO and */
  3590. /* there is more data in transmit buffer */
  3591. if ( (info->tx_count > 1) && !info->x_char ) {
  3592. /* write 16-bits */
  3593. TwoBytes[0] = info->tx_buf[info->tx_get++];
  3594. if (info->tx_get >= info->max_frame_size)
  3595. info->tx_get -= info->max_frame_size;
  3596. TwoBytes[1] = info->tx_buf[info->tx_get++];
  3597. if (info->tx_get >= info->max_frame_size)
  3598. info->tx_get -= info->max_frame_size;
  3599. write_reg16(info, TRB, *((u16 *)TwoBytes));
  3600. info->tx_count -= 2;
  3601. info->icount.tx += 2;
  3602. } else {
  3603. /* only 1 byte left to transmit or 1 FIFO slot left */
  3604. if (info->x_char) {
  3605. /* transmit pending high priority char */
  3606. write_reg(info, TRB, info->x_char);
  3607. info->x_char = 0;
  3608. } else {
  3609. write_reg(info, TRB, info->tx_buf[info->tx_get++]);
  3610. if (info->tx_get >= info->max_frame_size)
  3611. info->tx_get -= info->max_frame_size;
  3612. info->tx_count--;
  3613. }
  3614. info->icount.tx++;
  3615. }
  3616. }
  3617. }
  3618. /* Reset a port to a known state
  3619. */
  3620. static void reset_port(SLMP_INFO *info)
  3621. {
  3622. if (info->sca_base) {
  3623. tx_stop(info);
  3624. rx_stop(info);
  3625. info->serial_signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
  3626. set_signals(info);
  3627. /* disable all port interrupts */
  3628. info->ie0_value = 0;
  3629. info->ie1_value = 0;
  3630. info->ie2_value = 0;
  3631. write_reg(info, IE0, info->ie0_value);
  3632. write_reg(info, IE1, info->ie1_value);
  3633. write_reg(info, IE2, info->ie2_value);
  3634. write_reg(info, CMD, CHRESET);
  3635. }
  3636. }
  3637. /* Reset all the ports to a known state.
  3638. */
  3639. static void reset_adapter(SLMP_INFO *info)
  3640. {
  3641. int i;
  3642. for ( i=0; i < SCA_MAX_PORTS; ++i) {
  3643. if (info->port_array[i])
  3644. reset_port(info->port_array[i]);
  3645. }
  3646. }
  3647. /* Program port for asynchronous communications.
  3648. */
  3649. static void async_mode(SLMP_INFO *info)
  3650. {
  3651. unsigned char RegValue;
  3652. tx_stop(info);
  3653. rx_stop(info);
  3654. /* MD0, Mode Register 0
  3655. *
  3656. * 07..05 PRCTL<2..0>, Protocol Mode, 000=async
  3657. * 04 AUTO, Auto-enable (RTS/CTS/DCD)
  3658. * 03 Reserved, must be 0
  3659. * 02 CRCCC, CRC Calculation, 0=disabled
  3660. * 01..00 STOP<1..0> Stop bits (00=1,10=2)
  3661. *
  3662. * 0000 0000
  3663. */
  3664. RegValue = 0x00;
  3665. if (info->params.stop_bits != 1)
  3666. RegValue |= BIT1;
  3667. write_reg(info, MD0, RegValue);
  3668. /* MD1, Mode Register 1
  3669. *
  3670. * 07..06 BRATE<1..0>, bit rate, 00=1/1 01=1/16 10=1/32 11=1/64
  3671. * 05..04 TXCHR<1..0>, tx char size, 00=8 bits,01=7,10=6,11=5
  3672. * 03..02 RXCHR<1..0>, rx char size
  3673. * 01..00 PMPM<1..0>, Parity mode, 00=none 10=even 11=odd
  3674. *
  3675. * 0100 0000
  3676. */
  3677. RegValue = 0x40;
  3678. switch (info->params.data_bits) {
  3679. case 7: RegValue |= BIT4 + BIT2; break;
  3680. case 6: RegValue |= BIT5 + BIT3; break;
  3681. case 5: RegValue |= BIT5 + BIT4 + BIT3 + BIT2; break;
  3682. }
  3683. if (info->params.parity != ASYNC_PARITY_NONE) {
  3684. RegValue |= BIT1;
  3685. if (info->params.parity == ASYNC_PARITY_ODD)
  3686. RegValue |= BIT0;
  3687. }
  3688. write_reg(info, MD1, RegValue);
  3689. /* MD2, Mode Register 2
  3690. *
  3691. * 07..02 Reserved, must be 0
  3692. * 01..00 CNCT<1..0> Channel connection, 00=normal 11=local loopback
  3693. *
  3694. * 0000 0000
  3695. */
  3696. RegValue = 0x00;
  3697. if (info->params.loopback)
  3698. RegValue |= (BIT1 + BIT0);
  3699. write_reg(info, MD2, RegValue);
  3700. /* RXS, Receive clock source
  3701. *
  3702. * 07 Reserved, must be 0
  3703. * 06..04 RXCS<2..0>, clock source, 000=RxC Pin, 100=BRG, 110=DPLL
  3704. * 03..00 RXBR<3..0>, rate divisor, 0000=1
  3705. */
  3706. RegValue=BIT6;
  3707. write_reg(info, RXS, RegValue);
  3708. /* TXS, Transmit clock source
  3709. *
  3710. * 07 Reserved, must be 0
  3711. * 06..04 RXCS<2..0>, clock source, 000=TxC Pin, 100=BRG, 110=Receive Clock
  3712. * 03..00 RXBR<3..0>, rate divisor, 0000=1
  3713. */
  3714. RegValue=BIT6;
  3715. write_reg(info, TXS, RegValue);
  3716. /* Control Register
  3717. *
  3718. * 6,4,2,0 CLKSEL<3..0>, 0 = TcCLK in, 1 = Auxclk out
  3719. */
  3720. info->port_array[0]->ctrlreg_value |= (BIT0 << (info->port_num * 2));
  3721. write_control_reg(info);
  3722. tx_set_idle(info);
  3723. /* RRC Receive Ready Control 0
  3724. *
  3725. * 07..05 Reserved, must be 0
  3726. * 04..00 RRC<4..0> Rx FIFO trigger active 0x00 = 1 byte
  3727. */
  3728. write_reg(info, RRC, 0x00);
  3729. /* TRC0 Transmit Ready Control 0
  3730. *
  3731. * 07..05 Reserved, must be 0
  3732. * 04..00 TRC<4..0> Tx FIFO trigger active 0x10 = 16 bytes
  3733. */
  3734. write_reg(info, TRC0, 0x10);
  3735. /* TRC1 Transmit Ready Control 1
  3736. *
  3737. * 07..05 Reserved, must be 0
  3738. * 04..00 TRC<4..0> Tx FIFO trigger inactive 0x1e = 31 bytes (full-1)
  3739. */
  3740. write_reg(info, TRC1, 0x1e);
  3741. /* CTL, MSCI control register
  3742. *
  3743. * 07..06 Reserved, set to 0
  3744. * 05 UDRNC, underrun control, 0=abort 1=CRC+flag (HDLC/BSC)
  3745. * 04 IDLC, idle control, 0=mark 1=idle register
  3746. * 03 BRK, break, 0=off 1 =on (async)
  3747. * 02 SYNCLD, sync char load enable (BSC) 1=enabled
  3748. * 01 GOP, go active on poll (LOOP mode) 1=enabled
  3749. * 00 RTS, RTS output control, 0=active 1=inactive
  3750. *
  3751. * 0001 0001
  3752. */
  3753. RegValue = 0x10;
  3754. if (!(info->serial_signals & SerialSignal_RTS))
  3755. RegValue |= 0x01;
  3756. write_reg(info, CTL, RegValue);
  3757. /* enable status interrupts */
  3758. info->ie0_value |= TXINTE + RXINTE;
  3759. write_reg(info, IE0, info->ie0_value);
  3760. /* enable break detect interrupt */
  3761. info->ie1_value = BRKD;
  3762. write_reg(info, IE1, info->ie1_value);
  3763. /* enable rx overrun interrupt */
  3764. info->ie2_value = OVRN;
  3765. write_reg(info, IE2, info->ie2_value);
  3766. set_rate( info, info->params.data_rate * 16 );
  3767. }
  3768. /* Program the SCA for HDLC communications.
  3769. */
  3770. static void hdlc_mode(SLMP_INFO *info)
  3771. {
  3772. unsigned char RegValue;
  3773. u32 DpllDivisor;
  3774. // Can't use DPLL because SCA outputs recovered clock on RxC when
  3775. // DPLL mode selected. This causes output contention with RxC receiver.
  3776. // Use of DPLL would require external hardware to disable RxC receiver
  3777. // when DPLL mode selected.
  3778. info->params.flags &= ~(HDLC_FLAG_TXC_DPLL + HDLC_FLAG_RXC_DPLL);
  3779. /* disable DMA interrupts */
  3780. write_reg(info, TXDMA + DIR, 0);
  3781. write_reg(info, RXDMA + DIR, 0);
  3782. /* MD0, Mode Register 0
  3783. *
  3784. * 07..05 PRCTL<2..0>, Protocol Mode, 100=HDLC
  3785. * 04 AUTO, Auto-enable (RTS/CTS/DCD)
  3786. * 03 Reserved, must be 0
  3787. * 02 CRCCC, CRC Calculation, 1=enabled
  3788. * 01 CRC1, CRC selection, 0=CRC-16,1=CRC-CCITT-16
  3789. * 00 CRC0, CRC initial value, 1 = all 1s
  3790. *
  3791. * 1000 0001
  3792. */
  3793. RegValue = 0x81;
  3794. if (info->params.flags & HDLC_FLAG_AUTO_CTS)
  3795. RegValue |= BIT4;
  3796. if (info->params.flags & HDLC_FLAG_AUTO_DCD)
  3797. RegValue |= BIT4;
  3798. if (info->params.crc_type == HDLC_CRC_16_CCITT)
  3799. RegValue |= BIT2 + BIT1;
  3800. write_reg(info, MD0, RegValue);
  3801. /* MD1, Mode Register 1
  3802. *
  3803. * 07..06 ADDRS<1..0>, Address detect, 00=no addr check
  3804. * 05..04 TXCHR<1..0>, tx char size, 00=8 bits
  3805. * 03..02 RXCHR<1..0>, rx char size, 00=8 bits
  3806. * 01..00 PMPM<1..0>, Parity mode, 00=no parity
  3807. *
  3808. * 0000 0000
  3809. */
  3810. RegValue = 0x00;
  3811. write_reg(info, MD1, RegValue);
  3812. /* MD2, Mode Register 2
  3813. *
  3814. * 07 NRZFM, 0=NRZ, 1=FM
  3815. * 06..05 CODE<1..0> Encoding, 00=NRZ
  3816. * 04..03 DRATE<1..0> DPLL Divisor, 00=8
  3817. * 02 Reserved, must be 0
  3818. * 01..00 CNCT<1..0> Channel connection, 0=normal
  3819. *
  3820. * 0000 0000
  3821. */
  3822. RegValue = 0x00;
  3823. switch(info->params.encoding) {
  3824. case HDLC_ENCODING_NRZI: RegValue |= BIT5; break;
  3825. case HDLC_ENCODING_BIPHASE_MARK: RegValue |= BIT7 + BIT5; break; /* aka FM1 */
  3826. case HDLC_ENCODING_BIPHASE_SPACE: RegValue |= BIT7 + BIT6; break; /* aka FM0 */
  3827. case HDLC_ENCODING_BIPHASE_LEVEL: RegValue |= BIT7; break; /* aka Manchester */
  3828. #if 0
  3829. case HDLC_ENCODING_NRZB: /* not supported */
  3830. case HDLC_ENCODING_NRZI_MARK: /* not supported */
  3831. case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: /* not supported */
  3832. #endif
  3833. }
  3834. if ( info->params.flags & HDLC_FLAG_DPLL_DIV16 ) {
  3835. DpllDivisor = 16;
  3836. RegValue |= BIT3;
  3837. } else if ( info->params.flags & HDLC_FLAG_DPLL_DIV8 ) {
  3838. DpllDivisor = 8;
  3839. } else {
  3840. DpllDivisor = 32;
  3841. RegValue |= BIT4;
  3842. }
  3843. write_reg(info, MD2, RegValue);
  3844. /* RXS, Receive clock source
  3845. *
  3846. * 07 Reserved, must be 0
  3847. * 06..04 RXCS<2..0>, clock source, 000=RxC Pin, 100=BRG, 110=DPLL
  3848. * 03..00 RXBR<3..0>, rate divisor, 0000=1
  3849. */
  3850. RegValue=0;
  3851. if (info->params.flags & HDLC_FLAG_RXC_BRG)
  3852. RegValue |= BIT6;
  3853. if (info->params.flags & HDLC_FLAG_RXC_DPLL)
  3854. RegValue |= BIT6 + BIT5;
  3855. write_reg(info, RXS, RegValue);
  3856. /* TXS, Transmit clock source
  3857. *
  3858. * 07 Reserved, must be 0
  3859. * 06..04 RXCS<2..0>, clock source, 000=TxC Pin, 100=BRG, 110=Receive Clock
  3860. * 03..00 RXBR<3..0>, rate divisor, 0000=1
  3861. */
  3862. RegValue=0;
  3863. if (info->params.flags & HDLC_FLAG_TXC_BRG)
  3864. RegValue |= BIT6;
  3865. if (info->params.flags & HDLC_FLAG_TXC_DPLL)
  3866. RegValue |= BIT6 + BIT5;
  3867. write_reg(info, TXS, RegValue);
  3868. if (info->params.flags & HDLC_FLAG_RXC_DPLL)
  3869. set_rate(info, info->params.clock_speed * DpllDivisor);
  3870. else
  3871. set_rate(info, info->params.clock_speed);
  3872. /* GPDATA (General Purpose I/O Data Register)
  3873. *
  3874. * 6,4,2,0 CLKSEL<3..0>, 0 = TcCLK in, 1 = Auxclk out
  3875. */
  3876. if (info->params.flags & HDLC_FLAG_TXC_BRG)
  3877. info->port_array[0]->ctrlreg_value |= (BIT0 << (info->port_num * 2));
  3878. else
  3879. info->port_array[0]->ctrlreg_value &= ~(BIT0 << (info->port_num * 2));
  3880. write_control_reg(info);
  3881. /* RRC Receive Ready Control 0
  3882. *
  3883. * 07..05 Reserved, must be 0
  3884. * 04..00 RRC<4..0> Rx FIFO trigger active
  3885. */
  3886. write_reg(info, RRC, rx_active_fifo_level);
  3887. /* TRC0 Transmit Ready Control 0
  3888. *
  3889. * 07..05 Reserved, must be 0
  3890. * 04..00 TRC<4..0> Tx FIFO trigger active
  3891. */
  3892. write_reg(info, TRC0, tx_active_fifo_level);
  3893. /* TRC1 Transmit Ready Control 1
  3894. *
  3895. * 07..05 Reserved, must be 0
  3896. * 04..00 TRC<4..0> Tx FIFO trigger inactive 0x1f = 32 bytes (full)
  3897. */
  3898. write_reg(info, TRC1, (unsigned char)(tx_negate_fifo_level - 1));
  3899. /* DMR, DMA Mode Register
  3900. *
  3901. * 07..05 Reserved, must be 0
  3902. * 04 TMOD, Transfer Mode: 1=chained-block
  3903. * 03 Reserved, must be 0
  3904. * 02 NF, Number of Frames: 1=multi-frame
  3905. * 01 CNTE, Frame End IRQ Counter enable: 0=disabled
  3906. * 00 Reserved, must be 0
  3907. *
  3908. * 0001 0100
  3909. */
  3910. write_reg(info, TXDMA + DMR, 0x14);
  3911. write_reg(info, RXDMA + DMR, 0x14);
  3912. /* Set chain pointer base (upper 8 bits of 24 bit addr) */
  3913. write_reg(info, RXDMA + CPB,
  3914. (unsigned char)(info->buffer_list_phys >> 16));
  3915. /* Set chain pointer base (upper 8 bits of 24 bit addr) */
  3916. write_reg(info, TXDMA + CPB,
  3917. (unsigned char)(info->buffer_list_phys >> 16));
  3918. /* enable status interrupts. other code enables/disables
  3919. * the individual sources for these two interrupt classes.
  3920. */
  3921. info->ie0_value |= TXINTE + RXINTE;
  3922. write_reg(info, IE0, info->ie0_value);
  3923. /* CTL, MSCI control register
  3924. *
  3925. * 07..06 Reserved, set to 0
  3926. * 05 UDRNC, underrun control, 0=abort 1=CRC+flag (HDLC/BSC)
  3927. * 04 IDLC, idle control, 0=mark 1=idle register
  3928. * 03 BRK, break, 0=off 1 =on (async)
  3929. * 02 SYNCLD, sync char load enable (BSC) 1=enabled
  3930. * 01 GOP, go active on poll (LOOP mode) 1=enabled
  3931. * 00 RTS, RTS output control, 0=active 1=inactive
  3932. *
  3933. * 0001 0001
  3934. */
  3935. RegValue = 0x10;
  3936. if (!(info->serial_signals & SerialSignal_RTS))
  3937. RegValue |= 0x01;
  3938. write_reg(info, CTL, RegValue);
  3939. /* preamble not supported ! */
  3940. tx_set_idle(info);
  3941. tx_stop(info);
  3942. rx_stop(info);
  3943. set_rate(info, info->params.clock_speed);
  3944. if (info->params.loopback)
  3945. enable_loopback(info,1);
  3946. }
  3947. /* Set the transmit HDLC idle mode
  3948. */
  3949. static void tx_set_idle(SLMP_INFO *info)
  3950. {
  3951. unsigned char RegValue = 0xff;
  3952. /* Map API idle mode to SCA register bits */
  3953. switch(info->idle_mode) {
  3954. case HDLC_TXIDLE_FLAGS: RegValue = 0x7e; break;
  3955. case HDLC_TXIDLE_ALT_ZEROS_ONES: RegValue = 0xaa; break;
  3956. case HDLC_TXIDLE_ZEROS: RegValue = 0x00; break;
  3957. case HDLC_TXIDLE_ONES: RegValue = 0xff; break;
  3958. case HDLC_TXIDLE_ALT_MARK_SPACE: RegValue = 0xaa; break;
  3959. case HDLC_TXIDLE_SPACE: RegValue = 0x00; break;
  3960. case HDLC_TXIDLE_MARK: RegValue = 0xff; break;
  3961. }
  3962. write_reg(info, IDL, RegValue);
  3963. }
  3964. /* Query the adapter for the state of the V24 status (input) signals.
  3965. */
  3966. static void get_signals(SLMP_INFO *info)
  3967. {
  3968. u16 status = read_reg(info, SR3);
  3969. u16 gpstatus = read_status_reg(info);
  3970. u16 testbit;
  3971. /* clear all serial signals except RTS and DTR */
  3972. info->serial_signals &= SerialSignal_RTS | SerialSignal_DTR;
  3973. /* set serial signal bits to reflect MISR */
  3974. if (!(status & BIT3))
  3975. info->serial_signals |= SerialSignal_CTS;
  3976. if ( !(status & BIT2))
  3977. info->serial_signals |= SerialSignal_DCD;
  3978. testbit = BIT1 << (info->port_num * 2); // Port 0..3 RI is GPDATA<1,3,5,7>
  3979. if (!(gpstatus & testbit))
  3980. info->serial_signals |= SerialSignal_RI;
  3981. testbit = BIT0 << (info->port_num * 2); // Port 0..3 DSR is GPDATA<0,2,4,6>
  3982. if (!(gpstatus & testbit))
  3983. info->serial_signals |= SerialSignal_DSR;
  3984. }
  3985. /* Set the state of RTS and DTR based on contents of
  3986. * serial_signals member of device context.
  3987. */
  3988. static void set_signals(SLMP_INFO *info)
  3989. {
  3990. unsigned char RegValue;
  3991. u16 EnableBit;
  3992. RegValue = read_reg(info, CTL);
  3993. if (info->serial_signals & SerialSignal_RTS)
  3994. RegValue &= ~BIT0;
  3995. else
  3996. RegValue |= BIT0;
  3997. write_reg(info, CTL, RegValue);
  3998. // Port 0..3 DTR is ctrl reg <1,3,5,7>
  3999. EnableBit = BIT1 << (info->port_num*2);
  4000. if (info->serial_signals & SerialSignal_DTR)
  4001. info->port_array[0]->ctrlreg_value &= ~EnableBit;
  4002. else
  4003. info->port_array[0]->ctrlreg_value |= EnableBit;
  4004. write_control_reg(info);
  4005. }
  4006. /*******************/
  4007. /* DMA Buffer Code */
  4008. /*******************/
  4009. /* Set the count for all receive buffers to SCABUFSIZE
  4010. * and set the current buffer to the first buffer. This effectively
  4011. * makes all buffers free and discards any data in buffers.
  4012. */
  4013. static void rx_reset_buffers(SLMP_INFO *info)
  4014. {
  4015. rx_free_frame_buffers(info, 0, info->rx_buf_count - 1);
  4016. }
  4017. /* Free the buffers used by a received frame
  4018. *
  4019. * info pointer to device instance data
  4020. * first index of 1st receive buffer of frame
  4021. * last index of last receive buffer of frame
  4022. */
  4023. static void rx_free_frame_buffers(SLMP_INFO *info, unsigned int first, unsigned int last)
  4024. {
  4025. bool done = false;
  4026. while(!done) {
  4027. /* reset current buffer for reuse */
  4028. info->rx_buf_list[first].status = 0xff;
  4029. if (first == last) {
  4030. done = true;
  4031. /* set new last rx descriptor address */
  4032. write_reg16(info, RXDMA + EDA, info->rx_buf_list_ex[first].phys_entry);
  4033. }
  4034. first++;
  4035. if (first == info->rx_buf_count)
  4036. first = 0;
  4037. }
  4038. /* set current buffer to next buffer after last buffer of frame */
  4039. info->current_rx_buf = first;
  4040. }
  4041. /* Return a received frame from the receive DMA buffers.
  4042. * Only frames received without errors are returned.
  4043. *
  4044. * Return Value: true if frame returned, otherwise false
  4045. */
  4046. static bool rx_get_frame(SLMP_INFO *info)
  4047. {
  4048. unsigned int StartIndex, EndIndex; /* index of 1st and last buffers of Rx frame */
  4049. unsigned short status;
  4050. unsigned int framesize = 0;
  4051. bool ReturnCode = false;
  4052. unsigned long flags;
  4053. struct tty_struct *tty = info->port.tty;
  4054. unsigned char addr_field = 0xff;
  4055. SCADESC *desc;
  4056. SCADESC_EX *desc_ex;
  4057. CheckAgain:
  4058. /* assume no frame returned, set zero length */
  4059. framesize = 0;
  4060. addr_field = 0xff;
  4061. /*
  4062. * current_rx_buf points to the 1st buffer of the next available
  4063. * receive frame. To find the last buffer of the frame look for
  4064. * a non-zero status field in the buffer entries. (The status
  4065. * field is set by the 16C32 after completing a receive frame.
  4066. */
  4067. StartIndex = EndIndex = info->current_rx_buf;
  4068. for ( ;; ) {
  4069. desc = &info->rx_buf_list[EndIndex];
  4070. desc_ex = &info->rx_buf_list_ex[EndIndex];
  4071. if (desc->status == 0xff)
  4072. goto Cleanup; /* current desc still in use, no frames available */
  4073. if (framesize == 0 && info->params.addr_filter != 0xff)
  4074. addr_field = desc_ex->virt_addr[0];
  4075. framesize += desc->length;
  4076. /* Status != 0 means last buffer of frame */
  4077. if (desc->status)
  4078. break;
  4079. EndIndex++;
  4080. if (EndIndex == info->rx_buf_count)
  4081. EndIndex = 0;
  4082. if (EndIndex == info->current_rx_buf) {
  4083. /* all buffers have been 'used' but none mark */
  4084. /* the end of a frame. Reset buffers and receiver. */
  4085. if ( info->rx_enabled ){
  4086. spin_lock_irqsave(&info->lock,flags);
  4087. rx_start(info);
  4088. spin_unlock_irqrestore(&info->lock,flags);
  4089. }
  4090. goto Cleanup;
  4091. }
  4092. }
  4093. /* check status of receive frame */
  4094. /* frame status is byte stored after frame data
  4095. *
  4096. * 7 EOM (end of msg), 1 = last buffer of frame
  4097. * 6 Short Frame, 1 = short frame
  4098. * 5 Abort, 1 = frame aborted
  4099. * 4 Residue, 1 = last byte is partial
  4100. * 3 Overrun, 1 = overrun occurred during frame reception
  4101. * 2 CRC, 1 = CRC error detected
  4102. *
  4103. */
  4104. status = desc->status;
  4105. /* ignore CRC bit if not using CRC (bit is undefined) */
  4106. /* Note:CRC is not save to data buffer */
  4107. if (info->params.crc_type == HDLC_CRC_NONE)
  4108. status &= ~BIT2;
  4109. if (framesize == 0 ||
  4110. (addr_field != 0xff && addr_field != info->params.addr_filter)) {
  4111. /* discard 0 byte frames, this seems to occur sometime
  4112. * when remote is idling flags.
  4113. */
  4114. rx_free_frame_buffers(info, StartIndex, EndIndex);
  4115. goto CheckAgain;
  4116. }
  4117. if (framesize < 2)
  4118. status |= BIT6;
  4119. if (status & (BIT6+BIT5+BIT3+BIT2)) {
  4120. /* received frame has errors,
  4121. * update counts and mark frame size as 0
  4122. */
  4123. if (status & BIT6)
  4124. info->icount.rxshort++;
  4125. else if (status & BIT5)
  4126. info->icount.rxabort++;
  4127. else if (status & BIT3)
  4128. info->icount.rxover++;
  4129. else
  4130. info->icount.rxcrc++;
  4131. framesize = 0;
  4132. #if SYNCLINK_GENERIC_HDLC
  4133. {
  4134. info->netdev->stats.rx_errors++;
  4135. info->netdev->stats.rx_frame_errors++;
  4136. }
  4137. #endif
  4138. }
  4139. if ( debug_level >= DEBUG_LEVEL_BH )
  4140. printk("%s(%d):%s rx_get_frame() status=%04X size=%d\n",
  4141. __FILE__,__LINE__,info->device_name,status,framesize);
  4142. if ( debug_level >= DEBUG_LEVEL_DATA )
  4143. trace_block(info,info->rx_buf_list_ex[StartIndex].virt_addr,
  4144. min_t(unsigned int, framesize, SCABUFSIZE), 0);
  4145. if (framesize) {
  4146. if (framesize > info->max_frame_size)
  4147. info->icount.rxlong++;
  4148. else {
  4149. /* copy dma buffer(s) to contiguous intermediate buffer */
  4150. int copy_count = framesize;
  4151. int index = StartIndex;
  4152. unsigned char *ptmp = info->tmp_rx_buf;
  4153. info->tmp_rx_buf_count = framesize;
  4154. info->icount.rxok++;
  4155. while(copy_count) {
  4156. int partial_count = min(copy_count,SCABUFSIZE);
  4157. memcpy( ptmp,
  4158. info->rx_buf_list_ex[index].virt_addr,
  4159. partial_count );
  4160. ptmp += partial_count;
  4161. copy_count -= partial_count;
  4162. if ( ++index == info->rx_buf_count )
  4163. index = 0;
  4164. }
  4165. #if SYNCLINK_GENERIC_HDLC
  4166. if (info->netcount)
  4167. hdlcdev_rx(info,info->tmp_rx_buf,framesize);
  4168. else
  4169. #endif
  4170. ldisc_receive_buf(tty,info->tmp_rx_buf,
  4171. info->flag_buf, framesize);
  4172. }
  4173. }
  4174. /* Free the buffers used by this frame. */
  4175. rx_free_frame_buffers( info, StartIndex, EndIndex );
  4176. ReturnCode = true;
  4177. Cleanup:
  4178. if ( info->rx_enabled && info->rx_overflow ) {
  4179. /* Receiver is enabled, but needs to restarted due to
  4180. * rx buffer overflow. If buffers are empty, restart receiver.
  4181. */
  4182. if (info->rx_buf_list[EndIndex].status == 0xff) {
  4183. spin_lock_irqsave(&info->lock,flags);
  4184. rx_start(info);
  4185. spin_unlock_irqrestore(&info->lock,flags);
  4186. }
  4187. }
  4188. return ReturnCode;
  4189. }
  4190. /* load the transmit DMA buffer with data
  4191. */
  4192. static void tx_load_dma_buffer(SLMP_INFO *info, const char *buf, unsigned int count)
  4193. {
  4194. unsigned short copy_count;
  4195. unsigned int i = 0;
  4196. SCADESC *desc;
  4197. SCADESC_EX *desc_ex;
  4198. if ( debug_level >= DEBUG_LEVEL_DATA )
  4199. trace_block(info, buf, min_t(unsigned int, count, SCABUFSIZE), 1);
  4200. /* Copy source buffer to one or more DMA buffers, starting with
  4201. * the first transmit dma buffer.
  4202. */
  4203. for(i=0;;)
  4204. {
  4205. copy_count = min_t(unsigned int, count, SCABUFSIZE);
  4206. desc = &info->tx_buf_list[i];
  4207. desc_ex = &info->tx_buf_list_ex[i];
  4208. load_pci_memory(info, desc_ex->virt_addr,buf,copy_count);
  4209. desc->length = copy_count;
  4210. desc->status = 0;
  4211. buf += copy_count;
  4212. count -= copy_count;
  4213. if (!count)
  4214. break;
  4215. i++;
  4216. if (i >= info->tx_buf_count)
  4217. i = 0;
  4218. }
  4219. info->tx_buf_list[i].status = 0x81; /* set EOM and EOT status */
  4220. info->last_tx_buf = ++i;
  4221. }
  4222. static bool register_test(SLMP_INFO *info)
  4223. {
  4224. static unsigned char testval[] = {0x00, 0xff, 0xaa, 0x55, 0x69, 0x96};
  4225. static unsigned int count = ARRAY_SIZE(testval);
  4226. unsigned int i;
  4227. bool rc = true;
  4228. unsigned long flags;
  4229. spin_lock_irqsave(&info->lock,flags);
  4230. reset_port(info);
  4231. /* assume failure */
  4232. info->init_error = DiagStatus_AddressFailure;
  4233. /* Write bit patterns to various registers but do it out of */
  4234. /* sync, then read back and verify values. */
  4235. for (i = 0 ; i < count ; i++) {
  4236. write_reg(info, TMC, testval[i]);
  4237. write_reg(info, IDL, testval[(i+1)%count]);
  4238. write_reg(info, SA0, testval[(i+2)%count]);
  4239. write_reg(info, SA1, testval[(i+3)%count]);
  4240. if ( (read_reg(info, TMC) != testval[i]) ||
  4241. (read_reg(info, IDL) != testval[(i+1)%count]) ||
  4242. (read_reg(info, SA0) != testval[(i+2)%count]) ||
  4243. (read_reg(info, SA1) != testval[(i+3)%count]) )
  4244. {
  4245. rc = false;
  4246. break;
  4247. }
  4248. }
  4249. reset_port(info);
  4250. spin_unlock_irqrestore(&info->lock,flags);
  4251. return rc;
  4252. }
  4253. static bool irq_test(SLMP_INFO *info)
  4254. {
  4255. unsigned long timeout;
  4256. unsigned long flags;
  4257. unsigned char timer = (info->port_num & 1) ? TIMER2 : TIMER0;
  4258. spin_lock_irqsave(&info->lock,flags);
  4259. reset_port(info);
  4260. /* assume failure */
  4261. info->init_error = DiagStatus_IrqFailure;
  4262. info->irq_occurred = false;
  4263. /* setup timer0 on SCA0 to interrupt */
  4264. /* IER2<7..4> = timer<3..0> interrupt enables (1=enabled) */
  4265. write_reg(info, IER2, (unsigned char)((info->port_num & 1) ? BIT6 : BIT4));
  4266. write_reg(info, (unsigned char)(timer + TEPR), 0); /* timer expand prescale */
  4267. write_reg16(info, (unsigned char)(timer + TCONR), 1); /* timer constant */
  4268. /* TMCS, Timer Control/Status Register
  4269. *
  4270. * 07 CMF, Compare match flag (read only) 1=match
  4271. * 06 ECMI, CMF Interrupt Enable: 1=enabled
  4272. * 05 Reserved, must be 0
  4273. * 04 TME, Timer Enable
  4274. * 03..00 Reserved, must be 0
  4275. *
  4276. * 0101 0000
  4277. */
  4278. write_reg(info, (unsigned char)(timer + TMCS), 0x50);
  4279. spin_unlock_irqrestore(&info->lock,flags);
  4280. timeout=100;
  4281. while( timeout-- && !info->irq_occurred ) {
  4282. msleep_interruptible(10);
  4283. }
  4284. spin_lock_irqsave(&info->lock,flags);
  4285. reset_port(info);
  4286. spin_unlock_irqrestore(&info->lock,flags);
  4287. return info->irq_occurred;
  4288. }
  4289. /* initialize individual SCA device (2 ports)
  4290. */
  4291. static bool sca_init(SLMP_INFO *info)
  4292. {
  4293. /* set wait controller to single mem partition (low), no wait states */
  4294. write_reg(info, PABR0, 0); /* wait controller addr boundary 0 */
  4295. write_reg(info, PABR1, 0); /* wait controller addr boundary 1 */
  4296. write_reg(info, WCRL, 0); /* wait controller low range */
  4297. write_reg(info, WCRM, 0); /* wait controller mid range */
  4298. write_reg(info, WCRH, 0); /* wait controller high range */
  4299. /* DPCR, DMA Priority Control
  4300. *
  4301. * 07..05 Not used, must be 0
  4302. * 04 BRC, bus release condition: 0=all transfers complete
  4303. * 03 CCC, channel change condition: 0=every cycle
  4304. * 02..00 PR<2..0>, priority 100=round robin
  4305. *
  4306. * 00000100 = 0x04
  4307. */
  4308. write_reg(info, DPCR, dma_priority);
  4309. /* DMA Master Enable, BIT7: 1=enable all channels */
  4310. write_reg(info, DMER, 0x80);
  4311. /* enable all interrupt classes */
  4312. write_reg(info, IER0, 0xff); /* TxRDY,RxRDY,TxINT,RxINT (ports 0-1) */
  4313. write_reg(info, IER1, 0xff); /* DMIB,DMIA (channels 0-3) */
  4314. write_reg(info, IER2, 0xf0); /* TIRQ (timers 0-3) */
  4315. /* ITCR, interrupt control register
  4316. * 07 IPC, interrupt priority, 0=MSCI->DMA
  4317. * 06..05 IAK<1..0>, Acknowledge cycle, 00=non-ack cycle
  4318. * 04 VOS, Vector Output, 0=unmodified vector
  4319. * 03..00 Reserved, must be 0
  4320. */
  4321. write_reg(info, ITCR, 0);
  4322. return true;
  4323. }
  4324. /* initialize adapter hardware
  4325. */
  4326. static bool init_adapter(SLMP_INFO *info)
  4327. {
  4328. int i;
  4329. /* Set BIT30 of Local Control Reg 0x50 to reset SCA */
  4330. volatile u32 *MiscCtrl = (u32 *)(info->lcr_base + 0x50);
  4331. u32 readval;
  4332. info->misc_ctrl_value |= BIT30;
  4333. *MiscCtrl = info->misc_ctrl_value;
  4334. /*
  4335. * Force at least 170ns delay before clearing
  4336. * reset bit. Each read from LCR takes at least
  4337. * 30ns so 10 times for 300ns to be safe.
  4338. */
  4339. for(i=0;i<10;i++)
  4340. readval = *MiscCtrl;
  4341. info->misc_ctrl_value &= ~BIT30;
  4342. *MiscCtrl = info->misc_ctrl_value;
  4343. /* init control reg (all DTRs off, all clksel=input) */
  4344. info->ctrlreg_value = 0xaa;
  4345. write_control_reg(info);
  4346. {
  4347. volatile u32 *LCR1BRDR = (u32 *)(info->lcr_base + 0x2c);
  4348. lcr1_brdr_value &= ~(BIT5 + BIT4 + BIT3);
  4349. switch(read_ahead_count)
  4350. {
  4351. case 16:
  4352. lcr1_brdr_value |= BIT5 + BIT4 + BIT3;
  4353. break;
  4354. case 8:
  4355. lcr1_brdr_value |= BIT5 + BIT4;
  4356. break;
  4357. case 4:
  4358. lcr1_brdr_value |= BIT5 + BIT3;
  4359. break;
  4360. case 0:
  4361. lcr1_brdr_value |= BIT5;
  4362. break;
  4363. }
  4364. *LCR1BRDR = lcr1_brdr_value;
  4365. *MiscCtrl = misc_ctrl_value;
  4366. }
  4367. sca_init(info->port_array[0]);
  4368. sca_init(info->port_array[2]);
  4369. return true;
  4370. }
  4371. /* Loopback an HDLC frame to test the hardware
  4372. * interrupt and DMA functions.
  4373. */
  4374. static bool loopback_test(SLMP_INFO *info)
  4375. {
  4376. #define TESTFRAMESIZE 20
  4377. unsigned long timeout;
  4378. u16 count = TESTFRAMESIZE;
  4379. unsigned char buf[TESTFRAMESIZE];
  4380. bool rc = false;
  4381. unsigned long flags;
  4382. struct tty_struct *oldtty = info->port.tty;
  4383. u32 speed = info->params.clock_speed;
  4384. info->params.clock_speed = 3686400;
  4385. info->port.tty = NULL;
  4386. /* assume failure */
  4387. info->init_error = DiagStatus_DmaFailure;
  4388. /* build and send transmit frame */
  4389. for (count = 0; count < TESTFRAMESIZE;++count)
  4390. buf[count] = (unsigned char)count;
  4391. memset(info->tmp_rx_buf,0,TESTFRAMESIZE);
  4392. /* program hardware for HDLC and enabled receiver */
  4393. spin_lock_irqsave(&info->lock,flags);
  4394. hdlc_mode(info);
  4395. enable_loopback(info,1);
  4396. rx_start(info);
  4397. info->tx_count = count;
  4398. tx_load_dma_buffer(info,buf,count);
  4399. tx_start(info);
  4400. spin_unlock_irqrestore(&info->lock,flags);
  4401. /* wait for receive complete */
  4402. /* Set a timeout for waiting for interrupt. */
  4403. for ( timeout = 100; timeout; --timeout ) {
  4404. msleep_interruptible(10);
  4405. if (rx_get_frame(info)) {
  4406. rc = true;
  4407. break;
  4408. }
  4409. }
  4410. /* verify received frame length and contents */
  4411. if (rc &&
  4412. ( info->tmp_rx_buf_count != count ||
  4413. memcmp(buf, info->tmp_rx_buf,count))) {
  4414. rc = false;
  4415. }
  4416. spin_lock_irqsave(&info->lock,flags);
  4417. reset_adapter(info);
  4418. spin_unlock_irqrestore(&info->lock,flags);
  4419. info->params.clock_speed = speed;
  4420. info->port.tty = oldtty;
  4421. return rc;
  4422. }
  4423. /* Perform diagnostics on hardware
  4424. */
  4425. static int adapter_test( SLMP_INFO *info )
  4426. {
  4427. unsigned long flags;
  4428. if ( debug_level >= DEBUG_LEVEL_INFO )
  4429. printk( "%s(%d):Testing device %s\n",
  4430. __FILE__,__LINE__,info->device_name );
  4431. spin_lock_irqsave(&info->lock,flags);
  4432. init_adapter(info);
  4433. spin_unlock_irqrestore(&info->lock,flags);
  4434. info->port_array[0]->port_count = 0;
  4435. if ( register_test(info->port_array[0]) &&
  4436. register_test(info->port_array[1])) {
  4437. info->port_array[0]->port_count = 2;
  4438. if ( register_test(info->port_array[2]) &&
  4439. register_test(info->port_array[3]) )
  4440. info->port_array[0]->port_count += 2;
  4441. }
  4442. else {
  4443. printk( "%s(%d):Register test failure for device %s Addr=%08lX\n",
  4444. __FILE__,__LINE__,info->device_name, (unsigned long)(info->phys_sca_base));
  4445. return -ENODEV;
  4446. }
  4447. if ( !irq_test(info->port_array[0]) ||
  4448. !irq_test(info->port_array[1]) ||
  4449. (info->port_count == 4 && !irq_test(info->port_array[2])) ||
  4450. (info->port_count == 4 && !irq_test(info->port_array[3]))) {
  4451. printk( "%s(%d):Interrupt test failure for device %s IRQ=%d\n",
  4452. __FILE__,__LINE__,info->device_name, (unsigned short)(info->irq_level) );
  4453. return -ENODEV;
  4454. }
  4455. if (!loopback_test(info->port_array[0]) ||
  4456. !loopback_test(info->port_array[1]) ||
  4457. (info->port_count == 4 && !loopback_test(info->port_array[2])) ||
  4458. (info->port_count == 4 && !loopback_test(info->port_array[3]))) {
  4459. printk( "%s(%d):DMA test failure for device %s\n",
  4460. __FILE__,__LINE__,info->device_name);
  4461. return -ENODEV;
  4462. }
  4463. if ( debug_level >= DEBUG_LEVEL_INFO )
  4464. printk( "%s(%d):device %s passed diagnostics\n",
  4465. __FILE__,__LINE__,info->device_name );
  4466. info->port_array[0]->init_error = 0;
  4467. info->port_array[1]->init_error = 0;
  4468. if ( info->port_count > 2 ) {
  4469. info->port_array[2]->init_error = 0;
  4470. info->port_array[3]->init_error = 0;
  4471. }
  4472. return 0;
  4473. }
  4474. /* Test the shared memory on a PCI adapter.
  4475. */
  4476. static bool memory_test(SLMP_INFO *info)
  4477. {
  4478. static unsigned long testval[] = { 0x0, 0x55555555, 0xaaaaaaaa,
  4479. 0x66666666, 0x99999999, 0xffffffff, 0x12345678 };
  4480. unsigned long count = ARRAY_SIZE(testval);
  4481. unsigned long i;
  4482. unsigned long limit = SCA_MEM_SIZE/sizeof(unsigned long);
  4483. unsigned long * addr = (unsigned long *)info->memory_base;
  4484. /* Test data lines with test pattern at one location. */
  4485. for ( i = 0 ; i < count ; i++ ) {
  4486. *addr = testval[i];
  4487. if ( *addr != testval[i] )
  4488. return false;
  4489. }
  4490. /* Test address lines with incrementing pattern over */
  4491. /* entire address range. */
  4492. for ( i = 0 ; i < limit ; i++ ) {
  4493. *addr = i * 4;
  4494. addr++;
  4495. }
  4496. addr = (unsigned long *)info->memory_base;
  4497. for ( i = 0 ; i < limit ; i++ ) {
  4498. if ( *addr != i * 4 )
  4499. return false;
  4500. addr++;
  4501. }
  4502. memset( info->memory_base, 0, SCA_MEM_SIZE );
  4503. return true;
  4504. }
  4505. /* Load data into PCI adapter shared memory.
  4506. *
  4507. * The PCI9050 releases control of the local bus
  4508. * after completing the current read or write operation.
  4509. *
  4510. * While the PCI9050 write FIFO not empty, the
  4511. * PCI9050 treats all of the writes as a single transaction
  4512. * and does not release the bus. This causes DMA latency problems
  4513. * at high speeds when copying large data blocks to the shared memory.
  4514. *
  4515. * This function breaks a write into multiple transations by
  4516. * interleaving a read which flushes the write FIFO and 'completes'
  4517. * the write transation. This allows any pending DMA request to gain control
  4518. * of the local bus in a timely fasion.
  4519. */
  4520. static void load_pci_memory(SLMP_INFO *info, char* dest, const char* src, unsigned short count)
  4521. {
  4522. /* A load interval of 16 allows for 4 32-bit writes at */
  4523. /* 136ns each for a maximum latency of 542ns on the local bus.*/
  4524. unsigned short interval = count / sca_pci_load_interval;
  4525. unsigned short i;
  4526. for ( i = 0 ; i < interval ; i++ )
  4527. {
  4528. memcpy(dest, src, sca_pci_load_interval);
  4529. read_status_reg(info);
  4530. dest += sca_pci_load_interval;
  4531. src += sca_pci_load_interval;
  4532. }
  4533. memcpy(dest, src, count % sca_pci_load_interval);
  4534. }
  4535. static void trace_block(SLMP_INFO *info,const char* data, int count, int xmit)
  4536. {
  4537. int i;
  4538. int linecount;
  4539. if (xmit)
  4540. printk("%s tx data:\n",info->device_name);
  4541. else
  4542. printk("%s rx data:\n",info->device_name);
  4543. while(count) {
  4544. if (count > 16)
  4545. linecount = 16;
  4546. else
  4547. linecount = count;
  4548. for(i=0;i<linecount;i++)
  4549. printk("%02X ",(unsigned char)data[i]);
  4550. for(;i<17;i++)
  4551. printk(" ");
  4552. for(i=0;i<linecount;i++) {
  4553. if (data[i]>=040 && data[i]<=0176)
  4554. printk("%c",data[i]);
  4555. else
  4556. printk(".");
  4557. }
  4558. printk("\n");
  4559. data += linecount;
  4560. count -= linecount;
  4561. }
  4562. } /* end of trace_block() */
  4563. /* called when HDLC frame times out
  4564. * update stats and do tx completion processing
  4565. */
  4566. static void tx_timeout(unsigned long context)
  4567. {
  4568. SLMP_INFO *info = (SLMP_INFO*)context;
  4569. unsigned long flags;
  4570. if ( debug_level >= DEBUG_LEVEL_INFO )
  4571. printk( "%s(%d):%s tx_timeout()\n",
  4572. __FILE__,__LINE__,info->device_name);
  4573. if(info->tx_active && info->params.mode == MGSL_MODE_HDLC) {
  4574. info->icount.txtimeout++;
  4575. }
  4576. spin_lock_irqsave(&info->lock,flags);
  4577. info->tx_active = false;
  4578. info->tx_count = info->tx_put = info->tx_get = 0;
  4579. spin_unlock_irqrestore(&info->lock,flags);
  4580. #if SYNCLINK_GENERIC_HDLC
  4581. if (info->netcount)
  4582. hdlcdev_tx_done(info);
  4583. else
  4584. #endif
  4585. bh_transmit(info);
  4586. }
  4587. /* called to periodically check the DSR/RI modem signal input status
  4588. */
  4589. static void status_timeout(unsigned long context)
  4590. {
  4591. u16 status = 0;
  4592. SLMP_INFO *info = (SLMP_INFO*)context;
  4593. unsigned long flags;
  4594. unsigned char delta;
  4595. spin_lock_irqsave(&info->lock,flags);
  4596. get_signals(info);
  4597. spin_unlock_irqrestore(&info->lock,flags);
  4598. /* check for DSR/RI state change */
  4599. delta = info->old_signals ^ info->serial_signals;
  4600. info->old_signals = info->serial_signals;
  4601. if (delta & SerialSignal_DSR)
  4602. status |= MISCSTATUS_DSR_LATCHED|(info->serial_signals&SerialSignal_DSR);
  4603. if (delta & SerialSignal_RI)
  4604. status |= MISCSTATUS_RI_LATCHED|(info->serial_signals&SerialSignal_RI);
  4605. if (delta & SerialSignal_DCD)
  4606. status |= MISCSTATUS_DCD_LATCHED|(info->serial_signals&SerialSignal_DCD);
  4607. if (delta & SerialSignal_CTS)
  4608. status |= MISCSTATUS_CTS_LATCHED|(info->serial_signals&SerialSignal_CTS);
  4609. if (status)
  4610. isr_io_pin(info,status);
  4611. mod_timer(&info->status_timer, jiffies + msecs_to_jiffies(10));
  4612. }
  4613. /* Register Access Routines -
  4614. * All registers are memory mapped
  4615. */
  4616. #define CALC_REGADDR() \
  4617. unsigned char * RegAddr = (unsigned char*)(info->sca_base + Addr); \
  4618. if (info->port_num > 1) \
  4619. RegAddr += 256; /* port 0-1 SCA0, 2-3 SCA1 */ \
  4620. if ( info->port_num & 1) { \
  4621. if (Addr > 0x7f) \
  4622. RegAddr += 0x40; /* DMA access */ \
  4623. else if (Addr > 0x1f && Addr < 0x60) \
  4624. RegAddr += 0x20; /* MSCI access */ \
  4625. }
  4626. static unsigned char read_reg(SLMP_INFO * info, unsigned char Addr)
  4627. {
  4628. CALC_REGADDR();
  4629. return *RegAddr;
  4630. }
  4631. static void write_reg(SLMP_INFO * info, unsigned char Addr, unsigned char Value)
  4632. {
  4633. CALC_REGADDR();
  4634. *RegAddr = Value;
  4635. }
  4636. static u16 read_reg16(SLMP_INFO * info, unsigned char Addr)
  4637. {
  4638. CALC_REGADDR();
  4639. return *((u16 *)RegAddr);
  4640. }
  4641. static void write_reg16(SLMP_INFO * info, unsigned char Addr, u16 Value)
  4642. {
  4643. CALC_REGADDR();
  4644. *((u16 *)RegAddr) = Value;
  4645. }
  4646. static unsigned char read_status_reg(SLMP_INFO * info)
  4647. {
  4648. unsigned char *RegAddr = (unsigned char *)info->statctrl_base;
  4649. return *RegAddr;
  4650. }
  4651. static void write_control_reg(SLMP_INFO * info)
  4652. {
  4653. unsigned char *RegAddr = (unsigned char *)info->statctrl_base;
  4654. *RegAddr = info->port_array[0]->ctrlreg_value;
  4655. }
  4656. static int synclinkmp_init_one (struct pci_dev *dev,
  4657. const struct pci_device_id *ent)
  4658. {
  4659. if (pci_enable_device(dev)) {
  4660. printk("error enabling pci device %p\n", dev);
  4661. return -EIO;
  4662. }
  4663. device_init( ++synclinkmp_adapter_count, dev );
  4664. return 0;
  4665. }
  4666. static void synclinkmp_remove_one (struct pci_dev *dev)
  4667. {
  4668. }