xilinx_uartps.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475
  1. /*
  2. * Cadence UART driver (found in Xilinx Zynq)
  3. *
  4. * 2011 - 2014 (C) Xilinx Inc.
  5. *
  6. * This program is free software; you can redistribute it
  7. * and/or modify it under the terms of the GNU General Public
  8. * License as published by the Free Software Foundation;
  9. * either version 2 of the License, or (at your option) any
  10. * later version.
  11. *
  12. * This driver has originally been pushed by Xilinx using a Zynq-branding. This
  13. * still shows in the naming of this file, the kconfig symbols and some symbols
  14. * in the code.
  15. */
  16. #if defined(CONFIG_SERIAL_XILINX_PS_UART_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  17. #define SUPPORT_SYSRQ
  18. #endif
  19. #include <linux/platform_device.h>
  20. #include <linux/serial.h>
  21. #include <linux/console.h>
  22. #include <linux/serial_core.h>
  23. #include <linux/slab.h>
  24. #include <linux/tty.h>
  25. #include <linux/tty_flip.h>
  26. #include <linux/clk.h>
  27. #include <linux/irq.h>
  28. #include <linux/io.h>
  29. #include <linux/of.h>
  30. #include <linux/module.h>
  31. #define CDNS_UART_TTY_NAME "ttyPS"
  32. #define CDNS_UART_NAME "xuartps"
  33. #define CDNS_UART_MAJOR 0 /* use dynamic node allocation */
  34. #define CDNS_UART_MINOR 0 /* works best with devtmpfs */
  35. #define CDNS_UART_NR_PORTS 2
  36. #define CDNS_UART_FIFO_SIZE 64 /* FIFO size */
  37. #define CDNS_UART_REGISTER_SPACE 0xFFF
  38. #define cdns_uart_readl(offset) ioread32(port->membase + offset)
  39. #define cdns_uart_writel(val, offset) iowrite32(val, port->membase + offset)
  40. /* Rx Trigger level */
  41. static int rx_trigger_level = 56;
  42. module_param(rx_trigger_level, uint, S_IRUGO);
  43. MODULE_PARM_DESC(rx_trigger_level, "Rx trigger level, 1-63 bytes");
  44. /* Rx Timeout */
  45. static int rx_timeout = 10;
  46. module_param(rx_timeout, uint, S_IRUGO);
  47. MODULE_PARM_DESC(rx_timeout, "Rx timeout, 1-255");
  48. /* Register offsets for the UART. */
  49. #define CDNS_UART_CR_OFFSET 0x00 /* Control Register */
  50. #define CDNS_UART_MR_OFFSET 0x04 /* Mode Register */
  51. #define CDNS_UART_IER_OFFSET 0x08 /* Interrupt Enable */
  52. #define CDNS_UART_IDR_OFFSET 0x0C /* Interrupt Disable */
  53. #define CDNS_UART_IMR_OFFSET 0x10 /* Interrupt Mask */
  54. #define CDNS_UART_ISR_OFFSET 0x14 /* Interrupt Status */
  55. #define CDNS_UART_BAUDGEN_OFFSET 0x18 /* Baud Rate Generator */
  56. #define CDNS_UART_RXTOUT_OFFSET 0x1C /* RX Timeout */
  57. #define CDNS_UART_RXWM_OFFSET 0x20 /* RX FIFO Trigger Level */
  58. #define CDNS_UART_MODEMCR_OFFSET 0x24 /* Modem Control */
  59. #define CDNS_UART_MODEMSR_OFFSET 0x28 /* Modem Status */
  60. #define CDNS_UART_SR_OFFSET 0x2C /* Channel Status */
  61. #define CDNS_UART_FIFO_OFFSET 0x30 /* FIFO */
  62. #define CDNS_UART_BAUDDIV_OFFSET 0x34 /* Baud Rate Divider */
  63. #define CDNS_UART_FLOWDEL_OFFSET 0x38 /* Flow Delay */
  64. #define CDNS_UART_IRRX_PWIDTH_OFFSET 0x3C /* IR Min Received Pulse Width */
  65. #define CDNS_UART_IRTX_PWIDTH_OFFSET 0x40 /* IR Transmitted pulse Width */
  66. #define CDNS_UART_TXWM_OFFSET 0x44 /* TX FIFO Trigger Level */
  67. /* Control Register Bit Definitions */
  68. #define CDNS_UART_CR_STOPBRK 0x00000100 /* Stop TX break */
  69. #define CDNS_UART_CR_STARTBRK 0x00000080 /* Set TX break */
  70. #define CDNS_UART_CR_TX_DIS 0x00000020 /* TX disabled. */
  71. #define CDNS_UART_CR_TX_EN 0x00000010 /* TX enabled */
  72. #define CDNS_UART_CR_RX_DIS 0x00000008 /* RX disabled. */
  73. #define CDNS_UART_CR_RX_EN 0x00000004 /* RX enabled */
  74. #define CDNS_UART_CR_TXRST 0x00000002 /* TX logic reset */
  75. #define CDNS_UART_CR_RXRST 0x00000001 /* RX logic reset */
  76. #define CDNS_UART_CR_RST_TO 0x00000040 /* Restart Timeout Counter */
  77. /*
  78. * Mode Register:
  79. * The mode register (MR) defines the mode of transfer as well as the data
  80. * format. If this register is modified during transmission or reception,
  81. * data validity cannot be guaranteed.
  82. */
  83. #define CDNS_UART_MR_CLKSEL 0x00000001 /* Pre-scalar selection */
  84. #define CDNS_UART_MR_CHMODE_L_LOOP 0x00000200 /* Local loop back mode */
  85. #define CDNS_UART_MR_CHMODE_NORM 0x00000000 /* Normal mode */
  86. #define CDNS_UART_MR_STOPMODE_2_BIT 0x00000080 /* 2 stop bits */
  87. #define CDNS_UART_MR_STOPMODE_1_BIT 0x00000000 /* 1 stop bit */
  88. #define CDNS_UART_MR_PARITY_NONE 0x00000020 /* No parity mode */
  89. #define CDNS_UART_MR_PARITY_MARK 0x00000018 /* Mark parity mode */
  90. #define CDNS_UART_MR_PARITY_SPACE 0x00000010 /* Space parity mode */
  91. #define CDNS_UART_MR_PARITY_ODD 0x00000008 /* Odd parity mode */
  92. #define CDNS_UART_MR_PARITY_EVEN 0x00000000 /* Even parity mode */
  93. #define CDNS_UART_MR_CHARLEN_6_BIT 0x00000006 /* 6 bits data */
  94. #define CDNS_UART_MR_CHARLEN_7_BIT 0x00000004 /* 7 bits data */
  95. #define CDNS_UART_MR_CHARLEN_8_BIT 0x00000000 /* 8 bits data */
  96. /*
  97. * Interrupt Registers:
  98. * Interrupt control logic uses the interrupt enable register (IER) and the
  99. * interrupt disable register (IDR) to set the value of the bits in the
  100. * interrupt mask register (IMR). The IMR determines whether to pass an
  101. * interrupt to the interrupt status register (ISR).
  102. * Writing a 1 to IER Enables an interrupt, writing a 1 to IDR disables an
  103. * interrupt. IMR and ISR are read only, and IER and IDR are write only.
  104. * Reading either IER or IDR returns 0x00.
  105. * All four registers have the same bit definitions.
  106. */
  107. #define CDNS_UART_IXR_TOUT 0x00000100 /* RX Timeout error interrupt */
  108. #define CDNS_UART_IXR_PARITY 0x00000080 /* Parity error interrupt */
  109. #define CDNS_UART_IXR_FRAMING 0x00000040 /* Framing error interrupt */
  110. #define CDNS_UART_IXR_OVERRUN 0x00000020 /* Overrun error interrupt */
  111. #define CDNS_UART_IXR_TXFULL 0x00000010 /* TX FIFO Full interrupt */
  112. #define CDNS_UART_IXR_TXEMPTY 0x00000008 /* TX FIFO empty interrupt */
  113. #define CDNS_UART_ISR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt */
  114. #define CDNS_UART_IXR_RXTRIG 0x00000001 /* RX FIFO trigger interrupt */
  115. #define CDNS_UART_IXR_RXFULL 0x00000004 /* RX FIFO full interrupt. */
  116. #define CDNS_UART_IXR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt. */
  117. #define CDNS_UART_IXR_MASK 0x00001FFF /* Valid bit mask */
  118. /* Goes in read_status_mask for break detection as the HW doesn't do it*/
  119. #define CDNS_UART_IXR_BRK 0x80000000
  120. /*
  121. * Channel Status Register:
  122. * The channel status register (CSR) is provided to enable the control logic
  123. * to monitor the status of bits in the channel interrupt status register,
  124. * even if these are masked out by the interrupt mask register.
  125. */
  126. #define CDNS_UART_SR_RXEMPTY 0x00000002 /* RX FIFO empty */
  127. #define CDNS_UART_SR_TXEMPTY 0x00000008 /* TX FIFO empty */
  128. #define CDNS_UART_SR_TXFULL 0x00000010 /* TX FIFO full */
  129. #define CDNS_UART_SR_RXTRIG 0x00000001 /* Rx Trigger */
  130. /* baud dividers min/max values */
  131. #define CDNS_UART_BDIV_MIN 4
  132. #define CDNS_UART_BDIV_MAX 255
  133. #define CDNS_UART_CD_MAX 65535
  134. /**
  135. * struct cdns_uart - device data
  136. * @port: Pointer to the UART port
  137. * @uartclk: Reference clock
  138. * @pclk: APB clock
  139. * @baud: Current baud rate
  140. * @clk_rate_change_nb: Notifier block for clock changes
  141. */
  142. struct cdns_uart {
  143. struct uart_port *port;
  144. struct clk *uartclk;
  145. struct clk *pclk;
  146. unsigned int baud;
  147. struct notifier_block clk_rate_change_nb;
  148. };
  149. #define to_cdns_uart(_nb) container_of(_nb, struct cdns_uart, \
  150. clk_rate_change_nb);
  151. /**
  152. * cdns_uart_isr - Interrupt handler
  153. * @irq: Irq number
  154. * @dev_id: Id of the port
  155. *
  156. * Return: IRQHANDLED
  157. */
  158. static irqreturn_t cdns_uart_isr(int irq, void *dev_id)
  159. {
  160. struct uart_port *port = (struct uart_port *)dev_id;
  161. unsigned long flags;
  162. unsigned int isrstatus, numbytes;
  163. unsigned int data;
  164. char status = TTY_NORMAL;
  165. spin_lock_irqsave(&port->lock, flags);
  166. /* Read the interrupt status register to determine which
  167. * interrupt(s) is/are active.
  168. */
  169. isrstatus = cdns_uart_readl(CDNS_UART_ISR_OFFSET);
  170. /*
  171. * There is no hardware break detection, so we interpret framing
  172. * error with all-zeros data as a break sequence. Most of the time,
  173. * there's another non-zero byte at the end of the sequence.
  174. */
  175. if (isrstatus & CDNS_UART_IXR_FRAMING) {
  176. while (!(cdns_uart_readl(CDNS_UART_SR_OFFSET) &
  177. CDNS_UART_SR_RXEMPTY)) {
  178. if (!cdns_uart_readl(CDNS_UART_FIFO_OFFSET)) {
  179. port->read_status_mask |= CDNS_UART_IXR_BRK;
  180. isrstatus &= ~CDNS_UART_IXR_FRAMING;
  181. }
  182. }
  183. cdns_uart_writel(CDNS_UART_IXR_FRAMING, CDNS_UART_ISR_OFFSET);
  184. }
  185. /* drop byte with parity error if IGNPAR specified */
  186. if (isrstatus & port->ignore_status_mask & CDNS_UART_IXR_PARITY)
  187. isrstatus &= ~(CDNS_UART_IXR_RXTRIG | CDNS_UART_IXR_TOUT);
  188. isrstatus &= port->read_status_mask;
  189. isrstatus &= ~port->ignore_status_mask;
  190. if ((isrstatus & CDNS_UART_IXR_TOUT) ||
  191. (isrstatus & CDNS_UART_IXR_RXTRIG)) {
  192. /* Receive Timeout Interrupt */
  193. while ((cdns_uart_readl(CDNS_UART_SR_OFFSET) &
  194. CDNS_UART_SR_RXEMPTY) != CDNS_UART_SR_RXEMPTY) {
  195. data = cdns_uart_readl(CDNS_UART_FIFO_OFFSET);
  196. /* Non-NULL byte after BREAK is garbage (99%) */
  197. if (data && (port->read_status_mask &
  198. CDNS_UART_IXR_BRK)) {
  199. port->read_status_mask &= ~CDNS_UART_IXR_BRK;
  200. port->icount.brk++;
  201. if (uart_handle_break(port))
  202. continue;
  203. }
  204. #ifdef SUPPORT_SYSRQ
  205. /*
  206. * uart_handle_sysrq_char() doesn't work if
  207. * spinlocked, for some reason
  208. */
  209. if (port->sysrq) {
  210. spin_unlock(&port->lock);
  211. if (uart_handle_sysrq_char(port,
  212. (unsigned char)data)) {
  213. spin_lock(&port->lock);
  214. continue;
  215. }
  216. spin_lock(&port->lock);
  217. }
  218. #endif
  219. port->icount.rx++;
  220. if (isrstatus & CDNS_UART_IXR_PARITY) {
  221. port->icount.parity++;
  222. status = TTY_PARITY;
  223. } else if (isrstatus & CDNS_UART_IXR_FRAMING) {
  224. port->icount.frame++;
  225. status = TTY_FRAME;
  226. } else if (isrstatus & CDNS_UART_IXR_OVERRUN) {
  227. port->icount.overrun++;
  228. }
  229. uart_insert_char(port, isrstatus, CDNS_UART_IXR_OVERRUN,
  230. data, status);
  231. }
  232. spin_unlock(&port->lock);
  233. tty_flip_buffer_push(&port->state->port);
  234. spin_lock(&port->lock);
  235. }
  236. /* Dispatch an appropriate handler */
  237. if ((isrstatus & CDNS_UART_IXR_TXEMPTY) == CDNS_UART_IXR_TXEMPTY) {
  238. if (uart_circ_empty(&port->state->xmit)) {
  239. cdns_uart_writel(CDNS_UART_IXR_TXEMPTY,
  240. CDNS_UART_IDR_OFFSET);
  241. } else {
  242. numbytes = port->fifosize;
  243. /* Break if no more data available in the UART buffer */
  244. while (numbytes--) {
  245. if (uart_circ_empty(&port->state->xmit))
  246. break;
  247. /* Get the data from the UART circular buffer
  248. * and write it to the cdns_uart's TX_FIFO
  249. * register.
  250. */
  251. cdns_uart_writel(
  252. port->state->xmit.buf[port->state->xmit.
  253. tail], CDNS_UART_FIFO_OFFSET);
  254. port->icount.tx++;
  255. /* Adjust the tail of the UART buffer and wrap
  256. * the buffer if it reaches limit.
  257. */
  258. port->state->xmit.tail =
  259. (port->state->xmit.tail + 1) &
  260. (UART_XMIT_SIZE - 1);
  261. }
  262. if (uart_circ_chars_pending(
  263. &port->state->xmit) < WAKEUP_CHARS)
  264. uart_write_wakeup(port);
  265. }
  266. }
  267. cdns_uart_writel(isrstatus, CDNS_UART_ISR_OFFSET);
  268. /* be sure to release the lock and tty before leaving */
  269. spin_unlock_irqrestore(&port->lock, flags);
  270. return IRQ_HANDLED;
  271. }
  272. /**
  273. * cdns_uart_calc_baud_divs - Calculate baud rate divisors
  274. * @clk: UART module input clock
  275. * @baud: Desired baud rate
  276. * @rbdiv: BDIV value (return value)
  277. * @rcd: CD value (return value)
  278. * @div8: Value for clk_sel bit in mod (return value)
  279. * Return: baud rate, requested baud when possible, or actual baud when there
  280. * was too much error, zero if no valid divisors are found.
  281. *
  282. * Formula to obtain baud rate is
  283. * baud_tx/rx rate = clk/CD * (BDIV + 1)
  284. * input_clk = (Uart User Defined Clock or Apb Clock)
  285. * depends on UCLKEN in MR Reg
  286. * clk = input_clk or input_clk/8;
  287. * depends on CLKS in MR reg
  288. * CD and BDIV depends on values in
  289. * baud rate generate register
  290. * baud rate clock divisor register
  291. */
  292. static unsigned int cdns_uart_calc_baud_divs(unsigned int clk,
  293. unsigned int baud, u32 *rbdiv, u32 *rcd, int *div8)
  294. {
  295. u32 cd, bdiv;
  296. unsigned int calc_baud;
  297. unsigned int bestbaud = 0;
  298. unsigned int bauderror;
  299. unsigned int besterror = ~0;
  300. if (baud < clk / ((CDNS_UART_BDIV_MAX + 1) * CDNS_UART_CD_MAX)) {
  301. *div8 = 1;
  302. clk /= 8;
  303. } else {
  304. *div8 = 0;
  305. }
  306. for (bdiv = CDNS_UART_BDIV_MIN; bdiv <= CDNS_UART_BDIV_MAX; bdiv++) {
  307. cd = DIV_ROUND_CLOSEST(clk, baud * (bdiv + 1));
  308. if (cd < 1 || cd > CDNS_UART_CD_MAX)
  309. continue;
  310. calc_baud = clk / (cd * (bdiv + 1));
  311. if (baud > calc_baud)
  312. bauderror = baud - calc_baud;
  313. else
  314. bauderror = calc_baud - baud;
  315. if (besterror > bauderror) {
  316. *rbdiv = bdiv;
  317. *rcd = cd;
  318. bestbaud = calc_baud;
  319. besterror = bauderror;
  320. }
  321. }
  322. /* use the values when percent error is acceptable */
  323. if (((besterror * 100) / baud) < 3)
  324. bestbaud = baud;
  325. return bestbaud;
  326. }
  327. /**
  328. * cdns_uart_set_baud_rate - Calculate and set the baud rate
  329. * @port: Handle to the uart port structure
  330. * @baud: Baud rate to set
  331. * Return: baud rate, requested baud when possible, or actual baud when there
  332. * was too much error, zero if no valid divisors are found.
  333. */
  334. static unsigned int cdns_uart_set_baud_rate(struct uart_port *port,
  335. unsigned int baud)
  336. {
  337. unsigned int calc_baud;
  338. u32 cd = 0, bdiv = 0;
  339. u32 mreg;
  340. int div8;
  341. struct cdns_uart *cdns_uart = port->private_data;
  342. calc_baud = cdns_uart_calc_baud_divs(port->uartclk, baud, &bdiv, &cd,
  343. &div8);
  344. /* Write new divisors to hardware */
  345. mreg = cdns_uart_readl(CDNS_UART_MR_OFFSET);
  346. if (div8)
  347. mreg |= CDNS_UART_MR_CLKSEL;
  348. else
  349. mreg &= ~CDNS_UART_MR_CLKSEL;
  350. cdns_uart_writel(mreg, CDNS_UART_MR_OFFSET);
  351. cdns_uart_writel(cd, CDNS_UART_BAUDGEN_OFFSET);
  352. cdns_uart_writel(bdiv, CDNS_UART_BAUDDIV_OFFSET);
  353. cdns_uart->baud = baud;
  354. return calc_baud;
  355. }
  356. #ifdef CONFIG_COMMON_CLK
  357. /**
  358. * cdns_uart_clk_notitifer_cb - Clock notifier callback
  359. * @nb: Notifier block
  360. * @event: Notify event
  361. * @data: Notifier data
  362. * Return: NOTIFY_OK or NOTIFY_DONE on success, NOTIFY_BAD on error.
  363. */
  364. static int cdns_uart_clk_notifier_cb(struct notifier_block *nb,
  365. unsigned long event, void *data)
  366. {
  367. u32 ctrl_reg;
  368. struct uart_port *port;
  369. int locked = 0;
  370. struct clk_notifier_data *ndata = data;
  371. unsigned long flags = 0;
  372. struct cdns_uart *cdns_uart = to_cdns_uart(nb);
  373. port = cdns_uart->port;
  374. if (port->suspended)
  375. return NOTIFY_OK;
  376. switch (event) {
  377. case PRE_RATE_CHANGE:
  378. {
  379. u32 bdiv, cd;
  380. int div8;
  381. /*
  382. * Find out if current baud-rate can be achieved with new clock
  383. * frequency.
  384. */
  385. if (!cdns_uart_calc_baud_divs(ndata->new_rate, cdns_uart->baud,
  386. &bdiv, &cd, &div8)) {
  387. dev_warn(port->dev, "clock rate change rejected\n");
  388. return NOTIFY_BAD;
  389. }
  390. spin_lock_irqsave(&cdns_uart->port->lock, flags);
  391. /* Disable the TX and RX to set baud rate */
  392. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  393. ctrl_reg |= CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS;
  394. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  395. spin_unlock_irqrestore(&cdns_uart->port->lock, flags);
  396. return NOTIFY_OK;
  397. }
  398. case POST_RATE_CHANGE:
  399. /*
  400. * Set clk dividers to generate correct baud with new clock
  401. * frequency.
  402. */
  403. spin_lock_irqsave(&cdns_uart->port->lock, flags);
  404. locked = 1;
  405. port->uartclk = ndata->new_rate;
  406. cdns_uart->baud = cdns_uart_set_baud_rate(cdns_uart->port,
  407. cdns_uart->baud);
  408. /* fall through */
  409. case ABORT_RATE_CHANGE:
  410. if (!locked)
  411. spin_lock_irqsave(&cdns_uart->port->lock, flags);
  412. /* Set TX/RX Reset */
  413. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  414. ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
  415. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  416. while (cdns_uart_readl(CDNS_UART_CR_OFFSET) &
  417. (CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST))
  418. cpu_relax();
  419. /*
  420. * Clear the RX disable and TX disable bits and then set the TX
  421. * enable bit and RX enable bit to enable the transmitter and
  422. * receiver.
  423. */
  424. cdns_uart_writel(rx_timeout, CDNS_UART_RXTOUT_OFFSET);
  425. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  426. ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
  427. ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
  428. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  429. spin_unlock_irqrestore(&cdns_uart->port->lock, flags);
  430. return NOTIFY_OK;
  431. default:
  432. return NOTIFY_DONE;
  433. }
  434. }
  435. #endif
  436. /**
  437. * cdns_uart_start_tx - Start transmitting bytes
  438. * @port: Handle to the uart port structure
  439. */
  440. static void cdns_uart_start_tx(struct uart_port *port)
  441. {
  442. unsigned int status, numbytes = port->fifosize;
  443. if (uart_circ_empty(&port->state->xmit) || uart_tx_stopped(port))
  444. return;
  445. status = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  446. /* Set the TX enable bit and clear the TX disable bit to enable the
  447. * transmitter.
  448. */
  449. cdns_uart_writel((status & ~CDNS_UART_CR_TX_DIS) | CDNS_UART_CR_TX_EN,
  450. CDNS_UART_CR_OFFSET);
  451. while (numbytes-- && ((cdns_uart_readl(CDNS_UART_SR_OFFSET) &
  452. CDNS_UART_SR_TXFULL)) != CDNS_UART_SR_TXFULL) {
  453. /* Break if no more data available in the UART buffer */
  454. if (uart_circ_empty(&port->state->xmit))
  455. break;
  456. /* Get the data from the UART circular buffer and
  457. * write it to the cdns_uart's TX_FIFO register.
  458. */
  459. cdns_uart_writel(
  460. port->state->xmit.buf[port->state->xmit.tail],
  461. CDNS_UART_FIFO_OFFSET);
  462. port->icount.tx++;
  463. /* Adjust the tail of the UART buffer and wrap
  464. * the buffer if it reaches limit.
  465. */
  466. port->state->xmit.tail = (port->state->xmit.tail + 1) &
  467. (UART_XMIT_SIZE - 1);
  468. }
  469. cdns_uart_writel(CDNS_UART_IXR_TXEMPTY, CDNS_UART_ISR_OFFSET);
  470. /* Enable the TX Empty interrupt */
  471. cdns_uart_writel(CDNS_UART_IXR_TXEMPTY, CDNS_UART_IER_OFFSET);
  472. if (uart_circ_chars_pending(&port->state->xmit) < WAKEUP_CHARS)
  473. uart_write_wakeup(port);
  474. }
  475. /**
  476. * cdns_uart_stop_tx - Stop TX
  477. * @port: Handle to the uart port structure
  478. */
  479. static void cdns_uart_stop_tx(struct uart_port *port)
  480. {
  481. unsigned int regval;
  482. regval = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  483. regval |= CDNS_UART_CR_TX_DIS;
  484. /* Disable the transmitter */
  485. cdns_uart_writel(regval, CDNS_UART_CR_OFFSET);
  486. }
  487. /**
  488. * cdns_uart_stop_rx - Stop RX
  489. * @port: Handle to the uart port structure
  490. */
  491. static void cdns_uart_stop_rx(struct uart_port *port)
  492. {
  493. unsigned int regval;
  494. regval = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  495. regval |= CDNS_UART_CR_RX_DIS;
  496. /* Disable the receiver */
  497. cdns_uart_writel(regval, CDNS_UART_CR_OFFSET);
  498. }
  499. /**
  500. * cdns_uart_tx_empty - Check whether TX is empty
  501. * @port: Handle to the uart port structure
  502. *
  503. * Return: TIOCSER_TEMT on success, 0 otherwise
  504. */
  505. static unsigned int cdns_uart_tx_empty(struct uart_port *port)
  506. {
  507. unsigned int status;
  508. status = cdns_uart_readl(CDNS_UART_ISR_OFFSET) & CDNS_UART_IXR_TXEMPTY;
  509. return status ? TIOCSER_TEMT : 0;
  510. }
  511. /**
  512. * cdns_uart_break_ctl - Based on the input ctl we have to start or stop
  513. * transmitting char breaks
  514. * @port: Handle to the uart port structure
  515. * @ctl: Value based on which start or stop decision is taken
  516. */
  517. static void cdns_uart_break_ctl(struct uart_port *port, int ctl)
  518. {
  519. unsigned int status;
  520. unsigned long flags;
  521. spin_lock_irqsave(&port->lock, flags);
  522. status = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  523. if (ctl == -1)
  524. cdns_uart_writel(CDNS_UART_CR_STARTBRK | status,
  525. CDNS_UART_CR_OFFSET);
  526. else {
  527. if ((status & CDNS_UART_CR_STOPBRK) == 0)
  528. cdns_uart_writel(CDNS_UART_CR_STOPBRK | status,
  529. CDNS_UART_CR_OFFSET);
  530. }
  531. spin_unlock_irqrestore(&port->lock, flags);
  532. }
  533. /**
  534. * cdns_uart_set_termios - termios operations, handling data length, parity,
  535. * stop bits, flow control, baud rate
  536. * @port: Handle to the uart port structure
  537. * @termios: Handle to the input termios structure
  538. * @old: Values of the previously saved termios structure
  539. */
  540. static void cdns_uart_set_termios(struct uart_port *port,
  541. struct ktermios *termios, struct ktermios *old)
  542. {
  543. unsigned int cval = 0;
  544. unsigned int baud, minbaud, maxbaud;
  545. unsigned long flags;
  546. unsigned int ctrl_reg, mode_reg;
  547. spin_lock_irqsave(&port->lock, flags);
  548. /* Empty the receive FIFO 1st before making changes */
  549. while ((cdns_uart_readl(CDNS_UART_SR_OFFSET) &
  550. CDNS_UART_SR_RXEMPTY) != CDNS_UART_SR_RXEMPTY) {
  551. cdns_uart_readl(CDNS_UART_FIFO_OFFSET);
  552. }
  553. /* Disable the TX and RX to set baud rate */
  554. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  555. ctrl_reg |= CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS;
  556. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  557. /*
  558. * Min baud rate = 6bps and Max Baud Rate is 10Mbps for 100Mhz clk
  559. * min and max baud should be calculated here based on port->uartclk.
  560. * this way we get a valid baud and can safely call set_baud()
  561. */
  562. minbaud = port->uartclk /
  563. ((CDNS_UART_BDIV_MAX + 1) * CDNS_UART_CD_MAX * 8);
  564. maxbaud = port->uartclk / (CDNS_UART_BDIV_MIN + 1);
  565. baud = uart_get_baud_rate(port, termios, old, minbaud, maxbaud);
  566. baud = cdns_uart_set_baud_rate(port, baud);
  567. if (tty_termios_baud_rate(termios))
  568. tty_termios_encode_baud_rate(termios, baud, baud);
  569. /* Update the per-port timeout. */
  570. uart_update_timeout(port, termios->c_cflag, baud);
  571. /* Set TX/RX Reset */
  572. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  573. ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
  574. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  575. /*
  576. * Clear the RX disable and TX disable bits and then set the TX enable
  577. * bit and RX enable bit to enable the transmitter and receiver.
  578. */
  579. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  580. ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
  581. ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
  582. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  583. cdns_uart_writel(rx_timeout, CDNS_UART_RXTOUT_OFFSET);
  584. port->read_status_mask = CDNS_UART_IXR_TXEMPTY | CDNS_UART_IXR_RXTRIG |
  585. CDNS_UART_IXR_OVERRUN | CDNS_UART_IXR_TOUT;
  586. port->ignore_status_mask = 0;
  587. if (termios->c_iflag & INPCK)
  588. port->read_status_mask |= CDNS_UART_IXR_PARITY |
  589. CDNS_UART_IXR_FRAMING;
  590. if (termios->c_iflag & IGNPAR)
  591. port->ignore_status_mask |= CDNS_UART_IXR_PARITY |
  592. CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN;
  593. /* ignore all characters if CREAD is not set */
  594. if ((termios->c_cflag & CREAD) == 0)
  595. port->ignore_status_mask |= CDNS_UART_IXR_RXTRIG |
  596. CDNS_UART_IXR_TOUT | CDNS_UART_IXR_PARITY |
  597. CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN;
  598. mode_reg = cdns_uart_readl(CDNS_UART_MR_OFFSET);
  599. /* Handling Data Size */
  600. switch (termios->c_cflag & CSIZE) {
  601. case CS6:
  602. cval |= CDNS_UART_MR_CHARLEN_6_BIT;
  603. break;
  604. case CS7:
  605. cval |= CDNS_UART_MR_CHARLEN_7_BIT;
  606. break;
  607. default:
  608. case CS8:
  609. cval |= CDNS_UART_MR_CHARLEN_8_BIT;
  610. termios->c_cflag &= ~CSIZE;
  611. termios->c_cflag |= CS8;
  612. break;
  613. }
  614. /* Handling Parity and Stop Bits length */
  615. if (termios->c_cflag & CSTOPB)
  616. cval |= CDNS_UART_MR_STOPMODE_2_BIT; /* 2 STOP bits */
  617. else
  618. cval |= CDNS_UART_MR_STOPMODE_1_BIT; /* 1 STOP bit */
  619. if (termios->c_cflag & PARENB) {
  620. /* Mark or Space parity */
  621. if (termios->c_cflag & CMSPAR) {
  622. if (termios->c_cflag & PARODD)
  623. cval |= CDNS_UART_MR_PARITY_MARK;
  624. else
  625. cval |= CDNS_UART_MR_PARITY_SPACE;
  626. } else {
  627. if (termios->c_cflag & PARODD)
  628. cval |= CDNS_UART_MR_PARITY_ODD;
  629. else
  630. cval |= CDNS_UART_MR_PARITY_EVEN;
  631. }
  632. } else {
  633. cval |= CDNS_UART_MR_PARITY_NONE;
  634. }
  635. cval |= mode_reg & 1;
  636. cdns_uart_writel(cval, CDNS_UART_MR_OFFSET);
  637. spin_unlock_irqrestore(&port->lock, flags);
  638. }
  639. /**
  640. * cdns_uart_startup - Called when an application opens a cdns_uart port
  641. * @port: Handle to the uart port structure
  642. *
  643. * Return: 0 on success, negative errno otherwise
  644. */
  645. static int cdns_uart_startup(struct uart_port *port)
  646. {
  647. unsigned int retval = 0, status = 0;
  648. retval = request_irq(port->irq, cdns_uart_isr, 0, CDNS_UART_NAME,
  649. (void *)port);
  650. if (retval)
  651. return retval;
  652. /* Disable the TX and RX */
  653. cdns_uart_writel(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS,
  654. CDNS_UART_CR_OFFSET);
  655. /* Set the Control Register with TX/RX Enable, TX/RX Reset,
  656. * no break chars.
  657. */
  658. cdns_uart_writel(CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST,
  659. CDNS_UART_CR_OFFSET);
  660. status = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  661. /* Clear the RX disable and TX disable bits and then set the TX enable
  662. * bit and RX enable bit to enable the transmitter and receiver.
  663. */
  664. cdns_uart_writel((status & ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS))
  665. | (CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN |
  666. CDNS_UART_CR_STOPBRK), CDNS_UART_CR_OFFSET);
  667. /* Set the Mode Register with normal mode,8 data bits,1 stop bit,
  668. * no parity.
  669. */
  670. cdns_uart_writel(CDNS_UART_MR_CHMODE_NORM | CDNS_UART_MR_STOPMODE_1_BIT
  671. | CDNS_UART_MR_PARITY_NONE | CDNS_UART_MR_CHARLEN_8_BIT,
  672. CDNS_UART_MR_OFFSET);
  673. /*
  674. * Set the RX FIFO Trigger level to use most of the FIFO, but it
  675. * can be tuned with a module parameter
  676. */
  677. cdns_uart_writel(rx_trigger_level, CDNS_UART_RXWM_OFFSET);
  678. /*
  679. * Receive Timeout register is enabled but it
  680. * can be tuned with a module parameter
  681. */
  682. cdns_uart_writel(rx_timeout, CDNS_UART_RXTOUT_OFFSET);
  683. /* Clear out any pending interrupts before enabling them */
  684. cdns_uart_writel(cdns_uart_readl(CDNS_UART_ISR_OFFSET),
  685. CDNS_UART_ISR_OFFSET);
  686. /* Set the Interrupt Registers with desired interrupts */
  687. cdns_uart_writel(CDNS_UART_IXR_TXEMPTY | CDNS_UART_IXR_PARITY |
  688. CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN |
  689. CDNS_UART_IXR_RXTRIG | CDNS_UART_IXR_TOUT,
  690. CDNS_UART_IER_OFFSET);
  691. return retval;
  692. }
  693. /**
  694. * cdns_uart_shutdown - Called when an application closes a cdns_uart port
  695. * @port: Handle to the uart port structure
  696. */
  697. static void cdns_uart_shutdown(struct uart_port *port)
  698. {
  699. int status;
  700. /* Disable interrupts */
  701. status = cdns_uart_readl(CDNS_UART_IMR_OFFSET);
  702. cdns_uart_writel(status, CDNS_UART_IDR_OFFSET);
  703. /* Disable the TX and RX */
  704. cdns_uart_writel(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS,
  705. CDNS_UART_CR_OFFSET);
  706. free_irq(port->irq, port);
  707. }
  708. /**
  709. * cdns_uart_type - Set UART type to cdns_uart port
  710. * @port: Handle to the uart port structure
  711. *
  712. * Return: string on success, NULL otherwise
  713. */
  714. static const char *cdns_uart_type(struct uart_port *port)
  715. {
  716. return port->type == PORT_XUARTPS ? CDNS_UART_NAME : NULL;
  717. }
  718. /**
  719. * cdns_uart_verify_port - Verify the port params
  720. * @port: Handle to the uart port structure
  721. * @ser: Handle to the structure whose members are compared
  722. *
  723. * Return: 0 on success, negative errno otherwise.
  724. */
  725. static int cdns_uart_verify_port(struct uart_port *port,
  726. struct serial_struct *ser)
  727. {
  728. if (ser->type != PORT_UNKNOWN && ser->type != PORT_XUARTPS)
  729. return -EINVAL;
  730. if (port->irq != ser->irq)
  731. return -EINVAL;
  732. if (ser->io_type != UPIO_MEM)
  733. return -EINVAL;
  734. if (port->iobase != ser->port)
  735. return -EINVAL;
  736. if (ser->hub6 != 0)
  737. return -EINVAL;
  738. return 0;
  739. }
  740. /**
  741. * cdns_uart_request_port - Claim the memory region attached to cdns_uart port,
  742. * called when the driver adds a cdns_uart port via
  743. * uart_add_one_port()
  744. * @port: Handle to the uart port structure
  745. *
  746. * Return: 0 on success, negative errno otherwise.
  747. */
  748. static int cdns_uart_request_port(struct uart_port *port)
  749. {
  750. if (!request_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE,
  751. CDNS_UART_NAME)) {
  752. return -ENOMEM;
  753. }
  754. port->membase = ioremap(port->mapbase, CDNS_UART_REGISTER_SPACE);
  755. if (!port->membase) {
  756. dev_err(port->dev, "Unable to map registers\n");
  757. release_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE);
  758. return -ENOMEM;
  759. }
  760. return 0;
  761. }
  762. /**
  763. * cdns_uart_release_port - Release UART port
  764. * @port: Handle to the uart port structure
  765. *
  766. * Release the memory region attached to a cdns_uart port. Called when the
  767. * driver removes a cdns_uart port via uart_remove_one_port().
  768. */
  769. static void cdns_uart_release_port(struct uart_port *port)
  770. {
  771. release_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE);
  772. iounmap(port->membase);
  773. port->membase = NULL;
  774. }
  775. /**
  776. * cdns_uart_config_port - Configure UART port
  777. * @port: Handle to the uart port structure
  778. * @flags: If any
  779. */
  780. static void cdns_uart_config_port(struct uart_port *port, int flags)
  781. {
  782. if (flags & UART_CONFIG_TYPE && cdns_uart_request_port(port) == 0)
  783. port->type = PORT_XUARTPS;
  784. }
  785. /**
  786. * cdns_uart_get_mctrl - Get the modem control state
  787. * @port: Handle to the uart port structure
  788. *
  789. * Return: the modem control state
  790. */
  791. static unsigned int cdns_uart_get_mctrl(struct uart_port *port)
  792. {
  793. return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
  794. }
  795. static void cdns_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
  796. {
  797. /* N/A */
  798. }
  799. static void cdns_uart_enable_ms(struct uart_port *port)
  800. {
  801. /* N/A */
  802. }
  803. #ifdef CONFIG_CONSOLE_POLL
  804. static int cdns_uart_poll_get_char(struct uart_port *port)
  805. {
  806. u32 imr;
  807. int c;
  808. /* Disable all interrupts */
  809. imr = cdns_uart_readl(CDNS_UART_IMR_OFFSET);
  810. cdns_uart_writel(imr, CDNS_UART_IDR_OFFSET);
  811. /* Check if FIFO is empty */
  812. if (cdns_uart_readl(CDNS_UART_SR_OFFSET) & CDNS_UART_SR_RXEMPTY)
  813. c = NO_POLL_CHAR;
  814. else /* Read a character */
  815. c = (unsigned char) cdns_uart_readl(CDNS_UART_FIFO_OFFSET);
  816. /* Enable interrupts */
  817. cdns_uart_writel(imr, CDNS_UART_IER_OFFSET);
  818. return c;
  819. }
  820. static void cdns_uart_poll_put_char(struct uart_port *port, unsigned char c)
  821. {
  822. u32 imr;
  823. /* Disable all interrupts */
  824. imr = cdns_uart_readl(CDNS_UART_IMR_OFFSET);
  825. cdns_uart_writel(imr, CDNS_UART_IDR_OFFSET);
  826. /* Wait until FIFO is empty */
  827. while (!(cdns_uart_readl(CDNS_UART_SR_OFFSET) & CDNS_UART_SR_TXEMPTY))
  828. cpu_relax();
  829. /* Write a character */
  830. cdns_uart_writel(c, CDNS_UART_FIFO_OFFSET);
  831. /* Wait until FIFO is empty */
  832. while (!(cdns_uart_readl(CDNS_UART_SR_OFFSET) & CDNS_UART_SR_TXEMPTY))
  833. cpu_relax();
  834. /* Enable interrupts */
  835. cdns_uart_writel(imr, CDNS_UART_IER_OFFSET);
  836. return;
  837. }
  838. #endif
  839. static struct uart_ops cdns_uart_ops = {
  840. .set_mctrl = cdns_uart_set_mctrl,
  841. .get_mctrl = cdns_uart_get_mctrl,
  842. .enable_ms = cdns_uart_enable_ms,
  843. .start_tx = cdns_uart_start_tx,
  844. .stop_tx = cdns_uart_stop_tx,
  845. .stop_rx = cdns_uart_stop_rx,
  846. .tx_empty = cdns_uart_tx_empty,
  847. .break_ctl = cdns_uart_break_ctl,
  848. .set_termios = cdns_uart_set_termios,
  849. .startup = cdns_uart_startup,
  850. .shutdown = cdns_uart_shutdown,
  851. .type = cdns_uart_type,
  852. .verify_port = cdns_uart_verify_port,
  853. .request_port = cdns_uart_request_port,
  854. .release_port = cdns_uart_release_port,
  855. .config_port = cdns_uart_config_port,
  856. #ifdef CONFIG_CONSOLE_POLL
  857. .poll_get_char = cdns_uart_poll_get_char,
  858. .poll_put_char = cdns_uart_poll_put_char,
  859. #endif
  860. };
  861. static struct uart_port cdns_uart_port[2];
  862. /**
  863. * cdns_uart_get_port - Configure the port from platform device resource info
  864. * @id: Port id
  865. *
  866. * Return: a pointer to a uart_port or NULL for failure
  867. */
  868. static struct uart_port *cdns_uart_get_port(int id)
  869. {
  870. struct uart_port *port;
  871. /* Try the given port id if failed use default method */
  872. if (cdns_uart_port[id].mapbase != 0) {
  873. /* Find the next unused port */
  874. for (id = 0; id < CDNS_UART_NR_PORTS; id++)
  875. if (cdns_uart_port[id].mapbase == 0)
  876. break;
  877. }
  878. if (id >= CDNS_UART_NR_PORTS)
  879. return NULL;
  880. port = &cdns_uart_port[id];
  881. /* At this point, we've got an empty uart_port struct, initialize it */
  882. spin_lock_init(&port->lock);
  883. port->membase = NULL;
  884. port->iobase = 1; /* mark port in use */
  885. port->irq = 0;
  886. port->type = PORT_UNKNOWN;
  887. port->iotype = UPIO_MEM32;
  888. port->flags = UPF_BOOT_AUTOCONF;
  889. port->ops = &cdns_uart_ops;
  890. port->fifosize = CDNS_UART_FIFO_SIZE;
  891. port->line = id;
  892. port->dev = NULL;
  893. return port;
  894. }
  895. #ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
  896. /**
  897. * cdns_uart_console_wait_tx - Wait for the TX to be full
  898. * @port: Handle to the uart port structure
  899. */
  900. static void cdns_uart_console_wait_tx(struct uart_port *port)
  901. {
  902. while ((cdns_uart_readl(CDNS_UART_SR_OFFSET) & CDNS_UART_SR_TXEMPTY)
  903. != CDNS_UART_SR_TXEMPTY)
  904. barrier();
  905. }
  906. /**
  907. * cdns_uart_console_putchar - write the character to the FIFO buffer
  908. * @port: Handle to the uart port structure
  909. * @ch: Character to be written
  910. */
  911. static void cdns_uart_console_putchar(struct uart_port *port, int ch)
  912. {
  913. cdns_uart_console_wait_tx(port);
  914. cdns_uart_writel(ch, CDNS_UART_FIFO_OFFSET);
  915. }
  916. /**
  917. * cdns_uart_console_write - perform write operation
  918. * @co: Console handle
  919. * @s: Pointer to character array
  920. * @count: No of characters
  921. */
  922. static void cdns_uart_console_write(struct console *co, const char *s,
  923. unsigned int count)
  924. {
  925. struct uart_port *port = &cdns_uart_port[co->index];
  926. unsigned long flags;
  927. unsigned int imr, ctrl;
  928. int locked = 1;
  929. if (oops_in_progress)
  930. locked = spin_trylock_irqsave(&port->lock, flags);
  931. else
  932. spin_lock_irqsave(&port->lock, flags);
  933. /* save and disable interrupt */
  934. imr = cdns_uart_readl(CDNS_UART_IMR_OFFSET);
  935. cdns_uart_writel(imr, CDNS_UART_IDR_OFFSET);
  936. /*
  937. * Make sure that the tx part is enabled. Set the TX enable bit and
  938. * clear the TX disable bit to enable the transmitter.
  939. */
  940. ctrl = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  941. cdns_uart_writel((ctrl & ~CDNS_UART_CR_TX_DIS) | CDNS_UART_CR_TX_EN,
  942. CDNS_UART_CR_OFFSET);
  943. uart_console_write(port, s, count, cdns_uart_console_putchar);
  944. cdns_uart_console_wait_tx(port);
  945. cdns_uart_writel(ctrl, CDNS_UART_CR_OFFSET);
  946. /* restore interrupt state */
  947. cdns_uart_writel(imr, CDNS_UART_IER_OFFSET);
  948. if (locked)
  949. spin_unlock_irqrestore(&port->lock, flags);
  950. }
  951. /**
  952. * cdns_uart_console_setup - Initialize the uart to default config
  953. * @co: Console handle
  954. * @options: Initial settings of uart
  955. *
  956. * Return: 0 on success, negative errno otherwise.
  957. */
  958. static int __init cdns_uart_console_setup(struct console *co, char *options)
  959. {
  960. struct uart_port *port = &cdns_uart_port[co->index];
  961. int baud = 9600;
  962. int bits = 8;
  963. int parity = 'n';
  964. int flow = 'n';
  965. if (co->index < 0 || co->index >= CDNS_UART_NR_PORTS)
  966. return -EINVAL;
  967. if (!port->mapbase) {
  968. pr_debug("console on ttyPS%i not present\n", co->index);
  969. return -ENODEV;
  970. }
  971. if (options)
  972. uart_parse_options(options, &baud, &parity, &bits, &flow);
  973. return uart_set_options(port, co, baud, parity, bits, flow);
  974. }
  975. static struct uart_driver cdns_uart_uart_driver;
  976. static struct console cdns_uart_console = {
  977. .name = CDNS_UART_TTY_NAME,
  978. .write = cdns_uart_console_write,
  979. .device = uart_console_device,
  980. .setup = cdns_uart_console_setup,
  981. .flags = CON_PRINTBUFFER,
  982. .index = -1, /* Specified on the cmdline (e.g. console=ttyPS ) */
  983. .data = &cdns_uart_uart_driver,
  984. };
  985. /**
  986. * cdns_uart_console_init - Initialization call
  987. *
  988. * Return: 0 on success, negative errno otherwise
  989. */
  990. static int __init cdns_uart_console_init(void)
  991. {
  992. register_console(&cdns_uart_console);
  993. return 0;
  994. }
  995. console_initcall(cdns_uart_console_init);
  996. #endif /* CONFIG_SERIAL_XILINX_PS_UART_CONSOLE */
  997. static struct uart_driver cdns_uart_uart_driver = {
  998. .owner = THIS_MODULE,
  999. .driver_name = CDNS_UART_NAME,
  1000. .dev_name = CDNS_UART_TTY_NAME,
  1001. .major = CDNS_UART_MAJOR,
  1002. .minor = CDNS_UART_MINOR,
  1003. .nr = CDNS_UART_NR_PORTS,
  1004. #ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
  1005. .cons = &cdns_uart_console,
  1006. #endif
  1007. };
  1008. #ifdef CONFIG_PM_SLEEP
  1009. /**
  1010. * cdns_uart_suspend - suspend event
  1011. * @device: Pointer to the device structure
  1012. *
  1013. * Return: 0
  1014. */
  1015. static int cdns_uart_suspend(struct device *device)
  1016. {
  1017. struct uart_port *port = dev_get_drvdata(device);
  1018. struct tty_struct *tty;
  1019. struct device *tty_dev;
  1020. int may_wake = 0;
  1021. /* Get the tty which could be NULL so don't assume it's valid */
  1022. tty = tty_port_tty_get(&port->state->port);
  1023. if (tty) {
  1024. tty_dev = tty->dev;
  1025. may_wake = device_may_wakeup(tty_dev);
  1026. tty_kref_put(tty);
  1027. }
  1028. /*
  1029. * Call the API provided in serial_core.c file which handles
  1030. * the suspend.
  1031. */
  1032. uart_suspend_port(&cdns_uart_uart_driver, port);
  1033. if (console_suspend_enabled && !may_wake) {
  1034. struct cdns_uart *cdns_uart = port->private_data;
  1035. clk_disable(cdns_uart->uartclk);
  1036. clk_disable(cdns_uart->pclk);
  1037. } else {
  1038. unsigned long flags = 0;
  1039. spin_lock_irqsave(&port->lock, flags);
  1040. /* Empty the receive FIFO 1st before making changes */
  1041. while (!(cdns_uart_readl(CDNS_UART_SR_OFFSET) &
  1042. CDNS_UART_SR_RXEMPTY))
  1043. cdns_uart_readl(CDNS_UART_FIFO_OFFSET);
  1044. /* set RX trigger level to 1 */
  1045. cdns_uart_writel(1, CDNS_UART_RXWM_OFFSET);
  1046. /* disable RX timeout interrups */
  1047. cdns_uart_writel(CDNS_UART_IXR_TOUT, CDNS_UART_IDR_OFFSET);
  1048. spin_unlock_irqrestore(&port->lock, flags);
  1049. }
  1050. return 0;
  1051. }
  1052. /**
  1053. * cdns_uart_resume - Resume after a previous suspend
  1054. * @device: Pointer to the device structure
  1055. *
  1056. * Return: 0
  1057. */
  1058. static int cdns_uart_resume(struct device *device)
  1059. {
  1060. struct uart_port *port = dev_get_drvdata(device);
  1061. unsigned long flags = 0;
  1062. u32 ctrl_reg;
  1063. struct tty_struct *tty;
  1064. struct device *tty_dev;
  1065. int may_wake = 0;
  1066. /* Get the tty which could be NULL so don't assume it's valid */
  1067. tty = tty_port_tty_get(&port->state->port);
  1068. if (tty) {
  1069. tty_dev = tty->dev;
  1070. may_wake = device_may_wakeup(tty_dev);
  1071. tty_kref_put(tty);
  1072. }
  1073. if (console_suspend_enabled && !may_wake) {
  1074. struct cdns_uart *cdns_uart = port->private_data;
  1075. clk_enable(cdns_uart->pclk);
  1076. clk_enable(cdns_uart->uartclk);
  1077. spin_lock_irqsave(&port->lock, flags);
  1078. /* Set TX/RX Reset */
  1079. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  1080. ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
  1081. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  1082. while (cdns_uart_readl(CDNS_UART_CR_OFFSET) &
  1083. (CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST))
  1084. cpu_relax();
  1085. /* restore rx timeout value */
  1086. cdns_uart_writel(rx_timeout, CDNS_UART_RXTOUT_OFFSET);
  1087. /* Enable Tx/Rx */
  1088. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  1089. ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
  1090. ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
  1091. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  1092. spin_unlock_irqrestore(&port->lock, flags);
  1093. } else {
  1094. spin_lock_irqsave(&port->lock, flags);
  1095. /* restore original rx trigger level */
  1096. cdns_uart_writel(rx_trigger_level, CDNS_UART_RXWM_OFFSET);
  1097. /* enable RX timeout interrupt */
  1098. cdns_uart_writel(CDNS_UART_IXR_TOUT, CDNS_UART_IER_OFFSET);
  1099. spin_unlock_irqrestore(&port->lock, flags);
  1100. }
  1101. return uart_resume_port(&cdns_uart_uart_driver, port);
  1102. }
  1103. #endif /* ! CONFIG_PM_SLEEP */
  1104. static SIMPLE_DEV_PM_OPS(cdns_uart_dev_pm_ops, cdns_uart_suspend,
  1105. cdns_uart_resume);
  1106. /**
  1107. * cdns_uart_probe - Platform driver probe
  1108. * @pdev: Pointer to the platform device structure
  1109. *
  1110. * Return: 0 on success, negative errno otherwise
  1111. */
  1112. static int cdns_uart_probe(struct platform_device *pdev)
  1113. {
  1114. int rc, id;
  1115. struct uart_port *port;
  1116. struct resource *res, *res2;
  1117. struct cdns_uart *cdns_uart_data;
  1118. cdns_uart_data = devm_kzalloc(&pdev->dev, sizeof(*cdns_uart_data),
  1119. GFP_KERNEL);
  1120. if (!cdns_uart_data)
  1121. return -ENOMEM;
  1122. cdns_uart_data->pclk = devm_clk_get(&pdev->dev, "pclk");
  1123. if (IS_ERR(cdns_uart_data->pclk)) {
  1124. cdns_uart_data->pclk = devm_clk_get(&pdev->dev, "aper_clk");
  1125. if (!IS_ERR(cdns_uart_data->pclk))
  1126. dev_err(&pdev->dev, "clock name 'aper_clk' is deprecated.\n");
  1127. }
  1128. if (IS_ERR(cdns_uart_data->pclk)) {
  1129. dev_err(&pdev->dev, "pclk clock not found.\n");
  1130. return PTR_ERR(cdns_uart_data->pclk);
  1131. }
  1132. cdns_uart_data->uartclk = devm_clk_get(&pdev->dev, "uart_clk");
  1133. if (IS_ERR(cdns_uart_data->uartclk)) {
  1134. cdns_uart_data->uartclk = devm_clk_get(&pdev->dev, "ref_clk");
  1135. if (!IS_ERR(cdns_uart_data->uartclk))
  1136. dev_err(&pdev->dev, "clock name 'ref_clk' is deprecated.\n");
  1137. }
  1138. if (IS_ERR(cdns_uart_data->uartclk)) {
  1139. dev_err(&pdev->dev, "uart_clk clock not found.\n");
  1140. return PTR_ERR(cdns_uart_data->uartclk);
  1141. }
  1142. rc = clk_prepare_enable(cdns_uart_data->pclk);
  1143. if (rc) {
  1144. dev_err(&pdev->dev, "Unable to enable pclk clock.\n");
  1145. return rc;
  1146. }
  1147. rc = clk_prepare_enable(cdns_uart_data->uartclk);
  1148. if (rc) {
  1149. dev_err(&pdev->dev, "Unable to enable device clock.\n");
  1150. goto err_out_clk_dis_pclk;
  1151. }
  1152. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1153. if (!res) {
  1154. rc = -ENODEV;
  1155. goto err_out_clk_disable;
  1156. }
  1157. res2 = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1158. if (!res2) {
  1159. rc = -ENODEV;
  1160. goto err_out_clk_disable;
  1161. }
  1162. #ifdef CONFIG_COMMON_CLK
  1163. cdns_uart_data->clk_rate_change_nb.notifier_call =
  1164. cdns_uart_clk_notifier_cb;
  1165. if (clk_notifier_register(cdns_uart_data->uartclk,
  1166. &cdns_uart_data->clk_rate_change_nb))
  1167. dev_warn(&pdev->dev, "Unable to register clock notifier.\n");
  1168. #endif
  1169. /* Look for a serialN alias */
  1170. id = of_alias_get_id(pdev->dev.of_node, "serial");
  1171. if (id < 0)
  1172. id = 0;
  1173. /* Initialize the port structure */
  1174. port = cdns_uart_get_port(id);
  1175. if (!port) {
  1176. dev_err(&pdev->dev, "Cannot get uart_port structure\n");
  1177. rc = -ENODEV;
  1178. goto err_out_notif_unreg;
  1179. } else {
  1180. /* Register the port.
  1181. * This function also registers this device with the tty layer
  1182. * and triggers invocation of the config_port() entry point.
  1183. */
  1184. port->mapbase = res->start;
  1185. port->irq = res2->start;
  1186. port->dev = &pdev->dev;
  1187. port->uartclk = clk_get_rate(cdns_uart_data->uartclk);
  1188. port->private_data = cdns_uart_data;
  1189. cdns_uart_data->port = port;
  1190. platform_set_drvdata(pdev, port);
  1191. rc = uart_add_one_port(&cdns_uart_uart_driver, port);
  1192. if (rc) {
  1193. dev_err(&pdev->dev,
  1194. "uart_add_one_port() failed; err=%i\n", rc);
  1195. goto err_out_notif_unreg;
  1196. }
  1197. return 0;
  1198. }
  1199. err_out_notif_unreg:
  1200. #ifdef CONFIG_COMMON_CLK
  1201. clk_notifier_unregister(cdns_uart_data->uartclk,
  1202. &cdns_uart_data->clk_rate_change_nb);
  1203. #endif
  1204. err_out_clk_disable:
  1205. clk_disable_unprepare(cdns_uart_data->uartclk);
  1206. err_out_clk_dis_pclk:
  1207. clk_disable_unprepare(cdns_uart_data->pclk);
  1208. return rc;
  1209. }
  1210. /**
  1211. * cdns_uart_remove - called when the platform driver is unregistered
  1212. * @pdev: Pointer to the platform device structure
  1213. *
  1214. * Return: 0 on success, negative errno otherwise
  1215. */
  1216. static int cdns_uart_remove(struct platform_device *pdev)
  1217. {
  1218. struct uart_port *port = platform_get_drvdata(pdev);
  1219. struct cdns_uart *cdns_uart_data = port->private_data;
  1220. int rc;
  1221. /* Remove the cdns_uart port from the serial core */
  1222. #ifdef CONFIG_COMMON_CLK
  1223. clk_notifier_unregister(cdns_uart_data->uartclk,
  1224. &cdns_uart_data->clk_rate_change_nb);
  1225. #endif
  1226. rc = uart_remove_one_port(&cdns_uart_uart_driver, port);
  1227. port->mapbase = 0;
  1228. clk_disable_unprepare(cdns_uart_data->uartclk);
  1229. clk_disable_unprepare(cdns_uart_data->pclk);
  1230. return rc;
  1231. }
  1232. /* Match table for of_platform binding */
  1233. static struct of_device_id cdns_uart_of_match[] = {
  1234. { .compatible = "xlnx,xuartps", },
  1235. { .compatible = "cdns,uart-r1p8", },
  1236. {}
  1237. };
  1238. MODULE_DEVICE_TABLE(of, cdns_uart_of_match);
  1239. static struct platform_driver cdns_uart_platform_driver = {
  1240. .probe = cdns_uart_probe,
  1241. .remove = cdns_uart_remove,
  1242. .driver = {
  1243. .owner = THIS_MODULE,
  1244. .name = CDNS_UART_NAME,
  1245. .of_match_table = cdns_uart_of_match,
  1246. .pm = &cdns_uart_dev_pm_ops,
  1247. },
  1248. };
  1249. static int __init cdns_uart_init(void)
  1250. {
  1251. int retval = 0;
  1252. /* Register the cdns_uart driver with the serial core */
  1253. retval = uart_register_driver(&cdns_uart_uart_driver);
  1254. if (retval)
  1255. return retval;
  1256. /* Register the platform driver */
  1257. retval = platform_driver_register(&cdns_uart_platform_driver);
  1258. if (retval)
  1259. uart_unregister_driver(&cdns_uart_uart_driver);
  1260. return retval;
  1261. }
  1262. static void __exit cdns_uart_exit(void)
  1263. {
  1264. /* Unregister the platform driver */
  1265. platform_driver_unregister(&cdns_uart_platform_driver);
  1266. /* Unregister the cdns_uart driver */
  1267. uart_unregister_driver(&cdns_uart_uart_driver);
  1268. }
  1269. module_init(cdns_uart_init);
  1270. module_exit(cdns_uart_exit);
  1271. MODULE_DESCRIPTION("Driver for Cadence UART");
  1272. MODULE_AUTHOR("Xilinx Inc.");
  1273. MODULE_LICENSE("GPL");