sirfsoc_uart.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510
  1. /*
  2. * Driver for CSR SiRFprimaII onboard UARTs.
  3. *
  4. * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. #include <linux/module.h>
  9. #include <linux/ioport.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/sysrq.h>
  13. #include <linux/console.h>
  14. #include <linux/tty.h>
  15. #include <linux/tty_flip.h>
  16. #include <linux/serial_core.h>
  17. #include <linux/serial.h>
  18. #include <linux/clk.h>
  19. #include <linux/of.h>
  20. #include <linux/slab.h>
  21. #include <linux/io.h>
  22. #include <linux/of_gpio.h>
  23. #include <linux/dmaengine.h>
  24. #include <linux/dma-direction.h>
  25. #include <linux/dma-mapping.h>
  26. #include <asm/irq.h>
  27. #include <asm/mach/irq.h>
  28. #include "sirfsoc_uart.h"
  29. static unsigned int
  30. sirfsoc_uart_pio_tx_chars(struct sirfsoc_uart_port *sirfport, int count);
  31. static unsigned int
  32. sirfsoc_uart_pio_rx_chars(struct uart_port *port, unsigned int max_rx_count);
  33. static struct uart_driver sirfsoc_uart_drv;
  34. static void sirfsoc_uart_tx_dma_complete_callback(void *param);
  35. static void sirfsoc_uart_start_next_rx_dma(struct uart_port *port);
  36. static void sirfsoc_uart_rx_dma_complete_callback(void *param);
  37. static const struct sirfsoc_baudrate_to_regv baudrate_to_regv[] = {
  38. {4000000, 2359296},
  39. {3500000, 1310721},
  40. {3000000, 1572865},
  41. {2500000, 1245186},
  42. {2000000, 1572866},
  43. {1500000, 1245188},
  44. {1152000, 1638404},
  45. {1000000, 1572869},
  46. {921600, 1114120},
  47. {576000, 1245196},
  48. {500000, 1245198},
  49. {460800, 1572876},
  50. {230400, 1310750},
  51. {115200, 1310781},
  52. {57600, 1310843},
  53. {38400, 1114328},
  54. {19200, 1114545},
  55. {9600, 1114979},
  56. };
  57. static struct sirfsoc_uart_port sirfsoc_uart_ports[SIRFSOC_UART_NR] = {
  58. [0] = {
  59. .port = {
  60. .iotype = UPIO_MEM,
  61. .flags = UPF_BOOT_AUTOCONF,
  62. .line = 0,
  63. },
  64. },
  65. [1] = {
  66. .port = {
  67. .iotype = UPIO_MEM,
  68. .flags = UPF_BOOT_AUTOCONF,
  69. .line = 1,
  70. },
  71. },
  72. [2] = {
  73. .port = {
  74. .iotype = UPIO_MEM,
  75. .flags = UPF_BOOT_AUTOCONF,
  76. .line = 2,
  77. },
  78. },
  79. [3] = {
  80. .port = {
  81. .iotype = UPIO_MEM,
  82. .flags = UPF_BOOT_AUTOCONF,
  83. .line = 3,
  84. },
  85. },
  86. [4] = {
  87. .port = {
  88. .iotype = UPIO_MEM,
  89. .flags = UPF_BOOT_AUTOCONF,
  90. .line = 4,
  91. },
  92. },
  93. [5] = {
  94. .port = {
  95. .iotype = UPIO_MEM,
  96. .flags = UPF_BOOT_AUTOCONF,
  97. .line = 5,
  98. },
  99. },
  100. };
  101. static inline struct sirfsoc_uart_port *to_sirfport(struct uart_port *port)
  102. {
  103. return container_of(port, struct sirfsoc_uart_port, port);
  104. }
  105. static inline unsigned int sirfsoc_uart_tx_empty(struct uart_port *port)
  106. {
  107. unsigned long reg;
  108. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  109. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  110. struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
  111. reg = rd_regl(port, ureg->sirfsoc_tx_fifo_status);
  112. return (reg & ufifo_st->ff_empty(port->line)) ? TIOCSER_TEMT : 0;
  113. }
  114. static unsigned int sirfsoc_uart_get_mctrl(struct uart_port *port)
  115. {
  116. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  117. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  118. if (!sirfport->hw_flow_ctrl || !sirfport->ms_enabled)
  119. goto cts_asserted;
  120. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  121. if (!(rd_regl(port, ureg->sirfsoc_afc_ctrl) &
  122. SIRFUART_AFC_CTS_STATUS))
  123. goto cts_asserted;
  124. else
  125. goto cts_deasserted;
  126. } else {
  127. if (!gpio_get_value(sirfport->cts_gpio))
  128. goto cts_asserted;
  129. else
  130. goto cts_deasserted;
  131. }
  132. cts_deasserted:
  133. return TIOCM_CAR | TIOCM_DSR;
  134. cts_asserted:
  135. return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
  136. }
  137. static void sirfsoc_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
  138. {
  139. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  140. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  141. unsigned int assert = mctrl & TIOCM_RTS;
  142. unsigned int val = assert ? SIRFUART_AFC_CTRL_RX_THD : 0x0;
  143. unsigned int current_val;
  144. if (!sirfport->hw_flow_ctrl || !sirfport->ms_enabled)
  145. return;
  146. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  147. current_val = rd_regl(port, ureg->sirfsoc_afc_ctrl) & ~0xFF;
  148. val |= current_val;
  149. wr_regl(port, ureg->sirfsoc_afc_ctrl, val);
  150. } else {
  151. if (!val)
  152. gpio_set_value(sirfport->rts_gpio, 1);
  153. else
  154. gpio_set_value(sirfport->rts_gpio, 0);
  155. }
  156. }
  157. static void sirfsoc_uart_stop_tx(struct uart_port *port)
  158. {
  159. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  160. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  161. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  162. if (sirfport->tx_dma_chan) {
  163. if (sirfport->tx_dma_state == TX_DMA_RUNNING) {
  164. dmaengine_pause(sirfport->tx_dma_chan);
  165. sirfport->tx_dma_state = TX_DMA_PAUSE;
  166. } else {
  167. if (!sirfport->is_marco)
  168. wr_regl(port, ureg->sirfsoc_int_en_reg,
  169. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  170. ~uint_en->sirfsoc_txfifo_empty_en);
  171. else
  172. wr_regl(port, SIRFUART_INT_EN_CLR,
  173. uint_en->sirfsoc_txfifo_empty_en);
  174. }
  175. } else {
  176. if (!sirfport->is_marco)
  177. wr_regl(port, ureg->sirfsoc_int_en_reg,
  178. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  179. ~uint_en->sirfsoc_txfifo_empty_en);
  180. else
  181. wr_regl(port, SIRFUART_INT_EN_CLR,
  182. uint_en->sirfsoc_txfifo_empty_en);
  183. }
  184. }
  185. static void sirfsoc_uart_tx_with_dma(struct sirfsoc_uart_port *sirfport)
  186. {
  187. struct uart_port *port = &sirfport->port;
  188. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  189. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  190. struct circ_buf *xmit = &port->state->xmit;
  191. unsigned long tran_size;
  192. unsigned long tran_start;
  193. unsigned long pio_tx_size;
  194. tran_size = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
  195. tran_start = (unsigned long)(xmit->buf + xmit->tail);
  196. if (uart_circ_empty(xmit) || uart_tx_stopped(port) ||
  197. !tran_size)
  198. return;
  199. if (sirfport->tx_dma_state == TX_DMA_PAUSE) {
  200. dmaengine_resume(sirfport->tx_dma_chan);
  201. return;
  202. }
  203. if (sirfport->tx_dma_state == TX_DMA_RUNNING)
  204. return;
  205. if (!sirfport->is_marco)
  206. wr_regl(port, ureg->sirfsoc_int_en_reg,
  207. rd_regl(port, ureg->sirfsoc_int_en_reg)&
  208. ~(uint_en->sirfsoc_txfifo_empty_en));
  209. else
  210. wr_regl(port, SIRFUART_INT_EN_CLR,
  211. uint_en->sirfsoc_txfifo_empty_en);
  212. /*
  213. * DMA requires buffer address and buffer length are both aligned with
  214. * 4 bytes, so we use PIO for
  215. * 1. if address is not aligned with 4bytes, use PIO for the first 1~3
  216. * bytes, and move to DMA for the left part aligned with 4bytes
  217. * 2. if buffer length is not aligned with 4bytes, use DMA for aligned
  218. * part first, move to PIO for the left 1~3 bytes
  219. */
  220. if (tran_size < 4 || BYTES_TO_ALIGN(tran_start)) {
  221. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_STOP);
  222. wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
  223. rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl)|
  224. SIRFUART_IO_MODE);
  225. if (BYTES_TO_ALIGN(tran_start)) {
  226. pio_tx_size = sirfsoc_uart_pio_tx_chars(sirfport,
  227. BYTES_TO_ALIGN(tran_start));
  228. tran_size -= pio_tx_size;
  229. }
  230. if (tran_size < 4)
  231. sirfsoc_uart_pio_tx_chars(sirfport, tran_size);
  232. if (!sirfport->is_marco)
  233. wr_regl(port, ureg->sirfsoc_int_en_reg,
  234. rd_regl(port, ureg->sirfsoc_int_en_reg)|
  235. uint_en->sirfsoc_txfifo_empty_en);
  236. else
  237. wr_regl(port, ureg->sirfsoc_int_en_reg,
  238. uint_en->sirfsoc_txfifo_empty_en);
  239. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
  240. } else {
  241. /* tx transfer mode switch into dma mode */
  242. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_STOP);
  243. wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
  244. rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl)&
  245. ~SIRFUART_IO_MODE);
  246. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
  247. tran_size &= ~(0x3);
  248. sirfport->tx_dma_addr = dma_map_single(port->dev,
  249. xmit->buf + xmit->tail,
  250. tran_size, DMA_TO_DEVICE);
  251. sirfport->tx_dma_desc = dmaengine_prep_slave_single(
  252. sirfport->tx_dma_chan, sirfport->tx_dma_addr,
  253. tran_size, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
  254. if (!sirfport->tx_dma_desc) {
  255. dev_err(port->dev, "DMA prep slave single fail\n");
  256. return;
  257. }
  258. sirfport->tx_dma_desc->callback =
  259. sirfsoc_uart_tx_dma_complete_callback;
  260. sirfport->tx_dma_desc->callback_param = (void *)sirfport;
  261. sirfport->transfer_size = tran_size;
  262. dmaengine_submit(sirfport->tx_dma_desc);
  263. dma_async_issue_pending(sirfport->tx_dma_chan);
  264. sirfport->tx_dma_state = TX_DMA_RUNNING;
  265. }
  266. }
  267. static void sirfsoc_uart_start_tx(struct uart_port *port)
  268. {
  269. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  270. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  271. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  272. if (sirfport->tx_dma_chan)
  273. sirfsoc_uart_tx_with_dma(sirfport);
  274. else {
  275. sirfsoc_uart_pio_tx_chars(sirfport, 1);
  276. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
  277. if (!sirfport->is_marco)
  278. wr_regl(port, ureg->sirfsoc_int_en_reg,
  279. rd_regl(port, ureg->sirfsoc_int_en_reg)|
  280. uint_en->sirfsoc_txfifo_empty_en);
  281. else
  282. wr_regl(port, ureg->sirfsoc_int_en_reg,
  283. uint_en->sirfsoc_txfifo_empty_en);
  284. }
  285. }
  286. static void sirfsoc_uart_stop_rx(struct uart_port *port)
  287. {
  288. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  289. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  290. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  291. wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
  292. if (sirfport->rx_dma_chan) {
  293. if (!sirfport->is_marco)
  294. wr_regl(port, ureg->sirfsoc_int_en_reg,
  295. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  296. ~(SIRFUART_RX_DMA_INT_EN(port, uint_en) |
  297. uint_en->sirfsoc_rx_done_en));
  298. else
  299. wr_regl(port, SIRFUART_INT_EN_CLR,
  300. SIRFUART_RX_DMA_INT_EN(port, uint_en)|
  301. uint_en->sirfsoc_rx_done_en);
  302. dmaengine_terminate_all(sirfport->rx_dma_chan);
  303. } else {
  304. if (!sirfport->is_marco)
  305. wr_regl(port, ureg->sirfsoc_int_en_reg,
  306. rd_regl(port, ureg->sirfsoc_int_en_reg)&
  307. ~(SIRFUART_RX_IO_INT_EN(port, uint_en)));
  308. else
  309. wr_regl(port, SIRFUART_INT_EN_CLR,
  310. SIRFUART_RX_IO_INT_EN(port, uint_en));
  311. }
  312. }
  313. static void sirfsoc_uart_disable_ms(struct uart_port *port)
  314. {
  315. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  316. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  317. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  318. if (!sirfport->hw_flow_ctrl)
  319. return;
  320. sirfport->ms_enabled = false;
  321. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  322. wr_regl(port, ureg->sirfsoc_afc_ctrl,
  323. rd_regl(port, ureg->sirfsoc_afc_ctrl) & ~0x3FF);
  324. if (!sirfport->is_marco)
  325. wr_regl(port, ureg->sirfsoc_int_en_reg,
  326. rd_regl(port, ureg->sirfsoc_int_en_reg)&
  327. ~uint_en->sirfsoc_cts_en);
  328. else
  329. wr_regl(port, SIRFUART_INT_EN_CLR,
  330. uint_en->sirfsoc_cts_en);
  331. } else
  332. disable_irq(gpio_to_irq(sirfport->cts_gpio));
  333. }
  334. static irqreturn_t sirfsoc_uart_usp_cts_handler(int irq, void *dev_id)
  335. {
  336. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)dev_id;
  337. struct uart_port *port = &sirfport->port;
  338. spin_lock(&port->lock);
  339. if (gpio_is_valid(sirfport->cts_gpio) && sirfport->ms_enabled)
  340. uart_handle_cts_change(port,
  341. !gpio_get_value(sirfport->cts_gpio));
  342. spin_unlock(&port->lock);
  343. return IRQ_HANDLED;
  344. }
  345. static void sirfsoc_uart_enable_ms(struct uart_port *port)
  346. {
  347. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  348. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  349. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  350. if (!sirfport->hw_flow_ctrl)
  351. return;
  352. sirfport->ms_enabled = true;
  353. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  354. wr_regl(port, ureg->sirfsoc_afc_ctrl,
  355. rd_regl(port, ureg->sirfsoc_afc_ctrl) |
  356. SIRFUART_AFC_TX_EN | SIRFUART_AFC_RX_EN);
  357. if (!sirfport->is_marco)
  358. wr_regl(port, ureg->sirfsoc_int_en_reg,
  359. rd_regl(port, ureg->sirfsoc_int_en_reg)
  360. | uint_en->sirfsoc_cts_en);
  361. else
  362. wr_regl(port, ureg->sirfsoc_int_en_reg,
  363. uint_en->sirfsoc_cts_en);
  364. } else
  365. enable_irq(gpio_to_irq(sirfport->cts_gpio));
  366. }
  367. static void sirfsoc_uart_break_ctl(struct uart_port *port, int break_state)
  368. {
  369. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  370. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  371. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  372. unsigned long ulcon = rd_regl(port, ureg->sirfsoc_line_ctrl);
  373. if (break_state)
  374. ulcon |= SIRFUART_SET_BREAK;
  375. else
  376. ulcon &= ~SIRFUART_SET_BREAK;
  377. wr_regl(port, ureg->sirfsoc_line_ctrl, ulcon);
  378. }
  379. }
  380. static unsigned int
  381. sirfsoc_uart_pio_rx_chars(struct uart_port *port, unsigned int max_rx_count)
  382. {
  383. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  384. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  385. struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
  386. unsigned int ch, rx_count = 0;
  387. struct tty_struct *tty;
  388. tty = tty_port_tty_get(&port->state->port);
  389. if (!tty)
  390. return -ENODEV;
  391. while (!(rd_regl(port, ureg->sirfsoc_rx_fifo_status) &
  392. ufifo_st->ff_empty(port->line))) {
  393. ch = rd_regl(port, ureg->sirfsoc_rx_fifo_data) |
  394. SIRFUART_DUMMY_READ;
  395. if (unlikely(uart_handle_sysrq_char(port, ch)))
  396. continue;
  397. uart_insert_char(port, 0, 0, ch, TTY_NORMAL);
  398. rx_count++;
  399. if (rx_count >= max_rx_count)
  400. break;
  401. }
  402. sirfport->rx_io_count += rx_count;
  403. port->icount.rx += rx_count;
  404. return rx_count;
  405. }
  406. static unsigned int
  407. sirfsoc_uart_pio_tx_chars(struct sirfsoc_uart_port *sirfport, int count)
  408. {
  409. struct uart_port *port = &sirfport->port;
  410. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  411. struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
  412. struct circ_buf *xmit = &port->state->xmit;
  413. unsigned int num_tx = 0;
  414. while (!uart_circ_empty(xmit) &&
  415. !(rd_regl(port, ureg->sirfsoc_tx_fifo_status) &
  416. ufifo_st->ff_full(port->line)) &&
  417. count--) {
  418. wr_regl(port, ureg->sirfsoc_tx_fifo_data,
  419. xmit->buf[xmit->tail]);
  420. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  421. port->icount.tx++;
  422. num_tx++;
  423. }
  424. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  425. uart_write_wakeup(port);
  426. return num_tx;
  427. }
  428. static void sirfsoc_uart_tx_dma_complete_callback(void *param)
  429. {
  430. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
  431. struct uart_port *port = &sirfport->port;
  432. struct circ_buf *xmit = &port->state->xmit;
  433. unsigned long flags;
  434. spin_lock_irqsave(&port->lock, flags);
  435. xmit->tail = (xmit->tail + sirfport->transfer_size) &
  436. (UART_XMIT_SIZE - 1);
  437. port->icount.tx += sirfport->transfer_size;
  438. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  439. uart_write_wakeup(port);
  440. if (sirfport->tx_dma_addr)
  441. dma_unmap_single(port->dev, sirfport->tx_dma_addr,
  442. sirfport->transfer_size, DMA_TO_DEVICE);
  443. sirfport->tx_dma_state = TX_DMA_IDLE;
  444. sirfsoc_uart_tx_with_dma(sirfport);
  445. spin_unlock_irqrestore(&port->lock, flags);
  446. }
  447. static void sirfsoc_uart_insert_rx_buf_to_tty(
  448. struct sirfsoc_uart_port *sirfport, int count)
  449. {
  450. struct uart_port *port = &sirfport->port;
  451. struct tty_port *tport = &port->state->port;
  452. int inserted;
  453. inserted = tty_insert_flip_string(tport,
  454. sirfport->rx_dma_items[sirfport->rx_completed].xmit.buf, count);
  455. port->icount.rx += inserted;
  456. }
  457. static void sirfsoc_rx_submit_one_dma_desc(struct uart_port *port, int index)
  458. {
  459. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  460. sirfport->rx_dma_items[index].xmit.tail =
  461. sirfport->rx_dma_items[index].xmit.head = 0;
  462. sirfport->rx_dma_items[index].desc =
  463. dmaengine_prep_slave_single(sirfport->rx_dma_chan,
  464. sirfport->rx_dma_items[index].dma_addr, SIRFSOC_RX_DMA_BUF_SIZE,
  465. DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
  466. if (!sirfport->rx_dma_items[index].desc) {
  467. dev_err(port->dev, "DMA slave single fail\n");
  468. return;
  469. }
  470. sirfport->rx_dma_items[index].desc->callback =
  471. sirfsoc_uart_rx_dma_complete_callback;
  472. sirfport->rx_dma_items[index].desc->callback_param = sirfport;
  473. sirfport->rx_dma_items[index].cookie =
  474. dmaengine_submit(sirfport->rx_dma_items[index].desc);
  475. dma_async_issue_pending(sirfport->rx_dma_chan);
  476. }
  477. static void sirfsoc_rx_tmo_process_tl(unsigned long param)
  478. {
  479. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
  480. struct uart_port *port = &sirfport->port;
  481. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  482. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  483. struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
  484. unsigned int count;
  485. unsigned long flags;
  486. struct dma_tx_state tx_state;
  487. spin_lock_irqsave(&port->lock, flags);
  488. while (DMA_COMPLETE == dmaengine_tx_status(sirfport->rx_dma_chan,
  489. sirfport->rx_dma_items[sirfport->rx_completed].cookie, &tx_state)) {
  490. sirfsoc_uart_insert_rx_buf_to_tty(sirfport,
  491. SIRFSOC_RX_DMA_BUF_SIZE);
  492. sirfport->rx_completed++;
  493. sirfport->rx_completed %= SIRFSOC_RX_LOOP_BUF_CNT;
  494. }
  495. count = CIRC_CNT(sirfport->rx_dma_items[sirfport->rx_issued].xmit.head,
  496. sirfport->rx_dma_items[sirfport->rx_issued].xmit.tail,
  497. SIRFSOC_RX_DMA_BUF_SIZE);
  498. if (count > 0)
  499. sirfsoc_uart_insert_rx_buf_to_tty(sirfport, count);
  500. wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
  501. rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) |
  502. SIRFUART_IO_MODE);
  503. sirfsoc_uart_pio_rx_chars(port, 4 - sirfport->rx_io_count);
  504. if (sirfport->rx_io_count == 4) {
  505. sirfport->rx_io_count = 0;
  506. wr_regl(port, ureg->sirfsoc_int_st_reg,
  507. uint_st->sirfsoc_rx_done);
  508. if (!sirfport->is_marco)
  509. wr_regl(port, ureg->sirfsoc_int_en_reg,
  510. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  511. ~(uint_en->sirfsoc_rx_done_en));
  512. else
  513. wr_regl(port, SIRFUART_INT_EN_CLR,
  514. uint_en->sirfsoc_rx_done_en);
  515. sirfsoc_uart_start_next_rx_dma(port);
  516. } else {
  517. wr_regl(port, ureg->sirfsoc_int_st_reg,
  518. uint_st->sirfsoc_rx_done);
  519. if (!sirfport->is_marco)
  520. wr_regl(port, ureg->sirfsoc_int_en_reg,
  521. rd_regl(port, ureg->sirfsoc_int_en_reg) |
  522. (uint_en->sirfsoc_rx_done_en));
  523. else
  524. wr_regl(port, ureg->sirfsoc_int_en_reg,
  525. uint_en->sirfsoc_rx_done_en);
  526. }
  527. spin_unlock_irqrestore(&port->lock, flags);
  528. tty_flip_buffer_push(&port->state->port);
  529. }
  530. static void sirfsoc_uart_handle_rx_tmo(struct sirfsoc_uart_port *sirfport)
  531. {
  532. struct uart_port *port = &sirfport->port;
  533. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  534. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  535. struct dma_tx_state tx_state;
  536. dmaengine_tx_status(sirfport->rx_dma_chan,
  537. sirfport->rx_dma_items[sirfport->rx_issued].cookie, &tx_state);
  538. dmaengine_terminate_all(sirfport->rx_dma_chan);
  539. sirfport->rx_dma_items[sirfport->rx_issued].xmit.head =
  540. SIRFSOC_RX_DMA_BUF_SIZE - tx_state.residue;
  541. if (!sirfport->is_marco)
  542. wr_regl(port, ureg->sirfsoc_int_en_reg,
  543. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  544. ~(uint_en->sirfsoc_rx_timeout_en));
  545. else
  546. wr_regl(port, SIRFUART_INT_EN_CLR,
  547. uint_en->sirfsoc_rx_timeout_en);
  548. tasklet_schedule(&sirfport->rx_tmo_process_tasklet);
  549. }
  550. static void sirfsoc_uart_handle_rx_done(struct sirfsoc_uart_port *sirfport)
  551. {
  552. struct uart_port *port = &sirfport->port;
  553. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  554. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  555. struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
  556. sirfsoc_uart_pio_rx_chars(port, 4 - sirfport->rx_io_count);
  557. if (sirfport->rx_io_count == 4) {
  558. sirfport->rx_io_count = 0;
  559. if (!sirfport->is_marco)
  560. wr_regl(port, ureg->sirfsoc_int_en_reg,
  561. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  562. ~(uint_en->sirfsoc_rx_done_en));
  563. else
  564. wr_regl(port, SIRFUART_INT_EN_CLR,
  565. uint_en->sirfsoc_rx_done_en);
  566. wr_regl(port, ureg->sirfsoc_int_st_reg,
  567. uint_st->sirfsoc_rx_timeout);
  568. sirfsoc_uart_start_next_rx_dma(port);
  569. }
  570. }
  571. static irqreturn_t sirfsoc_uart_isr(int irq, void *dev_id)
  572. {
  573. unsigned long intr_status;
  574. unsigned long cts_status;
  575. unsigned long flag = TTY_NORMAL;
  576. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)dev_id;
  577. struct uart_port *port = &sirfport->port;
  578. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  579. struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
  580. struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
  581. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  582. struct uart_state *state = port->state;
  583. struct circ_buf *xmit = &port->state->xmit;
  584. spin_lock(&port->lock);
  585. intr_status = rd_regl(port, ureg->sirfsoc_int_st_reg);
  586. wr_regl(port, ureg->sirfsoc_int_st_reg, intr_status);
  587. intr_status &= rd_regl(port, ureg->sirfsoc_int_en_reg);
  588. if (unlikely(intr_status & (SIRFUART_ERR_INT_STAT(port, uint_st)))) {
  589. if (intr_status & uint_st->sirfsoc_rxd_brk) {
  590. port->icount.brk++;
  591. if (uart_handle_break(port))
  592. goto recv_char;
  593. }
  594. if (intr_status & uint_st->sirfsoc_rx_oflow)
  595. port->icount.overrun++;
  596. if (intr_status & uint_st->sirfsoc_frm_err) {
  597. port->icount.frame++;
  598. flag = TTY_FRAME;
  599. }
  600. if (intr_status & uint_st->sirfsoc_parity_err)
  601. flag = TTY_PARITY;
  602. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
  603. wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
  604. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_START);
  605. intr_status &= port->read_status_mask;
  606. uart_insert_char(port, intr_status,
  607. uint_en->sirfsoc_rx_oflow_en, 0, flag);
  608. }
  609. recv_char:
  610. if ((sirfport->uart_reg->uart_type == SIRF_REAL_UART) &&
  611. (intr_status & SIRFUART_CTS_INT_ST(uint_st)) &&
  612. !sirfport->tx_dma_state) {
  613. cts_status = rd_regl(port, ureg->sirfsoc_afc_ctrl) &
  614. SIRFUART_AFC_CTS_STATUS;
  615. if (cts_status != 0)
  616. cts_status = 0;
  617. else
  618. cts_status = 1;
  619. uart_handle_cts_change(port, cts_status);
  620. wake_up_interruptible(&state->port.delta_msr_wait);
  621. }
  622. if (sirfport->rx_dma_chan) {
  623. if (intr_status & uint_st->sirfsoc_rx_timeout)
  624. sirfsoc_uart_handle_rx_tmo(sirfport);
  625. if (intr_status & uint_st->sirfsoc_rx_done)
  626. sirfsoc_uart_handle_rx_done(sirfport);
  627. } else {
  628. if (intr_status & SIRFUART_RX_IO_INT_ST(uint_st))
  629. sirfsoc_uart_pio_rx_chars(port,
  630. SIRFSOC_UART_IO_RX_MAX_CNT);
  631. }
  632. spin_unlock(&port->lock);
  633. tty_flip_buffer_push(&state->port);
  634. spin_lock(&port->lock);
  635. if (intr_status & uint_st->sirfsoc_txfifo_empty) {
  636. if (sirfport->tx_dma_chan)
  637. sirfsoc_uart_tx_with_dma(sirfport);
  638. else {
  639. if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
  640. spin_unlock(&port->lock);
  641. return IRQ_HANDLED;
  642. } else {
  643. sirfsoc_uart_pio_tx_chars(sirfport,
  644. SIRFSOC_UART_IO_TX_REASONABLE_CNT);
  645. if ((uart_circ_empty(xmit)) &&
  646. (rd_regl(port, ureg->sirfsoc_tx_fifo_status) &
  647. ufifo_st->ff_empty(port->line)))
  648. sirfsoc_uart_stop_tx(port);
  649. }
  650. }
  651. }
  652. spin_unlock(&port->lock);
  653. return IRQ_HANDLED;
  654. }
  655. static void sirfsoc_uart_rx_dma_complete_tl(unsigned long param)
  656. {
  657. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
  658. struct uart_port *port = &sirfport->port;
  659. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  660. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  661. unsigned long flags;
  662. struct dma_tx_state tx_state;
  663. spin_lock_irqsave(&port->lock, flags);
  664. while (DMA_COMPLETE == dmaengine_tx_status(sirfport->rx_dma_chan,
  665. sirfport->rx_dma_items[sirfport->rx_completed].cookie, &tx_state)) {
  666. sirfsoc_uart_insert_rx_buf_to_tty(sirfport,
  667. SIRFSOC_RX_DMA_BUF_SIZE);
  668. if (rd_regl(port, ureg->sirfsoc_int_en_reg) &
  669. uint_en->sirfsoc_rx_timeout_en)
  670. sirfsoc_rx_submit_one_dma_desc(port,
  671. sirfport->rx_completed++);
  672. else
  673. sirfport->rx_completed++;
  674. sirfport->rx_completed %= SIRFSOC_RX_LOOP_BUF_CNT;
  675. }
  676. spin_unlock_irqrestore(&port->lock, flags);
  677. tty_flip_buffer_push(&port->state->port);
  678. }
  679. static void sirfsoc_uart_rx_dma_complete_callback(void *param)
  680. {
  681. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
  682. unsigned long flags;
  683. spin_lock_irqsave(&sirfport->port.lock, flags);
  684. sirfport->rx_issued++;
  685. sirfport->rx_issued %= SIRFSOC_RX_LOOP_BUF_CNT;
  686. tasklet_schedule(&sirfport->rx_dma_complete_tasklet);
  687. spin_unlock_irqrestore(&sirfport->port.lock, flags);
  688. }
  689. /* submit rx dma task into dmaengine */
  690. static void sirfsoc_uart_start_next_rx_dma(struct uart_port *port)
  691. {
  692. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  693. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  694. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  695. int i;
  696. sirfport->rx_io_count = 0;
  697. wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
  698. rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) &
  699. ~SIRFUART_IO_MODE);
  700. for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++)
  701. sirfsoc_rx_submit_one_dma_desc(port, i);
  702. sirfport->rx_completed = sirfport->rx_issued = 0;
  703. if (!sirfport->is_marco)
  704. wr_regl(port, ureg->sirfsoc_int_en_reg,
  705. rd_regl(port, ureg->sirfsoc_int_en_reg) |
  706. SIRFUART_RX_DMA_INT_EN(port, uint_en));
  707. else
  708. wr_regl(port, ureg->sirfsoc_int_en_reg,
  709. SIRFUART_RX_DMA_INT_EN(port, uint_en));
  710. }
  711. static void sirfsoc_uart_start_rx(struct uart_port *port)
  712. {
  713. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  714. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  715. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  716. sirfport->rx_io_count = 0;
  717. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
  718. wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
  719. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_START);
  720. if (sirfport->rx_dma_chan)
  721. sirfsoc_uart_start_next_rx_dma(port);
  722. else {
  723. if (!sirfport->is_marco)
  724. wr_regl(port, ureg->sirfsoc_int_en_reg,
  725. rd_regl(port, ureg->sirfsoc_int_en_reg) |
  726. SIRFUART_RX_IO_INT_EN(port, uint_en));
  727. else
  728. wr_regl(port, ureg->sirfsoc_int_en_reg,
  729. SIRFUART_RX_IO_INT_EN(port, uint_en));
  730. }
  731. }
  732. static unsigned int
  733. sirfsoc_usp_calc_sample_div(unsigned long set_rate,
  734. unsigned long ioclk_rate, unsigned long *sample_reg)
  735. {
  736. unsigned long min_delta = ~0UL;
  737. unsigned short sample_div;
  738. unsigned long ioclk_div = 0;
  739. unsigned long temp_delta;
  740. for (sample_div = SIRF_MIN_SAMPLE_DIV;
  741. sample_div <= SIRF_MAX_SAMPLE_DIV; sample_div++) {
  742. temp_delta = ioclk_rate -
  743. (ioclk_rate + (set_rate * sample_div) / 2)
  744. / (set_rate * sample_div) * set_rate * sample_div;
  745. temp_delta = (temp_delta > 0) ? temp_delta : -temp_delta;
  746. if (temp_delta < min_delta) {
  747. ioclk_div = (2 * ioclk_rate /
  748. (set_rate * sample_div) + 1) / 2 - 1;
  749. if (ioclk_div > SIRF_IOCLK_DIV_MAX)
  750. continue;
  751. min_delta = temp_delta;
  752. *sample_reg = sample_div;
  753. if (!temp_delta)
  754. break;
  755. }
  756. }
  757. return ioclk_div;
  758. }
  759. static unsigned int
  760. sirfsoc_uart_calc_sample_div(unsigned long baud_rate,
  761. unsigned long ioclk_rate, unsigned long *set_baud)
  762. {
  763. unsigned long min_delta = ~0UL;
  764. unsigned short sample_div;
  765. unsigned int regv = 0;
  766. unsigned long ioclk_div;
  767. unsigned long baud_tmp;
  768. int temp_delta;
  769. for (sample_div = SIRF_MIN_SAMPLE_DIV;
  770. sample_div <= SIRF_MAX_SAMPLE_DIV; sample_div++) {
  771. ioclk_div = (ioclk_rate / (baud_rate * (sample_div + 1))) - 1;
  772. if (ioclk_div > SIRF_IOCLK_DIV_MAX)
  773. continue;
  774. baud_tmp = ioclk_rate / ((ioclk_div + 1) * (sample_div + 1));
  775. temp_delta = baud_tmp - baud_rate;
  776. temp_delta = (temp_delta > 0) ? temp_delta : -temp_delta;
  777. if (temp_delta < min_delta) {
  778. regv = regv & (~SIRF_IOCLK_DIV_MASK);
  779. regv = regv | ioclk_div;
  780. regv = regv & (~SIRF_SAMPLE_DIV_MASK);
  781. regv = regv | (sample_div << SIRF_SAMPLE_DIV_SHIFT);
  782. min_delta = temp_delta;
  783. *set_baud = baud_tmp;
  784. }
  785. }
  786. return regv;
  787. }
  788. static void sirfsoc_uart_set_termios(struct uart_port *port,
  789. struct ktermios *termios,
  790. struct ktermios *old)
  791. {
  792. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  793. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  794. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  795. unsigned long config_reg = 0;
  796. unsigned long baud_rate;
  797. unsigned long set_baud;
  798. unsigned long flags;
  799. unsigned long ic;
  800. unsigned int clk_div_reg = 0;
  801. unsigned long txfifo_op_reg, ioclk_rate;
  802. unsigned long rx_time_out;
  803. int threshold_div;
  804. u32 data_bit_len, stop_bit_len, len_val;
  805. unsigned long sample_div_reg = 0xf;
  806. ioclk_rate = port->uartclk;
  807. switch (termios->c_cflag & CSIZE) {
  808. default:
  809. case CS8:
  810. data_bit_len = 8;
  811. config_reg |= SIRFUART_DATA_BIT_LEN_8;
  812. break;
  813. case CS7:
  814. data_bit_len = 7;
  815. config_reg |= SIRFUART_DATA_BIT_LEN_7;
  816. break;
  817. case CS6:
  818. data_bit_len = 6;
  819. config_reg |= SIRFUART_DATA_BIT_LEN_6;
  820. break;
  821. case CS5:
  822. data_bit_len = 5;
  823. config_reg |= SIRFUART_DATA_BIT_LEN_5;
  824. break;
  825. }
  826. if (termios->c_cflag & CSTOPB) {
  827. config_reg |= SIRFUART_STOP_BIT_LEN_2;
  828. stop_bit_len = 2;
  829. } else
  830. stop_bit_len = 1;
  831. spin_lock_irqsave(&port->lock, flags);
  832. port->read_status_mask = uint_en->sirfsoc_rx_oflow_en;
  833. port->ignore_status_mask = 0;
  834. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  835. if (termios->c_iflag & INPCK)
  836. port->read_status_mask |= uint_en->sirfsoc_frm_err_en |
  837. uint_en->sirfsoc_parity_err_en;
  838. } else {
  839. if (termios->c_iflag & INPCK)
  840. port->read_status_mask |= uint_en->sirfsoc_frm_err_en;
  841. }
  842. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  843. port->read_status_mask |= uint_en->sirfsoc_rxd_brk_en;
  844. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  845. if (termios->c_iflag & IGNPAR)
  846. port->ignore_status_mask |=
  847. uint_en->sirfsoc_frm_err_en |
  848. uint_en->sirfsoc_parity_err_en;
  849. if (termios->c_cflag & PARENB) {
  850. if (termios->c_cflag & CMSPAR) {
  851. if (termios->c_cflag & PARODD)
  852. config_reg |= SIRFUART_STICK_BIT_MARK;
  853. else
  854. config_reg |= SIRFUART_STICK_BIT_SPACE;
  855. } else if (termios->c_cflag & PARODD) {
  856. config_reg |= SIRFUART_STICK_BIT_ODD;
  857. } else {
  858. config_reg |= SIRFUART_STICK_BIT_EVEN;
  859. }
  860. }
  861. } else {
  862. if (termios->c_iflag & IGNPAR)
  863. port->ignore_status_mask |=
  864. uint_en->sirfsoc_frm_err_en;
  865. if (termios->c_cflag & PARENB)
  866. dev_warn(port->dev,
  867. "USP-UART not support parity err\n");
  868. }
  869. if (termios->c_iflag & IGNBRK) {
  870. port->ignore_status_mask |=
  871. uint_en->sirfsoc_rxd_brk_en;
  872. if (termios->c_iflag & IGNPAR)
  873. port->ignore_status_mask |=
  874. uint_en->sirfsoc_rx_oflow_en;
  875. }
  876. if ((termios->c_cflag & CREAD) == 0)
  877. port->ignore_status_mask |= SIRFUART_DUMMY_READ;
  878. /* Hardware Flow Control Settings */
  879. if (UART_ENABLE_MS(port, termios->c_cflag)) {
  880. if (!sirfport->ms_enabled)
  881. sirfsoc_uart_enable_ms(port);
  882. } else {
  883. if (sirfport->ms_enabled)
  884. sirfsoc_uart_disable_ms(port);
  885. }
  886. baud_rate = uart_get_baud_rate(port, termios, old, 0, 4000000);
  887. if (ioclk_rate == 150000000) {
  888. for (ic = 0; ic < SIRF_BAUD_RATE_SUPPORT_NR; ic++)
  889. if (baud_rate == baudrate_to_regv[ic].baud_rate)
  890. clk_div_reg = baudrate_to_regv[ic].reg_val;
  891. }
  892. set_baud = baud_rate;
  893. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  894. if (unlikely(clk_div_reg == 0))
  895. clk_div_reg = sirfsoc_uart_calc_sample_div(baud_rate,
  896. ioclk_rate, &set_baud);
  897. wr_regl(port, ureg->sirfsoc_divisor, clk_div_reg);
  898. } else {
  899. clk_div_reg = sirfsoc_usp_calc_sample_div(baud_rate,
  900. ioclk_rate, &sample_div_reg);
  901. sample_div_reg--;
  902. set_baud = ((ioclk_rate / (clk_div_reg+1) - 1) /
  903. (sample_div_reg + 1));
  904. /* setting usp mode 2 */
  905. len_val = ((1 << SIRFSOC_USP_MODE2_RXD_DELAY_OFFSET) |
  906. (1 << SIRFSOC_USP_MODE2_TXD_DELAY_OFFSET));
  907. len_val |= ((clk_div_reg & SIRFSOC_USP_MODE2_CLK_DIVISOR_MASK)
  908. << SIRFSOC_USP_MODE2_CLK_DIVISOR_OFFSET);
  909. wr_regl(port, ureg->sirfsoc_mode2, len_val);
  910. }
  911. if (tty_termios_baud_rate(termios))
  912. tty_termios_encode_baud_rate(termios, set_baud, set_baud);
  913. /* set receive timeout && data bits len */
  914. rx_time_out = SIRFSOC_UART_RX_TIMEOUT(set_baud, 20000);
  915. rx_time_out = SIRFUART_RECV_TIMEOUT_VALUE(rx_time_out);
  916. txfifo_op_reg = rd_regl(port, ureg->sirfsoc_tx_fifo_op);
  917. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_STOP);
  918. wr_regl(port, ureg->sirfsoc_tx_fifo_op,
  919. (txfifo_op_reg & ~SIRFUART_FIFO_START));
  920. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  921. config_reg |= SIRFUART_RECV_TIMEOUT(port, rx_time_out);
  922. wr_regl(port, ureg->sirfsoc_line_ctrl, config_reg);
  923. } else {
  924. /*tx frame ctrl*/
  925. len_val = (data_bit_len - 1) << SIRFSOC_USP_TX_DATA_LEN_OFFSET;
  926. len_val |= (data_bit_len + 1 + stop_bit_len - 1) <<
  927. SIRFSOC_USP_TX_FRAME_LEN_OFFSET;
  928. len_val |= ((data_bit_len - 1) <<
  929. SIRFSOC_USP_TX_SHIFTER_LEN_OFFSET);
  930. len_val |= (((clk_div_reg & 0xc00) >> 10) <<
  931. SIRFSOC_USP_TX_CLK_DIVISOR_OFFSET);
  932. wr_regl(port, ureg->sirfsoc_tx_frame_ctrl, len_val);
  933. /*rx frame ctrl*/
  934. len_val = (data_bit_len - 1) << SIRFSOC_USP_RX_DATA_LEN_OFFSET;
  935. len_val |= (data_bit_len + 1 + stop_bit_len - 1) <<
  936. SIRFSOC_USP_RX_FRAME_LEN_OFFSET;
  937. len_val |= (data_bit_len - 1) <<
  938. SIRFSOC_USP_RX_SHIFTER_LEN_OFFSET;
  939. len_val |= (((clk_div_reg & 0xf000) >> 12) <<
  940. SIRFSOC_USP_RX_CLK_DIVISOR_OFFSET);
  941. wr_regl(port, ureg->sirfsoc_rx_frame_ctrl, len_val);
  942. /*async param*/
  943. wr_regl(port, ureg->sirfsoc_async_param_reg,
  944. (SIRFUART_RECV_TIMEOUT(port, rx_time_out)) |
  945. (sample_div_reg & SIRFSOC_USP_ASYNC_DIV2_MASK) <<
  946. SIRFSOC_USP_ASYNC_DIV2_OFFSET);
  947. }
  948. if (sirfport->tx_dma_chan)
  949. wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl, SIRFUART_DMA_MODE);
  950. else
  951. wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl, SIRFUART_IO_MODE);
  952. if (sirfport->rx_dma_chan)
  953. wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl, SIRFUART_DMA_MODE);
  954. else
  955. wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl, SIRFUART_IO_MODE);
  956. /* Reset Rx/Tx FIFO Threshold level for proper baudrate */
  957. if (set_baud < 1000000)
  958. threshold_div = 1;
  959. else
  960. threshold_div = 2;
  961. wr_regl(port, ureg->sirfsoc_tx_fifo_ctrl,
  962. SIRFUART_FIFO_THD(port) / threshold_div);
  963. wr_regl(port, ureg->sirfsoc_rx_fifo_ctrl,
  964. SIRFUART_FIFO_THD(port) / threshold_div);
  965. txfifo_op_reg |= SIRFUART_FIFO_START;
  966. wr_regl(port, ureg->sirfsoc_tx_fifo_op, txfifo_op_reg);
  967. uart_update_timeout(port, termios->c_cflag, set_baud);
  968. sirfsoc_uart_start_rx(port);
  969. wr_regl(port, ureg->sirfsoc_tx_rx_en, SIRFUART_TX_EN | SIRFUART_RX_EN);
  970. spin_unlock_irqrestore(&port->lock, flags);
  971. }
  972. static void sirfsoc_uart_pm(struct uart_port *port, unsigned int state,
  973. unsigned int oldstate)
  974. {
  975. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  976. if (!state)
  977. clk_prepare_enable(sirfport->clk);
  978. else
  979. clk_disable_unprepare(sirfport->clk);
  980. }
  981. static int sirfsoc_uart_startup(struct uart_port *port)
  982. {
  983. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  984. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  985. unsigned int index = port->line;
  986. int ret;
  987. set_irq_flags(port->irq, IRQF_VALID | IRQF_NOAUTOEN);
  988. ret = request_irq(port->irq,
  989. sirfsoc_uart_isr,
  990. 0,
  991. SIRFUART_PORT_NAME,
  992. sirfport);
  993. if (ret != 0) {
  994. dev_err(port->dev, "UART%d request IRQ line (%d) failed.\n",
  995. index, port->irq);
  996. goto irq_err;
  997. }
  998. /* initial hardware settings */
  999. wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
  1000. rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl) |
  1001. SIRFUART_IO_MODE);
  1002. wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
  1003. rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) |
  1004. SIRFUART_IO_MODE);
  1005. wr_regl(port, ureg->sirfsoc_tx_dma_io_len, 0);
  1006. wr_regl(port, ureg->sirfsoc_rx_dma_io_len, 0);
  1007. wr_regl(port, ureg->sirfsoc_tx_rx_en, SIRFUART_RX_EN | SIRFUART_TX_EN);
  1008. if (sirfport->uart_reg->uart_type == SIRF_USP_UART)
  1009. wr_regl(port, ureg->sirfsoc_mode1,
  1010. SIRFSOC_USP_ENDIAN_CTRL_LSBF |
  1011. SIRFSOC_USP_EN);
  1012. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_RESET);
  1013. wr_regl(port, ureg->sirfsoc_tx_fifo_op, 0);
  1014. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
  1015. wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
  1016. wr_regl(port, ureg->sirfsoc_tx_fifo_ctrl, SIRFUART_FIFO_THD(port));
  1017. wr_regl(port, ureg->sirfsoc_rx_fifo_ctrl, SIRFUART_FIFO_THD(port));
  1018. if (sirfport->rx_dma_chan)
  1019. wr_regl(port, ureg->sirfsoc_rx_fifo_level_chk,
  1020. SIRFUART_RX_FIFO_CHK_SC(port->line, 0x4) |
  1021. SIRFUART_RX_FIFO_CHK_LC(port->line, 0xe) |
  1022. SIRFUART_RX_FIFO_CHK_HC(port->line, 0x1b));
  1023. if (sirfport->tx_dma_chan) {
  1024. sirfport->tx_dma_state = TX_DMA_IDLE;
  1025. wr_regl(port, ureg->sirfsoc_tx_fifo_level_chk,
  1026. SIRFUART_TX_FIFO_CHK_SC(port->line, 0x1b) |
  1027. SIRFUART_TX_FIFO_CHK_LC(port->line, 0xe) |
  1028. SIRFUART_TX_FIFO_CHK_HC(port->line, 0x4));
  1029. }
  1030. sirfport->ms_enabled = false;
  1031. if (sirfport->uart_reg->uart_type == SIRF_USP_UART &&
  1032. sirfport->hw_flow_ctrl) {
  1033. set_irq_flags(gpio_to_irq(sirfport->cts_gpio),
  1034. IRQF_VALID | IRQF_NOAUTOEN);
  1035. ret = request_irq(gpio_to_irq(sirfport->cts_gpio),
  1036. sirfsoc_uart_usp_cts_handler, IRQF_TRIGGER_FALLING |
  1037. IRQF_TRIGGER_RISING, "usp_cts_irq", sirfport);
  1038. if (ret != 0) {
  1039. dev_err(port->dev, "UART-USP:request gpio irq fail\n");
  1040. goto init_rx_err;
  1041. }
  1042. }
  1043. enable_irq(port->irq);
  1044. return 0;
  1045. init_rx_err:
  1046. free_irq(port->irq, sirfport);
  1047. irq_err:
  1048. return ret;
  1049. }
  1050. static void sirfsoc_uart_shutdown(struct uart_port *port)
  1051. {
  1052. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  1053. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  1054. if (!sirfport->is_marco)
  1055. wr_regl(port, ureg->sirfsoc_int_en_reg, 0);
  1056. else
  1057. wr_regl(port, SIRFUART_INT_EN_CLR, ~0UL);
  1058. free_irq(port->irq, sirfport);
  1059. if (sirfport->ms_enabled)
  1060. sirfsoc_uart_disable_ms(port);
  1061. if (sirfport->uart_reg->uart_type == SIRF_USP_UART &&
  1062. sirfport->hw_flow_ctrl) {
  1063. gpio_set_value(sirfport->rts_gpio, 1);
  1064. free_irq(gpio_to_irq(sirfport->cts_gpio), sirfport);
  1065. }
  1066. if (sirfport->tx_dma_chan)
  1067. sirfport->tx_dma_state = TX_DMA_IDLE;
  1068. }
  1069. static const char *sirfsoc_uart_type(struct uart_port *port)
  1070. {
  1071. return port->type == SIRFSOC_PORT_TYPE ? SIRFUART_PORT_NAME : NULL;
  1072. }
  1073. static int sirfsoc_uart_request_port(struct uart_port *port)
  1074. {
  1075. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  1076. struct sirfsoc_uart_param *uart_param = &sirfport->uart_reg->uart_param;
  1077. void *ret;
  1078. ret = request_mem_region(port->mapbase,
  1079. SIRFUART_MAP_SIZE, uart_param->port_name);
  1080. return ret ? 0 : -EBUSY;
  1081. }
  1082. static void sirfsoc_uart_release_port(struct uart_port *port)
  1083. {
  1084. release_mem_region(port->mapbase, SIRFUART_MAP_SIZE);
  1085. }
  1086. static void sirfsoc_uart_config_port(struct uart_port *port, int flags)
  1087. {
  1088. if (flags & UART_CONFIG_TYPE) {
  1089. port->type = SIRFSOC_PORT_TYPE;
  1090. sirfsoc_uart_request_port(port);
  1091. }
  1092. }
  1093. static struct uart_ops sirfsoc_uart_ops = {
  1094. .tx_empty = sirfsoc_uart_tx_empty,
  1095. .get_mctrl = sirfsoc_uart_get_mctrl,
  1096. .set_mctrl = sirfsoc_uart_set_mctrl,
  1097. .stop_tx = sirfsoc_uart_stop_tx,
  1098. .start_tx = sirfsoc_uart_start_tx,
  1099. .stop_rx = sirfsoc_uart_stop_rx,
  1100. .enable_ms = sirfsoc_uart_enable_ms,
  1101. .break_ctl = sirfsoc_uart_break_ctl,
  1102. .startup = sirfsoc_uart_startup,
  1103. .shutdown = sirfsoc_uart_shutdown,
  1104. .set_termios = sirfsoc_uart_set_termios,
  1105. .pm = sirfsoc_uart_pm,
  1106. .type = sirfsoc_uart_type,
  1107. .release_port = sirfsoc_uart_release_port,
  1108. .request_port = sirfsoc_uart_request_port,
  1109. .config_port = sirfsoc_uart_config_port,
  1110. };
  1111. #ifdef CONFIG_SERIAL_SIRFSOC_CONSOLE
  1112. static int __init
  1113. sirfsoc_uart_console_setup(struct console *co, char *options)
  1114. {
  1115. unsigned int baud = 115200;
  1116. unsigned int bits = 8;
  1117. unsigned int parity = 'n';
  1118. unsigned int flow = 'n';
  1119. struct uart_port *port = &sirfsoc_uart_ports[co->index].port;
  1120. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  1121. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  1122. if (co->index < 0 || co->index >= SIRFSOC_UART_NR)
  1123. return -EINVAL;
  1124. if (!port->mapbase)
  1125. return -ENODEV;
  1126. /* enable usp in mode1 register */
  1127. if (sirfport->uart_reg->uart_type == SIRF_USP_UART)
  1128. wr_regl(port, ureg->sirfsoc_mode1, SIRFSOC_USP_EN |
  1129. SIRFSOC_USP_ENDIAN_CTRL_LSBF);
  1130. if (options)
  1131. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1132. port->cons = co;
  1133. /* default console tx/rx transfer using io mode */
  1134. sirfport->rx_dma_chan = NULL;
  1135. sirfport->tx_dma_chan = NULL;
  1136. return uart_set_options(port, co, baud, parity, bits, flow);
  1137. }
  1138. static void sirfsoc_uart_console_putchar(struct uart_port *port, int ch)
  1139. {
  1140. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  1141. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  1142. struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
  1143. while (rd_regl(port,
  1144. ureg->sirfsoc_tx_fifo_status) & ufifo_st->ff_full(port->line))
  1145. cpu_relax();
  1146. wr_regl(port, ureg->sirfsoc_tx_fifo_data, ch);
  1147. }
  1148. static void sirfsoc_uart_console_write(struct console *co, const char *s,
  1149. unsigned int count)
  1150. {
  1151. struct uart_port *port = &sirfsoc_uart_ports[co->index].port;
  1152. uart_console_write(port, s, count, sirfsoc_uart_console_putchar);
  1153. }
  1154. static struct console sirfsoc_uart_console = {
  1155. .name = SIRFSOC_UART_NAME,
  1156. .device = uart_console_device,
  1157. .flags = CON_PRINTBUFFER,
  1158. .index = -1,
  1159. .write = sirfsoc_uart_console_write,
  1160. .setup = sirfsoc_uart_console_setup,
  1161. .data = &sirfsoc_uart_drv,
  1162. };
  1163. static int __init sirfsoc_uart_console_init(void)
  1164. {
  1165. register_console(&sirfsoc_uart_console);
  1166. return 0;
  1167. }
  1168. console_initcall(sirfsoc_uart_console_init);
  1169. #endif
  1170. static struct uart_driver sirfsoc_uart_drv = {
  1171. .owner = THIS_MODULE,
  1172. .driver_name = SIRFUART_PORT_NAME,
  1173. .nr = SIRFSOC_UART_NR,
  1174. .dev_name = SIRFSOC_UART_NAME,
  1175. .major = SIRFSOC_UART_MAJOR,
  1176. .minor = SIRFSOC_UART_MINOR,
  1177. #ifdef CONFIG_SERIAL_SIRFSOC_CONSOLE
  1178. .cons = &sirfsoc_uart_console,
  1179. #else
  1180. .cons = NULL,
  1181. #endif
  1182. };
  1183. static struct of_device_id sirfsoc_uart_ids[] = {
  1184. { .compatible = "sirf,prima2-uart", .data = &sirfsoc_uart,},
  1185. { .compatible = "sirf,marco-uart", .data = &sirfsoc_uart},
  1186. { .compatible = "sirf,prima2-usp-uart", .data = &sirfsoc_usp},
  1187. {}
  1188. };
  1189. MODULE_DEVICE_TABLE(of, sirfsoc_uart_ids);
  1190. static int sirfsoc_uart_probe(struct platform_device *pdev)
  1191. {
  1192. struct sirfsoc_uart_port *sirfport;
  1193. struct uart_port *port;
  1194. struct resource *res;
  1195. int ret;
  1196. int i, j;
  1197. struct dma_slave_config slv_cfg = {
  1198. .src_maxburst = 2,
  1199. };
  1200. struct dma_slave_config tx_slv_cfg = {
  1201. .dst_maxburst = 2,
  1202. };
  1203. const struct of_device_id *match;
  1204. match = of_match_node(sirfsoc_uart_ids, pdev->dev.of_node);
  1205. if (of_property_read_u32(pdev->dev.of_node, "cell-index", &pdev->id)) {
  1206. dev_err(&pdev->dev,
  1207. "Unable to find cell-index in uart node.\n");
  1208. ret = -EFAULT;
  1209. goto err;
  1210. }
  1211. if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-usp-uart"))
  1212. pdev->id += ((struct sirfsoc_uart_register *)
  1213. match->data)->uart_param.register_uart_nr;
  1214. sirfport = &sirfsoc_uart_ports[pdev->id];
  1215. port = &sirfport->port;
  1216. port->dev = &pdev->dev;
  1217. port->private_data = sirfport;
  1218. sirfport->uart_reg = (struct sirfsoc_uart_register *)match->data;
  1219. sirfport->hw_flow_ctrl = of_property_read_bool(pdev->dev.of_node,
  1220. "sirf,uart-has-rtscts");
  1221. if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-uart"))
  1222. sirfport->uart_reg->uart_type = SIRF_REAL_UART;
  1223. if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-usp-uart")) {
  1224. sirfport->uart_reg->uart_type = SIRF_USP_UART;
  1225. if (!sirfport->hw_flow_ctrl)
  1226. goto usp_no_flow_control;
  1227. if (of_find_property(pdev->dev.of_node, "cts-gpios", NULL))
  1228. sirfport->cts_gpio = of_get_named_gpio(
  1229. pdev->dev.of_node, "cts-gpios", 0);
  1230. else
  1231. sirfport->cts_gpio = -1;
  1232. if (of_find_property(pdev->dev.of_node, "rts-gpios", NULL))
  1233. sirfport->rts_gpio = of_get_named_gpio(
  1234. pdev->dev.of_node, "rts-gpios", 0);
  1235. else
  1236. sirfport->rts_gpio = -1;
  1237. if ((!gpio_is_valid(sirfport->cts_gpio) ||
  1238. !gpio_is_valid(sirfport->rts_gpio))) {
  1239. ret = -EINVAL;
  1240. dev_err(&pdev->dev,
  1241. "Usp flow control must have cts and rts gpio");
  1242. goto err;
  1243. }
  1244. ret = devm_gpio_request(&pdev->dev, sirfport->cts_gpio,
  1245. "usp-cts-gpio");
  1246. if (ret) {
  1247. dev_err(&pdev->dev, "Unable request cts gpio");
  1248. goto err;
  1249. }
  1250. gpio_direction_input(sirfport->cts_gpio);
  1251. ret = devm_gpio_request(&pdev->dev, sirfport->rts_gpio,
  1252. "usp-rts-gpio");
  1253. if (ret) {
  1254. dev_err(&pdev->dev, "Unable request rts gpio");
  1255. goto err;
  1256. }
  1257. gpio_direction_output(sirfport->rts_gpio, 1);
  1258. }
  1259. usp_no_flow_control:
  1260. if (of_device_is_compatible(pdev->dev.of_node, "sirf,marco-uart"))
  1261. sirfport->is_marco = true;
  1262. if (of_property_read_u32(pdev->dev.of_node,
  1263. "fifosize",
  1264. &port->fifosize)) {
  1265. dev_err(&pdev->dev,
  1266. "Unable to find fifosize in uart node.\n");
  1267. ret = -EFAULT;
  1268. goto err;
  1269. }
  1270. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1271. if (res == NULL) {
  1272. dev_err(&pdev->dev, "Insufficient resources.\n");
  1273. ret = -EFAULT;
  1274. goto err;
  1275. }
  1276. tasklet_init(&sirfport->rx_dma_complete_tasklet,
  1277. sirfsoc_uart_rx_dma_complete_tl, (unsigned long)sirfport);
  1278. tasklet_init(&sirfport->rx_tmo_process_tasklet,
  1279. sirfsoc_rx_tmo_process_tl, (unsigned long)sirfport);
  1280. port->mapbase = res->start;
  1281. port->membase = devm_ioremap(&pdev->dev, res->start, resource_size(res));
  1282. if (!port->membase) {
  1283. dev_err(&pdev->dev, "Cannot remap resource.\n");
  1284. ret = -ENOMEM;
  1285. goto err;
  1286. }
  1287. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1288. if (res == NULL) {
  1289. dev_err(&pdev->dev, "Insufficient resources.\n");
  1290. ret = -EFAULT;
  1291. goto err;
  1292. }
  1293. port->irq = res->start;
  1294. sirfport->clk = clk_get(&pdev->dev, NULL);
  1295. if (IS_ERR(sirfport->clk)) {
  1296. ret = PTR_ERR(sirfport->clk);
  1297. goto err;
  1298. }
  1299. port->uartclk = clk_get_rate(sirfport->clk);
  1300. port->ops = &sirfsoc_uart_ops;
  1301. spin_lock_init(&port->lock);
  1302. platform_set_drvdata(pdev, sirfport);
  1303. ret = uart_add_one_port(&sirfsoc_uart_drv, port);
  1304. if (ret != 0) {
  1305. dev_err(&pdev->dev, "Cannot add UART port(%d).\n", pdev->id);
  1306. goto port_err;
  1307. }
  1308. sirfport->rx_dma_chan = dma_request_slave_channel(port->dev, "rx");
  1309. for (i = 0; sirfport->rx_dma_chan && i < SIRFSOC_RX_LOOP_BUF_CNT; i++) {
  1310. sirfport->rx_dma_items[i].xmit.buf =
  1311. dma_alloc_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
  1312. &sirfport->rx_dma_items[i].dma_addr, GFP_KERNEL);
  1313. if (!sirfport->rx_dma_items[i].xmit.buf) {
  1314. dev_err(port->dev, "Uart alloc bufa failed\n");
  1315. ret = -ENOMEM;
  1316. goto alloc_coherent_err;
  1317. }
  1318. sirfport->rx_dma_items[i].xmit.head =
  1319. sirfport->rx_dma_items[i].xmit.tail = 0;
  1320. }
  1321. if (sirfport->rx_dma_chan)
  1322. dmaengine_slave_config(sirfport->rx_dma_chan, &slv_cfg);
  1323. sirfport->tx_dma_chan = dma_request_slave_channel(port->dev, "tx");
  1324. if (sirfport->tx_dma_chan)
  1325. dmaengine_slave_config(sirfport->tx_dma_chan, &tx_slv_cfg);
  1326. return 0;
  1327. alloc_coherent_err:
  1328. for (j = 0; j < i; j++)
  1329. dma_free_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
  1330. sirfport->rx_dma_items[j].xmit.buf,
  1331. sirfport->rx_dma_items[j].dma_addr);
  1332. dma_release_channel(sirfport->rx_dma_chan);
  1333. port_err:
  1334. clk_put(sirfport->clk);
  1335. err:
  1336. return ret;
  1337. }
  1338. static int sirfsoc_uart_remove(struct platform_device *pdev)
  1339. {
  1340. struct sirfsoc_uart_port *sirfport = platform_get_drvdata(pdev);
  1341. struct uart_port *port = &sirfport->port;
  1342. clk_put(sirfport->clk);
  1343. uart_remove_one_port(&sirfsoc_uart_drv, port);
  1344. if (sirfport->rx_dma_chan) {
  1345. int i;
  1346. dmaengine_terminate_all(sirfport->rx_dma_chan);
  1347. dma_release_channel(sirfport->rx_dma_chan);
  1348. for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++)
  1349. dma_free_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
  1350. sirfport->rx_dma_items[i].xmit.buf,
  1351. sirfport->rx_dma_items[i].dma_addr);
  1352. }
  1353. if (sirfport->tx_dma_chan) {
  1354. dmaengine_terminate_all(sirfport->tx_dma_chan);
  1355. dma_release_channel(sirfport->tx_dma_chan);
  1356. }
  1357. return 0;
  1358. }
  1359. #ifdef CONFIG_PM_SLEEP
  1360. static int
  1361. sirfsoc_uart_suspend(struct device *pdev)
  1362. {
  1363. struct sirfsoc_uart_port *sirfport = dev_get_drvdata(pdev);
  1364. struct uart_port *port = &sirfport->port;
  1365. uart_suspend_port(&sirfsoc_uart_drv, port);
  1366. return 0;
  1367. }
  1368. static int sirfsoc_uart_resume(struct device *pdev)
  1369. {
  1370. struct sirfsoc_uart_port *sirfport = dev_get_drvdata(pdev);
  1371. struct uart_port *port = &sirfport->port;
  1372. uart_resume_port(&sirfsoc_uart_drv, port);
  1373. return 0;
  1374. }
  1375. #endif
  1376. static const struct dev_pm_ops sirfsoc_uart_pm_ops = {
  1377. SET_SYSTEM_SLEEP_PM_OPS(sirfsoc_uart_suspend, sirfsoc_uart_resume)
  1378. };
  1379. static struct platform_driver sirfsoc_uart_driver = {
  1380. .probe = sirfsoc_uart_probe,
  1381. .remove = sirfsoc_uart_remove,
  1382. .driver = {
  1383. .name = SIRFUART_PORT_NAME,
  1384. .owner = THIS_MODULE,
  1385. .of_match_table = sirfsoc_uart_ids,
  1386. .pm = &sirfsoc_uart_pm_ops,
  1387. },
  1388. };
  1389. static int __init sirfsoc_uart_init(void)
  1390. {
  1391. int ret = 0;
  1392. ret = uart_register_driver(&sirfsoc_uart_drv);
  1393. if (ret)
  1394. goto out;
  1395. ret = platform_driver_register(&sirfsoc_uart_driver);
  1396. if (ret)
  1397. uart_unregister_driver(&sirfsoc_uart_drv);
  1398. out:
  1399. return ret;
  1400. }
  1401. module_init(sirfsoc_uart_init);
  1402. static void __exit sirfsoc_uart_exit(void)
  1403. {
  1404. platform_driver_unregister(&sirfsoc_uart_driver);
  1405. uart_unregister_driver(&sirfsoc_uart_drv);
  1406. }
  1407. module_exit(sirfsoc_uart_exit);
  1408. MODULE_LICENSE("GPL v2");
  1409. MODULE_AUTHOR("Bin Shi <Bin.Shi@csr.com>, Rong Wang<Rong.Wang@csr.com>");
  1410. MODULE_DESCRIPTION("CSR SiRFprimaII Uart Driver");