sc16is7xx.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277
  1. /*
  2. * SC16IS7xx tty serial driver - Copyright (C) 2014 GridPoint
  3. * Author: Jon Ringle <jringle@gridpoint.com>
  4. *
  5. * Based on max310x.c, by Alexander Shiyan <shc_work@mail.ru>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. */
  13. #include <linux/bitops.h>
  14. #include <linux/clk.h>
  15. #include <linux/delay.h>
  16. #include <linux/device.h>
  17. #include <linux/gpio.h>
  18. #include <linux/i2c.h>
  19. #include <linux/module.h>
  20. #include <linux/of.h>
  21. #include <linux/of_device.h>
  22. #include <linux/regmap.h>
  23. #include <linux/serial_core.h>
  24. #include <linux/serial.h>
  25. #include <linux/tty.h>
  26. #include <linux/tty_flip.h>
  27. #include <linux/uaccess.h>
  28. #define SC16IS7XX_NAME "sc16is7xx"
  29. /* SC16IS7XX register definitions */
  30. #define SC16IS7XX_RHR_REG (0x00) /* RX FIFO */
  31. #define SC16IS7XX_THR_REG (0x00) /* TX FIFO */
  32. #define SC16IS7XX_IER_REG (0x01) /* Interrupt enable */
  33. #define SC16IS7XX_IIR_REG (0x02) /* Interrupt Identification */
  34. #define SC16IS7XX_FCR_REG (0x02) /* FIFO control */
  35. #define SC16IS7XX_LCR_REG (0x03) /* Line Control */
  36. #define SC16IS7XX_MCR_REG (0x04) /* Modem Control */
  37. #define SC16IS7XX_LSR_REG (0x05) /* Line Status */
  38. #define SC16IS7XX_MSR_REG (0x06) /* Modem Status */
  39. #define SC16IS7XX_SPR_REG (0x07) /* Scratch Pad */
  40. #define SC16IS7XX_TXLVL_REG (0x08) /* TX FIFO level */
  41. #define SC16IS7XX_RXLVL_REG (0x09) /* RX FIFO level */
  42. #define SC16IS7XX_IODIR_REG (0x0a) /* I/O Direction
  43. * - only on 75x/76x
  44. */
  45. #define SC16IS7XX_IOSTATE_REG (0x0b) /* I/O State
  46. * - only on 75x/76x
  47. */
  48. #define SC16IS7XX_IOINTENA_REG (0x0c) /* I/O Interrupt Enable
  49. * - only on 75x/76x
  50. */
  51. #define SC16IS7XX_IOCONTROL_REG (0x0e) /* I/O Control
  52. * - only on 75x/76x
  53. */
  54. #define SC16IS7XX_EFCR_REG (0x0f) /* Extra Features Control */
  55. /* TCR/TLR Register set: Only if ((MCR[2] == 1) && (EFR[4] == 1)) */
  56. #define SC16IS7XX_TCR_REG (0x06) /* Transmit control */
  57. #define SC16IS7XX_TLR_REG (0x07) /* Trigger level */
  58. /* Special Register set: Only if ((LCR[7] == 1) && (LCR != 0xBF)) */
  59. #define SC16IS7XX_DLL_REG (0x00) /* Divisor Latch Low */
  60. #define SC16IS7XX_DLH_REG (0x01) /* Divisor Latch High */
  61. /* Enhanced Register set: Only if (LCR == 0xBF) */
  62. #define SC16IS7XX_EFR_REG (0x02) /* Enhanced Features */
  63. #define SC16IS7XX_XON1_REG (0x04) /* Xon1 word */
  64. #define SC16IS7XX_XON2_REG (0x05) /* Xon2 word */
  65. #define SC16IS7XX_XOFF1_REG (0x06) /* Xoff1 word */
  66. #define SC16IS7XX_XOFF2_REG (0x07) /* Xoff2 word */
  67. /* IER register bits */
  68. #define SC16IS7XX_IER_RDI_BIT (1 << 0) /* Enable RX data interrupt */
  69. #define SC16IS7XX_IER_THRI_BIT (1 << 1) /* Enable TX holding register
  70. * interrupt */
  71. #define SC16IS7XX_IER_RLSI_BIT (1 << 2) /* Enable RX line status
  72. * interrupt */
  73. #define SC16IS7XX_IER_MSI_BIT (1 << 3) /* Enable Modem status
  74. * interrupt */
  75. /* IER register bits - write only if (EFR[4] == 1) */
  76. #define SC16IS7XX_IER_SLEEP_BIT (1 << 4) /* Enable Sleep mode */
  77. #define SC16IS7XX_IER_XOFFI_BIT (1 << 5) /* Enable Xoff interrupt */
  78. #define SC16IS7XX_IER_RTSI_BIT (1 << 6) /* Enable nRTS interrupt */
  79. #define SC16IS7XX_IER_CTSI_BIT (1 << 7) /* Enable nCTS interrupt */
  80. /* FCR register bits */
  81. #define SC16IS7XX_FCR_FIFO_BIT (1 << 0) /* Enable FIFO */
  82. #define SC16IS7XX_FCR_RXRESET_BIT (1 << 1) /* Reset RX FIFO */
  83. #define SC16IS7XX_FCR_TXRESET_BIT (1 << 2) /* Reset TX FIFO */
  84. #define SC16IS7XX_FCR_RXLVLL_BIT (1 << 6) /* RX Trigger level LSB */
  85. #define SC16IS7XX_FCR_RXLVLH_BIT (1 << 7) /* RX Trigger level MSB */
  86. /* FCR register bits - write only if (EFR[4] == 1) */
  87. #define SC16IS7XX_FCR_TXLVLL_BIT (1 << 4) /* TX Trigger level LSB */
  88. #define SC16IS7XX_FCR_TXLVLH_BIT (1 << 5) /* TX Trigger level MSB */
  89. /* IIR register bits */
  90. #define SC16IS7XX_IIR_NO_INT_BIT (1 << 0) /* No interrupts pending */
  91. #define SC16IS7XX_IIR_ID_MASK 0x3e /* Mask for the interrupt ID */
  92. #define SC16IS7XX_IIR_THRI_SRC 0x02 /* TX holding register empty */
  93. #define SC16IS7XX_IIR_RDI_SRC 0x04 /* RX data interrupt */
  94. #define SC16IS7XX_IIR_RLSE_SRC 0x06 /* RX line status error */
  95. #define SC16IS7XX_IIR_RTOI_SRC 0x0c /* RX time-out interrupt */
  96. #define SC16IS7XX_IIR_MSI_SRC 0x00 /* Modem status interrupt
  97. * - only on 75x/76x
  98. */
  99. #define SC16IS7XX_IIR_INPIN_SRC 0x30 /* Input pin change of state
  100. * - only on 75x/76x
  101. */
  102. #define SC16IS7XX_IIR_XOFFI_SRC 0x10 /* Received Xoff */
  103. #define SC16IS7XX_IIR_CTSRTS_SRC 0x20 /* nCTS,nRTS change of state
  104. * from active (LOW)
  105. * to inactive (HIGH)
  106. */
  107. /* LCR register bits */
  108. #define SC16IS7XX_LCR_LENGTH0_BIT (1 << 0) /* Word length bit 0 */
  109. #define SC16IS7XX_LCR_LENGTH1_BIT (1 << 1) /* Word length bit 1
  110. *
  111. * Word length bits table:
  112. * 00 -> 5 bit words
  113. * 01 -> 6 bit words
  114. * 10 -> 7 bit words
  115. * 11 -> 8 bit words
  116. */
  117. #define SC16IS7XX_LCR_STOPLEN_BIT (1 << 2) /* STOP length bit
  118. *
  119. * STOP length bit table:
  120. * 0 -> 1 stop bit
  121. * 1 -> 1-1.5 stop bits if
  122. * word length is 5,
  123. * 2 stop bits otherwise
  124. */
  125. #define SC16IS7XX_LCR_PARITY_BIT (1 << 3) /* Parity bit enable */
  126. #define SC16IS7XX_LCR_EVENPARITY_BIT (1 << 4) /* Even parity bit enable */
  127. #define SC16IS7XX_LCR_FORCEPARITY_BIT (1 << 5) /* 9-bit multidrop parity */
  128. #define SC16IS7XX_LCR_TXBREAK_BIT (1 << 6) /* TX break enable */
  129. #define SC16IS7XX_LCR_DLAB_BIT (1 << 7) /* Divisor Latch enable */
  130. #define SC16IS7XX_LCR_WORD_LEN_5 (0x00)
  131. #define SC16IS7XX_LCR_WORD_LEN_6 (0x01)
  132. #define SC16IS7XX_LCR_WORD_LEN_7 (0x02)
  133. #define SC16IS7XX_LCR_WORD_LEN_8 (0x03)
  134. #define SC16IS7XX_LCR_CONF_MODE_A SC16IS7XX_LCR_DLAB_BIT /* Special
  135. * reg set */
  136. #define SC16IS7XX_LCR_CONF_MODE_B 0xBF /* Enhanced
  137. * reg set */
  138. /* MCR register bits */
  139. #define SC16IS7XX_MCR_DTR_BIT (1 << 0) /* DTR complement
  140. * - only on 75x/76x
  141. */
  142. #define SC16IS7XX_MCR_RTS_BIT (1 << 1) /* RTS complement */
  143. #define SC16IS7XX_MCR_TCRTLR_BIT (1 << 2) /* TCR/TLR register enable */
  144. #define SC16IS7XX_MCR_LOOP_BIT (1 << 4) /* Enable loopback test mode */
  145. #define SC16IS7XX_MCR_XONANY_BIT (1 << 5) /* Enable Xon Any
  146. * - write enabled
  147. * if (EFR[4] == 1)
  148. */
  149. #define SC16IS7XX_MCR_IRDA_BIT (1 << 6) /* Enable IrDA mode
  150. * - write enabled
  151. * if (EFR[4] == 1)
  152. */
  153. #define SC16IS7XX_MCR_CLKSEL_BIT (1 << 7) /* Divide clock by 4
  154. * - write enabled
  155. * if (EFR[4] == 1)
  156. */
  157. /* LSR register bits */
  158. #define SC16IS7XX_LSR_DR_BIT (1 << 0) /* Receiver data ready */
  159. #define SC16IS7XX_LSR_OE_BIT (1 << 1) /* Overrun Error */
  160. #define SC16IS7XX_LSR_PE_BIT (1 << 2) /* Parity Error */
  161. #define SC16IS7XX_LSR_FE_BIT (1 << 3) /* Frame Error */
  162. #define SC16IS7XX_LSR_BI_BIT (1 << 4) /* Break Interrupt */
  163. #define SC16IS7XX_LSR_BRK_ERROR_MASK 0x1E /* BI, FE, PE, OE bits */
  164. #define SC16IS7XX_LSR_THRE_BIT (1 << 5) /* TX holding register empty */
  165. #define SC16IS7XX_LSR_TEMT_BIT (1 << 6) /* Transmitter empty */
  166. #define SC16IS7XX_LSR_FIFOE_BIT (1 << 7) /* Fifo Error */
  167. /* MSR register bits */
  168. #define SC16IS7XX_MSR_DCTS_BIT (1 << 0) /* Delta CTS Clear To Send */
  169. #define SC16IS7XX_MSR_DDSR_BIT (1 << 1) /* Delta DSR Data Set Ready
  170. * or (IO4)
  171. * - only on 75x/76x
  172. */
  173. #define SC16IS7XX_MSR_DRI_BIT (1 << 2) /* Delta RI Ring Indicator
  174. * or (IO7)
  175. * - only on 75x/76x
  176. */
  177. #define SC16IS7XX_MSR_DCD_BIT (1 << 3) /* Delta CD Carrier Detect
  178. * or (IO6)
  179. * - only on 75x/76x
  180. */
  181. #define SC16IS7XX_MSR_CTS_BIT (1 << 0) /* CTS */
  182. #define SC16IS7XX_MSR_DSR_BIT (1 << 1) /* DSR (IO4)
  183. * - only on 75x/76x
  184. */
  185. #define SC16IS7XX_MSR_RI_BIT (1 << 2) /* RI (IO7)
  186. * - only on 75x/76x
  187. */
  188. #define SC16IS7XX_MSR_CD_BIT (1 << 3) /* CD (IO6)
  189. * - only on 75x/76x
  190. */
  191. #define SC16IS7XX_MSR_DELTA_MASK 0x0F /* Any of the delta bits! */
  192. /*
  193. * TCR register bits
  194. * TCR trigger levels are available from 0 to 60 characters with a granularity
  195. * of four.
  196. * The programmer must program the TCR such that TCR[3:0] > TCR[7:4]. There is
  197. * no built-in hardware check to make sure this condition is met. Also, the TCR
  198. * must be programmed with this condition before auto RTS or software flow
  199. * control is enabled to avoid spurious operation of the device.
  200. */
  201. #define SC16IS7XX_TCR_RX_HALT(words) ((((words) / 4) & 0x0f) << 0)
  202. #define SC16IS7XX_TCR_RX_RESUME(words) ((((words) / 4) & 0x0f) << 4)
  203. /*
  204. * TLR register bits
  205. * If TLR[3:0] or TLR[7:4] are logical 0, the selectable trigger levels via the
  206. * FIFO Control Register (FCR) are used for the transmit and receive FIFO
  207. * trigger levels. Trigger levels from 4 characters to 60 characters are
  208. * available with a granularity of four.
  209. *
  210. * When the trigger level setting in TLR is zero, the SC16IS740/750/760 uses the
  211. * trigger level setting defined in FCR. If TLR has non-zero trigger level value
  212. * the trigger level defined in FCR is discarded. This applies to both transmit
  213. * FIFO and receive FIFO trigger level setting.
  214. *
  215. * When TLR is used for RX trigger level control, FCR[7:6] should be left at the
  216. * default state, that is, '00'.
  217. */
  218. #define SC16IS7XX_TLR_TX_TRIGGER(words) ((((words) / 4) & 0x0f) << 0)
  219. #define SC16IS7XX_TLR_RX_TRIGGER(words) ((((words) / 4) & 0x0f) << 4)
  220. /* IOControl register bits (Only 750/760) */
  221. #define SC16IS7XX_IOCONTROL_LATCH_BIT (1 << 0) /* Enable input latching */
  222. #define SC16IS7XX_IOCONTROL_GPIO_BIT (1 << 1) /* Enable GPIO[7:4] */
  223. #define SC16IS7XX_IOCONTROL_SRESET_BIT (1 << 3) /* Software Reset */
  224. /* EFCR register bits */
  225. #define SC16IS7XX_EFCR_9BIT_MODE_BIT (1 << 0) /* Enable 9-bit or Multidrop
  226. * mode (RS485) */
  227. #define SC16IS7XX_EFCR_RXDISABLE_BIT (1 << 1) /* Disable receiver */
  228. #define SC16IS7XX_EFCR_TXDISABLE_BIT (1 << 2) /* Disable transmitter */
  229. #define SC16IS7XX_EFCR_AUTO_RS485_BIT (1 << 4) /* Auto RS485 RTS direction */
  230. #define SC16IS7XX_EFCR_RTS_INVERT_BIT (1 << 5) /* RTS output inversion */
  231. #define SC16IS7XX_EFCR_IRDA_MODE_BIT (1 << 7) /* IrDA mode
  232. * 0 = rate upto 115.2 kbit/s
  233. * - Only 750/760
  234. * 1 = rate upto 1.152 Mbit/s
  235. * - Only 760
  236. */
  237. /* EFR register bits */
  238. #define SC16IS7XX_EFR_AUTORTS_BIT (1 << 6) /* Auto RTS flow ctrl enable */
  239. #define SC16IS7XX_EFR_AUTOCTS_BIT (1 << 7) /* Auto CTS flow ctrl enable */
  240. #define SC16IS7XX_EFR_XOFF2_DETECT_BIT (1 << 5) /* Enable Xoff2 detection */
  241. #define SC16IS7XX_EFR_ENABLE_BIT (1 << 4) /* Enable enhanced functions
  242. * and writing to IER[7:4],
  243. * FCR[5:4], MCR[7:5]
  244. */
  245. #define SC16IS7XX_EFR_SWFLOW3_BIT (1 << 3) /* SWFLOW bit 3 */
  246. #define SC16IS7XX_EFR_SWFLOW2_BIT (1 << 2) /* SWFLOW bit 2
  247. *
  248. * SWFLOW bits 3 & 2 table:
  249. * 00 -> no transmitter flow
  250. * control
  251. * 01 -> transmitter generates
  252. * XON2 and XOFF2
  253. * 10 -> transmitter generates
  254. * XON1 and XOFF1
  255. * 11 -> transmitter generates
  256. * XON1, XON2, XOFF1 and
  257. * XOFF2
  258. */
  259. #define SC16IS7XX_EFR_SWFLOW1_BIT (1 << 1) /* SWFLOW bit 2 */
  260. #define SC16IS7XX_EFR_SWFLOW0_BIT (1 << 0) /* SWFLOW bit 3
  261. *
  262. * SWFLOW bits 3 & 2 table:
  263. * 00 -> no received flow
  264. * control
  265. * 01 -> receiver compares
  266. * XON2 and XOFF2
  267. * 10 -> receiver compares
  268. * XON1 and XOFF1
  269. * 11 -> receiver compares
  270. * XON1, XON2, XOFF1 and
  271. * XOFF2
  272. */
  273. /* Misc definitions */
  274. #define SC16IS7XX_FIFO_SIZE (64)
  275. #define SC16IS7XX_REG_SHIFT 2
  276. struct sc16is7xx_devtype {
  277. char name[10];
  278. int nr_gpio;
  279. int nr_uart;
  280. };
  281. struct sc16is7xx_one {
  282. struct uart_port port;
  283. struct work_struct tx_work;
  284. struct work_struct md_work;
  285. struct serial_rs485 rs485;
  286. };
  287. struct sc16is7xx_port {
  288. struct uart_driver uart;
  289. struct sc16is7xx_devtype *devtype;
  290. struct regmap *regmap;
  291. struct mutex mutex;
  292. struct clk *clk;
  293. #ifdef CONFIG_GPIOLIB
  294. struct gpio_chip gpio;
  295. #endif
  296. unsigned char buf[SC16IS7XX_FIFO_SIZE];
  297. struct sc16is7xx_one p[0];
  298. };
  299. #define to_sc16is7xx_one(p,e) ((container_of((p), struct sc16is7xx_one, e)))
  300. static u8 sc16is7xx_port_read(struct uart_port *port, u8 reg)
  301. {
  302. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  303. unsigned int val = 0;
  304. regmap_read(s->regmap,
  305. (reg << SC16IS7XX_REG_SHIFT) | port->line, &val);
  306. return val;
  307. }
  308. static void sc16is7xx_port_write(struct uart_port *port, u8 reg, u8 val)
  309. {
  310. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  311. regmap_write(s->regmap,
  312. (reg << SC16IS7XX_REG_SHIFT) | port->line, val);
  313. }
  314. static void sc16is7xx_port_update(struct uart_port *port, u8 reg,
  315. u8 mask, u8 val)
  316. {
  317. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  318. regmap_update_bits(s->regmap,
  319. (reg << SC16IS7XX_REG_SHIFT) | port->line,
  320. mask, val);
  321. }
  322. static void sc16is7xx_power(struct uart_port *port, int on)
  323. {
  324. sc16is7xx_port_update(port, SC16IS7XX_IER_REG,
  325. SC16IS7XX_IER_SLEEP_BIT,
  326. on ? 0 : SC16IS7XX_IER_SLEEP_BIT);
  327. }
  328. static const struct sc16is7xx_devtype sc16is74x_devtype = {
  329. .name = "SC16IS74X",
  330. .nr_gpio = 0,
  331. .nr_uart = 1,
  332. };
  333. static const struct sc16is7xx_devtype sc16is750_devtype = {
  334. .name = "SC16IS750",
  335. .nr_gpio = 8,
  336. .nr_uart = 1,
  337. };
  338. static const struct sc16is7xx_devtype sc16is752_devtype = {
  339. .name = "SC16IS752",
  340. .nr_gpio = 8,
  341. .nr_uart = 2,
  342. };
  343. static const struct sc16is7xx_devtype sc16is760_devtype = {
  344. .name = "SC16IS760",
  345. .nr_gpio = 8,
  346. .nr_uart = 1,
  347. };
  348. static const struct sc16is7xx_devtype sc16is762_devtype = {
  349. .name = "SC16IS762",
  350. .nr_gpio = 8,
  351. .nr_uart = 2,
  352. };
  353. static bool sc16is7xx_regmap_volatile(struct device *dev, unsigned int reg)
  354. {
  355. switch (reg >> SC16IS7XX_REG_SHIFT) {
  356. case SC16IS7XX_RHR_REG:
  357. case SC16IS7XX_IIR_REG:
  358. case SC16IS7XX_LSR_REG:
  359. case SC16IS7XX_MSR_REG:
  360. case SC16IS7XX_TXLVL_REG:
  361. case SC16IS7XX_RXLVL_REG:
  362. case SC16IS7XX_IOSTATE_REG:
  363. return true;
  364. default:
  365. break;
  366. }
  367. return false;
  368. }
  369. static bool sc16is7xx_regmap_precious(struct device *dev, unsigned int reg)
  370. {
  371. switch (reg >> SC16IS7XX_REG_SHIFT) {
  372. case SC16IS7XX_RHR_REG:
  373. return true;
  374. default:
  375. break;
  376. }
  377. return false;
  378. }
  379. static int sc16is7xx_set_baud(struct uart_port *port, int baud)
  380. {
  381. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  382. u8 lcr;
  383. u8 prescaler = 0;
  384. unsigned long clk = port->uartclk, div = clk / 16 / baud;
  385. if (div > 0xffff) {
  386. prescaler = SC16IS7XX_MCR_CLKSEL_BIT;
  387. div /= 4;
  388. }
  389. lcr = sc16is7xx_port_read(port, SC16IS7XX_LCR_REG);
  390. /* Open the LCR divisors for configuration */
  391. sc16is7xx_port_write(port, SC16IS7XX_LCR_REG,
  392. SC16IS7XX_LCR_CONF_MODE_B);
  393. /* Enable enhanced features */
  394. regcache_cache_bypass(s->regmap, true);
  395. sc16is7xx_port_write(port, SC16IS7XX_EFR_REG,
  396. SC16IS7XX_EFR_ENABLE_BIT);
  397. regcache_cache_bypass(s->regmap, false);
  398. /* Put LCR back to the normal mode */
  399. sc16is7xx_port_write(port, SC16IS7XX_LCR_REG, lcr);
  400. sc16is7xx_port_update(port, SC16IS7XX_MCR_REG,
  401. SC16IS7XX_MCR_CLKSEL_BIT,
  402. prescaler);
  403. /* Open the LCR divisors for configuration */
  404. sc16is7xx_port_write(port, SC16IS7XX_LCR_REG,
  405. SC16IS7XX_LCR_CONF_MODE_A);
  406. /* Write the new divisor */
  407. regcache_cache_bypass(s->regmap, true);
  408. sc16is7xx_port_write(port, SC16IS7XX_DLH_REG, div / 256);
  409. sc16is7xx_port_write(port, SC16IS7XX_DLL_REG, div % 256);
  410. regcache_cache_bypass(s->regmap, false);
  411. /* Put LCR back to the normal mode */
  412. sc16is7xx_port_write(port, SC16IS7XX_LCR_REG, lcr);
  413. return DIV_ROUND_CLOSEST(clk / 16, div);
  414. }
  415. static void sc16is7xx_handle_rx(struct uart_port *port, unsigned int rxlen,
  416. unsigned int iir)
  417. {
  418. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  419. unsigned int lsr = 0, ch, flag, bytes_read, i;
  420. bool read_lsr = (iir == SC16IS7XX_IIR_RLSE_SRC) ? true : false;
  421. if (unlikely(rxlen >= sizeof(s->buf))) {
  422. dev_warn_ratelimited(port->dev,
  423. "Port %i: Possible RX FIFO overrun: %d\n",
  424. port->line, rxlen);
  425. port->icount.buf_overrun++;
  426. /* Ensure sanity of RX level */
  427. rxlen = sizeof(s->buf);
  428. }
  429. while (rxlen) {
  430. /* Only read lsr if there are possible errors in FIFO */
  431. if (read_lsr) {
  432. lsr = sc16is7xx_port_read(port, SC16IS7XX_LSR_REG);
  433. if (!(lsr & SC16IS7XX_LSR_FIFOE_BIT))
  434. read_lsr = false; /* No errors left in FIFO */
  435. } else
  436. lsr = 0;
  437. if (read_lsr) {
  438. s->buf[0] = sc16is7xx_port_read(port, SC16IS7XX_RHR_REG);
  439. bytes_read = 1;
  440. } else {
  441. regcache_cache_bypass(s->regmap, true);
  442. regmap_raw_read(s->regmap, SC16IS7XX_RHR_REG,
  443. s->buf, rxlen);
  444. regcache_cache_bypass(s->regmap, false);
  445. bytes_read = rxlen;
  446. }
  447. lsr &= SC16IS7XX_LSR_BRK_ERROR_MASK;
  448. port->icount.rx++;
  449. flag = TTY_NORMAL;
  450. if (unlikely(lsr)) {
  451. if (lsr & SC16IS7XX_LSR_BI_BIT) {
  452. port->icount.brk++;
  453. if (uart_handle_break(port))
  454. continue;
  455. } else if (lsr & SC16IS7XX_LSR_PE_BIT)
  456. port->icount.parity++;
  457. else if (lsr & SC16IS7XX_LSR_FE_BIT)
  458. port->icount.frame++;
  459. else if (lsr & SC16IS7XX_LSR_OE_BIT)
  460. port->icount.overrun++;
  461. lsr &= port->read_status_mask;
  462. if (lsr & SC16IS7XX_LSR_BI_BIT)
  463. flag = TTY_BREAK;
  464. else if (lsr & SC16IS7XX_LSR_PE_BIT)
  465. flag = TTY_PARITY;
  466. else if (lsr & SC16IS7XX_LSR_FE_BIT)
  467. flag = TTY_FRAME;
  468. else if (lsr & SC16IS7XX_LSR_OE_BIT)
  469. flag = TTY_OVERRUN;
  470. }
  471. for (i = 0; i < bytes_read; ++i) {
  472. ch = s->buf[i];
  473. if (uart_handle_sysrq_char(port, ch))
  474. continue;
  475. if (lsr & port->ignore_status_mask)
  476. continue;
  477. uart_insert_char(port, lsr, SC16IS7XX_LSR_OE_BIT, ch,
  478. flag);
  479. }
  480. rxlen -= bytes_read;
  481. }
  482. tty_flip_buffer_push(&port->state->port);
  483. }
  484. static void sc16is7xx_handle_tx(struct uart_port *port)
  485. {
  486. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  487. struct circ_buf *xmit = &port->state->xmit;
  488. unsigned int txlen, to_send, i;
  489. if (unlikely(port->x_char)) {
  490. sc16is7xx_port_write(port, SC16IS7XX_THR_REG, port->x_char);
  491. port->icount.tx++;
  492. port->x_char = 0;
  493. return;
  494. }
  495. if (uart_circ_empty(xmit) || uart_tx_stopped(port))
  496. return;
  497. /* Get length of data pending in circular buffer */
  498. to_send = uart_circ_chars_pending(xmit);
  499. if (likely(to_send)) {
  500. /* Limit to size of TX FIFO */
  501. txlen = sc16is7xx_port_read(port, SC16IS7XX_TXLVL_REG);
  502. to_send = (to_send > txlen) ? txlen : to_send;
  503. /* Add data to send */
  504. port->icount.tx += to_send;
  505. /* Convert to linear buffer */
  506. for (i = 0; i < to_send; ++i) {
  507. s->buf[i] = xmit->buf[xmit->tail];
  508. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  509. }
  510. regcache_cache_bypass(s->regmap, true);
  511. regmap_raw_write(s->regmap, SC16IS7XX_THR_REG, s->buf, to_send);
  512. regcache_cache_bypass(s->regmap, false);
  513. }
  514. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  515. uart_write_wakeup(port);
  516. }
  517. static void sc16is7xx_port_irq(struct sc16is7xx_port *s, int portno)
  518. {
  519. struct uart_port *port = &s->p[portno].port;
  520. do {
  521. unsigned int iir, msr, rxlen;
  522. iir = sc16is7xx_port_read(port, SC16IS7XX_IIR_REG);
  523. if (iir & SC16IS7XX_IIR_NO_INT_BIT)
  524. break;
  525. iir &= SC16IS7XX_IIR_ID_MASK;
  526. switch (iir) {
  527. case SC16IS7XX_IIR_RDI_SRC:
  528. case SC16IS7XX_IIR_RLSE_SRC:
  529. case SC16IS7XX_IIR_RTOI_SRC:
  530. case SC16IS7XX_IIR_XOFFI_SRC:
  531. rxlen = sc16is7xx_port_read(port, SC16IS7XX_RXLVL_REG);
  532. if (rxlen)
  533. sc16is7xx_handle_rx(port, rxlen, iir);
  534. break;
  535. case SC16IS7XX_IIR_CTSRTS_SRC:
  536. msr = sc16is7xx_port_read(port, SC16IS7XX_MSR_REG);
  537. uart_handle_cts_change(port,
  538. !!(msr & SC16IS7XX_MSR_CTS_BIT));
  539. break;
  540. case SC16IS7XX_IIR_THRI_SRC:
  541. mutex_lock(&s->mutex);
  542. sc16is7xx_handle_tx(port);
  543. mutex_unlock(&s->mutex);
  544. break;
  545. default:
  546. dev_err_ratelimited(port->dev,
  547. "Port %i: Unexpected interrupt: %x",
  548. port->line, iir);
  549. break;
  550. }
  551. } while (1);
  552. }
  553. static irqreturn_t sc16is7xx_ist(int irq, void *dev_id)
  554. {
  555. struct sc16is7xx_port *s = (struct sc16is7xx_port *)dev_id;
  556. int i;
  557. for (i = 0; i < s->uart.nr; ++i)
  558. sc16is7xx_port_irq(s, i);
  559. return IRQ_HANDLED;
  560. }
  561. static void sc16is7xx_wq_proc(struct work_struct *ws)
  562. {
  563. struct sc16is7xx_one *one = to_sc16is7xx_one(ws, tx_work);
  564. struct sc16is7xx_port *s = dev_get_drvdata(one->port.dev);
  565. mutex_lock(&s->mutex);
  566. sc16is7xx_handle_tx(&one->port);
  567. mutex_unlock(&s->mutex);
  568. }
  569. static void sc16is7xx_stop_tx(struct uart_port* port)
  570. {
  571. struct sc16is7xx_one *one = to_sc16is7xx_one(port, port);
  572. struct circ_buf *xmit = &one->port.state->xmit;
  573. /* handle rs485 */
  574. if (one->rs485.flags & SER_RS485_ENABLED) {
  575. /* do nothing if current tx not yet completed */
  576. int lsr = sc16is7xx_port_read(port, SC16IS7XX_LSR_REG);
  577. if (!(lsr & SC16IS7XX_LSR_TEMT_BIT))
  578. return;
  579. if (uart_circ_empty(xmit) &&
  580. (one->rs485.delay_rts_after_send > 0))
  581. mdelay(one->rs485.delay_rts_after_send);
  582. }
  583. sc16is7xx_port_update(port, SC16IS7XX_IER_REG,
  584. SC16IS7XX_IER_THRI_BIT,
  585. 0);
  586. }
  587. static void sc16is7xx_stop_rx(struct uart_port* port)
  588. {
  589. struct sc16is7xx_one *one = to_sc16is7xx_one(port, port);
  590. one->port.read_status_mask &= ~SC16IS7XX_LSR_DR_BIT;
  591. sc16is7xx_port_update(port, SC16IS7XX_IER_REG,
  592. SC16IS7XX_LSR_DR_BIT,
  593. 0);
  594. }
  595. static void sc16is7xx_start_tx(struct uart_port *port)
  596. {
  597. struct sc16is7xx_one *one = to_sc16is7xx_one(port, port);
  598. /* handle rs485 */
  599. if ((one->rs485.flags & SER_RS485_ENABLED) &&
  600. (one->rs485.delay_rts_before_send > 0)) {
  601. mdelay(one->rs485.delay_rts_before_send);
  602. }
  603. if (!work_pending(&one->tx_work))
  604. schedule_work(&one->tx_work);
  605. }
  606. static unsigned int sc16is7xx_tx_empty(struct uart_port *port)
  607. {
  608. unsigned int lvl, lsr;
  609. lvl = sc16is7xx_port_read(port, SC16IS7XX_TXLVL_REG);
  610. lsr = sc16is7xx_port_read(port, SC16IS7XX_LSR_REG);
  611. return ((lsr & SC16IS7XX_LSR_THRE_BIT) && !lvl) ? TIOCSER_TEMT : 0;
  612. }
  613. static unsigned int sc16is7xx_get_mctrl(struct uart_port *port)
  614. {
  615. /* DCD and DSR are not wired and CTS/RTS is handled automatically
  616. * so just indicate DSR and CAR asserted
  617. */
  618. return TIOCM_DSR | TIOCM_CAR;
  619. }
  620. static void sc16is7xx_md_proc(struct work_struct *ws)
  621. {
  622. struct sc16is7xx_one *one = to_sc16is7xx_one(ws, md_work);
  623. sc16is7xx_port_update(&one->port, SC16IS7XX_MCR_REG,
  624. SC16IS7XX_MCR_LOOP_BIT,
  625. (one->port.mctrl & TIOCM_LOOP) ?
  626. SC16IS7XX_MCR_LOOP_BIT : 0);
  627. }
  628. static void sc16is7xx_set_mctrl(struct uart_port *port, unsigned int mctrl)
  629. {
  630. struct sc16is7xx_one *one = to_sc16is7xx_one(port, port);
  631. schedule_work(&one->md_work);
  632. }
  633. static void sc16is7xx_break_ctl(struct uart_port *port, int break_state)
  634. {
  635. sc16is7xx_port_update(port, SC16IS7XX_LCR_REG,
  636. SC16IS7XX_LCR_TXBREAK_BIT,
  637. break_state ? SC16IS7XX_LCR_TXBREAK_BIT : 0);
  638. }
  639. static void sc16is7xx_set_termios(struct uart_port *port,
  640. struct ktermios *termios,
  641. struct ktermios *old)
  642. {
  643. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  644. unsigned int lcr, flow = 0;
  645. int baud;
  646. /* Mask termios capabilities we don't support */
  647. termios->c_cflag &= ~CMSPAR;
  648. /* Word size */
  649. switch (termios->c_cflag & CSIZE) {
  650. case CS5:
  651. lcr = SC16IS7XX_LCR_WORD_LEN_5;
  652. break;
  653. case CS6:
  654. lcr = SC16IS7XX_LCR_WORD_LEN_6;
  655. break;
  656. case CS7:
  657. lcr = SC16IS7XX_LCR_WORD_LEN_7;
  658. break;
  659. case CS8:
  660. lcr = SC16IS7XX_LCR_WORD_LEN_8;
  661. break;
  662. default:
  663. lcr = SC16IS7XX_LCR_WORD_LEN_8;
  664. termios->c_cflag &= ~CSIZE;
  665. termios->c_cflag |= CS8;
  666. break;
  667. }
  668. /* Parity */
  669. if (termios->c_cflag & PARENB) {
  670. lcr |= SC16IS7XX_LCR_PARITY_BIT;
  671. if (!(termios->c_cflag & PARODD))
  672. lcr |= SC16IS7XX_LCR_EVENPARITY_BIT;
  673. }
  674. /* Stop bits */
  675. if (termios->c_cflag & CSTOPB)
  676. lcr |= SC16IS7XX_LCR_STOPLEN_BIT; /* 2 stops */
  677. /* Set read status mask */
  678. port->read_status_mask = SC16IS7XX_LSR_OE_BIT;
  679. if (termios->c_iflag & INPCK)
  680. port->read_status_mask |= SC16IS7XX_LSR_PE_BIT |
  681. SC16IS7XX_LSR_FE_BIT;
  682. if (termios->c_iflag & (BRKINT | PARMRK))
  683. port->read_status_mask |= SC16IS7XX_LSR_BI_BIT;
  684. /* Set status ignore mask */
  685. port->ignore_status_mask = 0;
  686. if (termios->c_iflag & IGNBRK)
  687. port->ignore_status_mask |= SC16IS7XX_LSR_BI_BIT;
  688. if (!(termios->c_cflag & CREAD))
  689. port->ignore_status_mask |= SC16IS7XX_LSR_BRK_ERROR_MASK;
  690. sc16is7xx_port_write(port, SC16IS7XX_LCR_REG,
  691. SC16IS7XX_LCR_CONF_MODE_B);
  692. /* Configure flow control */
  693. regcache_cache_bypass(s->regmap, true);
  694. sc16is7xx_port_write(port, SC16IS7XX_XON1_REG, termios->c_cc[VSTART]);
  695. sc16is7xx_port_write(port, SC16IS7XX_XOFF1_REG, termios->c_cc[VSTOP]);
  696. if (termios->c_cflag & CRTSCTS)
  697. flow |= SC16IS7XX_EFR_AUTOCTS_BIT |
  698. SC16IS7XX_EFR_AUTORTS_BIT;
  699. if (termios->c_iflag & IXON)
  700. flow |= SC16IS7XX_EFR_SWFLOW3_BIT;
  701. if (termios->c_iflag & IXOFF)
  702. flow |= SC16IS7XX_EFR_SWFLOW1_BIT;
  703. sc16is7xx_port_write(port, SC16IS7XX_EFR_REG, flow);
  704. regcache_cache_bypass(s->regmap, false);
  705. /* Update LCR register */
  706. sc16is7xx_port_write(port, SC16IS7XX_LCR_REG, lcr);
  707. /* Get baud rate generator configuration */
  708. baud = uart_get_baud_rate(port, termios, old,
  709. port->uartclk / 16 / 4 / 0xffff,
  710. port->uartclk / 16);
  711. /* Setup baudrate generator */
  712. baud = sc16is7xx_set_baud(port, baud);
  713. /* Update timeout according to new baud rate */
  714. uart_update_timeout(port, termios->c_cflag, baud);
  715. }
  716. #if defined(TIOCSRS485) && defined(TIOCGRS485)
  717. static void sc16is7xx_config_rs485(struct uart_port *port,
  718. struct serial_rs485 *rs485)
  719. {
  720. struct sc16is7xx_one *one = to_sc16is7xx_one(port, port);
  721. one->rs485 = *rs485;
  722. if (one->rs485.flags & SER_RS485_ENABLED) {
  723. sc16is7xx_port_update(port, SC16IS7XX_EFCR_REG,
  724. SC16IS7XX_EFCR_AUTO_RS485_BIT,
  725. SC16IS7XX_EFCR_AUTO_RS485_BIT);
  726. } else {
  727. sc16is7xx_port_update(port, SC16IS7XX_EFCR_REG,
  728. SC16IS7XX_EFCR_AUTO_RS485_BIT,
  729. 0);
  730. }
  731. }
  732. #endif
  733. static int sc16is7xx_ioctl(struct uart_port *port, unsigned int cmd,
  734. unsigned long arg)
  735. {
  736. #if defined(TIOCSRS485) && defined(TIOCGRS485)
  737. struct serial_rs485 rs485;
  738. switch (cmd) {
  739. case TIOCSRS485:
  740. if (copy_from_user(&rs485, (void __user *)arg, sizeof(rs485)))
  741. return -EFAULT;
  742. sc16is7xx_config_rs485(port, &rs485);
  743. return 0;
  744. case TIOCGRS485:
  745. if (copy_to_user((void __user *)arg,
  746. &(to_sc16is7xx_one(port, port)->rs485),
  747. sizeof(rs485)))
  748. return -EFAULT;
  749. return 0;
  750. default:
  751. break;
  752. }
  753. #endif
  754. return -ENOIOCTLCMD;
  755. }
  756. static int sc16is7xx_startup(struct uart_port *port)
  757. {
  758. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  759. unsigned int val;
  760. sc16is7xx_power(port, 1);
  761. /* Reset FIFOs*/
  762. val = SC16IS7XX_FCR_RXRESET_BIT | SC16IS7XX_FCR_TXRESET_BIT;
  763. sc16is7xx_port_write(port, SC16IS7XX_FCR_REG, val);
  764. udelay(5);
  765. sc16is7xx_port_write(port, SC16IS7XX_FCR_REG,
  766. SC16IS7XX_FCR_FIFO_BIT);
  767. /* Enable EFR */
  768. sc16is7xx_port_write(port, SC16IS7XX_LCR_REG,
  769. SC16IS7XX_LCR_CONF_MODE_B);
  770. regcache_cache_bypass(s->regmap, true);
  771. /* Enable write access to enhanced features and internal clock div */
  772. sc16is7xx_port_write(port, SC16IS7XX_EFR_REG,
  773. SC16IS7XX_EFR_ENABLE_BIT);
  774. /* Enable TCR/TLR */
  775. sc16is7xx_port_update(port, SC16IS7XX_MCR_REG,
  776. SC16IS7XX_MCR_TCRTLR_BIT,
  777. SC16IS7XX_MCR_TCRTLR_BIT);
  778. /* Configure flow control levels */
  779. /* Flow control halt level 48, resume level 24 */
  780. sc16is7xx_port_write(port, SC16IS7XX_TCR_REG,
  781. SC16IS7XX_TCR_RX_RESUME(24) |
  782. SC16IS7XX_TCR_RX_HALT(48));
  783. regcache_cache_bypass(s->regmap, false);
  784. /* Now, initialize the UART */
  785. sc16is7xx_port_write(port, SC16IS7XX_LCR_REG, SC16IS7XX_LCR_WORD_LEN_8);
  786. /* Enable the Rx and Tx FIFO */
  787. sc16is7xx_port_update(port, SC16IS7XX_EFCR_REG,
  788. SC16IS7XX_EFCR_RXDISABLE_BIT |
  789. SC16IS7XX_EFCR_TXDISABLE_BIT,
  790. 0);
  791. /* Enable RX, TX, CTS change interrupts */
  792. val = SC16IS7XX_IER_RDI_BIT | SC16IS7XX_IER_THRI_BIT |
  793. SC16IS7XX_IER_CTSI_BIT;
  794. sc16is7xx_port_write(port, SC16IS7XX_IER_REG, val);
  795. return 0;
  796. }
  797. static void sc16is7xx_shutdown(struct uart_port *port)
  798. {
  799. /* Disable all interrupts */
  800. sc16is7xx_port_write(port, SC16IS7XX_IER_REG, 0);
  801. /* Disable TX/RX */
  802. sc16is7xx_port_write(port, SC16IS7XX_EFCR_REG,
  803. SC16IS7XX_EFCR_RXDISABLE_BIT |
  804. SC16IS7XX_EFCR_TXDISABLE_BIT);
  805. sc16is7xx_power(port, 0);
  806. }
  807. static const char *sc16is7xx_type(struct uart_port *port)
  808. {
  809. struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
  810. return (port->type == PORT_SC16IS7XX) ? s->devtype->name : NULL;
  811. }
  812. static int sc16is7xx_request_port(struct uart_port *port)
  813. {
  814. /* Do nothing */
  815. return 0;
  816. }
  817. static void sc16is7xx_config_port(struct uart_port *port, int flags)
  818. {
  819. if (flags & UART_CONFIG_TYPE)
  820. port->type = PORT_SC16IS7XX;
  821. }
  822. static int sc16is7xx_verify_port(struct uart_port *port,
  823. struct serial_struct *s)
  824. {
  825. if ((s->type != PORT_UNKNOWN) && (s->type != PORT_SC16IS7XX))
  826. return -EINVAL;
  827. if (s->irq != port->irq)
  828. return -EINVAL;
  829. return 0;
  830. }
  831. static void sc16is7xx_pm(struct uart_port *port, unsigned int state,
  832. unsigned int oldstate)
  833. {
  834. sc16is7xx_power(port, (state == UART_PM_STATE_ON) ? 1 : 0);
  835. }
  836. static void sc16is7xx_null_void(struct uart_port *port)
  837. {
  838. /* Do nothing */
  839. }
  840. static const struct uart_ops sc16is7xx_ops = {
  841. .tx_empty = sc16is7xx_tx_empty,
  842. .set_mctrl = sc16is7xx_set_mctrl,
  843. .get_mctrl = sc16is7xx_get_mctrl,
  844. .stop_tx = sc16is7xx_stop_tx,
  845. .start_tx = sc16is7xx_start_tx,
  846. .stop_rx = sc16is7xx_stop_rx,
  847. .enable_ms = sc16is7xx_null_void,
  848. .break_ctl = sc16is7xx_break_ctl,
  849. .startup = sc16is7xx_startup,
  850. .shutdown = sc16is7xx_shutdown,
  851. .set_termios = sc16is7xx_set_termios,
  852. .type = sc16is7xx_type,
  853. .request_port = sc16is7xx_request_port,
  854. .release_port = sc16is7xx_null_void,
  855. .config_port = sc16is7xx_config_port,
  856. .verify_port = sc16is7xx_verify_port,
  857. .ioctl = sc16is7xx_ioctl,
  858. .pm = sc16is7xx_pm,
  859. };
  860. #ifdef CONFIG_GPIOLIB
  861. static int sc16is7xx_gpio_get(struct gpio_chip *chip, unsigned offset)
  862. {
  863. unsigned int val;
  864. struct sc16is7xx_port *s = container_of(chip, struct sc16is7xx_port,
  865. gpio);
  866. struct uart_port *port = &s->p[0].port;
  867. val = sc16is7xx_port_read(port, SC16IS7XX_IOSTATE_REG);
  868. return !!(val & BIT(offset));
  869. }
  870. static void sc16is7xx_gpio_set(struct gpio_chip *chip, unsigned offset, int val)
  871. {
  872. struct sc16is7xx_port *s = container_of(chip, struct sc16is7xx_port,
  873. gpio);
  874. struct uart_port *port = &s->p[0].port;
  875. sc16is7xx_port_update(port, SC16IS7XX_IOSTATE_REG, BIT(offset),
  876. val ? BIT(offset) : 0);
  877. }
  878. static int sc16is7xx_gpio_direction_input(struct gpio_chip *chip,
  879. unsigned offset)
  880. {
  881. struct sc16is7xx_port *s = container_of(chip, struct sc16is7xx_port,
  882. gpio);
  883. struct uart_port *port = &s->p[0].port;
  884. sc16is7xx_port_update(port, SC16IS7XX_IODIR_REG, BIT(offset), 0);
  885. return 0;
  886. }
  887. static int sc16is7xx_gpio_direction_output(struct gpio_chip *chip,
  888. unsigned offset, int val)
  889. {
  890. struct sc16is7xx_port *s = container_of(chip, struct sc16is7xx_port,
  891. gpio);
  892. struct uart_port *port = &s->p[0].port;
  893. sc16is7xx_port_update(port, SC16IS7XX_IOSTATE_REG, BIT(offset),
  894. val ? BIT(offset) : 0);
  895. sc16is7xx_port_update(port, SC16IS7XX_IODIR_REG, BIT(offset),
  896. BIT(offset));
  897. return 0;
  898. }
  899. #endif
  900. static int sc16is7xx_probe(struct device *dev,
  901. struct sc16is7xx_devtype *devtype,
  902. struct regmap *regmap, int irq, unsigned long flags)
  903. {
  904. unsigned long freq, *pfreq = dev_get_platdata(dev);
  905. struct clk *clk;
  906. int i, ret;
  907. struct sc16is7xx_port *s;
  908. if (IS_ERR(regmap))
  909. return PTR_ERR(regmap);
  910. /* Alloc port structure */
  911. s = devm_kzalloc(dev, sizeof(*s) +
  912. sizeof(struct sc16is7xx_one) * devtype->nr_uart,
  913. GFP_KERNEL);
  914. if (!s) {
  915. dev_err(dev, "Error allocating port structure\n");
  916. return -ENOMEM;
  917. }
  918. clk = devm_clk_get(dev, NULL);
  919. if (IS_ERR(clk)) {
  920. if (pfreq)
  921. freq = *pfreq;
  922. else
  923. return PTR_ERR(clk);
  924. } else {
  925. freq = clk_get_rate(clk);
  926. }
  927. s->regmap = regmap;
  928. s->devtype = devtype;
  929. dev_set_drvdata(dev, s);
  930. /* Register UART driver */
  931. s->uart.owner = THIS_MODULE;
  932. s->uart.dev_name = "ttySC";
  933. s->uart.nr = devtype->nr_uart;
  934. ret = uart_register_driver(&s->uart);
  935. if (ret) {
  936. dev_err(dev, "Registering UART driver failed\n");
  937. goto out_clk;
  938. }
  939. #ifdef CONFIG_GPIOLIB
  940. if (devtype->nr_gpio) {
  941. /* Setup GPIO cotroller */
  942. s->gpio.owner = THIS_MODULE;
  943. s->gpio.dev = dev;
  944. s->gpio.label = dev_name(dev);
  945. s->gpio.direction_input = sc16is7xx_gpio_direction_input;
  946. s->gpio.get = sc16is7xx_gpio_get;
  947. s->gpio.direction_output = sc16is7xx_gpio_direction_output;
  948. s->gpio.set = sc16is7xx_gpio_set;
  949. s->gpio.base = -1;
  950. s->gpio.ngpio = devtype->nr_gpio;
  951. s->gpio.can_sleep = 1;
  952. ret = gpiochip_add(&s->gpio);
  953. if (ret)
  954. goto out_uart;
  955. }
  956. #endif
  957. mutex_init(&s->mutex);
  958. for (i = 0; i < devtype->nr_uart; ++i) {
  959. /* Initialize port data */
  960. s->p[i].port.line = i;
  961. s->p[i].port.dev = dev;
  962. s->p[i].port.irq = irq;
  963. s->p[i].port.type = PORT_SC16IS7XX;
  964. s->p[i].port.fifosize = SC16IS7XX_FIFO_SIZE;
  965. s->p[i].port.flags = UPF_FIXED_TYPE | UPF_LOW_LATENCY;
  966. s->p[i].port.iotype = UPIO_PORT;
  967. s->p[i].port.uartclk = freq;
  968. s->p[i].port.ops = &sc16is7xx_ops;
  969. /* Disable all interrupts */
  970. sc16is7xx_port_write(&s->p[i].port, SC16IS7XX_IER_REG, 0);
  971. /* Disable TX/RX */
  972. sc16is7xx_port_write(&s->p[i].port, SC16IS7XX_EFCR_REG,
  973. SC16IS7XX_EFCR_RXDISABLE_BIT |
  974. SC16IS7XX_EFCR_TXDISABLE_BIT);
  975. /* Initialize queue for start TX */
  976. INIT_WORK(&s->p[i].tx_work, sc16is7xx_wq_proc);
  977. /* Initialize queue for changing mode */
  978. INIT_WORK(&s->p[i].md_work, sc16is7xx_md_proc);
  979. /* Register port */
  980. uart_add_one_port(&s->uart, &s->p[i].port);
  981. /* Go to suspend mode */
  982. sc16is7xx_power(&s->p[i].port, 0);
  983. }
  984. /* Setup interrupt */
  985. ret = devm_request_threaded_irq(dev, irq, NULL, sc16is7xx_ist,
  986. IRQF_ONESHOT | flags, dev_name(dev), s);
  987. if (!ret)
  988. return 0;
  989. mutex_destroy(&s->mutex);
  990. #ifdef CONFIG_GPIOLIB
  991. if (devtype->nr_gpio)
  992. WARN_ON(gpiochip_remove(&s->gpio));
  993. out_uart:
  994. #endif
  995. uart_unregister_driver(&s->uart);
  996. out_clk:
  997. if (!IS_ERR(s->clk))
  998. clk_disable_unprepare(s->clk);
  999. return ret;
  1000. }
  1001. static int sc16is7xx_remove(struct device *dev)
  1002. {
  1003. struct sc16is7xx_port *s = dev_get_drvdata(dev);
  1004. int i, ret = 0;
  1005. #ifdef CONFIG_GPIOLIB
  1006. if (s->devtype->nr_gpio) {
  1007. ret = gpiochip_remove(&s->gpio);
  1008. if (ret)
  1009. return ret;
  1010. }
  1011. #endif
  1012. for (i = 0; i < s->uart.nr; i++) {
  1013. cancel_work_sync(&s->p[i].tx_work);
  1014. cancel_work_sync(&s->p[i].md_work);
  1015. uart_remove_one_port(&s->uart, &s->p[i].port);
  1016. sc16is7xx_power(&s->p[i].port, 0);
  1017. }
  1018. mutex_destroy(&s->mutex);
  1019. uart_unregister_driver(&s->uart);
  1020. if (!IS_ERR(s->clk))
  1021. clk_disable_unprepare(s->clk);
  1022. return ret;
  1023. }
  1024. static const struct of_device_id __maybe_unused sc16is7xx_dt_ids[] = {
  1025. { .compatible = "nxp,sc16is740", .data = &sc16is74x_devtype, },
  1026. { .compatible = "nxp,sc16is741", .data = &sc16is74x_devtype, },
  1027. { .compatible = "nxp,sc16is750", .data = &sc16is750_devtype, },
  1028. { .compatible = "nxp,sc16is752", .data = &sc16is752_devtype, },
  1029. { .compatible = "nxp,sc16is760", .data = &sc16is760_devtype, },
  1030. { .compatible = "nxp,sc16is762", .data = &sc16is762_devtype, },
  1031. { }
  1032. };
  1033. MODULE_DEVICE_TABLE(of, sc16is7xx_dt_ids);
  1034. static struct regmap_config regcfg = {
  1035. .reg_bits = 7,
  1036. .pad_bits = 1,
  1037. .val_bits = 8,
  1038. .cache_type = REGCACHE_RBTREE,
  1039. .volatile_reg = sc16is7xx_regmap_volatile,
  1040. .precious_reg = sc16is7xx_regmap_precious,
  1041. };
  1042. static int sc16is7xx_i2c_probe(struct i2c_client *i2c,
  1043. const struct i2c_device_id *id)
  1044. {
  1045. struct sc16is7xx_devtype *devtype;
  1046. unsigned long flags = 0;
  1047. struct regmap *regmap;
  1048. if (i2c->dev.of_node) {
  1049. const struct of_device_id *of_id =
  1050. of_match_device(sc16is7xx_dt_ids, &i2c->dev);
  1051. devtype = (struct sc16is7xx_devtype *)of_id->data;
  1052. } else {
  1053. devtype = (struct sc16is7xx_devtype *)id->driver_data;
  1054. flags = IRQF_TRIGGER_FALLING;
  1055. }
  1056. regcfg.max_register = (0xf << SC16IS7XX_REG_SHIFT) |
  1057. (devtype->nr_uart - 1);
  1058. regmap = devm_regmap_init_i2c(i2c, &regcfg);
  1059. return sc16is7xx_probe(&i2c->dev, devtype, regmap, i2c->irq, flags);
  1060. }
  1061. static int sc16is7xx_i2c_remove(struct i2c_client *client)
  1062. {
  1063. return sc16is7xx_remove(&client->dev);
  1064. }
  1065. static const struct i2c_device_id sc16is7xx_i2c_id_table[] = {
  1066. { "sc16is74x", (kernel_ulong_t)&sc16is74x_devtype, },
  1067. { "sc16is750", (kernel_ulong_t)&sc16is750_devtype, },
  1068. { "sc16is752", (kernel_ulong_t)&sc16is752_devtype, },
  1069. { "sc16is760", (kernel_ulong_t)&sc16is760_devtype, },
  1070. { "sc16is762", (kernel_ulong_t)&sc16is762_devtype, },
  1071. { }
  1072. };
  1073. MODULE_DEVICE_TABLE(i2c, sc16is7xx_i2c_id_table);
  1074. static struct i2c_driver sc16is7xx_i2c_uart_driver = {
  1075. .driver = {
  1076. .name = SC16IS7XX_NAME,
  1077. .owner = THIS_MODULE,
  1078. .of_match_table = of_match_ptr(sc16is7xx_dt_ids),
  1079. },
  1080. .probe = sc16is7xx_i2c_probe,
  1081. .remove = sc16is7xx_i2c_remove,
  1082. .id_table = sc16is7xx_i2c_id_table,
  1083. };
  1084. module_i2c_driver(sc16is7xx_i2c_uart_driver);
  1085. MODULE_ALIAS("i2c:sc16is7xx");
  1086. MODULE_LICENSE("GPL");
  1087. MODULE_AUTHOR("Jon Ringle <jringle@gridpoint.com>");
  1088. MODULE_DESCRIPTION("SC16IS7XX serial driver");