men_z135_uart.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867
  1. /*
  2. * MEN 16z135 High Speed UART
  3. *
  4. * Copyright (C) 2014 MEN Mikroelektronik GmbH (www.men.de)
  5. * Author: Johannes Thumshirn <johannes.thumshirn@men.de>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the Free
  9. * Software Foundation; version 2 of the License.
  10. */
  11. #define pr_fmt(fmt) KBUILD_MODNAME ":" fmt
  12. #include <linux/kernel.h>
  13. #include <linux/module.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/serial_core.h>
  16. #include <linux/ioport.h>
  17. #include <linux/io.h>
  18. #include <linux/tty_flip.h>
  19. #include <linux/bitops.h>
  20. #include <linux/mcb.h>
  21. #define MEN_Z135_MAX_PORTS 12
  22. #define MEN_Z135_BASECLK 29491200
  23. #define MEN_Z135_FIFO_SIZE 1024
  24. #define MEN_Z135_NUM_MSI_VECTORS 2
  25. #define MEN_Z135_FIFO_WATERMARK 1020
  26. #define MEN_Z135_STAT_REG 0x0
  27. #define MEN_Z135_RX_RAM 0x4
  28. #define MEN_Z135_TX_RAM 0x400
  29. #define MEN_Z135_RX_CTRL 0x800
  30. #define MEN_Z135_TX_CTRL 0x804
  31. #define MEN_Z135_CONF_REG 0x808
  32. #define MEN_Z135_UART_FREQ 0x80c
  33. #define MEN_Z135_BAUD_REG 0x810
  34. #define MENZ135_TIMEOUT 0x814
  35. #define MEN_Z135_MEM_SIZE 0x818
  36. #define IS_IRQ(x) ((x) & 1)
  37. #define IRQ_ID(x) (((x) >> 1) & 7)
  38. #define MEN_Z135_IER_RXCIEN BIT(0) /* RX Space IRQ */
  39. #define MEN_Z135_IER_TXCIEN BIT(1) /* TX Space IRQ */
  40. #define MEN_Z135_IER_RLSIEN BIT(2) /* Receiver Line Status IRQ */
  41. #define MEN_Z135_IER_MSIEN BIT(3) /* Modem Status IRQ */
  42. #define MEN_Z135_ALL_IRQS (MEN_Z135_IER_RXCIEN \
  43. | MEN_Z135_IER_RLSIEN \
  44. | MEN_Z135_IER_MSIEN \
  45. | MEN_Z135_IER_TXCIEN)
  46. #define MEN_Z135_MCR_DTR BIT(24)
  47. #define MEN_Z135_MCR_RTS BIT(25)
  48. #define MEN_Z135_MCR_OUT1 BIT(26)
  49. #define MEN_Z135_MCR_OUT2 BIT(27)
  50. #define MEN_Z135_MCR_LOOP BIT(28)
  51. #define MEN_Z135_MCR_RCFC BIT(29)
  52. #define MEN_Z135_MSR_DCTS BIT(0)
  53. #define MEN_Z135_MSR_DDSR BIT(1)
  54. #define MEN_Z135_MSR_DRI BIT(2)
  55. #define MEN_Z135_MSR_DDCD BIT(3)
  56. #define MEN_Z135_MSR_CTS BIT(4)
  57. #define MEN_Z135_MSR_DSR BIT(5)
  58. #define MEN_Z135_MSR_RI BIT(6)
  59. #define MEN_Z135_MSR_DCD BIT(7)
  60. #define MEN_Z135_LCR_SHIFT 8 /* LCR shift mask */
  61. #define MEN_Z135_WL5 0 /* CS5 */
  62. #define MEN_Z135_WL6 1 /* CS6 */
  63. #define MEN_Z135_WL7 2 /* CS7 */
  64. #define MEN_Z135_WL8 3 /* CS8 */
  65. #define MEN_Z135_STB_SHIFT 2 /* Stopbits */
  66. #define MEN_Z135_NSTB1 0
  67. #define MEN_Z135_NSTB2 1
  68. #define MEN_Z135_PEN_SHIFT 3 /* Parity enable */
  69. #define MEN_Z135_PAR_DIS 0
  70. #define MEN_Z135_PAR_ENA 1
  71. #define MEN_Z135_PTY_SHIFT 4 /* Parity type */
  72. #define MEN_Z135_PTY_ODD 0
  73. #define MEN_Z135_PTY_EVN 1
  74. #define MEN_Z135_LSR_DR BIT(0)
  75. #define MEN_Z135_LSR_OE BIT(1)
  76. #define MEN_Z135_LSR_PE BIT(2)
  77. #define MEN_Z135_LSR_FE BIT(3)
  78. #define MEN_Z135_LSR_BI BIT(4)
  79. #define MEN_Z135_LSR_THEP BIT(5)
  80. #define MEN_Z135_LSR_TEXP BIT(6)
  81. #define MEN_Z135_LSR_RXFIFOERR BIT(7)
  82. #define MEN_Z135_IRQ_ID_MST 0
  83. #define MEN_Z135_IRQ_ID_TSA 1
  84. #define MEN_Z135_IRQ_ID_RDA 2
  85. #define MEN_Z135_IRQ_ID_RLS 3
  86. #define MEN_Z135_IRQ_ID_CTI 6
  87. #define LCR(x) (((x) >> MEN_Z135_LCR_SHIFT) & 0xff)
  88. #define BYTES_TO_ALIGN(x) ((x) & 0x3)
  89. static int line;
  90. static int txlvl = 5;
  91. module_param(txlvl, int, S_IRUGO);
  92. MODULE_PARM_DESC(txlvl, "TX IRQ trigger level 0-7, default 5 (128 byte)");
  93. static int rxlvl = 6;
  94. module_param(rxlvl, int, S_IRUGO);
  95. MODULE_PARM_DESC(rxlvl, "RX IRQ trigger level 0-7, default 6 (256 byte)");
  96. static int align;
  97. module_param(align, int, S_IRUGO);
  98. MODULE_PARM_DESC(align, "Keep hardware FIFO write pointer aligned, default 0");
  99. struct men_z135_port {
  100. struct uart_port port;
  101. struct mcb_device *mdev;
  102. unsigned char *rxbuf;
  103. u32 stat_reg;
  104. spinlock_t lock;
  105. };
  106. #define to_men_z135(port) container_of((port), struct men_z135_port, port)
  107. /**
  108. * men_z135_reg_set() - Set value in register
  109. * @uart: The UART port
  110. * @addr: Register address
  111. * @val: value to set
  112. */
  113. static inline void men_z135_reg_set(struct men_z135_port *uart,
  114. u32 addr, u32 val)
  115. {
  116. struct uart_port *port = &uart->port;
  117. unsigned long flags;
  118. u32 reg;
  119. spin_lock_irqsave(&uart->lock, flags);
  120. reg = ioread32(port->membase + addr);
  121. reg |= val;
  122. iowrite32(reg, port->membase + addr);
  123. spin_unlock_irqrestore(&uart->lock, flags);
  124. }
  125. /**
  126. * men_z135_reg_clr() - Unset value in register
  127. * @uart: The UART port
  128. * @addr: Register address
  129. * @val: value to clear
  130. */
  131. static inline void men_z135_reg_clr(struct men_z135_port *uart,
  132. u32 addr, u32 val)
  133. {
  134. struct uart_port *port = &uart->port;
  135. unsigned long flags;
  136. u32 reg;
  137. spin_lock_irqsave(&uart->lock, flags);
  138. reg = ioread32(port->membase + addr);
  139. reg &= ~val;
  140. iowrite32(reg, port->membase + addr);
  141. spin_unlock_irqrestore(&uart->lock, flags);
  142. }
  143. /**
  144. * men_z135_handle_modem_status() - Handle change of modem status
  145. * @port: The UART port
  146. *
  147. * Handle change of modem status register. This is done by reading the "delta"
  148. * versions of DCD (Data Carrier Detect) and CTS (Clear To Send).
  149. */
  150. static void men_z135_handle_modem_status(struct men_z135_port *uart)
  151. {
  152. if (uart->stat_reg & MEN_Z135_MSR_DDCD)
  153. uart_handle_dcd_change(&uart->port,
  154. uart->stat_reg & ~MEN_Z135_MSR_DCD);
  155. if (uart->stat_reg & MEN_Z135_MSR_DCTS)
  156. uart_handle_cts_change(&uart->port,
  157. uart->stat_reg & ~MEN_Z135_MSR_CTS);
  158. }
  159. static void men_z135_handle_lsr(struct men_z135_port *uart)
  160. {
  161. struct uart_port *port = &uart->port;
  162. u8 lsr;
  163. lsr = (uart->stat_reg >> 16) & 0xff;
  164. if (lsr & MEN_Z135_LSR_OE)
  165. port->icount.overrun++;
  166. if (lsr & MEN_Z135_LSR_PE)
  167. port->icount.parity++;
  168. if (lsr & MEN_Z135_LSR_FE)
  169. port->icount.frame++;
  170. if (lsr & MEN_Z135_LSR_BI) {
  171. port->icount.brk++;
  172. uart_handle_break(port);
  173. }
  174. }
  175. /**
  176. * get_rx_fifo_content() - Get the number of bytes in RX FIFO
  177. * @uart: The UART port
  178. *
  179. * Read RXC register from hardware and return current FIFO fill size.
  180. */
  181. static u16 get_rx_fifo_content(struct men_z135_port *uart)
  182. {
  183. struct uart_port *port = &uart->port;
  184. u32 stat_reg;
  185. u16 rxc;
  186. u8 rxc_lo;
  187. u8 rxc_hi;
  188. stat_reg = ioread32(port->membase + MEN_Z135_STAT_REG);
  189. rxc_lo = stat_reg >> 24;
  190. rxc_hi = (stat_reg & 0xC0) >> 6;
  191. rxc = rxc_lo | (rxc_hi << 8);
  192. return rxc;
  193. }
  194. /**
  195. * men_z135_handle_rx() - RX tasklet routine
  196. * @arg: Pointer to struct men_z135_port
  197. *
  198. * Copy from RX FIFO and acknowledge number of bytes copied.
  199. */
  200. static void men_z135_handle_rx(struct men_z135_port *uart)
  201. {
  202. struct uart_port *port = &uart->port;
  203. struct tty_port *tport = &port->state->port;
  204. int copied;
  205. u16 size;
  206. int room;
  207. size = get_rx_fifo_content(uart);
  208. if (size == 0)
  209. return;
  210. /* Avoid accidently accessing TX FIFO instead of RX FIFO. Last
  211. * longword in RX FIFO cannot be read.(0x004-0x3FF)
  212. */
  213. if (size > MEN_Z135_FIFO_WATERMARK)
  214. size = MEN_Z135_FIFO_WATERMARK;
  215. room = tty_buffer_request_room(tport, size);
  216. if (room != size)
  217. dev_warn(&uart->mdev->dev,
  218. "Not enough room in flip buffer, truncating to %d\n",
  219. room);
  220. if (room == 0)
  221. return;
  222. memcpy_fromio(uart->rxbuf, port->membase + MEN_Z135_RX_RAM, room);
  223. /* Be sure to first copy all data and then acknowledge it */
  224. mb();
  225. iowrite32(room, port->membase + MEN_Z135_RX_CTRL);
  226. copied = tty_insert_flip_string(tport, uart->rxbuf, room);
  227. if (copied != room)
  228. dev_warn(&uart->mdev->dev,
  229. "Only copied %d instead of %d bytes\n",
  230. copied, room);
  231. port->icount.rx += copied;
  232. tty_flip_buffer_push(tport);
  233. }
  234. /**
  235. * men_z135_handle_tx() - TX tasklet routine
  236. * @arg: Pointer to struct men_z135_port
  237. *
  238. */
  239. static void men_z135_handle_tx(struct men_z135_port *uart)
  240. {
  241. struct uart_port *port = &uart->port;
  242. struct circ_buf *xmit = &port->state->xmit;
  243. u32 txc;
  244. u32 wptr;
  245. int qlen;
  246. int n;
  247. int txfree;
  248. int head;
  249. int tail;
  250. int s;
  251. if (uart_circ_empty(xmit))
  252. goto out;
  253. if (uart_tx_stopped(port))
  254. goto out;
  255. if (port->x_char)
  256. goto out;
  257. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  258. uart_write_wakeup(port);
  259. /* calculate bytes to copy */
  260. qlen = uart_circ_chars_pending(xmit);
  261. if (qlen <= 0)
  262. goto out;
  263. wptr = ioread32(port->membase + MEN_Z135_TX_CTRL);
  264. txc = (wptr >> 16) & 0x3ff;
  265. wptr &= 0x3ff;
  266. if (txc > MEN_Z135_FIFO_WATERMARK)
  267. txc = MEN_Z135_FIFO_WATERMARK;
  268. txfree = MEN_Z135_FIFO_WATERMARK - txc;
  269. if (txfree <= 0) {
  270. pr_err("Not enough room in TX FIFO have %d, need %d\n",
  271. txfree, qlen);
  272. goto irq_en;
  273. }
  274. /* if we're not aligned, it's better to copy only 1 or 2 bytes and
  275. * then the rest.
  276. */
  277. if (align && qlen >= 3 && BYTES_TO_ALIGN(wptr))
  278. n = 4 - BYTES_TO_ALIGN(wptr);
  279. else if (qlen > txfree)
  280. n = txfree;
  281. else
  282. n = qlen;
  283. if (n <= 0)
  284. goto irq_en;
  285. head = xmit->head & (UART_XMIT_SIZE - 1);
  286. tail = xmit->tail & (UART_XMIT_SIZE - 1);
  287. s = ((head >= tail) ? head : UART_XMIT_SIZE) - tail;
  288. n = min(n, s);
  289. memcpy_toio(port->membase + MEN_Z135_TX_RAM, &xmit->buf[xmit->tail], n);
  290. xmit->tail = (xmit->tail + n) & (UART_XMIT_SIZE - 1);
  291. mmiowb();
  292. iowrite32(n & 0x3ff, port->membase + MEN_Z135_TX_CTRL);
  293. port->icount.tx += n;
  294. irq_en:
  295. if (!uart_circ_empty(xmit))
  296. men_z135_reg_set(uart, MEN_Z135_CONF_REG, MEN_Z135_IER_TXCIEN);
  297. else
  298. men_z135_reg_clr(uart, MEN_Z135_CONF_REG, MEN_Z135_IER_TXCIEN);
  299. out:
  300. return;
  301. }
  302. /**
  303. * men_z135_intr() - Handle legacy IRQs
  304. * @irq: The IRQ number
  305. * @data: Pointer to UART port
  306. *
  307. * Check IIR register to see which tasklet to start.
  308. */
  309. static irqreturn_t men_z135_intr(int irq, void *data)
  310. {
  311. struct men_z135_port *uart = (struct men_z135_port *)data;
  312. struct uart_port *port = &uart->port;
  313. int irq_id;
  314. uart->stat_reg = ioread32(port->membase + MEN_Z135_STAT_REG);
  315. /* IRQ pending is low active */
  316. if (IS_IRQ(uart->stat_reg))
  317. return IRQ_NONE;
  318. irq_id = IRQ_ID(uart->stat_reg);
  319. switch (irq_id) {
  320. case MEN_Z135_IRQ_ID_MST:
  321. men_z135_handle_modem_status(uart);
  322. break;
  323. case MEN_Z135_IRQ_ID_TSA:
  324. men_z135_handle_tx(uart);
  325. break;
  326. case MEN_Z135_IRQ_ID_CTI:
  327. dev_dbg(&uart->mdev->dev, "Character Timeout Indication\n");
  328. /* Fallthrough */
  329. case MEN_Z135_IRQ_ID_RDA:
  330. /* Reading data clears RX IRQ */
  331. men_z135_handle_rx(uart);
  332. break;
  333. case MEN_Z135_IRQ_ID_RLS:
  334. men_z135_handle_lsr(uart);
  335. break;
  336. default:
  337. dev_warn(&uart->mdev->dev, "Unknown IRQ id %d\n", irq_id);
  338. return IRQ_NONE;
  339. }
  340. return IRQ_HANDLED;
  341. }
  342. /**
  343. * men_z135_request_irq() - Request IRQ for 16z135 core
  344. * @uart: z135 private uart port structure
  345. *
  346. * Request an IRQ for 16z135 to use. First try using MSI, if it fails
  347. * fall back to using legacy interrupts.
  348. */
  349. static int men_z135_request_irq(struct men_z135_port *uart)
  350. {
  351. struct device *dev = &uart->mdev->dev;
  352. struct uart_port *port = &uart->port;
  353. int err = 0;
  354. err = request_irq(port->irq, men_z135_intr, IRQF_SHARED,
  355. "men_z135_intr", uart);
  356. if (err)
  357. dev_err(dev, "Error %d getting interrupt\n", err);
  358. return err;
  359. }
  360. /**
  361. * men_z135_tx_empty() - Handle tx_empty call
  362. * @port: The UART port
  363. *
  364. * This function tests whether the TX FIFO and shifter for the port
  365. * described by @port is empty.
  366. */
  367. static unsigned int men_z135_tx_empty(struct uart_port *port)
  368. {
  369. u32 wptr;
  370. u16 txc;
  371. wptr = ioread32(port->membase + MEN_Z135_TX_CTRL);
  372. txc = (wptr >> 16) & 0x3ff;
  373. if (txc == 0)
  374. return TIOCSER_TEMT;
  375. else
  376. return 0;
  377. }
  378. /**
  379. * men_z135_set_mctrl() - Set modem control lines
  380. * @port: The UART port
  381. * @mctrl: The modem control lines
  382. *
  383. * This function sets the modem control lines for a port described by @port
  384. * to the state described by @mctrl
  385. */
  386. static void men_z135_set_mctrl(struct uart_port *port, unsigned int mctrl)
  387. {
  388. struct men_z135_port *uart = to_men_z135(port);
  389. u32 conf_reg = 0;
  390. if (mctrl & TIOCM_RTS)
  391. conf_reg |= MEN_Z135_MCR_RTS;
  392. if (mctrl & TIOCM_DTR)
  393. conf_reg |= MEN_Z135_MCR_DTR;
  394. if (mctrl & TIOCM_OUT1)
  395. conf_reg |= MEN_Z135_MCR_OUT1;
  396. if (mctrl & TIOCM_OUT2)
  397. conf_reg |= MEN_Z135_MCR_OUT2;
  398. if (mctrl & TIOCM_LOOP)
  399. conf_reg |= MEN_Z135_MCR_LOOP;
  400. men_z135_reg_set(uart, MEN_Z135_CONF_REG, conf_reg);
  401. }
  402. /**
  403. * men_z135_get_mctrl() - Get modem control lines
  404. * @port: The UART port
  405. *
  406. * Retruns the current state of modem control inputs.
  407. */
  408. static unsigned int men_z135_get_mctrl(struct uart_port *port)
  409. {
  410. unsigned int mctrl = 0;
  411. u32 stat_reg;
  412. u8 msr;
  413. stat_reg = ioread32(port->membase + MEN_Z135_STAT_REG);
  414. msr = ~((stat_reg >> 8) & 0xff);
  415. if (msr & MEN_Z135_MSR_CTS)
  416. mctrl |= TIOCM_CTS;
  417. if (msr & MEN_Z135_MSR_DSR)
  418. mctrl |= TIOCM_DSR;
  419. if (msr & MEN_Z135_MSR_RI)
  420. mctrl |= TIOCM_RI;
  421. if (msr & MEN_Z135_MSR_DCD)
  422. mctrl |= TIOCM_CAR;
  423. return mctrl;
  424. }
  425. /**
  426. * men_z135_stop_tx() - Stop transmitting characters
  427. * @port: The UART port
  428. *
  429. * Stop transmitting characters. This might be due to CTS line becomming
  430. * inactive or the tty layer indicating we want to stop transmission due to
  431. * an XOFF character.
  432. */
  433. static void men_z135_stop_tx(struct uart_port *port)
  434. {
  435. struct men_z135_port *uart = to_men_z135(port);
  436. men_z135_reg_clr(uart, MEN_Z135_CONF_REG, MEN_Z135_IER_TXCIEN);
  437. }
  438. /**
  439. * men_z135_start_tx() - Start transmitting characters
  440. * @port: The UART port
  441. *
  442. * Start transmitting character. This actually doesn't transmit anything, but
  443. * fires off the TX tasklet.
  444. */
  445. static void men_z135_start_tx(struct uart_port *port)
  446. {
  447. struct men_z135_port *uart = to_men_z135(port);
  448. men_z135_handle_tx(uart);
  449. }
  450. /**
  451. * men_z135_stop_rx() - Stop receiving characters
  452. * @port: The UART port
  453. *
  454. * Stop receiving characters; the port is in the process of being closed.
  455. */
  456. static void men_z135_stop_rx(struct uart_port *port)
  457. {
  458. struct men_z135_port *uart = to_men_z135(port);
  459. men_z135_reg_clr(uart, MEN_Z135_CONF_REG, MEN_Z135_IER_RXCIEN);
  460. }
  461. /**
  462. * men_z135_enable_ms() - Enable Modem Status
  463. * port:
  464. *
  465. * Enable Modem Status IRQ.
  466. */
  467. static void men_z135_enable_ms(struct uart_port *port)
  468. {
  469. struct men_z135_port *uart = to_men_z135(port);
  470. men_z135_reg_set(uart, MEN_Z135_CONF_REG, MEN_Z135_IER_MSIEN);
  471. }
  472. static int men_z135_startup(struct uart_port *port)
  473. {
  474. struct men_z135_port *uart = to_men_z135(port);
  475. int err;
  476. u32 conf_reg = 0;
  477. err = men_z135_request_irq(uart);
  478. if (err)
  479. return -ENODEV;
  480. conf_reg = ioread32(port->membase + MEN_Z135_CONF_REG);
  481. /* Activate all but TX space available IRQ */
  482. conf_reg |= MEN_Z135_ALL_IRQS & ~MEN_Z135_IER_TXCIEN;
  483. conf_reg &= ~(0xff << 16);
  484. conf_reg |= (txlvl << 16);
  485. conf_reg |= (rxlvl << 20);
  486. iowrite32(conf_reg, port->membase + MEN_Z135_CONF_REG);
  487. return 0;
  488. }
  489. static void men_z135_shutdown(struct uart_port *port)
  490. {
  491. struct men_z135_port *uart = to_men_z135(port);
  492. u32 conf_reg = 0;
  493. conf_reg |= MEN_Z135_ALL_IRQS;
  494. men_z135_reg_clr(uart, MEN_Z135_CONF_REG, conf_reg);
  495. free_irq(uart->port.irq, uart);
  496. }
  497. static void men_z135_set_termios(struct uart_port *port,
  498. struct ktermios *termios,
  499. struct ktermios *old)
  500. {
  501. unsigned int baud;
  502. u32 conf_reg;
  503. u32 bd_reg;
  504. u32 uart_freq;
  505. u8 lcr;
  506. conf_reg = ioread32(port->membase + MEN_Z135_CONF_REG);
  507. lcr = LCR(conf_reg);
  508. /* byte size */
  509. switch (termios->c_cflag & CSIZE) {
  510. case CS5:
  511. lcr |= MEN_Z135_WL5;
  512. break;
  513. case CS6:
  514. lcr |= MEN_Z135_WL6;
  515. break;
  516. case CS7:
  517. lcr |= MEN_Z135_WL7;
  518. break;
  519. case CS8:
  520. lcr |= MEN_Z135_WL8;
  521. break;
  522. }
  523. /* stop bits */
  524. if (termios->c_cflag & CSTOPB)
  525. lcr |= MEN_Z135_NSTB2 << MEN_Z135_STB_SHIFT;
  526. /* parity */
  527. if (termios->c_cflag & PARENB) {
  528. lcr |= MEN_Z135_PAR_ENA << MEN_Z135_PEN_SHIFT;
  529. if (termios->c_cflag & PARODD)
  530. lcr |= MEN_Z135_PTY_ODD << MEN_Z135_PTY_SHIFT;
  531. else
  532. lcr |= MEN_Z135_PTY_EVN << MEN_Z135_PTY_SHIFT;
  533. } else
  534. lcr |= MEN_Z135_PAR_DIS << MEN_Z135_PEN_SHIFT;
  535. termios->c_cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
  536. conf_reg |= lcr << MEN_Z135_LCR_SHIFT;
  537. iowrite32(conf_reg, port->membase + MEN_Z135_CONF_REG);
  538. uart_freq = ioread32(port->membase + MEN_Z135_UART_FREQ);
  539. if (uart_freq == 0)
  540. uart_freq = MEN_Z135_BASECLK;
  541. baud = uart_get_baud_rate(port, termios, old, 0, uart_freq / 16);
  542. spin_lock(&port->lock);
  543. if (tty_termios_baud_rate(termios))
  544. tty_termios_encode_baud_rate(termios, baud, baud);
  545. bd_reg = uart_freq / (4 * baud);
  546. iowrite32(bd_reg, port->membase + MEN_Z135_BAUD_REG);
  547. uart_update_timeout(port, termios->c_cflag, baud);
  548. spin_unlock(&port->lock);
  549. }
  550. static const char *men_z135_type(struct uart_port *port)
  551. {
  552. return KBUILD_MODNAME;
  553. }
  554. static void men_z135_release_port(struct uart_port *port)
  555. {
  556. iounmap(port->membase);
  557. port->membase = NULL;
  558. release_mem_region(port->mapbase, MEN_Z135_MEM_SIZE);
  559. }
  560. static int men_z135_request_port(struct uart_port *port)
  561. {
  562. int size = MEN_Z135_MEM_SIZE;
  563. if (!request_mem_region(port->mapbase, size, "men_z135_port"))
  564. return -EBUSY;
  565. port->membase = ioremap(port->mapbase, MEN_Z135_MEM_SIZE);
  566. if (port->membase == NULL) {
  567. release_mem_region(port->mapbase, MEN_Z135_MEM_SIZE);
  568. return -ENOMEM;
  569. }
  570. return 0;
  571. }
  572. static void men_z135_config_port(struct uart_port *port, int type)
  573. {
  574. port->type = PORT_MEN_Z135;
  575. men_z135_request_port(port);
  576. }
  577. static int men_z135_verify_port(struct uart_port *port,
  578. struct serial_struct *serinfo)
  579. {
  580. return -EINVAL;
  581. }
  582. static struct uart_ops men_z135_ops = {
  583. .tx_empty = men_z135_tx_empty,
  584. .set_mctrl = men_z135_set_mctrl,
  585. .get_mctrl = men_z135_get_mctrl,
  586. .stop_tx = men_z135_stop_tx,
  587. .start_tx = men_z135_start_tx,
  588. .stop_rx = men_z135_stop_rx,
  589. .enable_ms = men_z135_enable_ms,
  590. .startup = men_z135_startup,
  591. .shutdown = men_z135_shutdown,
  592. .set_termios = men_z135_set_termios,
  593. .type = men_z135_type,
  594. .release_port = men_z135_release_port,
  595. .request_port = men_z135_request_port,
  596. .config_port = men_z135_config_port,
  597. .verify_port = men_z135_verify_port,
  598. };
  599. static struct uart_driver men_z135_driver = {
  600. .owner = THIS_MODULE,
  601. .driver_name = KBUILD_MODNAME,
  602. .dev_name = "ttyHSU",
  603. .major = 0,
  604. .minor = 0,
  605. .nr = MEN_Z135_MAX_PORTS,
  606. };
  607. /**
  608. * men_z135_probe() - Probe a z135 instance
  609. * @mdev: The MCB device
  610. * @id: The MCB device ID
  611. *
  612. * men_z135_probe does the basic setup of hardware resources and registers the
  613. * new uart port to the tty layer.
  614. */
  615. static int men_z135_probe(struct mcb_device *mdev,
  616. const struct mcb_device_id *id)
  617. {
  618. struct men_z135_port *uart;
  619. struct resource *mem;
  620. struct device *dev;
  621. int err;
  622. dev = &mdev->dev;
  623. uart = devm_kzalloc(dev, sizeof(struct men_z135_port), GFP_KERNEL);
  624. if (!uart)
  625. return -ENOMEM;
  626. uart->rxbuf = (unsigned char *)__get_free_page(GFP_KERNEL);
  627. if (!uart->rxbuf)
  628. return -ENOMEM;
  629. mem = &mdev->mem;
  630. mcb_set_drvdata(mdev, uart);
  631. uart->port.uartclk = MEN_Z135_BASECLK * 16;
  632. uart->port.fifosize = MEN_Z135_FIFO_SIZE;
  633. uart->port.iotype = UPIO_MEM;
  634. uart->port.ops = &men_z135_ops;
  635. uart->port.irq = mcb_get_irq(mdev);
  636. uart->port.iotype = UPIO_MEM;
  637. uart->port.flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP;
  638. uart->port.line = line++;
  639. uart->port.dev = dev;
  640. uart->port.type = PORT_MEN_Z135;
  641. uart->port.mapbase = mem->start;
  642. uart->port.membase = NULL;
  643. uart->mdev = mdev;
  644. spin_lock_init(&uart->port.lock);
  645. spin_lock_init(&uart->lock);
  646. err = uart_add_one_port(&men_z135_driver, &uart->port);
  647. if (err)
  648. goto err;
  649. return 0;
  650. err:
  651. free_page((unsigned long) uart->rxbuf);
  652. dev_err(dev, "Failed to add UART: %d\n", err);
  653. return err;
  654. }
  655. /**
  656. * men_z135_remove() - Remove a z135 instance from the system
  657. *
  658. * @mdev: The MCB device
  659. */
  660. static void men_z135_remove(struct mcb_device *mdev)
  661. {
  662. struct men_z135_port *uart = mcb_get_drvdata(mdev);
  663. line--;
  664. uart_remove_one_port(&men_z135_driver, &uart->port);
  665. free_page((unsigned long) uart->rxbuf);
  666. }
  667. static const struct mcb_device_id men_z135_ids[] = {
  668. { .device = 0x87 },
  669. };
  670. MODULE_DEVICE_TABLE(mcb, men_z135_ids);
  671. static struct mcb_driver mcb_driver = {
  672. .driver = {
  673. .name = "z135-uart",
  674. .owner = THIS_MODULE,
  675. },
  676. .probe = men_z135_probe,
  677. .remove = men_z135_remove,
  678. .id_table = men_z135_ids,
  679. };
  680. /**
  681. * men_z135_init() - Driver Registration Routine
  682. *
  683. * men_z135_init is the first routine called when the driver is loaded. All it
  684. * does is register with the legacy MEN Chameleon subsystem.
  685. */
  686. static int __init men_z135_init(void)
  687. {
  688. int err;
  689. err = uart_register_driver(&men_z135_driver);
  690. if (err) {
  691. pr_err("Failed to register UART: %d\n", err);
  692. return err;
  693. }
  694. err = mcb_register_driver(&mcb_driver);
  695. if (err) {
  696. pr_err("Failed to register MCB driver: %d\n", err);
  697. uart_unregister_driver(&men_z135_driver);
  698. return err;
  699. }
  700. return 0;
  701. }
  702. module_init(men_z135_init);
  703. /**
  704. * men_z135_exit() - Driver Exit Routine
  705. *
  706. * men_z135_exit is called just before the driver is removed from memory.
  707. */
  708. static void __exit men_z135_exit(void)
  709. {
  710. mcb_unregister_driver(&mcb_driver);
  711. uart_unregister_driver(&men_z135_driver);
  712. }
  713. module_exit(men_z135_exit);
  714. MODULE_AUTHOR("Johannes Thumshirn <johannes.thumshirn@men.de>");
  715. MODULE_LICENSE("GPL v2");
  716. MODULE_DESCRIPTION("MEN 16z135 High Speed UART");
  717. MODULE_ALIAS("mcb:16z135");