8250_pci.c 135 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350
  1. /*
  2. * Probe module for 8250/16550-type PCI serial ports.
  3. *
  4. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  5. *
  6. * Copyright (C) 2001 Russell King, All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License.
  11. */
  12. #undef DEBUG
  13. #include <linux/module.h>
  14. #include <linux/pci.h>
  15. #include <linux/string.h>
  16. #include <linux/kernel.h>
  17. #include <linux/slab.h>
  18. #include <linux/delay.h>
  19. #include <linux/tty.h>
  20. #include <linux/serial_reg.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/8250_pci.h>
  23. #include <linux/bitops.h>
  24. #include <asm/byteorder.h>
  25. #include <asm/io.h>
  26. #include "8250.h"
  27. /*
  28. * init function returns:
  29. * > 0 - number of ports
  30. * = 0 - use board->num_ports
  31. * < 0 - error
  32. */
  33. struct pci_serial_quirk {
  34. u32 vendor;
  35. u32 device;
  36. u32 subvendor;
  37. u32 subdevice;
  38. int (*probe)(struct pci_dev *dev);
  39. int (*init)(struct pci_dev *dev);
  40. int (*setup)(struct serial_private *,
  41. const struct pciserial_board *,
  42. struct uart_8250_port *, int);
  43. void (*exit)(struct pci_dev *dev);
  44. };
  45. #define PCI_NUM_BAR_RESOURCES 6
  46. struct serial_private {
  47. struct pci_dev *dev;
  48. unsigned int nr;
  49. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  50. struct pci_serial_quirk *quirk;
  51. int line[0];
  52. };
  53. static int pci_default_setup(struct serial_private*,
  54. const struct pciserial_board*, struct uart_8250_port *, int);
  55. static void moan_device(const char *str, struct pci_dev *dev)
  56. {
  57. dev_err(&dev->dev,
  58. "%s: %s\n"
  59. "Please send the output of lspci -vv, this\n"
  60. "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  61. "manufacturer and name of serial board or\n"
  62. "modem board to rmk+serial@arm.linux.org.uk.\n",
  63. pci_name(dev), str, dev->vendor, dev->device,
  64. dev->subsystem_vendor, dev->subsystem_device);
  65. }
  66. static int
  67. setup_port(struct serial_private *priv, struct uart_8250_port *port,
  68. int bar, int offset, int regshift)
  69. {
  70. struct pci_dev *dev = priv->dev;
  71. unsigned long base, len;
  72. if (bar >= PCI_NUM_BAR_RESOURCES)
  73. return -EINVAL;
  74. base = pci_resource_start(dev, bar);
  75. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  76. len = pci_resource_len(dev, bar);
  77. if (!priv->remapped_bar[bar])
  78. priv->remapped_bar[bar] = ioremap_nocache(base, len);
  79. if (!priv->remapped_bar[bar])
  80. return -ENOMEM;
  81. port->port.iotype = UPIO_MEM;
  82. port->port.iobase = 0;
  83. port->port.mapbase = base + offset;
  84. port->port.membase = priv->remapped_bar[bar] + offset;
  85. port->port.regshift = regshift;
  86. } else {
  87. port->port.iotype = UPIO_PORT;
  88. port->port.iobase = base + offset;
  89. port->port.mapbase = 0;
  90. port->port.membase = NULL;
  91. port->port.regshift = 0;
  92. }
  93. return 0;
  94. }
  95. /*
  96. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  97. */
  98. static int addidata_apci7800_setup(struct serial_private *priv,
  99. const struct pciserial_board *board,
  100. struct uart_8250_port *port, int idx)
  101. {
  102. unsigned int bar = 0, offset = board->first_offset;
  103. bar = FL_GET_BASE(board->flags);
  104. if (idx < 2) {
  105. offset += idx * board->uart_offset;
  106. } else if ((idx >= 2) && (idx < 4)) {
  107. bar += 1;
  108. offset += ((idx - 2) * board->uart_offset);
  109. } else if ((idx >= 4) && (idx < 6)) {
  110. bar += 2;
  111. offset += ((idx - 4) * board->uart_offset);
  112. } else if (idx >= 6) {
  113. bar += 3;
  114. offset += ((idx - 6) * board->uart_offset);
  115. }
  116. return setup_port(priv, port, bar, offset, board->reg_shift);
  117. }
  118. /*
  119. * AFAVLAB uses a different mixture of BARs and offsets
  120. * Not that ugly ;) -- HW
  121. */
  122. static int
  123. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  124. struct uart_8250_port *port, int idx)
  125. {
  126. unsigned int bar, offset = board->first_offset;
  127. bar = FL_GET_BASE(board->flags);
  128. if (idx < 4)
  129. bar += idx;
  130. else {
  131. bar = 4;
  132. offset += (idx - 4) * board->uart_offset;
  133. }
  134. return setup_port(priv, port, bar, offset, board->reg_shift);
  135. }
  136. /*
  137. * HP's Remote Management Console. The Diva chip came in several
  138. * different versions. N-class, L2000 and A500 have two Diva chips, each
  139. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  140. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  141. * one Diva chip, but it has been expanded to 5 UARTs.
  142. */
  143. static int pci_hp_diva_init(struct pci_dev *dev)
  144. {
  145. int rc = 0;
  146. switch (dev->subsystem_device) {
  147. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  148. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  149. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  150. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  151. rc = 3;
  152. break;
  153. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  154. rc = 2;
  155. break;
  156. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  157. rc = 4;
  158. break;
  159. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  160. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  161. rc = 1;
  162. break;
  163. }
  164. return rc;
  165. }
  166. /*
  167. * HP's Diva chip puts the 4th/5th serial port further out, and
  168. * some serial ports are supposed to be hidden on certain models.
  169. */
  170. static int
  171. pci_hp_diva_setup(struct serial_private *priv,
  172. const struct pciserial_board *board,
  173. struct uart_8250_port *port, int idx)
  174. {
  175. unsigned int offset = board->first_offset;
  176. unsigned int bar = FL_GET_BASE(board->flags);
  177. switch (priv->dev->subsystem_device) {
  178. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  179. if (idx == 3)
  180. idx++;
  181. break;
  182. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  183. if (idx > 0)
  184. idx++;
  185. if (idx > 2)
  186. idx++;
  187. break;
  188. }
  189. if (idx > 2)
  190. offset = 0x18;
  191. offset += idx * board->uart_offset;
  192. return setup_port(priv, port, bar, offset, board->reg_shift);
  193. }
  194. /*
  195. * Added for EKF Intel i960 serial boards
  196. */
  197. static int pci_inteli960ni_init(struct pci_dev *dev)
  198. {
  199. unsigned long oldval;
  200. if (!(dev->subsystem_device & 0x1000))
  201. return -ENODEV;
  202. /* is firmware started? */
  203. pci_read_config_dword(dev, 0x44, (void *)&oldval);
  204. if (oldval == 0x00001000L) { /* RESET value */
  205. dev_dbg(&dev->dev, "Local i960 firmware missing\n");
  206. return -ENODEV;
  207. }
  208. return 0;
  209. }
  210. /*
  211. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  212. * that the card interrupt be explicitly enabled or disabled. This
  213. * seems to be mainly needed on card using the PLX which also use I/O
  214. * mapped memory.
  215. */
  216. static int pci_plx9050_init(struct pci_dev *dev)
  217. {
  218. u8 irq_config;
  219. void __iomem *p;
  220. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  221. moan_device("no memory in bar 0", dev);
  222. return 0;
  223. }
  224. irq_config = 0x41;
  225. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  226. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  227. irq_config = 0x43;
  228. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  229. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  230. /*
  231. * As the megawolf cards have the int pins active
  232. * high, and have 2 UART chips, both ints must be
  233. * enabled on the 9050. Also, the UARTS are set in
  234. * 16450 mode by default, so we have to enable the
  235. * 16C950 'enhanced' mode so that we can use the
  236. * deep FIFOs
  237. */
  238. irq_config = 0x5b;
  239. /*
  240. * enable/disable interrupts
  241. */
  242. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  243. if (p == NULL)
  244. return -ENOMEM;
  245. writel(irq_config, p + 0x4c);
  246. /*
  247. * Read the register back to ensure that it took effect.
  248. */
  249. readl(p + 0x4c);
  250. iounmap(p);
  251. return 0;
  252. }
  253. static void pci_plx9050_exit(struct pci_dev *dev)
  254. {
  255. u8 __iomem *p;
  256. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  257. return;
  258. /*
  259. * disable interrupts
  260. */
  261. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  262. if (p != NULL) {
  263. writel(0, p + 0x4c);
  264. /*
  265. * Read the register back to ensure that it took effect.
  266. */
  267. readl(p + 0x4c);
  268. iounmap(p);
  269. }
  270. }
  271. #define NI8420_INT_ENABLE_REG 0x38
  272. #define NI8420_INT_ENABLE_BIT 0x2000
  273. static void pci_ni8420_exit(struct pci_dev *dev)
  274. {
  275. void __iomem *p;
  276. unsigned long base, len;
  277. unsigned int bar = 0;
  278. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  279. moan_device("no memory in bar", dev);
  280. return;
  281. }
  282. base = pci_resource_start(dev, bar);
  283. len = pci_resource_len(dev, bar);
  284. p = ioremap_nocache(base, len);
  285. if (p == NULL)
  286. return;
  287. /* Disable the CPU Interrupt */
  288. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  289. p + NI8420_INT_ENABLE_REG);
  290. iounmap(p);
  291. }
  292. /* MITE registers */
  293. #define MITE_IOWBSR1 0xc4
  294. #define MITE_IOWCR1 0xf4
  295. #define MITE_LCIMR1 0x08
  296. #define MITE_LCIMR2 0x10
  297. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  298. static void pci_ni8430_exit(struct pci_dev *dev)
  299. {
  300. void __iomem *p;
  301. unsigned long base, len;
  302. unsigned int bar = 0;
  303. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  304. moan_device("no memory in bar", dev);
  305. return;
  306. }
  307. base = pci_resource_start(dev, bar);
  308. len = pci_resource_len(dev, bar);
  309. p = ioremap_nocache(base, len);
  310. if (p == NULL)
  311. return;
  312. /* Disable the CPU Interrupt */
  313. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  314. iounmap(p);
  315. }
  316. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  317. static int
  318. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  319. struct uart_8250_port *port, int idx)
  320. {
  321. unsigned int bar, offset = board->first_offset;
  322. bar = 0;
  323. if (idx < 4) {
  324. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  325. offset += idx * board->uart_offset;
  326. } else if (idx < 8) {
  327. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  328. offset += idx * board->uart_offset + 0xC00;
  329. } else /* we have only 8 ports on PMC-OCTALPRO */
  330. return 1;
  331. return setup_port(priv, port, bar, offset, board->reg_shift);
  332. }
  333. /*
  334. * This does initialization for PMC OCTALPRO cards:
  335. * maps the device memory, resets the UARTs (needed, bc
  336. * if the module is removed and inserted again, the card
  337. * is in the sleep mode) and enables global interrupt.
  338. */
  339. /* global control register offset for SBS PMC-OctalPro */
  340. #define OCT_REG_CR_OFF 0x500
  341. static int sbs_init(struct pci_dev *dev)
  342. {
  343. u8 __iomem *p;
  344. p = pci_ioremap_bar(dev, 0);
  345. if (p == NULL)
  346. return -ENOMEM;
  347. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  348. writeb(0x10, p + OCT_REG_CR_OFF);
  349. udelay(50);
  350. writeb(0x0, p + OCT_REG_CR_OFF);
  351. /* Set bit-2 (INTENABLE) of Control Register */
  352. writeb(0x4, p + OCT_REG_CR_OFF);
  353. iounmap(p);
  354. return 0;
  355. }
  356. /*
  357. * Disables the global interrupt of PMC-OctalPro
  358. */
  359. static void sbs_exit(struct pci_dev *dev)
  360. {
  361. u8 __iomem *p;
  362. p = pci_ioremap_bar(dev, 0);
  363. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  364. if (p != NULL)
  365. writeb(0, p + OCT_REG_CR_OFF);
  366. iounmap(p);
  367. }
  368. /*
  369. * SIIG serial cards have an PCI interface chip which also controls
  370. * the UART clocking frequency. Each UART can be clocked independently
  371. * (except cards equipped with 4 UARTs) and initial clocking settings
  372. * are stored in the EEPROM chip. It can cause problems because this
  373. * version of serial driver doesn't support differently clocked UART's
  374. * on single PCI card. To prevent this, initialization functions set
  375. * high frequency clocking for all UART's on given card. It is safe (I
  376. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  377. * with other OSes (like M$ DOS).
  378. *
  379. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  380. *
  381. * There is two family of SIIG serial cards with different PCI
  382. * interface chip and different configuration methods:
  383. * - 10x cards have control registers in IO and/or memory space;
  384. * - 20x cards have control registers in standard PCI configuration space.
  385. *
  386. * Note: all 10x cards have PCI device ids 0x10..
  387. * all 20x cards have PCI device ids 0x20..
  388. *
  389. * There are also Quartet Serial cards which use Oxford Semiconductor
  390. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  391. *
  392. * Note: some SIIG cards are probed by the parport_serial object.
  393. */
  394. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  395. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  396. static int pci_siig10x_init(struct pci_dev *dev)
  397. {
  398. u16 data;
  399. void __iomem *p;
  400. switch (dev->device & 0xfff8) {
  401. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  402. data = 0xffdf;
  403. break;
  404. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  405. data = 0xf7ff;
  406. break;
  407. default: /* 1S1P, 4S */
  408. data = 0xfffb;
  409. break;
  410. }
  411. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  412. if (p == NULL)
  413. return -ENOMEM;
  414. writew(readw(p + 0x28) & data, p + 0x28);
  415. readw(p + 0x28);
  416. iounmap(p);
  417. return 0;
  418. }
  419. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  420. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  421. static int pci_siig20x_init(struct pci_dev *dev)
  422. {
  423. u8 data;
  424. /* Change clock frequency for the first UART. */
  425. pci_read_config_byte(dev, 0x6f, &data);
  426. pci_write_config_byte(dev, 0x6f, data & 0xef);
  427. /* If this card has 2 UART, we have to do the same with second UART. */
  428. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  429. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  430. pci_read_config_byte(dev, 0x73, &data);
  431. pci_write_config_byte(dev, 0x73, data & 0xef);
  432. }
  433. return 0;
  434. }
  435. static int pci_siig_init(struct pci_dev *dev)
  436. {
  437. unsigned int type = dev->device & 0xff00;
  438. if (type == 0x1000)
  439. return pci_siig10x_init(dev);
  440. else if (type == 0x2000)
  441. return pci_siig20x_init(dev);
  442. moan_device("Unknown SIIG card", dev);
  443. return -ENODEV;
  444. }
  445. static int pci_siig_setup(struct serial_private *priv,
  446. const struct pciserial_board *board,
  447. struct uart_8250_port *port, int idx)
  448. {
  449. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  450. if (idx > 3) {
  451. bar = 4;
  452. offset = (idx - 4) * 8;
  453. }
  454. return setup_port(priv, port, bar, offset, 0);
  455. }
  456. /*
  457. * Timedia has an explosion of boards, and to avoid the PCI table from
  458. * growing *huge*, we use this function to collapse some 70 entries
  459. * in the PCI table into one, for sanity's and compactness's sake.
  460. */
  461. static const unsigned short timedia_single_port[] = {
  462. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  463. };
  464. static const unsigned short timedia_dual_port[] = {
  465. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  466. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  467. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  468. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  469. 0xD079, 0
  470. };
  471. static const unsigned short timedia_quad_port[] = {
  472. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  473. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  474. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  475. 0xB157, 0
  476. };
  477. static const unsigned short timedia_eight_port[] = {
  478. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  479. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  480. };
  481. static const struct timedia_struct {
  482. int num;
  483. const unsigned short *ids;
  484. } timedia_data[] = {
  485. { 1, timedia_single_port },
  486. { 2, timedia_dual_port },
  487. { 4, timedia_quad_port },
  488. { 8, timedia_eight_port }
  489. };
  490. /*
  491. * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
  492. * listing them individually, this driver merely grabs them all with
  493. * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
  494. * and should be left free to be claimed by parport_serial instead.
  495. */
  496. static int pci_timedia_probe(struct pci_dev *dev)
  497. {
  498. /*
  499. * Check the third digit of the subdevice ID
  500. * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
  501. */
  502. if ((dev->subsystem_device & 0x00f0) >= 0x70) {
  503. dev_info(&dev->dev,
  504. "ignoring Timedia subdevice %04x for parport_serial\n",
  505. dev->subsystem_device);
  506. return -ENODEV;
  507. }
  508. return 0;
  509. }
  510. static int pci_timedia_init(struct pci_dev *dev)
  511. {
  512. const unsigned short *ids;
  513. int i, j;
  514. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  515. ids = timedia_data[i].ids;
  516. for (j = 0; ids[j]; j++)
  517. if (dev->subsystem_device == ids[j])
  518. return timedia_data[i].num;
  519. }
  520. return 0;
  521. }
  522. /*
  523. * Timedia/SUNIX uses a mixture of BARs and offsets
  524. * Ugh, this is ugly as all hell --- TYT
  525. */
  526. static int
  527. pci_timedia_setup(struct serial_private *priv,
  528. const struct pciserial_board *board,
  529. struct uart_8250_port *port, int idx)
  530. {
  531. unsigned int bar = 0, offset = board->first_offset;
  532. switch (idx) {
  533. case 0:
  534. bar = 0;
  535. break;
  536. case 1:
  537. offset = board->uart_offset;
  538. bar = 0;
  539. break;
  540. case 2:
  541. bar = 1;
  542. break;
  543. case 3:
  544. offset = board->uart_offset;
  545. /* FALLTHROUGH */
  546. case 4: /* BAR 2 */
  547. case 5: /* BAR 3 */
  548. case 6: /* BAR 4 */
  549. case 7: /* BAR 5 */
  550. bar = idx - 2;
  551. }
  552. return setup_port(priv, port, bar, offset, board->reg_shift);
  553. }
  554. /*
  555. * Some Titan cards are also a little weird
  556. */
  557. static int
  558. titan_400l_800l_setup(struct serial_private *priv,
  559. const struct pciserial_board *board,
  560. struct uart_8250_port *port, int idx)
  561. {
  562. unsigned int bar, offset = board->first_offset;
  563. switch (idx) {
  564. case 0:
  565. bar = 1;
  566. break;
  567. case 1:
  568. bar = 2;
  569. break;
  570. default:
  571. bar = 4;
  572. offset = (idx - 2) * board->uart_offset;
  573. }
  574. return setup_port(priv, port, bar, offset, board->reg_shift);
  575. }
  576. static int pci_xircom_init(struct pci_dev *dev)
  577. {
  578. msleep(100);
  579. return 0;
  580. }
  581. static int pci_ni8420_init(struct pci_dev *dev)
  582. {
  583. void __iomem *p;
  584. unsigned long base, len;
  585. unsigned int bar = 0;
  586. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  587. moan_device("no memory in bar", dev);
  588. return 0;
  589. }
  590. base = pci_resource_start(dev, bar);
  591. len = pci_resource_len(dev, bar);
  592. p = ioremap_nocache(base, len);
  593. if (p == NULL)
  594. return -ENOMEM;
  595. /* Enable CPU Interrupt */
  596. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  597. p + NI8420_INT_ENABLE_REG);
  598. iounmap(p);
  599. return 0;
  600. }
  601. #define MITE_IOWBSR1_WSIZE 0xa
  602. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  603. #define MITE_IOWBSR1_WENAB (1 << 7)
  604. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  605. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  606. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  607. static int pci_ni8430_init(struct pci_dev *dev)
  608. {
  609. void __iomem *p;
  610. unsigned long base, len;
  611. u32 device_window;
  612. unsigned int bar = 0;
  613. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  614. moan_device("no memory in bar", dev);
  615. return 0;
  616. }
  617. base = pci_resource_start(dev, bar);
  618. len = pci_resource_len(dev, bar);
  619. p = ioremap_nocache(base, len);
  620. if (p == NULL)
  621. return -ENOMEM;
  622. /* Set device window address and size in BAR0 */
  623. device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  624. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  625. writel(device_window, p + MITE_IOWBSR1);
  626. /* Set window access to go to RAMSEL IO address space */
  627. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  628. p + MITE_IOWCR1);
  629. /* Enable IO Bus Interrupt 0 */
  630. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  631. /* Enable CPU Interrupt */
  632. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  633. iounmap(p);
  634. return 0;
  635. }
  636. /* UART Port Control Register */
  637. #define NI8430_PORTCON 0x0f
  638. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  639. static int
  640. pci_ni8430_setup(struct serial_private *priv,
  641. const struct pciserial_board *board,
  642. struct uart_8250_port *port, int idx)
  643. {
  644. void __iomem *p;
  645. unsigned long base, len;
  646. unsigned int bar, offset = board->first_offset;
  647. if (idx >= board->num_ports)
  648. return 1;
  649. bar = FL_GET_BASE(board->flags);
  650. offset += idx * board->uart_offset;
  651. base = pci_resource_start(priv->dev, bar);
  652. len = pci_resource_len(priv->dev, bar);
  653. p = ioremap_nocache(base, len);
  654. /* enable the transceiver */
  655. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  656. p + offset + NI8430_PORTCON);
  657. iounmap(p);
  658. return setup_port(priv, port, bar, offset, board->reg_shift);
  659. }
  660. static int pci_netmos_9900_setup(struct serial_private *priv,
  661. const struct pciserial_board *board,
  662. struct uart_8250_port *port, int idx)
  663. {
  664. unsigned int bar;
  665. if ((priv->dev->device != PCI_DEVICE_ID_NETMOS_9865) &&
  666. (priv->dev->subsystem_device & 0xff00) == 0x3000) {
  667. /* netmos apparently orders BARs by datasheet layout, so serial
  668. * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
  669. */
  670. bar = 3 * idx;
  671. return setup_port(priv, port, bar, 0, board->reg_shift);
  672. } else {
  673. return pci_default_setup(priv, board, port, idx);
  674. }
  675. }
  676. /* the 99xx series comes with a range of device IDs and a variety
  677. * of capabilities:
  678. *
  679. * 9900 has varying capabilities and can cascade to sub-controllers
  680. * (cascading should be purely internal)
  681. * 9904 is hardwired with 4 serial ports
  682. * 9912 and 9922 are hardwired with 2 serial ports
  683. */
  684. static int pci_netmos_9900_numports(struct pci_dev *dev)
  685. {
  686. unsigned int c = dev->class;
  687. unsigned int pi;
  688. unsigned short sub_serports;
  689. pi = (c & 0xff);
  690. if (pi == 2) {
  691. return 1;
  692. } else if ((pi == 0) &&
  693. (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
  694. /* two possibilities: 0x30ps encodes number of parallel and
  695. * serial ports, or 0x1000 indicates *something*. This is not
  696. * immediately obvious, since the 2s1p+4s configuration seems
  697. * to offer all functionality on functions 0..2, while still
  698. * advertising the same function 3 as the 4s+2s1p config.
  699. */
  700. sub_serports = dev->subsystem_device & 0xf;
  701. if (sub_serports > 0) {
  702. return sub_serports;
  703. } else {
  704. dev_err(&dev->dev, "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
  705. return 0;
  706. }
  707. }
  708. moan_device("unknown NetMos/Mostech program interface", dev);
  709. return 0;
  710. }
  711. static int pci_netmos_init(struct pci_dev *dev)
  712. {
  713. /* subdevice 0x00PS means <P> parallel, <S> serial */
  714. unsigned int num_serial = dev->subsystem_device & 0xf;
  715. if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
  716. (dev->device == PCI_DEVICE_ID_NETMOS_9865))
  717. return 0;
  718. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  719. dev->subsystem_device == 0x0299)
  720. return 0;
  721. switch (dev->device) { /* FALLTHROUGH on all */
  722. case PCI_DEVICE_ID_NETMOS_9904:
  723. case PCI_DEVICE_ID_NETMOS_9912:
  724. case PCI_DEVICE_ID_NETMOS_9922:
  725. case PCI_DEVICE_ID_NETMOS_9900:
  726. num_serial = pci_netmos_9900_numports(dev);
  727. break;
  728. default:
  729. if (num_serial == 0 ) {
  730. moan_device("unknown NetMos/Mostech device", dev);
  731. }
  732. }
  733. if (num_serial == 0)
  734. return -ENODEV;
  735. return num_serial;
  736. }
  737. /*
  738. * These chips are available with optionally one parallel port and up to
  739. * two serial ports. Unfortunately they all have the same product id.
  740. *
  741. * Basic configuration is done over a region of 32 I/O ports. The base
  742. * ioport is called INTA or INTC, depending on docs/other drivers.
  743. *
  744. * The region of the 32 I/O ports is configured in POSIO0R...
  745. */
  746. /* registers */
  747. #define ITE_887x_MISCR 0x9c
  748. #define ITE_887x_INTCBAR 0x78
  749. #define ITE_887x_UARTBAR 0x7c
  750. #define ITE_887x_PS0BAR 0x10
  751. #define ITE_887x_POSIO0 0x60
  752. /* I/O space size */
  753. #define ITE_887x_IOSIZE 32
  754. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  755. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  756. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  757. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  758. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  759. #define ITE_887x_POSIO_SPEED (3 << 29)
  760. /* enable IO_Space bit */
  761. #define ITE_887x_POSIO_ENABLE (1 << 31)
  762. static int pci_ite887x_init(struct pci_dev *dev)
  763. {
  764. /* inta_addr are the configuration addresses of the ITE */
  765. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  766. 0x200, 0x280, 0 };
  767. int ret, i, type;
  768. struct resource *iobase = NULL;
  769. u32 miscr, uartbar, ioport;
  770. /* search for the base-ioport */
  771. i = 0;
  772. while (inta_addr[i] && iobase == NULL) {
  773. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  774. "ite887x");
  775. if (iobase != NULL) {
  776. /* write POSIO0R - speed | size | ioport */
  777. pci_write_config_dword(dev, ITE_887x_POSIO0,
  778. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  779. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  780. /* write INTCBAR - ioport */
  781. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  782. inta_addr[i]);
  783. ret = inb(inta_addr[i]);
  784. if (ret != 0xff) {
  785. /* ioport connected */
  786. break;
  787. }
  788. release_region(iobase->start, ITE_887x_IOSIZE);
  789. iobase = NULL;
  790. }
  791. i++;
  792. }
  793. if (!inta_addr[i]) {
  794. dev_err(&dev->dev, "ite887x: could not find iobase\n");
  795. return -ENODEV;
  796. }
  797. /* start of undocumented type checking (see parport_pc.c) */
  798. type = inb(iobase->start + 0x18) & 0x0f;
  799. switch (type) {
  800. case 0x2: /* ITE8871 (1P) */
  801. case 0xa: /* ITE8875 (1P) */
  802. ret = 0;
  803. break;
  804. case 0xe: /* ITE8872 (2S1P) */
  805. ret = 2;
  806. break;
  807. case 0x6: /* ITE8873 (1S) */
  808. ret = 1;
  809. break;
  810. case 0x8: /* ITE8874 (2S) */
  811. ret = 2;
  812. break;
  813. default:
  814. moan_device("Unknown ITE887x", dev);
  815. ret = -ENODEV;
  816. }
  817. /* configure all serial ports */
  818. for (i = 0; i < ret; i++) {
  819. /* read the I/O port from the device */
  820. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  821. &ioport);
  822. ioport &= 0x0000FF00; /* the actual base address */
  823. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  824. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  825. ITE_887x_POSIO_IOSIZE_8 | ioport);
  826. /* write the ioport to the UARTBAR */
  827. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  828. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  829. uartbar |= (ioport << (16 * i)); /* set the ioport */
  830. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  831. /* get current config */
  832. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  833. /* disable interrupts (UARTx_Routing[3:0]) */
  834. miscr &= ~(0xf << (12 - 4 * i));
  835. /* activate the UART (UARTx_En) */
  836. miscr |= 1 << (23 - i);
  837. /* write new config with activated UART */
  838. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  839. }
  840. if (ret <= 0) {
  841. /* the device has no UARTs if we get here */
  842. release_region(iobase->start, ITE_887x_IOSIZE);
  843. }
  844. return ret;
  845. }
  846. static void pci_ite887x_exit(struct pci_dev *dev)
  847. {
  848. u32 ioport;
  849. /* the ioport is bit 0-15 in POSIO0R */
  850. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  851. ioport &= 0xffff;
  852. release_region(ioport, ITE_887x_IOSIZE);
  853. }
  854. /*
  855. * Oxford Semiconductor Inc.
  856. * Check that device is part of the Tornado range of devices, then determine
  857. * the number of ports available on the device.
  858. */
  859. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  860. {
  861. u8 __iomem *p;
  862. unsigned long deviceID;
  863. unsigned int number_uarts = 0;
  864. /* OxSemi Tornado devices are all 0xCxxx */
  865. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  866. (dev->device & 0xF000) != 0xC000)
  867. return 0;
  868. p = pci_iomap(dev, 0, 5);
  869. if (p == NULL)
  870. return -ENOMEM;
  871. deviceID = ioread32(p);
  872. /* Tornado device */
  873. if (deviceID == 0x07000200) {
  874. number_uarts = ioread8(p + 4);
  875. dev_dbg(&dev->dev,
  876. "%d ports detected on Oxford PCI Express device\n",
  877. number_uarts);
  878. }
  879. pci_iounmap(dev, p);
  880. return number_uarts;
  881. }
  882. static int pci_asix_setup(struct serial_private *priv,
  883. const struct pciserial_board *board,
  884. struct uart_8250_port *port, int idx)
  885. {
  886. port->bugs |= UART_BUG_PARITY;
  887. return pci_default_setup(priv, board, port, idx);
  888. }
  889. /* Quatech devices have their own extra interface features */
  890. struct quatech_feature {
  891. u16 devid;
  892. bool amcc;
  893. };
  894. #define QPCR_TEST_FOR1 0x3F
  895. #define QPCR_TEST_GET1 0x00
  896. #define QPCR_TEST_FOR2 0x40
  897. #define QPCR_TEST_GET2 0x40
  898. #define QPCR_TEST_FOR3 0x80
  899. #define QPCR_TEST_GET3 0x40
  900. #define QPCR_TEST_FOR4 0xC0
  901. #define QPCR_TEST_GET4 0x80
  902. #define QOPR_CLOCK_X1 0x0000
  903. #define QOPR_CLOCK_X2 0x0001
  904. #define QOPR_CLOCK_X4 0x0002
  905. #define QOPR_CLOCK_X8 0x0003
  906. #define QOPR_CLOCK_RATE_MASK 0x0003
  907. static struct quatech_feature quatech_cards[] = {
  908. { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
  909. { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
  910. { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
  911. { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
  912. { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
  913. { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
  914. { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
  915. { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
  916. { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
  917. { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
  918. { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
  919. { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
  920. { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
  921. { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
  922. { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
  923. { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
  924. { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
  925. { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
  926. { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
  927. { 0, }
  928. };
  929. static int pci_quatech_amcc(u16 devid)
  930. {
  931. struct quatech_feature *qf = &quatech_cards[0];
  932. while (qf->devid) {
  933. if (qf->devid == devid)
  934. return qf->amcc;
  935. qf++;
  936. }
  937. pr_err("quatech: unknown port type '0x%04X'.\n", devid);
  938. return 0;
  939. };
  940. static int pci_quatech_rqopr(struct uart_8250_port *port)
  941. {
  942. unsigned long base = port->port.iobase;
  943. u8 LCR, val;
  944. LCR = inb(base + UART_LCR);
  945. outb(0xBF, base + UART_LCR);
  946. val = inb(base + UART_SCR);
  947. outb(LCR, base + UART_LCR);
  948. return val;
  949. }
  950. static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
  951. {
  952. unsigned long base = port->port.iobase;
  953. u8 LCR, val;
  954. LCR = inb(base + UART_LCR);
  955. outb(0xBF, base + UART_LCR);
  956. val = inb(base + UART_SCR);
  957. outb(qopr, base + UART_SCR);
  958. outb(LCR, base + UART_LCR);
  959. }
  960. static int pci_quatech_rqmcr(struct uart_8250_port *port)
  961. {
  962. unsigned long base = port->port.iobase;
  963. u8 LCR, val, qmcr;
  964. LCR = inb(base + UART_LCR);
  965. outb(0xBF, base + UART_LCR);
  966. val = inb(base + UART_SCR);
  967. outb(val | 0x10, base + UART_SCR);
  968. qmcr = inb(base + UART_MCR);
  969. outb(val, base + UART_SCR);
  970. outb(LCR, base + UART_LCR);
  971. return qmcr;
  972. }
  973. static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
  974. {
  975. unsigned long base = port->port.iobase;
  976. u8 LCR, val;
  977. LCR = inb(base + UART_LCR);
  978. outb(0xBF, base + UART_LCR);
  979. val = inb(base + UART_SCR);
  980. outb(val | 0x10, base + UART_SCR);
  981. outb(qmcr, base + UART_MCR);
  982. outb(val, base + UART_SCR);
  983. outb(LCR, base + UART_LCR);
  984. }
  985. static int pci_quatech_has_qmcr(struct uart_8250_port *port)
  986. {
  987. unsigned long base = port->port.iobase;
  988. u8 LCR, val;
  989. LCR = inb(base + UART_LCR);
  990. outb(0xBF, base + UART_LCR);
  991. val = inb(base + UART_SCR);
  992. if (val & 0x20) {
  993. outb(0x80, UART_LCR);
  994. if (!(inb(UART_SCR) & 0x20)) {
  995. outb(LCR, base + UART_LCR);
  996. return 1;
  997. }
  998. }
  999. return 0;
  1000. }
  1001. static int pci_quatech_test(struct uart_8250_port *port)
  1002. {
  1003. u8 reg;
  1004. u8 qopr = pci_quatech_rqopr(port);
  1005. pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
  1006. reg = pci_quatech_rqopr(port) & 0xC0;
  1007. if (reg != QPCR_TEST_GET1)
  1008. return -EINVAL;
  1009. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
  1010. reg = pci_quatech_rqopr(port) & 0xC0;
  1011. if (reg != QPCR_TEST_GET2)
  1012. return -EINVAL;
  1013. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
  1014. reg = pci_quatech_rqopr(port) & 0xC0;
  1015. if (reg != QPCR_TEST_GET3)
  1016. return -EINVAL;
  1017. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
  1018. reg = pci_quatech_rqopr(port) & 0xC0;
  1019. if (reg != QPCR_TEST_GET4)
  1020. return -EINVAL;
  1021. pci_quatech_wqopr(port, qopr);
  1022. return 0;
  1023. }
  1024. static int pci_quatech_clock(struct uart_8250_port *port)
  1025. {
  1026. u8 qopr, reg, set;
  1027. unsigned long clock;
  1028. if (pci_quatech_test(port) < 0)
  1029. return 1843200;
  1030. qopr = pci_quatech_rqopr(port);
  1031. pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
  1032. reg = pci_quatech_rqopr(port);
  1033. if (reg & QOPR_CLOCK_X8) {
  1034. clock = 1843200;
  1035. goto out;
  1036. }
  1037. pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
  1038. reg = pci_quatech_rqopr(port);
  1039. if (!(reg & QOPR_CLOCK_X8)) {
  1040. clock = 1843200;
  1041. goto out;
  1042. }
  1043. reg &= QOPR_CLOCK_X8;
  1044. if (reg == QOPR_CLOCK_X2) {
  1045. clock = 3685400;
  1046. set = QOPR_CLOCK_X2;
  1047. } else if (reg == QOPR_CLOCK_X4) {
  1048. clock = 7372800;
  1049. set = QOPR_CLOCK_X4;
  1050. } else if (reg == QOPR_CLOCK_X8) {
  1051. clock = 14745600;
  1052. set = QOPR_CLOCK_X8;
  1053. } else {
  1054. clock = 1843200;
  1055. set = QOPR_CLOCK_X1;
  1056. }
  1057. qopr &= ~QOPR_CLOCK_RATE_MASK;
  1058. qopr |= set;
  1059. out:
  1060. pci_quatech_wqopr(port, qopr);
  1061. return clock;
  1062. }
  1063. static int pci_quatech_rs422(struct uart_8250_port *port)
  1064. {
  1065. u8 qmcr;
  1066. int rs422 = 0;
  1067. if (!pci_quatech_has_qmcr(port))
  1068. return 0;
  1069. qmcr = pci_quatech_rqmcr(port);
  1070. pci_quatech_wqmcr(port, 0xFF);
  1071. if (pci_quatech_rqmcr(port))
  1072. rs422 = 1;
  1073. pci_quatech_wqmcr(port, qmcr);
  1074. return rs422;
  1075. }
  1076. static int pci_quatech_init(struct pci_dev *dev)
  1077. {
  1078. if (pci_quatech_amcc(dev->device)) {
  1079. unsigned long base = pci_resource_start(dev, 0);
  1080. if (base) {
  1081. u32 tmp;
  1082. outl(inl(base + 0x38) | 0x00002000, base + 0x38);
  1083. tmp = inl(base + 0x3c);
  1084. outl(tmp | 0x01000000, base + 0x3c);
  1085. outl(tmp &= ~0x01000000, base + 0x3c);
  1086. }
  1087. }
  1088. return 0;
  1089. }
  1090. static int pci_quatech_setup(struct serial_private *priv,
  1091. const struct pciserial_board *board,
  1092. struct uart_8250_port *port, int idx)
  1093. {
  1094. /* Needed by pci_quatech calls below */
  1095. port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
  1096. /* Set up the clocking */
  1097. port->port.uartclk = pci_quatech_clock(port);
  1098. /* For now just warn about RS422 */
  1099. if (pci_quatech_rs422(port))
  1100. pr_warn("quatech: software control of RS422 features not currently supported.\n");
  1101. return pci_default_setup(priv, board, port, idx);
  1102. }
  1103. static void pci_quatech_exit(struct pci_dev *dev)
  1104. {
  1105. }
  1106. static int pci_default_setup(struct serial_private *priv,
  1107. const struct pciserial_board *board,
  1108. struct uart_8250_port *port, int idx)
  1109. {
  1110. unsigned int bar, offset = board->first_offset, maxnr;
  1111. bar = FL_GET_BASE(board->flags);
  1112. if (board->flags & FL_BASE_BARS)
  1113. bar += idx;
  1114. else
  1115. offset += idx * board->uart_offset;
  1116. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  1117. (board->reg_shift + 3);
  1118. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  1119. return 1;
  1120. return setup_port(priv, port, bar, offset, board->reg_shift);
  1121. }
  1122. static int pci_pericom_setup(struct serial_private *priv,
  1123. const struct pciserial_board *board,
  1124. struct uart_8250_port *port, int idx)
  1125. {
  1126. unsigned int bar, offset = board->first_offset, maxnr;
  1127. bar = FL_GET_BASE(board->flags);
  1128. if (board->flags & FL_BASE_BARS)
  1129. bar += idx;
  1130. else
  1131. offset += idx * board->uart_offset;
  1132. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  1133. (board->reg_shift + 3);
  1134. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  1135. return 1;
  1136. port->port.uartclk = 14745600;
  1137. return setup_port(priv, port, bar, offset, board->reg_shift);
  1138. }
  1139. static int
  1140. ce4100_serial_setup(struct serial_private *priv,
  1141. const struct pciserial_board *board,
  1142. struct uart_8250_port *port, int idx)
  1143. {
  1144. int ret;
  1145. ret = setup_port(priv, port, idx, 0, board->reg_shift);
  1146. port->port.iotype = UPIO_MEM32;
  1147. port->port.type = PORT_XSCALE;
  1148. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  1149. port->port.regshift = 2;
  1150. return ret;
  1151. }
  1152. #define PCI_DEVICE_ID_INTEL_BYT_UART1 0x0f0a
  1153. #define PCI_DEVICE_ID_INTEL_BYT_UART2 0x0f0c
  1154. #define BYT_PRV_CLK 0x800
  1155. #define BYT_PRV_CLK_EN (1 << 0)
  1156. #define BYT_PRV_CLK_M_VAL_SHIFT 1
  1157. #define BYT_PRV_CLK_N_VAL_SHIFT 16
  1158. #define BYT_PRV_CLK_UPDATE (1 << 31)
  1159. #define BYT_GENERAL_REG 0x808
  1160. #define BYT_GENERAL_DIS_RTS_N_OVERRIDE (1 << 3)
  1161. #define BYT_TX_OVF_INT 0x820
  1162. #define BYT_TX_OVF_INT_MASK (1 << 1)
  1163. static void
  1164. byt_set_termios(struct uart_port *p, struct ktermios *termios,
  1165. struct ktermios *old)
  1166. {
  1167. unsigned int baud = tty_termios_baud_rate(termios);
  1168. unsigned int m, n;
  1169. u32 reg;
  1170. /*
  1171. * For baud rates 0.5M, 1M, 1.5M, 2M, 2.5M, 3M, 3.5M and 4M the
  1172. * dividers must be adjusted.
  1173. *
  1174. * uartclk = (m / n) * 100 MHz, where m <= n
  1175. */
  1176. switch (baud) {
  1177. case 500000:
  1178. case 1000000:
  1179. case 2000000:
  1180. case 4000000:
  1181. m = 64;
  1182. n = 100;
  1183. p->uartclk = 64000000;
  1184. break;
  1185. case 3500000:
  1186. m = 56;
  1187. n = 100;
  1188. p->uartclk = 56000000;
  1189. break;
  1190. case 1500000:
  1191. case 3000000:
  1192. m = 48;
  1193. n = 100;
  1194. p->uartclk = 48000000;
  1195. break;
  1196. case 2500000:
  1197. m = 40;
  1198. n = 100;
  1199. p->uartclk = 40000000;
  1200. break;
  1201. default:
  1202. m = 2304;
  1203. n = 3125;
  1204. p->uartclk = 73728000;
  1205. }
  1206. /* Reset the clock */
  1207. reg = (m << BYT_PRV_CLK_M_VAL_SHIFT) | (n << BYT_PRV_CLK_N_VAL_SHIFT);
  1208. writel(reg, p->membase + BYT_PRV_CLK);
  1209. reg |= BYT_PRV_CLK_EN | BYT_PRV_CLK_UPDATE;
  1210. writel(reg, p->membase + BYT_PRV_CLK);
  1211. /*
  1212. * If auto-handshake mechanism is not enabled,
  1213. * disable rts_n override
  1214. */
  1215. reg = readl(p->membase + BYT_GENERAL_REG);
  1216. reg &= ~BYT_GENERAL_DIS_RTS_N_OVERRIDE;
  1217. if (termios->c_cflag & CRTSCTS)
  1218. reg |= BYT_GENERAL_DIS_RTS_N_OVERRIDE;
  1219. writel(reg, p->membase + BYT_GENERAL_REG);
  1220. serial8250_do_set_termios(p, termios, old);
  1221. }
  1222. static bool byt_dma_filter(struct dma_chan *chan, void *param)
  1223. {
  1224. return chan->chan_id == *(int *)param;
  1225. }
  1226. static int
  1227. byt_serial_setup(struct serial_private *priv,
  1228. const struct pciserial_board *board,
  1229. struct uart_8250_port *port, int idx)
  1230. {
  1231. struct uart_8250_dma *dma;
  1232. int ret;
  1233. dma = devm_kzalloc(port->port.dev, sizeof(*dma), GFP_KERNEL);
  1234. if (!dma)
  1235. return -ENOMEM;
  1236. switch (priv->dev->device) {
  1237. case PCI_DEVICE_ID_INTEL_BYT_UART1:
  1238. dma->rx_chan_id = 3;
  1239. dma->tx_chan_id = 2;
  1240. break;
  1241. case PCI_DEVICE_ID_INTEL_BYT_UART2:
  1242. dma->rx_chan_id = 5;
  1243. dma->tx_chan_id = 4;
  1244. break;
  1245. default:
  1246. return -EINVAL;
  1247. }
  1248. dma->rxconf.slave_id = dma->rx_chan_id;
  1249. dma->rxconf.src_maxburst = 16;
  1250. dma->txconf.slave_id = dma->tx_chan_id;
  1251. dma->txconf.dst_maxburst = 16;
  1252. dma->fn = byt_dma_filter;
  1253. dma->rx_param = &dma->rx_chan_id;
  1254. dma->tx_param = &dma->tx_chan_id;
  1255. ret = pci_default_setup(priv, board, port, idx);
  1256. port->port.iotype = UPIO_MEM;
  1257. port->port.type = PORT_16550A;
  1258. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  1259. port->port.set_termios = byt_set_termios;
  1260. port->port.fifosize = 64;
  1261. port->tx_loadsz = 64;
  1262. port->dma = dma;
  1263. port->capabilities = UART_CAP_FIFO | UART_CAP_AFE;
  1264. /* Disable Tx counter interrupts */
  1265. writel(BYT_TX_OVF_INT_MASK, port->port.membase + BYT_TX_OVF_INT);
  1266. return ret;
  1267. }
  1268. static int
  1269. pci_omegapci_setup(struct serial_private *priv,
  1270. const struct pciserial_board *board,
  1271. struct uart_8250_port *port, int idx)
  1272. {
  1273. return setup_port(priv, port, 2, idx * 8, 0);
  1274. }
  1275. static int
  1276. pci_brcm_trumanage_setup(struct serial_private *priv,
  1277. const struct pciserial_board *board,
  1278. struct uart_8250_port *port, int idx)
  1279. {
  1280. int ret = pci_default_setup(priv, board, port, idx);
  1281. port->port.type = PORT_BRCM_TRUMANAGE;
  1282. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  1283. return ret;
  1284. }
  1285. static int pci_fintek_setup(struct serial_private *priv,
  1286. const struct pciserial_board *board,
  1287. struct uart_8250_port *port, int idx)
  1288. {
  1289. struct pci_dev *pdev = priv->dev;
  1290. unsigned long base;
  1291. unsigned long iobase;
  1292. unsigned long ciobase = 0;
  1293. u8 config_base;
  1294. /*
  1295. * We are supposed to be able to read these from the PCI config space,
  1296. * but the values there don't seem to match what we need to use, so
  1297. * just use these hard-coded values for now, as they are correct.
  1298. */
  1299. switch (idx) {
  1300. case 0: iobase = 0xe000; config_base = 0x40; break;
  1301. case 1: iobase = 0xe008; config_base = 0x48; break;
  1302. case 2: iobase = 0xe010; config_base = 0x50; break;
  1303. case 3: iobase = 0xe018; config_base = 0x58; break;
  1304. case 4: iobase = 0xe020; config_base = 0x60; break;
  1305. case 5: iobase = 0xe028; config_base = 0x68; break;
  1306. case 6: iobase = 0xe030; config_base = 0x70; break;
  1307. case 7: iobase = 0xe038; config_base = 0x78; break;
  1308. case 8: iobase = 0xe040; config_base = 0x80; break;
  1309. case 9: iobase = 0xe048; config_base = 0x88; break;
  1310. case 10: iobase = 0xe050; config_base = 0x90; break;
  1311. case 11: iobase = 0xe058; config_base = 0x98; break;
  1312. default:
  1313. /* Unknown number of ports, get out of here */
  1314. return -EINVAL;
  1315. }
  1316. if (idx < 4) {
  1317. base = pci_resource_start(priv->dev, 3);
  1318. ciobase = (int)(base + (0x8 * idx));
  1319. }
  1320. dev_dbg(&pdev->dev, "%s: idx=%d iobase=0x%lx ciobase=0x%lx config_base=0x%2x\n",
  1321. __func__, idx, iobase, ciobase, config_base);
  1322. /* Enable UART I/O port */
  1323. pci_write_config_byte(pdev, config_base + 0x00, 0x01);
  1324. /* Select 128-byte FIFO and 8x FIFO threshold */
  1325. pci_write_config_byte(pdev, config_base + 0x01, 0x33);
  1326. /* LSB UART */
  1327. pci_write_config_byte(pdev, config_base + 0x04, (u8)(iobase & 0xff));
  1328. /* MSB UART */
  1329. pci_write_config_byte(pdev, config_base + 0x05, (u8)((iobase & 0xff00) >> 8));
  1330. /* irq number, this usually fails, but the spec says to do it anyway. */
  1331. pci_write_config_byte(pdev, config_base + 0x06, pdev->irq);
  1332. port->port.iotype = UPIO_PORT;
  1333. port->port.iobase = iobase;
  1334. port->port.mapbase = 0;
  1335. port->port.membase = NULL;
  1336. port->port.regshift = 0;
  1337. return 0;
  1338. }
  1339. static int skip_tx_en_setup(struct serial_private *priv,
  1340. const struct pciserial_board *board,
  1341. struct uart_8250_port *port, int idx)
  1342. {
  1343. port->port.flags |= UPF_NO_TXEN_TEST;
  1344. dev_dbg(&priv->dev->dev,
  1345. "serial8250: skipping TxEn test for device [%04x:%04x] subsystem [%04x:%04x]\n",
  1346. priv->dev->vendor, priv->dev->device,
  1347. priv->dev->subsystem_vendor, priv->dev->subsystem_device);
  1348. return pci_default_setup(priv, board, port, idx);
  1349. }
  1350. static void kt_handle_break(struct uart_port *p)
  1351. {
  1352. struct uart_8250_port *up =
  1353. container_of(p, struct uart_8250_port, port);
  1354. /*
  1355. * On receipt of a BI, serial device in Intel ME (Intel
  1356. * management engine) needs to have its fifos cleared for sane
  1357. * SOL (Serial Over Lan) output.
  1358. */
  1359. serial8250_clear_and_reinit_fifos(up);
  1360. }
  1361. static unsigned int kt_serial_in(struct uart_port *p, int offset)
  1362. {
  1363. struct uart_8250_port *up =
  1364. container_of(p, struct uart_8250_port, port);
  1365. unsigned int val;
  1366. /*
  1367. * When the Intel ME (management engine) gets reset its serial
  1368. * port registers could return 0 momentarily. Functions like
  1369. * serial8250_console_write, read and save the IER, perform
  1370. * some operation and then restore it. In order to avoid
  1371. * setting IER register inadvertently to 0, if the value read
  1372. * is 0, double check with ier value in uart_8250_port and use
  1373. * that instead. up->ier should be the same value as what is
  1374. * currently configured.
  1375. */
  1376. val = inb(p->iobase + offset);
  1377. if (offset == UART_IER) {
  1378. if (val == 0)
  1379. val = up->ier;
  1380. }
  1381. return val;
  1382. }
  1383. static int kt_serial_setup(struct serial_private *priv,
  1384. const struct pciserial_board *board,
  1385. struct uart_8250_port *port, int idx)
  1386. {
  1387. port->port.flags |= UPF_BUG_THRE;
  1388. port->port.serial_in = kt_serial_in;
  1389. port->port.handle_break = kt_handle_break;
  1390. return skip_tx_en_setup(priv, board, port, idx);
  1391. }
  1392. static int pci_eg20t_init(struct pci_dev *dev)
  1393. {
  1394. #if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
  1395. return -ENODEV;
  1396. #else
  1397. return 0;
  1398. #endif
  1399. }
  1400. static int
  1401. pci_xr17c154_setup(struct serial_private *priv,
  1402. const struct pciserial_board *board,
  1403. struct uart_8250_port *port, int idx)
  1404. {
  1405. port->port.flags |= UPF_EXAR_EFR;
  1406. return pci_default_setup(priv, board, port, idx);
  1407. }
  1408. static int
  1409. pci_xr17v35x_setup(struct serial_private *priv,
  1410. const struct pciserial_board *board,
  1411. struct uart_8250_port *port, int idx)
  1412. {
  1413. u8 __iomem *p;
  1414. p = pci_ioremap_bar(priv->dev, 0);
  1415. if (p == NULL)
  1416. return -ENOMEM;
  1417. port->port.flags |= UPF_EXAR_EFR;
  1418. /*
  1419. * Setup Multipurpose Input/Output pins.
  1420. */
  1421. if (idx == 0) {
  1422. writeb(0x00, p + 0x8f); /*MPIOINT[7:0]*/
  1423. writeb(0x00, p + 0x90); /*MPIOLVL[7:0]*/
  1424. writeb(0x00, p + 0x91); /*MPIO3T[7:0]*/
  1425. writeb(0x00, p + 0x92); /*MPIOINV[7:0]*/
  1426. writeb(0x00, p + 0x93); /*MPIOSEL[7:0]*/
  1427. writeb(0x00, p + 0x94); /*MPIOOD[7:0]*/
  1428. writeb(0x00, p + 0x95); /*MPIOINT[15:8]*/
  1429. writeb(0x00, p + 0x96); /*MPIOLVL[15:8]*/
  1430. writeb(0x00, p + 0x97); /*MPIO3T[15:8]*/
  1431. writeb(0x00, p + 0x98); /*MPIOINV[15:8]*/
  1432. writeb(0x00, p + 0x99); /*MPIOSEL[15:8]*/
  1433. writeb(0x00, p + 0x9a); /*MPIOOD[15:8]*/
  1434. }
  1435. writeb(0x00, p + UART_EXAR_8XMODE);
  1436. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  1437. writeb(128, p + UART_EXAR_TXTRG);
  1438. writeb(128, p + UART_EXAR_RXTRG);
  1439. iounmap(p);
  1440. return pci_default_setup(priv, board, port, idx);
  1441. }
  1442. #define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
  1443. #define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
  1444. #define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
  1445. #define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
  1446. static int
  1447. pci_fastcom335_setup(struct serial_private *priv,
  1448. const struct pciserial_board *board,
  1449. struct uart_8250_port *port, int idx)
  1450. {
  1451. u8 __iomem *p;
  1452. p = pci_ioremap_bar(priv->dev, 0);
  1453. if (p == NULL)
  1454. return -ENOMEM;
  1455. port->port.flags |= UPF_EXAR_EFR;
  1456. /*
  1457. * Setup Multipurpose Input/Output pins.
  1458. */
  1459. if (idx == 0) {
  1460. switch (priv->dev->device) {
  1461. case PCI_DEVICE_ID_COMMTECH_4222PCI335:
  1462. case PCI_DEVICE_ID_COMMTECH_4224PCI335:
  1463. writeb(0x78, p + 0x90); /* MPIOLVL[7:0] */
  1464. writeb(0x00, p + 0x92); /* MPIOINV[7:0] */
  1465. writeb(0x00, p + 0x93); /* MPIOSEL[7:0] */
  1466. break;
  1467. case PCI_DEVICE_ID_COMMTECH_2324PCI335:
  1468. case PCI_DEVICE_ID_COMMTECH_2328PCI335:
  1469. writeb(0x00, p + 0x90); /* MPIOLVL[7:0] */
  1470. writeb(0xc0, p + 0x92); /* MPIOINV[7:0] */
  1471. writeb(0xc0, p + 0x93); /* MPIOSEL[7:0] */
  1472. break;
  1473. }
  1474. writeb(0x00, p + 0x8f); /* MPIOINT[7:0] */
  1475. writeb(0x00, p + 0x91); /* MPIO3T[7:0] */
  1476. writeb(0x00, p + 0x94); /* MPIOOD[7:0] */
  1477. }
  1478. writeb(0x00, p + UART_EXAR_8XMODE);
  1479. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  1480. writeb(32, p + UART_EXAR_TXTRG);
  1481. writeb(32, p + UART_EXAR_RXTRG);
  1482. iounmap(p);
  1483. return pci_default_setup(priv, board, port, idx);
  1484. }
  1485. static int
  1486. pci_wch_ch353_setup(struct serial_private *priv,
  1487. const struct pciserial_board *board,
  1488. struct uart_8250_port *port, int idx)
  1489. {
  1490. port->port.flags |= UPF_FIXED_TYPE;
  1491. port->port.type = PORT_16550A;
  1492. return pci_default_setup(priv, board, port, idx);
  1493. }
  1494. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  1495. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  1496. #define PCI_DEVICE_ID_OCTPRO 0x0001
  1497. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  1498. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  1499. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  1500. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  1501. #define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
  1502. #define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
  1503. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  1504. #define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
  1505. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  1506. #define PCI_DEVICE_ID_ADVANTECH_PCI3618 0x3618
  1507. #define PCI_DEVICE_ID_ADVANTECH_PCIf618 0xf618
  1508. #define PCI_DEVICE_ID_TITAN_200I 0x8028
  1509. #define PCI_DEVICE_ID_TITAN_400I 0x8048
  1510. #define PCI_DEVICE_ID_TITAN_800I 0x8088
  1511. #define PCI_DEVICE_ID_TITAN_800EH 0xA007
  1512. #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
  1513. #define PCI_DEVICE_ID_TITAN_400EH 0xA009
  1514. #define PCI_DEVICE_ID_TITAN_100E 0xA010
  1515. #define PCI_DEVICE_ID_TITAN_200E 0xA012
  1516. #define PCI_DEVICE_ID_TITAN_400E 0xA013
  1517. #define PCI_DEVICE_ID_TITAN_800E 0xA014
  1518. #define PCI_DEVICE_ID_TITAN_200EI 0xA016
  1519. #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
  1520. #define PCI_DEVICE_ID_TITAN_200V3 0xA306
  1521. #define PCI_DEVICE_ID_TITAN_400V3 0xA310
  1522. #define PCI_DEVICE_ID_TITAN_410V3 0xA312
  1523. #define PCI_DEVICE_ID_TITAN_800V3 0xA314
  1524. #define PCI_DEVICE_ID_TITAN_800V3B 0xA315
  1525. #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
  1526. #define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
  1527. #define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
  1528. #define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
  1529. #define PCI_VENDOR_ID_WCH 0x4348
  1530. #define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
  1531. #define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
  1532. #define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
  1533. #define PCI_DEVICE_ID_WCH_CH353_1S1P 0x5053
  1534. #define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
  1535. #define PCI_VENDOR_ID_AGESTAR 0x5372
  1536. #define PCI_DEVICE_ID_AGESTAR_9375 0x6872
  1537. #define PCI_VENDOR_ID_ASIX 0x9710
  1538. #define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
  1539. #define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
  1540. #define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
  1541. #define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
  1542. #define PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800 0x818e
  1543. #define PCI_VENDOR_ID_SUNIX 0x1fd4
  1544. #define PCI_DEVICE_ID_SUNIX_1999 0x1999
  1545. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  1546. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  1547. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
  1548. /*
  1549. * Master list of serial port init/setup/exit quirks.
  1550. * This does not describe the general nature of the port.
  1551. * (ie, baud base, number and location of ports, etc)
  1552. *
  1553. * This list is ordered alphabetically by vendor then device.
  1554. * Specific entries must come before more generic entries.
  1555. */
  1556. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  1557. /*
  1558. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  1559. */
  1560. {
  1561. .vendor = PCI_VENDOR_ID_AMCC,
  1562. .device = PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
  1563. .subvendor = PCI_ANY_ID,
  1564. .subdevice = PCI_ANY_ID,
  1565. .setup = addidata_apci7800_setup,
  1566. },
  1567. /*
  1568. * AFAVLAB cards - these may be called via parport_serial
  1569. * It is not clear whether this applies to all products.
  1570. */
  1571. {
  1572. .vendor = PCI_VENDOR_ID_AFAVLAB,
  1573. .device = PCI_ANY_ID,
  1574. .subvendor = PCI_ANY_ID,
  1575. .subdevice = PCI_ANY_ID,
  1576. .setup = afavlab_setup,
  1577. },
  1578. /*
  1579. * HP Diva
  1580. */
  1581. {
  1582. .vendor = PCI_VENDOR_ID_HP,
  1583. .device = PCI_DEVICE_ID_HP_DIVA,
  1584. .subvendor = PCI_ANY_ID,
  1585. .subdevice = PCI_ANY_ID,
  1586. .init = pci_hp_diva_init,
  1587. .setup = pci_hp_diva_setup,
  1588. },
  1589. /*
  1590. * Intel
  1591. */
  1592. {
  1593. .vendor = PCI_VENDOR_ID_INTEL,
  1594. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  1595. .subvendor = 0xe4bf,
  1596. .subdevice = PCI_ANY_ID,
  1597. .init = pci_inteli960ni_init,
  1598. .setup = pci_default_setup,
  1599. },
  1600. {
  1601. .vendor = PCI_VENDOR_ID_INTEL,
  1602. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  1603. .subvendor = PCI_ANY_ID,
  1604. .subdevice = PCI_ANY_ID,
  1605. .setup = skip_tx_en_setup,
  1606. },
  1607. {
  1608. .vendor = PCI_VENDOR_ID_INTEL,
  1609. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  1610. .subvendor = PCI_ANY_ID,
  1611. .subdevice = PCI_ANY_ID,
  1612. .setup = skip_tx_en_setup,
  1613. },
  1614. {
  1615. .vendor = PCI_VENDOR_ID_INTEL,
  1616. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  1617. .subvendor = PCI_ANY_ID,
  1618. .subdevice = PCI_ANY_ID,
  1619. .setup = skip_tx_en_setup,
  1620. },
  1621. {
  1622. .vendor = PCI_VENDOR_ID_INTEL,
  1623. .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
  1624. .subvendor = PCI_ANY_ID,
  1625. .subdevice = PCI_ANY_ID,
  1626. .setup = ce4100_serial_setup,
  1627. },
  1628. {
  1629. .vendor = PCI_VENDOR_ID_INTEL,
  1630. .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
  1631. .subvendor = PCI_ANY_ID,
  1632. .subdevice = PCI_ANY_ID,
  1633. .setup = kt_serial_setup,
  1634. },
  1635. {
  1636. .vendor = PCI_VENDOR_ID_INTEL,
  1637. .device = PCI_DEVICE_ID_INTEL_BYT_UART1,
  1638. .subvendor = PCI_ANY_ID,
  1639. .subdevice = PCI_ANY_ID,
  1640. .setup = byt_serial_setup,
  1641. },
  1642. {
  1643. .vendor = PCI_VENDOR_ID_INTEL,
  1644. .device = PCI_DEVICE_ID_INTEL_BYT_UART2,
  1645. .subvendor = PCI_ANY_ID,
  1646. .subdevice = PCI_ANY_ID,
  1647. .setup = byt_serial_setup,
  1648. },
  1649. /*
  1650. * ITE
  1651. */
  1652. {
  1653. .vendor = PCI_VENDOR_ID_ITE,
  1654. .device = PCI_DEVICE_ID_ITE_8872,
  1655. .subvendor = PCI_ANY_ID,
  1656. .subdevice = PCI_ANY_ID,
  1657. .init = pci_ite887x_init,
  1658. .setup = pci_default_setup,
  1659. .exit = pci_ite887x_exit,
  1660. },
  1661. /*
  1662. * National Instruments
  1663. */
  1664. {
  1665. .vendor = PCI_VENDOR_ID_NI,
  1666. .device = PCI_DEVICE_ID_NI_PCI23216,
  1667. .subvendor = PCI_ANY_ID,
  1668. .subdevice = PCI_ANY_ID,
  1669. .init = pci_ni8420_init,
  1670. .setup = pci_default_setup,
  1671. .exit = pci_ni8420_exit,
  1672. },
  1673. {
  1674. .vendor = PCI_VENDOR_ID_NI,
  1675. .device = PCI_DEVICE_ID_NI_PCI2328,
  1676. .subvendor = PCI_ANY_ID,
  1677. .subdevice = PCI_ANY_ID,
  1678. .init = pci_ni8420_init,
  1679. .setup = pci_default_setup,
  1680. .exit = pci_ni8420_exit,
  1681. },
  1682. {
  1683. .vendor = PCI_VENDOR_ID_NI,
  1684. .device = PCI_DEVICE_ID_NI_PCI2324,
  1685. .subvendor = PCI_ANY_ID,
  1686. .subdevice = PCI_ANY_ID,
  1687. .init = pci_ni8420_init,
  1688. .setup = pci_default_setup,
  1689. .exit = pci_ni8420_exit,
  1690. },
  1691. {
  1692. .vendor = PCI_VENDOR_ID_NI,
  1693. .device = PCI_DEVICE_ID_NI_PCI2322,
  1694. .subvendor = PCI_ANY_ID,
  1695. .subdevice = PCI_ANY_ID,
  1696. .init = pci_ni8420_init,
  1697. .setup = pci_default_setup,
  1698. .exit = pci_ni8420_exit,
  1699. },
  1700. {
  1701. .vendor = PCI_VENDOR_ID_NI,
  1702. .device = PCI_DEVICE_ID_NI_PCI2324I,
  1703. .subvendor = PCI_ANY_ID,
  1704. .subdevice = PCI_ANY_ID,
  1705. .init = pci_ni8420_init,
  1706. .setup = pci_default_setup,
  1707. .exit = pci_ni8420_exit,
  1708. },
  1709. {
  1710. .vendor = PCI_VENDOR_ID_NI,
  1711. .device = PCI_DEVICE_ID_NI_PCI2322I,
  1712. .subvendor = PCI_ANY_ID,
  1713. .subdevice = PCI_ANY_ID,
  1714. .init = pci_ni8420_init,
  1715. .setup = pci_default_setup,
  1716. .exit = pci_ni8420_exit,
  1717. },
  1718. {
  1719. .vendor = PCI_VENDOR_ID_NI,
  1720. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  1721. .subvendor = PCI_ANY_ID,
  1722. .subdevice = PCI_ANY_ID,
  1723. .init = pci_ni8420_init,
  1724. .setup = pci_default_setup,
  1725. .exit = pci_ni8420_exit,
  1726. },
  1727. {
  1728. .vendor = PCI_VENDOR_ID_NI,
  1729. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  1730. .subvendor = PCI_ANY_ID,
  1731. .subdevice = PCI_ANY_ID,
  1732. .init = pci_ni8420_init,
  1733. .setup = pci_default_setup,
  1734. .exit = pci_ni8420_exit,
  1735. },
  1736. {
  1737. .vendor = PCI_VENDOR_ID_NI,
  1738. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1739. .subvendor = PCI_ANY_ID,
  1740. .subdevice = PCI_ANY_ID,
  1741. .init = pci_ni8420_init,
  1742. .setup = pci_default_setup,
  1743. .exit = pci_ni8420_exit,
  1744. },
  1745. {
  1746. .vendor = PCI_VENDOR_ID_NI,
  1747. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1748. .subvendor = PCI_ANY_ID,
  1749. .subdevice = PCI_ANY_ID,
  1750. .init = pci_ni8420_init,
  1751. .setup = pci_default_setup,
  1752. .exit = pci_ni8420_exit,
  1753. },
  1754. {
  1755. .vendor = PCI_VENDOR_ID_NI,
  1756. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1757. .subvendor = PCI_ANY_ID,
  1758. .subdevice = PCI_ANY_ID,
  1759. .init = pci_ni8420_init,
  1760. .setup = pci_default_setup,
  1761. .exit = pci_ni8420_exit,
  1762. },
  1763. {
  1764. .vendor = PCI_VENDOR_ID_NI,
  1765. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1766. .subvendor = PCI_ANY_ID,
  1767. .subdevice = PCI_ANY_ID,
  1768. .init = pci_ni8420_init,
  1769. .setup = pci_default_setup,
  1770. .exit = pci_ni8420_exit,
  1771. },
  1772. {
  1773. .vendor = PCI_VENDOR_ID_NI,
  1774. .device = PCI_ANY_ID,
  1775. .subvendor = PCI_ANY_ID,
  1776. .subdevice = PCI_ANY_ID,
  1777. .init = pci_ni8430_init,
  1778. .setup = pci_ni8430_setup,
  1779. .exit = pci_ni8430_exit,
  1780. },
  1781. /* Quatech */
  1782. {
  1783. .vendor = PCI_VENDOR_ID_QUATECH,
  1784. .device = PCI_ANY_ID,
  1785. .subvendor = PCI_ANY_ID,
  1786. .subdevice = PCI_ANY_ID,
  1787. .init = pci_quatech_init,
  1788. .setup = pci_quatech_setup,
  1789. .exit = pci_quatech_exit,
  1790. },
  1791. /*
  1792. * Panacom
  1793. */
  1794. {
  1795. .vendor = PCI_VENDOR_ID_PANACOM,
  1796. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1797. .subvendor = PCI_ANY_ID,
  1798. .subdevice = PCI_ANY_ID,
  1799. .init = pci_plx9050_init,
  1800. .setup = pci_default_setup,
  1801. .exit = pci_plx9050_exit,
  1802. },
  1803. {
  1804. .vendor = PCI_VENDOR_ID_PANACOM,
  1805. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1806. .subvendor = PCI_ANY_ID,
  1807. .subdevice = PCI_ANY_ID,
  1808. .init = pci_plx9050_init,
  1809. .setup = pci_default_setup,
  1810. .exit = pci_plx9050_exit,
  1811. },
  1812. /*
  1813. * Pericom
  1814. */
  1815. {
  1816. .vendor = 0x12d8,
  1817. .device = 0x7952,
  1818. .subvendor = PCI_ANY_ID,
  1819. .subdevice = PCI_ANY_ID,
  1820. .setup = pci_pericom_setup,
  1821. },
  1822. {
  1823. .vendor = 0x12d8,
  1824. .device = 0x7954,
  1825. .subvendor = PCI_ANY_ID,
  1826. .subdevice = PCI_ANY_ID,
  1827. .setup = pci_pericom_setup,
  1828. },
  1829. {
  1830. .vendor = 0x12d8,
  1831. .device = 0x7958,
  1832. .subvendor = PCI_ANY_ID,
  1833. .subdevice = PCI_ANY_ID,
  1834. .setup = pci_pericom_setup,
  1835. },
  1836. /*
  1837. * PLX
  1838. */
  1839. {
  1840. .vendor = PCI_VENDOR_ID_PLX,
  1841. .device = PCI_DEVICE_ID_PLX_9030,
  1842. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  1843. .subdevice = PCI_ANY_ID,
  1844. .setup = pci_default_setup,
  1845. },
  1846. {
  1847. .vendor = PCI_VENDOR_ID_PLX,
  1848. .device = PCI_DEVICE_ID_PLX_9050,
  1849. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1850. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1851. .init = pci_plx9050_init,
  1852. .setup = pci_default_setup,
  1853. .exit = pci_plx9050_exit,
  1854. },
  1855. {
  1856. .vendor = PCI_VENDOR_ID_PLX,
  1857. .device = PCI_DEVICE_ID_PLX_9050,
  1858. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1859. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1860. .init = pci_plx9050_init,
  1861. .setup = pci_default_setup,
  1862. .exit = pci_plx9050_exit,
  1863. },
  1864. {
  1865. .vendor = PCI_VENDOR_ID_PLX,
  1866. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1867. .subvendor = PCI_VENDOR_ID_PLX,
  1868. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1869. .init = pci_plx9050_init,
  1870. .setup = pci_default_setup,
  1871. .exit = pci_plx9050_exit,
  1872. },
  1873. /*
  1874. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1875. */
  1876. {
  1877. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1878. .device = PCI_DEVICE_ID_OCTPRO,
  1879. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1880. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1881. .init = sbs_init,
  1882. .setup = sbs_setup,
  1883. .exit = sbs_exit,
  1884. },
  1885. /*
  1886. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1887. */
  1888. {
  1889. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1890. .device = PCI_DEVICE_ID_OCTPRO,
  1891. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1892. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1893. .init = sbs_init,
  1894. .setup = sbs_setup,
  1895. .exit = sbs_exit,
  1896. },
  1897. /*
  1898. * SBS Technologies, Inc., P-Octal 232
  1899. */
  1900. {
  1901. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1902. .device = PCI_DEVICE_ID_OCTPRO,
  1903. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1904. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1905. .init = sbs_init,
  1906. .setup = sbs_setup,
  1907. .exit = sbs_exit,
  1908. },
  1909. /*
  1910. * SBS Technologies, Inc., P-Octal 422
  1911. */
  1912. {
  1913. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1914. .device = PCI_DEVICE_ID_OCTPRO,
  1915. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1916. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1917. .init = sbs_init,
  1918. .setup = sbs_setup,
  1919. .exit = sbs_exit,
  1920. },
  1921. /*
  1922. * SIIG cards - these may be called via parport_serial
  1923. */
  1924. {
  1925. .vendor = PCI_VENDOR_ID_SIIG,
  1926. .device = PCI_ANY_ID,
  1927. .subvendor = PCI_ANY_ID,
  1928. .subdevice = PCI_ANY_ID,
  1929. .init = pci_siig_init,
  1930. .setup = pci_siig_setup,
  1931. },
  1932. /*
  1933. * Titan cards
  1934. */
  1935. {
  1936. .vendor = PCI_VENDOR_ID_TITAN,
  1937. .device = PCI_DEVICE_ID_TITAN_400L,
  1938. .subvendor = PCI_ANY_ID,
  1939. .subdevice = PCI_ANY_ID,
  1940. .setup = titan_400l_800l_setup,
  1941. },
  1942. {
  1943. .vendor = PCI_VENDOR_ID_TITAN,
  1944. .device = PCI_DEVICE_ID_TITAN_800L,
  1945. .subvendor = PCI_ANY_ID,
  1946. .subdevice = PCI_ANY_ID,
  1947. .setup = titan_400l_800l_setup,
  1948. },
  1949. /*
  1950. * Timedia cards
  1951. */
  1952. {
  1953. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1954. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1955. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1956. .subdevice = PCI_ANY_ID,
  1957. .probe = pci_timedia_probe,
  1958. .init = pci_timedia_init,
  1959. .setup = pci_timedia_setup,
  1960. },
  1961. {
  1962. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1963. .device = PCI_ANY_ID,
  1964. .subvendor = PCI_ANY_ID,
  1965. .subdevice = PCI_ANY_ID,
  1966. .setup = pci_timedia_setup,
  1967. },
  1968. /*
  1969. * SUNIX (Timedia) cards
  1970. * Do not "probe" for these cards as there is at least one combination
  1971. * card that should be handled by parport_pc that doesn't match the
  1972. * rule in pci_timedia_probe.
  1973. * It is part number is MIO5079A but its subdevice ID is 0x0102.
  1974. * There are some boards with part number SER5037AL that report
  1975. * subdevice ID 0x0002.
  1976. */
  1977. {
  1978. .vendor = PCI_VENDOR_ID_SUNIX,
  1979. .device = PCI_DEVICE_ID_SUNIX_1999,
  1980. .subvendor = PCI_VENDOR_ID_SUNIX,
  1981. .subdevice = PCI_ANY_ID,
  1982. .init = pci_timedia_init,
  1983. .setup = pci_timedia_setup,
  1984. },
  1985. /*
  1986. * Exar cards
  1987. */
  1988. {
  1989. .vendor = PCI_VENDOR_ID_EXAR,
  1990. .device = PCI_DEVICE_ID_EXAR_XR17C152,
  1991. .subvendor = PCI_ANY_ID,
  1992. .subdevice = PCI_ANY_ID,
  1993. .setup = pci_xr17c154_setup,
  1994. },
  1995. {
  1996. .vendor = PCI_VENDOR_ID_EXAR,
  1997. .device = PCI_DEVICE_ID_EXAR_XR17C154,
  1998. .subvendor = PCI_ANY_ID,
  1999. .subdevice = PCI_ANY_ID,
  2000. .setup = pci_xr17c154_setup,
  2001. },
  2002. {
  2003. .vendor = PCI_VENDOR_ID_EXAR,
  2004. .device = PCI_DEVICE_ID_EXAR_XR17C158,
  2005. .subvendor = PCI_ANY_ID,
  2006. .subdevice = PCI_ANY_ID,
  2007. .setup = pci_xr17c154_setup,
  2008. },
  2009. {
  2010. .vendor = PCI_VENDOR_ID_EXAR,
  2011. .device = PCI_DEVICE_ID_EXAR_XR17V352,
  2012. .subvendor = PCI_ANY_ID,
  2013. .subdevice = PCI_ANY_ID,
  2014. .setup = pci_xr17v35x_setup,
  2015. },
  2016. {
  2017. .vendor = PCI_VENDOR_ID_EXAR,
  2018. .device = PCI_DEVICE_ID_EXAR_XR17V354,
  2019. .subvendor = PCI_ANY_ID,
  2020. .subdevice = PCI_ANY_ID,
  2021. .setup = pci_xr17v35x_setup,
  2022. },
  2023. {
  2024. .vendor = PCI_VENDOR_ID_EXAR,
  2025. .device = PCI_DEVICE_ID_EXAR_XR17V358,
  2026. .subvendor = PCI_ANY_ID,
  2027. .subdevice = PCI_ANY_ID,
  2028. .setup = pci_xr17v35x_setup,
  2029. },
  2030. /*
  2031. * Xircom cards
  2032. */
  2033. {
  2034. .vendor = PCI_VENDOR_ID_XIRCOM,
  2035. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  2036. .subvendor = PCI_ANY_ID,
  2037. .subdevice = PCI_ANY_ID,
  2038. .init = pci_xircom_init,
  2039. .setup = pci_default_setup,
  2040. },
  2041. /*
  2042. * Netmos cards - these may be called via parport_serial
  2043. */
  2044. {
  2045. .vendor = PCI_VENDOR_ID_NETMOS,
  2046. .device = PCI_ANY_ID,
  2047. .subvendor = PCI_ANY_ID,
  2048. .subdevice = PCI_ANY_ID,
  2049. .init = pci_netmos_init,
  2050. .setup = pci_netmos_9900_setup,
  2051. },
  2052. /*
  2053. * For Oxford Semiconductor Tornado based devices
  2054. */
  2055. {
  2056. .vendor = PCI_VENDOR_ID_OXSEMI,
  2057. .device = PCI_ANY_ID,
  2058. .subvendor = PCI_ANY_ID,
  2059. .subdevice = PCI_ANY_ID,
  2060. .init = pci_oxsemi_tornado_init,
  2061. .setup = pci_default_setup,
  2062. },
  2063. {
  2064. .vendor = PCI_VENDOR_ID_MAINPINE,
  2065. .device = PCI_ANY_ID,
  2066. .subvendor = PCI_ANY_ID,
  2067. .subdevice = PCI_ANY_ID,
  2068. .init = pci_oxsemi_tornado_init,
  2069. .setup = pci_default_setup,
  2070. },
  2071. {
  2072. .vendor = PCI_VENDOR_ID_DIGI,
  2073. .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
  2074. .subvendor = PCI_SUBVENDOR_ID_IBM,
  2075. .subdevice = PCI_ANY_ID,
  2076. .init = pci_oxsemi_tornado_init,
  2077. .setup = pci_default_setup,
  2078. },
  2079. {
  2080. .vendor = PCI_VENDOR_ID_INTEL,
  2081. .device = 0x8811,
  2082. .subvendor = PCI_ANY_ID,
  2083. .subdevice = PCI_ANY_ID,
  2084. .init = pci_eg20t_init,
  2085. .setup = pci_default_setup,
  2086. },
  2087. {
  2088. .vendor = PCI_VENDOR_ID_INTEL,
  2089. .device = 0x8812,
  2090. .subvendor = PCI_ANY_ID,
  2091. .subdevice = PCI_ANY_ID,
  2092. .init = pci_eg20t_init,
  2093. .setup = pci_default_setup,
  2094. },
  2095. {
  2096. .vendor = PCI_VENDOR_ID_INTEL,
  2097. .device = 0x8813,
  2098. .subvendor = PCI_ANY_ID,
  2099. .subdevice = PCI_ANY_ID,
  2100. .init = pci_eg20t_init,
  2101. .setup = pci_default_setup,
  2102. },
  2103. {
  2104. .vendor = PCI_VENDOR_ID_INTEL,
  2105. .device = 0x8814,
  2106. .subvendor = PCI_ANY_ID,
  2107. .subdevice = PCI_ANY_ID,
  2108. .init = pci_eg20t_init,
  2109. .setup = pci_default_setup,
  2110. },
  2111. {
  2112. .vendor = 0x10DB,
  2113. .device = 0x8027,
  2114. .subvendor = PCI_ANY_ID,
  2115. .subdevice = PCI_ANY_ID,
  2116. .init = pci_eg20t_init,
  2117. .setup = pci_default_setup,
  2118. },
  2119. {
  2120. .vendor = 0x10DB,
  2121. .device = 0x8028,
  2122. .subvendor = PCI_ANY_ID,
  2123. .subdevice = PCI_ANY_ID,
  2124. .init = pci_eg20t_init,
  2125. .setup = pci_default_setup,
  2126. },
  2127. {
  2128. .vendor = 0x10DB,
  2129. .device = 0x8029,
  2130. .subvendor = PCI_ANY_ID,
  2131. .subdevice = PCI_ANY_ID,
  2132. .init = pci_eg20t_init,
  2133. .setup = pci_default_setup,
  2134. },
  2135. {
  2136. .vendor = 0x10DB,
  2137. .device = 0x800C,
  2138. .subvendor = PCI_ANY_ID,
  2139. .subdevice = PCI_ANY_ID,
  2140. .init = pci_eg20t_init,
  2141. .setup = pci_default_setup,
  2142. },
  2143. {
  2144. .vendor = 0x10DB,
  2145. .device = 0x800D,
  2146. .subvendor = PCI_ANY_ID,
  2147. .subdevice = PCI_ANY_ID,
  2148. .init = pci_eg20t_init,
  2149. .setup = pci_default_setup,
  2150. },
  2151. /*
  2152. * Cronyx Omega PCI (PLX-chip based)
  2153. */
  2154. {
  2155. .vendor = PCI_VENDOR_ID_PLX,
  2156. .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  2157. .subvendor = PCI_ANY_ID,
  2158. .subdevice = PCI_ANY_ID,
  2159. .setup = pci_omegapci_setup,
  2160. },
  2161. /* WCH CH353 1S1P card (16550 clone) */
  2162. {
  2163. .vendor = PCI_VENDOR_ID_WCH,
  2164. .device = PCI_DEVICE_ID_WCH_CH353_1S1P,
  2165. .subvendor = PCI_ANY_ID,
  2166. .subdevice = PCI_ANY_ID,
  2167. .setup = pci_wch_ch353_setup,
  2168. },
  2169. /* WCH CH353 2S1P card (16550 clone) */
  2170. {
  2171. .vendor = PCI_VENDOR_ID_WCH,
  2172. .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
  2173. .subvendor = PCI_ANY_ID,
  2174. .subdevice = PCI_ANY_ID,
  2175. .setup = pci_wch_ch353_setup,
  2176. },
  2177. /* WCH CH353 4S card (16550 clone) */
  2178. {
  2179. .vendor = PCI_VENDOR_ID_WCH,
  2180. .device = PCI_DEVICE_ID_WCH_CH353_4S,
  2181. .subvendor = PCI_ANY_ID,
  2182. .subdevice = PCI_ANY_ID,
  2183. .setup = pci_wch_ch353_setup,
  2184. },
  2185. /* WCH CH353 2S1PF card (16550 clone) */
  2186. {
  2187. .vendor = PCI_VENDOR_ID_WCH,
  2188. .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
  2189. .subvendor = PCI_ANY_ID,
  2190. .subdevice = PCI_ANY_ID,
  2191. .setup = pci_wch_ch353_setup,
  2192. },
  2193. /* WCH CH352 2S card (16550 clone) */
  2194. {
  2195. .vendor = PCI_VENDOR_ID_WCH,
  2196. .device = PCI_DEVICE_ID_WCH_CH352_2S,
  2197. .subvendor = PCI_ANY_ID,
  2198. .subdevice = PCI_ANY_ID,
  2199. .setup = pci_wch_ch353_setup,
  2200. },
  2201. /*
  2202. * ASIX devices with FIFO bug
  2203. */
  2204. {
  2205. .vendor = PCI_VENDOR_ID_ASIX,
  2206. .device = PCI_ANY_ID,
  2207. .subvendor = PCI_ANY_ID,
  2208. .subdevice = PCI_ANY_ID,
  2209. .setup = pci_asix_setup,
  2210. },
  2211. /*
  2212. * Commtech, Inc. Fastcom adapters
  2213. *
  2214. */
  2215. {
  2216. .vendor = PCI_VENDOR_ID_COMMTECH,
  2217. .device = PCI_DEVICE_ID_COMMTECH_4222PCI335,
  2218. .subvendor = PCI_ANY_ID,
  2219. .subdevice = PCI_ANY_ID,
  2220. .setup = pci_fastcom335_setup,
  2221. },
  2222. {
  2223. .vendor = PCI_VENDOR_ID_COMMTECH,
  2224. .device = PCI_DEVICE_ID_COMMTECH_4224PCI335,
  2225. .subvendor = PCI_ANY_ID,
  2226. .subdevice = PCI_ANY_ID,
  2227. .setup = pci_fastcom335_setup,
  2228. },
  2229. {
  2230. .vendor = PCI_VENDOR_ID_COMMTECH,
  2231. .device = PCI_DEVICE_ID_COMMTECH_2324PCI335,
  2232. .subvendor = PCI_ANY_ID,
  2233. .subdevice = PCI_ANY_ID,
  2234. .setup = pci_fastcom335_setup,
  2235. },
  2236. {
  2237. .vendor = PCI_VENDOR_ID_COMMTECH,
  2238. .device = PCI_DEVICE_ID_COMMTECH_2328PCI335,
  2239. .subvendor = PCI_ANY_ID,
  2240. .subdevice = PCI_ANY_ID,
  2241. .setup = pci_fastcom335_setup,
  2242. },
  2243. {
  2244. .vendor = PCI_VENDOR_ID_COMMTECH,
  2245. .device = PCI_DEVICE_ID_COMMTECH_4222PCIE,
  2246. .subvendor = PCI_ANY_ID,
  2247. .subdevice = PCI_ANY_ID,
  2248. .setup = pci_xr17v35x_setup,
  2249. },
  2250. {
  2251. .vendor = PCI_VENDOR_ID_COMMTECH,
  2252. .device = PCI_DEVICE_ID_COMMTECH_4224PCIE,
  2253. .subvendor = PCI_ANY_ID,
  2254. .subdevice = PCI_ANY_ID,
  2255. .setup = pci_xr17v35x_setup,
  2256. },
  2257. {
  2258. .vendor = PCI_VENDOR_ID_COMMTECH,
  2259. .device = PCI_DEVICE_ID_COMMTECH_4228PCIE,
  2260. .subvendor = PCI_ANY_ID,
  2261. .subdevice = PCI_ANY_ID,
  2262. .setup = pci_xr17v35x_setup,
  2263. },
  2264. /*
  2265. * Broadcom TruManage (NetXtreme)
  2266. */
  2267. {
  2268. .vendor = PCI_VENDOR_ID_BROADCOM,
  2269. .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
  2270. .subvendor = PCI_ANY_ID,
  2271. .subdevice = PCI_ANY_ID,
  2272. .setup = pci_brcm_trumanage_setup,
  2273. },
  2274. {
  2275. .vendor = 0x1c29,
  2276. .device = 0x1104,
  2277. .subvendor = PCI_ANY_ID,
  2278. .subdevice = PCI_ANY_ID,
  2279. .setup = pci_fintek_setup,
  2280. },
  2281. {
  2282. .vendor = 0x1c29,
  2283. .device = 0x1108,
  2284. .subvendor = PCI_ANY_ID,
  2285. .subdevice = PCI_ANY_ID,
  2286. .setup = pci_fintek_setup,
  2287. },
  2288. {
  2289. .vendor = 0x1c29,
  2290. .device = 0x1112,
  2291. .subvendor = PCI_ANY_ID,
  2292. .subdevice = PCI_ANY_ID,
  2293. .setup = pci_fintek_setup,
  2294. },
  2295. /*
  2296. * Default "match everything" terminator entry
  2297. */
  2298. {
  2299. .vendor = PCI_ANY_ID,
  2300. .device = PCI_ANY_ID,
  2301. .subvendor = PCI_ANY_ID,
  2302. .subdevice = PCI_ANY_ID,
  2303. .setup = pci_default_setup,
  2304. }
  2305. };
  2306. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  2307. {
  2308. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  2309. }
  2310. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  2311. {
  2312. struct pci_serial_quirk *quirk;
  2313. for (quirk = pci_serial_quirks; ; quirk++)
  2314. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  2315. quirk_id_matches(quirk->device, dev->device) &&
  2316. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  2317. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  2318. break;
  2319. return quirk;
  2320. }
  2321. static inline int get_pci_irq(struct pci_dev *dev,
  2322. const struct pciserial_board *board)
  2323. {
  2324. if (board->flags & FL_NOIRQ)
  2325. return 0;
  2326. else
  2327. return dev->irq;
  2328. }
  2329. /*
  2330. * This is the configuration table for all of the PCI serial boards
  2331. * which we support. It is directly indexed by the pci_board_num_t enum
  2332. * value, which is encoded in the pci_device_id PCI probe table's
  2333. * driver_data member.
  2334. *
  2335. * The makeup of these names are:
  2336. * pbn_bn{_bt}_n_baud{_offsetinhex}
  2337. *
  2338. * bn = PCI BAR number
  2339. * bt = Index using PCI BARs
  2340. * n = number of serial ports
  2341. * baud = baud rate
  2342. * offsetinhex = offset for each sequential port (in hex)
  2343. *
  2344. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  2345. *
  2346. * Please note: in theory if n = 1, _bt infix should make no difference.
  2347. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  2348. */
  2349. enum pci_board_num_t {
  2350. pbn_default = 0,
  2351. pbn_b0_1_115200,
  2352. pbn_b0_2_115200,
  2353. pbn_b0_4_115200,
  2354. pbn_b0_5_115200,
  2355. pbn_b0_8_115200,
  2356. pbn_b0_1_921600,
  2357. pbn_b0_2_921600,
  2358. pbn_b0_4_921600,
  2359. pbn_b0_2_1130000,
  2360. pbn_b0_4_1152000,
  2361. pbn_b0_2_1152000_200,
  2362. pbn_b0_4_1152000_200,
  2363. pbn_b0_8_1152000_200,
  2364. pbn_b0_2_1843200,
  2365. pbn_b0_4_1843200,
  2366. pbn_b0_2_1843200_200,
  2367. pbn_b0_4_1843200_200,
  2368. pbn_b0_8_1843200_200,
  2369. pbn_b0_1_4000000,
  2370. pbn_b0_bt_1_115200,
  2371. pbn_b0_bt_2_115200,
  2372. pbn_b0_bt_4_115200,
  2373. pbn_b0_bt_8_115200,
  2374. pbn_b0_bt_1_460800,
  2375. pbn_b0_bt_2_460800,
  2376. pbn_b0_bt_4_460800,
  2377. pbn_b0_bt_1_921600,
  2378. pbn_b0_bt_2_921600,
  2379. pbn_b0_bt_4_921600,
  2380. pbn_b0_bt_8_921600,
  2381. pbn_b1_1_115200,
  2382. pbn_b1_2_115200,
  2383. pbn_b1_4_115200,
  2384. pbn_b1_8_115200,
  2385. pbn_b1_16_115200,
  2386. pbn_b1_1_921600,
  2387. pbn_b1_2_921600,
  2388. pbn_b1_4_921600,
  2389. pbn_b1_8_921600,
  2390. pbn_b1_2_1250000,
  2391. pbn_b1_bt_1_115200,
  2392. pbn_b1_bt_2_115200,
  2393. pbn_b1_bt_4_115200,
  2394. pbn_b1_bt_2_921600,
  2395. pbn_b1_1_1382400,
  2396. pbn_b1_2_1382400,
  2397. pbn_b1_4_1382400,
  2398. pbn_b1_8_1382400,
  2399. pbn_b2_1_115200,
  2400. pbn_b2_2_115200,
  2401. pbn_b2_4_115200,
  2402. pbn_b2_8_115200,
  2403. pbn_b2_1_460800,
  2404. pbn_b2_4_460800,
  2405. pbn_b2_8_460800,
  2406. pbn_b2_16_460800,
  2407. pbn_b2_1_921600,
  2408. pbn_b2_4_921600,
  2409. pbn_b2_8_921600,
  2410. pbn_b2_8_1152000,
  2411. pbn_b2_bt_1_115200,
  2412. pbn_b2_bt_2_115200,
  2413. pbn_b2_bt_4_115200,
  2414. pbn_b2_bt_2_921600,
  2415. pbn_b2_bt_4_921600,
  2416. pbn_b3_2_115200,
  2417. pbn_b3_4_115200,
  2418. pbn_b3_8_115200,
  2419. pbn_b4_bt_2_921600,
  2420. pbn_b4_bt_4_921600,
  2421. pbn_b4_bt_8_921600,
  2422. /*
  2423. * Board-specific versions.
  2424. */
  2425. pbn_panacom,
  2426. pbn_panacom2,
  2427. pbn_panacom4,
  2428. pbn_plx_romulus,
  2429. pbn_oxsemi,
  2430. pbn_oxsemi_1_4000000,
  2431. pbn_oxsemi_2_4000000,
  2432. pbn_oxsemi_4_4000000,
  2433. pbn_oxsemi_8_4000000,
  2434. pbn_intel_i960,
  2435. pbn_sgi_ioc3,
  2436. pbn_computone_4,
  2437. pbn_computone_6,
  2438. pbn_computone_8,
  2439. pbn_sbsxrsio,
  2440. pbn_exar_XR17C152,
  2441. pbn_exar_XR17C154,
  2442. pbn_exar_XR17C158,
  2443. pbn_exar_XR17V352,
  2444. pbn_exar_XR17V354,
  2445. pbn_exar_XR17V358,
  2446. pbn_exar_ibm_saturn,
  2447. pbn_pasemi_1682M,
  2448. pbn_ni8430_2,
  2449. pbn_ni8430_4,
  2450. pbn_ni8430_8,
  2451. pbn_ni8430_16,
  2452. pbn_ADDIDATA_PCIe_1_3906250,
  2453. pbn_ADDIDATA_PCIe_2_3906250,
  2454. pbn_ADDIDATA_PCIe_4_3906250,
  2455. pbn_ADDIDATA_PCIe_8_3906250,
  2456. pbn_ce4100_1_115200,
  2457. pbn_byt,
  2458. pbn_omegapci,
  2459. pbn_NETMOS9900_2s_115200,
  2460. pbn_brcm_trumanage,
  2461. pbn_fintek_4,
  2462. pbn_fintek_8,
  2463. pbn_fintek_12,
  2464. };
  2465. /*
  2466. * uart_offset - the space between channels
  2467. * reg_shift - describes how the UART registers are mapped
  2468. * to PCI memory by the card.
  2469. * For example IER register on SBS, Inc. PMC-OctPro is located at
  2470. * offset 0x10 from the UART base, while UART_IER is defined as 1
  2471. * in include/linux/serial_reg.h,
  2472. * see first lines of serial_in() and serial_out() in 8250.c
  2473. */
  2474. static struct pciserial_board pci_boards[] = {
  2475. [pbn_default] = {
  2476. .flags = FL_BASE0,
  2477. .num_ports = 1,
  2478. .base_baud = 115200,
  2479. .uart_offset = 8,
  2480. },
  2481. [pbn_b0_1_115200] = {
  2482. .flags = FL_BASE0,
  2483. .num_ports = 1,
  2484. .base_baud = 115200,
  2485. .uart_offset = 8,
  2486. },
  2487. [pbn_b0_2_115200] = {
  2488. .flags = FL_BASE0,
  2489. .num_ports = 2,
  2490. .base_baud = 115200,
  2491. .uart_offset = 8,
  2492. },
  2493. [pbn_b0_4_115200] = {
  2494. .flags = FL_BASE0,
  2495. .num_ports = 4,
  2496. .base_baud = 115200,
  2497. .uart_offset = 8,
  2498. },
  2499. [pbn_b0_5_115200] = {
  2500. .flags = FL_BASE0,
  2501. .num_ports = 5,
  2502. .base_baud = 115200,
  2503. .uart_offset = 8,
  2504. },
  2505. [pbn_b0_8_115200] = {
  2506. .flags = FL_BASE0,
  2507. .num_ports = 8,
  2508. .base_baud = 115200,
  2509. .uart_offset = 8,
  2510. },
  2511. [pbn_b0_1_921600] = {
  2512. .flags = FL_BASE0,
  2513. .num_ports = 1,
  2514. .base_baud = 921600,
  2515. .uart_offset = 8,
  2516. },
  2517. [pbn_b0_2_921600] = {
  2518. .flags = FL_BASE0,
  2519. .num_ports = 2,
  2520. .base_baud = 921600,
  2521. .uart_offset = 8,
  2522. },
  2523. [pbn_b0_4_921600] = {
  2524. .flags = FL_BASE0,
  2525. .num_ports = 4,
  2526. .base_baud = 921600,
  2527. .uart_offset = 8,
  2528. },
  2529. [pbn_b0_2_1130000] = {
  2530. .flags = FL_BASE0,
  2531. .num_ports = 2,
  2532. .base_baud = 1130000,
  2533. .uart_offset = 8,
  2534. },
  2535. [pbn_b0_4_1152000] = {
  2536. .flags = FL_BASE0,
  2537. .num_ports = 4,
  2538. .base_baud = 1152000,
  2539. .uart_offset = 8,
  2540. },
  2541. [pbn_b0_2_1152000_200] = {
  2542. .flags = FL_BASE0,
  2543. .num_ports = 2,
  2544. .base_baud = 1152000,
  2545. .uart_offset = 0x200,
  2546. },
  2547. [pbn_b0_4_1152000_200] = {
  2548. .flags = FL_BASE0,
  2549. .num_ports = 4,
  2550. .base_baud = 1152000,
  2551. .uart_offset = 0x200,
  2552. },
  2553. [pbn_b0_8_1152000_200] = {
  2554. .flags = FL_BASE0,
  2555. .num_ports = 8,
  2556. .base_baud = 1152000,
  2557. .uart_offset = 0x200,
  2558. },
  2559. [pbn_b0_2_1843200] = {
  2560. .flags = FL_BASE0,
  2561. .num_ports = 2,
  2562. .base_baud = 1843200,
  2563. .uart_offset = 8,
  2564. },
  2565. [pbn_b0_4_1843200] = {
  2566. .flags = FL_BASE0,
  2567. .num_ports = 4,
  2568. .base_baud = 1843200,
  2569. .uart_offset = 8,
  2570. },
  2571. [pbn_b0_2_1843200_200] = {
  2572. .flags = FL_BASE0,
  2573. .num_ports = 2,
  2574. .base_baud = 1843200,
  2575. .uart_offset = 0x200,
  2576. },
  2577. [pbn_b0_4_1843200_200] = {
  2578. .flags = FL_BASE0,
  2579. .num_ports = 4,
  2580. .base_baud = 1843200,
  2581. .uart_offset = 0x200,
  2582. },
  2583. [pbn_b0_8_1843200_200] = {
  2584. .flags = FL_BASE0,
  2585. .num_ports = 8,
  2586. .base_baud = 1843200,
  2587. .uart_offset = 0x200,
  2588. },
  2589. [pbn_b0_1_4000000] = {
  2590. .flags = FL_BASE0,
  2591. .num_ports = 1,
  2592. .base_baud = 4000000,
  2593. .uart_offset = 8,
  2594. },
  2595. [pbn_b0_bt_1_115200] = {
  2596. .flags = FL_BASE0|FL_BASE_BARS,
  2597. .num_ports = 1,
  2598. .base_baud = 115200,
  2599. .uart_offset = 8,
  2600. },
  2601. [pbn_b0_bt_2_115200] = {
  2602. .flags = FL_BASE0|FL_BASE_BARS,
  2603. .num_ports = 2,
  2604. .base_baud = 115200,
  2605. .uart_offset = 8,
  2606. },
  2607. [pbn_b0_bt_4_115200] = {
  2608. .flags = FL_BASE0|FL_BASE_BARS,
  2609. .num_ports = 4,
  2610. .base_baud = 115200,
  2611. .uart_offset = 8,
  2612. },
  2613. [pbn_b0_bt_8_115200] = {
  2614. .flags = FL_BASE0|FL_BASE_BARS,
  2615. .num_ports = 8,
  2616. .base_baud = 115200,
  2617. .uart_offset = 8,
  2618. },
  2619. [pbn_b0_bt_1_460800] = {
  2620. .flags = FL_BASE0|FL_BASE_BARS,
  2621. .num_ports = 1,
  2622. .base_baud = 460800,
  2623. .uart_offset = 8,
  2624. },
  2625. [pbn_b0_bt_2_460800] = {
  2626. .flags = FL_BASE0|FL_BASE_BARS,
  2627. .num_ports = 2,
  2628. .base_baud = 460800,
  2629. .uart_offset = 8,
  2630. },
  2631. [pbn_b0_bt_4_460800] = {
  2632. .flags = FL_BASE0|FL_BASE_BARS,
  2633. .num_ports = 4,
  2634. .base_baud = 460800,
  2635. .uart_offset = 8,
  2636. },
  2637. [pbn_b0_bt_1_921600] = {
  2638. .flags = FL_BASE0|FL_BASE_BARS,
  2639. .num_ports = 1,
  2640. .base_baud = 921600,
  2641. .uart_offset = 8,
  2642. },
  2643. [pbn_b0_bt_2_921600] = {
  2644. .flags = FL_BASE0|FL_BASE_BARS,
  2645. .num_ports = 2,
  2646. .base_baud = 921600,
  2647. .uart_offset = 8,
  2648. },
  2649. [pbn_b0_bt_4_921600] = {
  2650. .flags = FL_BASE0|FL_BASE_BARS,
  2651. .num_ports = 4,
  2652. .base_baud = 921600,
  2653. .uart_offset = 8,
  2654. },
  2655. [pbn_b0_bt_8_921600] = {
  2656. .flags = FL_BASE0|FL_BASE_BARS,
  2657. .num_ports = 8,
  2658. .base_baud = 921600,
  2659. .uart_offset = 8,
  2660. },
  2661. [pbn_b1_1_115200] = {
  2662. .flags = FL_BASE1,
  2663. .num_ports = 1,
  2664. .base_baud = 115200,
  2665. .uart_offset = 8,
  2666. },
  2667. [pbn_b1_2_115200] = {
  2668. .flags = FL_BASE1,
  2669. .num_ports = 2,
  2670. .base_baud = 115200,
  2671. .uart_offset = 8,
  2672. },
  2673. [pbn_b1_4_115200] = {
  2674. .flags = FL_BASE1,
  2675. .num_ports = 4,
  2676. .base_baud = 115200,
  2677. .uart_offset = 8,
  2678. },
  2679. [pbn_b1_8_115200] = {
  2680. .flags = FL_BASE1,
  2681. .num_ports = 8,
  2682. .base_baud = 115200,
  2683. .uart_offset = 8,
  2684. },
  2685. [pbn_b1_16_115200] = {
  2686. .flags = FL_BASE1,
  2687. .num_ports = 16,
  2688. .base_baud = 115200,
  2689. .uart_offset = 8,
  2690. },
  2691. [pbn_b1_1_921600] = {
  2692. .flags = FL_BASE1,
  2693. .num_ports = 1,
  2694. .base_baud = 921600,
  2695. .uart_offset = 8,
  2696. },
  2697. [pbn_b1_2_921600] = {
  2698. .flags = FL_BASE1,
  2699. .num_ports = 2,
  2700. .base_baud = 921600,
  2701. .uart_offset = 8,
  2702. },
  2703. [pbn_b1_4_921600] = {
  2704. .flags = FL_BASE1,
  2705. .num_ports = 4,
  2706. .base_baud = 921600,
  2707. .uart_offset = 8,
  2708. },
  2709. [pbn_b1_8_921600] = {
  2710. .flags = FL_BASE1,
  2711. .num_ports = 8,
  2712. .base_baud = 921600,
  2713. .uart_offset = 8,
  2714. },
  2715. [pbn_b1_2_1250000] = {
  2716. .flags = FL_BASE1,
  2717. .num_ports = 2,
  2718. .base_baud = 1250000,
  2719. .uart_offset = 8,
  2720. },
  2721. [pbn_b1_bt_1_115200] = {
  2722. .flags = FL_BASE1|FL_BASE_BARS,
  2723. .num_ports = 1,
  2724. .base_baud = 115200,
  2725. .uart_offset = 8,
  2726. },
  2727. [pbn_b1_bt_2_115200] = {
  2728. .flags = FL_BASE1|FL_BASE_BARS,
  2729. .num_ports = 2,
  2730. .base_baud = 115200,
  2731. .uart_offset = 8,
  2732. },
  2733. [pbn_b1_bt_4_115200] = {
  2734. .flags = FL_BASE1|FL_BASE_BARS,
  2735. .num_ports = 4,
  2736. .base_baud = 115200,
  2737. .uart_offset = 8,
  2738. },
  2739. [pbn_b1_bt_2_921600] = {
  2740. .flags = FL_BASE1|FL_BASE_BARS,
  2741. .num_ports = 2,
  2742. .base_baud = 921600,
  2743. .uart_offset = 8,
  2744. },
  2745. [pbn_b1_1_1382400] = {
  2746. .flags = FL_BASE1,
  2747. .num_ports = 1,
  2748. .base_baud = 1382400,
  2749. .uart_offset = 8,
  2750. },
  2751. [pbn_b1_2_1382400] = {
  2752. .flags = FL_BASE1,
  2753. .num_ports = 2,
  2754. .base_baud = 1382400,
  2755. .uart_offset = 8,
  2756. },
  2757. [pbn_b1_4_1382400] = {
  2758. .flags = FL_BASE1,
  2759. .num_ports = 4,
  2760. .base_baud = 1382400,
  2761. .uart_offset = 8,
  2762. },
  2763. [pbn_b1_8_1382400] = {
  2764. .flags = FL_BASE1,
  2765. .num_ports = 8,
  2766. .base_baud = 1382400,
  2767. .uart_offset = 8,
  2768. },
  2769. [pbn_b2_1_115200] = {
  2770. .flags = FL_BASE2,
  2771. .num_ports = 1,
  2772. .base_baud = 115200,
  2773. .uart_offset = 8,
  2774. },
  2775. [pbn_b2_2_115200] = {
  2776. .flags = FL_BASE2,
  2777. .num_ports = 2,
  2778. .base_baud = 115200,
  2779. .uart_offset = 8,
  2780. },
  2781. [pbn_b2_4_115200] = {
  2782. .flags = FL_BASE2,
  2783. .num_ports = 4,
  2784. .base_baud = 115200,
  2785. .uart_offset = 8,
  2786. },
  2787. [pbn_b2_8_115200] = {
  2788. .flags = FL_BASE2,
  2789. .num_ports = 8,
  2790. .base_baud = 115200,
  2791. .uart_offset = 8,
  2792. },
  2793. [pbn_b2_1_460800] = {
  2794. .flags = FL_BASE2,
  2795. .num_ports = 1,
  2796. .base_baud = 460800,
  2797. .uart_offset = 8,
  2798. },
  2799. [pbn_b2_4_460800] = {
  2800. .flags = FL_BASE2,
  2801. .num_ports = 4,
  2802. .base_baud = 460800,
  2803. .uart_offset = 8,
  2804. },
  2805. [pbn_b2_8_460800] = {
  2806. .flags = FL_BASE2,
  2807. .num_ports = 8,
  2808. .base_baud = 460800,
  2809. .uart_offset = 8,
  2810. },
  2811. [pbn_b2_16_460800] = {
  2812. .flags = FL_BASE2,
  2813. .num_ports = 16,
  2814. .base_baud = 460800,
  2815. .uart_offset = 8,
  2816. },
  2817. [pbn_b2_1_921600] = {
  2818. .flags = FL_BASE2,
  2819. .num_ports = 1,
  2820. .base_baud = 921600,
  2821. .uart_offset = 8,
  2822. },
  2823. [pbn_b2_4_921600] = {
  2824. .flags = FL_BASE2,
  2825. .num_ports = 4,
  2826. .base_baud = 921600,
  2827. .uart_offset = 8,
  2828. },
  2829. [pbn_b2_8_921600] = {
  2830. .flags = FL_BASE2,
  2831. .num_ports = 8,
  2832. .base_baud = 921600,
  2833. .uart_offset = 8,
  2834. },
  2835. [pbn_b2_8_1152000] = {
  2836. .flags = FL_BASE2,
  2837. .num_ports = 8,
  2838. .base_baud = 1152000,
  2839. .uart_offset = 8,
  2840. },
  2841. [pbn_b2_bt_1_115200] = {
  2842. .flags = FL_BASE2|FL_BASE_BARS,
  2843. .num_ports = 1,
  2844. .base_baud = 115200,
  2845. .uart_offset = 8,
  2846. },
  2847. [pbn_b2_bt_2_115200] = {
  2848. .flags = FL_BASE2|FL_BASE_BARS,
  2849. .num_ports = 2,
  2850. .base_baud = 115200,
  2851. .uart_offset = 8,
  2852. },
  2853. [pbn_b2_bt_4_115200] = {
  2854. .flags = FL_BASE2|FL_BASE_BARS,
  2855. .num_ports = 4,
  2856. .base_baud = 115200,
  2857. .uart_offset = 8,
  2858. },
  2859. [pbn_b2_bt_2_921600] = {
  2860. .flags = FL_BASE2|FL_BASE_BARS,
  2861. .num_ports = 2,
  2862. .base_baud = 921600,
  2863. .uart_offset = 8,
  2864. },
  2865. [pbn_b2_bt_4_921600] = {
  2866. .flags = FL_BASE2|FL_BASE_BARS,
  2867. .num_ports = 4,
  2868. .base_baud = 921600,
  2869. .uart_offset = 8,
  2870. },
  2871. [pbn_b3_2_115200] = {
  2872. .flags = FL_BASE3,
  2873. .num_ports = 2,
  2874. .base_baud = 115200,
  2875. .uart_offset = 8,
  2876. },
  2877. [pbn_b3_4_115200] = {
  2878. .flags = FL_BASE3,
  2879. .num_ports = 4,
  2880. .base_baud = 115200,
  2881. .uart_offset = 8,
  2882. },
  2883. [pbn_b3_8_115200] = {
  2884. .flags = FL_BASE3,
  2885. .num_ports = 8,
  2886. .base_baud = 115200,
  2887. .uart_offset = 8,
  2888. },
  2889. [pbn_b4_bt_2_921600] = {
  2890. .flags = FL_BASE4,
  2891. .num_ports = 2,
  2892. .base_baud = 921600,
  2893. .uart_offset = 8,
  2894. },
  2895. [pbn_b4_bt_4_921600] = {
  2896. .flags = FL_BASE4,
  2897. .num_ports = 4,
  2898. .base_baud = 921600,
  2899. .uart_offset = 8,
  2900. },
  2901. [pbn_b4_bt_8_921600] = {
  2902. .flags = FL_BASE4,
  2903. .num_ports = 8,
  2904. .base_baud = 921600,
  2905. .uart_offset = 8,
  2906. },
  2907. /*
  2908. * Entries following this are board-specific.
  2909. */
  2910. /*
  2911. * Panacom - IOMEM
  2912. */
  2913. [pbn_panacom] = {
  2914. .flags = FL_BASE2,
  2915. .num_ports = 2,
  2916. .base_baud = 921600,
  2917. .uart_offset = 0x400,
  2918. .reg_shift = 7,
  2919. },
  2920. [pbn_panacom2] = {
  2921. .flags = FL_BASE2|FL_BASE_BARS,
  2922. .num_ports = 2,
  2923. .base_baud = 921600,
  2924. .uart_offset = 0x400,
  2925. .reg_shift = 7,
  2926. },
  2927. [pbn_panacom4] = {
  2928. .flags = FL_BASE2|FL_BASE_BARS,
  2929. .num_ports = 4,
  2930. .base_baud = 921600,
  2931. .uart_offset = 0x400,
  2932. .reg_shift = 7,
  2933. },
  2934. /* I think this entry is broken - the first_offset looks wrong --rmk */
  2935. [pbn_plx_romulus] = {
  2936. .flags = FL_BASE2,
  2937. .num_ports = 4,
  2938. .base_baud = 921600,
  2939. .uart_offset = 8 << 2,
  2940. .reg_shift = 2,
  2941. .first_offset = 0x03,
  2942. },
  2943. /*
  2944. * This board uses the size of PCI Base region 0 to
  2945. * signal now many ports are available
  2946. */
  2947. [pbn_oxsemi] = {
  2948. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  2949. .num_ports = 32,
  2950. .base_baud = 115200,
  2951. .uart_offset = 8,
  2952. },
  2953. [pbn_oxsemi_1_4000000] = {
  2954. .flags = FL_BASE0,
  2955. .num_ports = 1,
  2956. .base_baud = 4000000,
  2957. .uart_offset = 0x200,
  2958. .first_offset = 0x1000,
  2959. },
  2960. [pbn_oxsemi_2_4000000] = {
  2961. .flags = FL_BASE0,
  2962. .num_ports = 2,
  2963. .base_baud = 4000000,
  2964. .uart_offset = 0x200,
  2965. .first_offset = 0x1000,
  2966. },
  2967. [pbn_oxsemi_4_4000000] = {
  2968. .flags = FL_BASE0,
  2969. .num_ports = 4,
  2970. .base_baud = 4000000,
  2971. .uart_offset = 0x200,
  2972. .first_offset = 0x1000,
  2973. },
  2974. [pbn_oxsemi_8_4000000] = {
  2975. .flags = FL_BASE0,
  2976. .num_ports = 8,
  2977. .base_baud = 4000000,
  2978. .uart_offset = 0x200,
  2979. .first_offset = 0x1000,
  2980. },
  2981. /*
  2982. * EKF addition for i960 Boards form EKF with serial port.
  2983. * Max 256 ports.
  2984. */
  2985. [pbn_intel_i960] = {
  2986. .flags = FL_BASE0,
  2987. .num_ports = 32,
  2988. .base_baud = 921600,
  2989. .uart_offset = 8 << 2,
  2990. .reg_shift = 2,
  2991. .first_offset = 0x10000,
  2992. },
  2993. [pbn_sgi_ioc3] = {
  2994. .flags = FL_BASE0|FL_NOIRQ,
  2995. .num_ports = 1,
  2996. .base_baud = 458333,
  2997. .uart_offset = 8,
  2998. .reg_shift = 0,
  2999. .first_offset = 0x20178,
  3000. },
  3001. /*
  3002. * Computone - uses IOMEM.
  3003. */
  3004. [pbn_computone_4] = {
  3005. .flags = FL_BASE0,
  3006. .num_ports = 4,
  3007. .base_baud = 921600,
  3008. .uart_offset = 0x40,
  3009. .reg_shift = 2,
  3010. .first_offset = 0x200,
  3011. },
  3012. [pbn_computone_6] = {
  3013. .flags = FL_BASE0,
  3014. .num_ports = 6,
  3015. .base_baud = 921600,
  3016. .uart_offset = 0x40,
  3017. .reg_shift = 2,
  3018. .first_offset = 0x200,
  3019. },
  3020. [pbn_computone_8] = {
  3021. .flags = FL_BASE0,
  3022. .num_ports = 8,
  3023. .base_baud = 921600,
  3024. .uart_offset = 0x40,
  3025. .reg_shift = 2,
  3026. .first_offset = 0x200,
  3027. },
  3028. [pbn_sbsxrsio] = {
  3029. .flags = FL_BASE0,
  3030. .num_ports = 8,
  3031. .base_baud = 460800,
  3032. .uart_offset = 256,
  3033. .reg_shift = 4,
  3034. },
  3035. /*
  3036. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  3037. * Only basic 16550A support.
  3038. * XR17C15[24] are not tested, but they should work.
  3039. */
  3040. [pbn_exar_XR17C152] = {
  3041. .flags = FL_BASE0,
  3042. .num_ports = 2,
  3043. .base_baud = 921600,
  3044. .uart_offset = 0x200,
  3045. },
  3046. [pbn_exar_XR17C154] = {
  3047. .flags = FL_BASE0,
  3048. .num_ports = 4,
  3049. .base_baud = 921600,
  3050. .uart_offset = 0x200,
  3051. },
  3052. [pbn_exar_XR17C158] = {
  3053. .flags = FL_BASE0,
  3054. .num_ports = 8,
  3055. .base_baud = 921600,
  3056. .uart_offset = 0x200,
  3057. },
  3058. [pbn_exar_XR17V352] = {
  3059. .flags = FL_BASE0,
  3060. .num_ports = 2,
  3061. .base_baud = 7812500,
  3062. .uart_offset = 0x400,
  3063. .reg_shift = 0,
  3064. .first_offset = 0,
  3065. },
  3066. [pbn_exar_XR17V354] = {
  3067. .flags = FL_BASE0,
  3068. .num_ports = 4,
  3069. .base_baud = 7812500,
  3070. .uart_offset = 0x400,
  3071. .reg_shift = 0,
  3072. .first_offset = 0,
  3073. },
  3074. [pbn_exar_XR17V358] = {
  3075. .flags = FL_BASE0,
  3076. .num_ports = 8,
  3077. .base_baud = 7812500,
  3078. .uart_offset = 0x400,
  3079. .reg_shift = 0,
  3080. .first_offset = 0,
  3081. },
  3082. [pbn_exar_ibm_saturn] = {
  3083. .flags = FL_BASE0,
  3084. .num_ports = 1,
  3085. .base_baud = 921600,
  3086. .uart_offset = 0x200,
  3087. },
  3088. /*
  3089. * PA Semi PWRficient PA6T-1682M on-chip UART
  3090. */
  3091. [pbn_pasemi_1682M] = {
  3092. .flags = FL_BASE0,
  3093. .num_ports = 1,
  3094. .base_baud = 8333333,
  3095. },
  3096. /*
  3097. * National Instruments 843x
  3098. */
  3099. [pbn_ni8430_16] = {
  3100. .flags = FL_BASE0,
  3101. .num_ports = 16,
  3102. .base_baud = 3686400,
  3103. .uart_offset = 0x10,
  3104. .first_offset = 0x800,
  3105. },
  3106. [pbn_ni8430_8] = {
  3107. .flags = FL_BASE0,
  3108. .num_ports = 8,
  3109. .base_baud = 3686400,
  3110. .uart_offset = 0x10,
  3111. .first_offset = 0x800,
  3112. },
  3113. [pbn_ni8430_4] = {
  3114. .flags = FL_BASE0,
  3115. .num_ports = 4,
  3116. .base_baud = 3686400,
  3117. .uart_offset = 0x10,
  3118. .first_offset = 0x800,
  3119. },
  3120. [pbn_ni8430_2] = {
  3121. .flags = FL_BASE0,
  3122. .num_ports = 2,
  3123. .base_baud = 3686400,
  3124. .uart_offset = 0x10,
  3125. .first_offset = 0x800,
  3126. },
  3127. /*
  3128. * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
  3129. */
  3130. [pbn_ADDIDATA_PCIe_1_3906250] = {
  3131. .flags = FL_BASE0,
  3132. .num_ports = 1,
  3133. .base_baud = 3906250,
  3134. .uart_offset = 0x200,
  3135. .first_offset = 0x1000,
  3136. },
  3137. [pbn_ADDIDATA_PCIe_2_3906250] = {
  3138. .flags = FL_BASE0,
  3139. .num_ports = 2,
  3140. .base_baud = 3906250,
  3141. .uart_offset = 0x200,
  3142. .first_offset = 0x1000,
  3143. },
  3144. [pbn_ADDIDATA_PCIe_4_3906250] = {
  3145. .flags = FL_BASE0,
  3146. .num_ports = 4,
  3147. .base_baud = 3906250,
  3148. .uart_offset = 0x200,
  3149. .first_offset = 0x1000,
  3150. },
  3151. [pbn_ADDIDATA_PCIe_8_3906250] = {
  3152. .flags = FL_BASE0,
  3153. .num_ports = 8,
  3154. .base_baud = 3906250,
  3155. .uart_offset = 0x200,
  3156. .first_offset = 0x1000,
  3157. },
  3158. [pbn_ce4100_1_115200] = {
  3159. .flags = FL_BASE_BARS,
  3160. .num_ports = 2,
  3161. .base_baud = 921600,
  3162. .reg_shift = 2,
  3163. },
  3164. /*
  3165. * Intel BayTrail HSUART reference clock is 44.2368 MHz at power-on,
  3166. * but is overridden by byt_set_termios.
  3167. */
  3168. [pbn_byt] = {
  3169. .flags = FL_BASE0,
  3170. .num_ports = 1,
  3171. .base_baud = 2764800,
  3172. .uart_offset = 0x80,
  3173. .reg_shift = 2,
  3174. },
  3175. [pbn_omegapci] = {
  3176. .flags = FL_BASE0,
  3177. .num_ports = 8,
  3178. .base_baud = 115200,
  3179. .uart_offset = 0x200,
  3180. },
  3181. [pbn_NETMOS9900_2s_115200] = {
  3182. .flags = FL_BASE0,
  3183. .num_ports = 2,
  3184. .base_baud = 115200,
  3185. },
  3186. [pbn_brcm_trumanage] = {
  3187. .flags = FL_BASE0,
  3188. .num_ports = 1,
  3189. .reg_shift = 2,
  3190. .base_baud = 115200,
  3191. },
  3192. [pbn_fintek_4] = {
  3193. .num_ports = 4,
  3194. .uart_offset = 8,
  3195. .base_baud = 115200,
  3196. .first_offset = 0x40,
  3197. },
  3198. [pbn_fintek_8] = {
  3199. .num_ports = 8,
  3200. .uart_offset = 8,
  3201. .base_baud = 115200,
  3202. .first_offset = 0x40,
  3203. },
  3204. [pbn_fintek_12] = {
  3205. .num_ports = 12,
  3206. .uart_offset = 8,
  3207. .base_baud = 115200,
  3208. .first_offset = 0x40,
  3209. },
  3210. };
  3211. static const struct pci_device_id blacklist[] = {
  3212. /* softmodems */
  3213. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  3214. { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
  3215. { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
  3216. /* multi-io cards handled by parport_serial */
  3217. { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
  3218. { PCI_DEVICE(0x4348, 0x5053), }, /* WCH CH353 1S1P */
  3219. };
  3220. /*
  3221. * Given a complete unknown PCI device, try to use some heuristics to
  3222. * guess what the configuration might be, based on the pitiful PCI
  3223. * serial specs. Returns 0 on success, 1 on failure.
  3224. */
  3225. static int
  3226. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  3227. {
  3228. const struct pci_device_id *bldev;
  3229. int num_iomem, num_port, first_port = -1, i;
  3230. /*
  3231. * If it is not a communications device or the programming
  3232. * interface is greater than 6, give up.
  3233. *
  3234. * (Should we try to make guesses for multiport serial devices
  3235. * later?)
  3236. */
  3237. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  3238. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  3239. (dev->class & 0xff) > 6)
  3240. return -ENODEV;
  3241. /*
  3242. * Do not access blacklisted devices that are known not to
  3243. * feature serial ports or are handled by other modules.
  3244. */
  3245. for (bldev = blacklist;
  3246. bldev < blacklist + ARRAY_SIZE(blacklist);
  3247. bldev++) {
  3248. if (dev->vendor == bldev->vendor &&
  3249. dev->device == bldev->device)
  3250. return -ENODEV;
  3251. }
  3252. num_iomem = num_port = 0;
  3253. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  3254. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  3255. num_port++;
  3256. if (first_port == -1)
  3257. first_port = i;
  3258. }
  3259. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  3260. num_iomem++;
  3261. }
  3262. /*
  3263. * If there is 1 or 0 iomem regions, and exactly one port,
  3264. * use it. We guess the number of ports based on the IO
  3265. * region size.
  3266. */
  3267. if (num_iomem <= 1 && num_port == 1) {
  3268. board->flags = first_port;
  3269. board->num_ports = pci_resource_len(dev, first_port) / 8;
  3270. return 0;
  3271. }
  3272. /*
  3273. * Now guess if we've got a board which indexes by BARs.
  3274. * Each IO BAR should be 8 bytes, and they should follow
  3275. * consecutively.
  3276. */
  3277. first_port = -1;
  3278. num_port = 0;
  3279. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  3280. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  3281. pci_resource_len(dev, i) == 8 &&
  3282. (first_port == -1 || (first_port + num_port) == i)) {
  3283. num_port++;
  3284. if (first_port == -1)
  3285. first_port = i;
  3286. }
  3287. }
  3288. if (num_port > 1) {
  3289. board->flags = first_port | FL_BASE_BARS;
  3290. board->num_ports = num_port;
  3291. return 0;
  3292. }
  3293. return -ENODEV;
  3294. }
  3295. static inline int
  3296. serial_pci_matches(const struct pciserial_board *board,
  3297. const struct pciserial_board *guessed)
  3298. {
  3299. return
  3300. board->num_ports == guessed->num_ports &&
  3301. board->base_baud == guessed->base_baud &&
  3302. board->uart_offset == guessed->uart_offset &&
  3303. board->reg_shift == guessed->reg_shift &&
  3304. board->first_offset == guessed->first_offset;
  3305. }
  3306. struct serial_private *
  3307. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  3308. {
  3309. struct uart_8250_port uart;
  3310. struct serial_private *priv;
  3311. struct pci_serial_quirk *quirk;
  3312. int rc, nr_ports, i;
  3313. nr_ports = board->num_ports;
  3314. /*
  3315. * Find an init and setup quirks.
  3316. */
  3317. quirk = find_quirk(dev);
  3318. /*
  3319. * Run the new-style initialization function.
  3320. * The initialization function returns:
  3321. * <0 - error
  3322. * 0 - use board->num_ports
  3323. * >0 - number of ports
  3324. */
  3325. if (quirk->init) {
  3326. rc = quirk->init(dev);
  3327. if (rc < 0) {
  3328. priv = ERR_PTR(rc);
  3329. goto err_out;
  3330. }
  3331. if (rc)
  3332. nr_ports = rc;
  3333. }
  3334. priv = kzalloc(sizeof(struct serial_private) +
  3335. sizeof(unsigned int) * nr_ports,
  3336. GFP_KERNEL);
  3337. if (!priv) {
  3338. priv = ERR_PTR(-ENOMEM);
  3339. goto err_deinit;
  3340. }
  3341. priv->dev = dev;
  3342. priv->quirk = quirk;
  3343. memset(&uart, 0, sizeof(uart));
  3344. uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  3345. uart.port.uartclk = board->base_baud * 16;
  3346. uart.port.irq = get_pci_irq(dev, board);
  3347. uart.port.dev = &dev->dev;
  3348. for (i = 0; i < nr_ports; i++) {
  3349. if (quirk->setup(priv, board, &uart, i))
  3350. break;
  3351. dev_dbg(&dev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
  3352. uart.port.iobase, uart.port.irq, uart.port.iotype);
  3353. priv->line[i] = serial8250_register_8250_port(&uart);
  3354. if (priv->line[i] < 0) {
  3355. dev_err(&dev->dev,
  3356. "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
  3357. uart.port.iobase, uart.port.irq,
  3358. uart.port.iotype, priv->line[i]);
  3359. break;
  3360. }
  3361. }
  3362. priv->nr = i;
  3363. return priv;
  3364. err_deinit:
  3365. if (quirk->exit)
  3366. quirk->exit(dev);
  3367. err_out:
  3368. return priv;
  3369. }
  3370. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  3371. void pciserial_remove_ports(struct serial_private *priv)
  3372. {
  3373. struct pci_serial_quirk *quirk;
  3374. int i;
  3375. for (i = 0; i < priv->nr; i++)
  3376. serial8250_unregister_port(priv->line[i]);
  3377. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  3378. if (priv->remapped_bar[i])
  3379. iounmap(priv->remapped_bar[i]);
  3380. priv->remapped_bar[i] = NULL;
  3381. }
  3382. /*
  3383. * Find the exit quirks.
  3384. */
  3385. quirk = find_quirk(priv->dev);
  3386. if (quirk->exit)
  3387. quirk->exit(priv->dev);
  3388. kfree(priv);
  3389. }
  3390. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  3391. void pciserial_suspend_ports(struct serial_private *priv)
  3392. {
  3393. int i;
  3394. for (i = 0; i < priv->nr; i++)
  3395. if (priv->line[i] >= 0)
  3396. serial8250_suspend_port(priv->line[i]);
  3397. /*
  3398. * Ensure that every init quirk is properly torn down
  3399. */
  3400. if (priv->quirk->exit)
  3401. priv->quirk->exit(priv->dev);
  3402. }
  3403. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  3404. void pciserial_resume_ports(struct serial_private *priv)
  3405. {
  3406. int i;
  3407. /*
  3408. * Ensure that the board is correctly configured.
  3409. */
  3410. if (priv->quirk->init)
  3411. priv->quirk->init(priv->dev);
  3412. for (i = 0; i < priv->nr; i++)
  3413. if (priv->line[i] >= 0)
  3414. serial8250_resume_port(priv->line[i]);
  3415. }
  3416. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  3417. /*
  3418. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  3419. * to the arrangement of serial ports on a PCI card.
  3420. */
  3421. static int
  3422. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  3423. {
  3424. struct pci_serial_quirk *quirk;
  3425. struct serial_private *priv;
  3426. const struct pciserial_board *board;
  3427. struct pciserial_board tmp;
  3428. int rc;
  3429. quirk = find_quirk(dev);
  3430. if (quirk->probe) {
  3431. rc = quirk->probe(dev);
  3432. if (rc)
  3433. return rc;
  3434. }
  3435. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  3436. dev_err(&dev->dev, "invalid driver_data: %ld\n",
  3437. ent->driver_data);
  3438. return -EINVAL;
  3439. }
  3440. board = &pci_boards[ent->driver_data];
  3441. rc = pci_enable_device(dev);
  3442. pci_save_state(dev);
  3443. if (rc)
  3444. return rc;
  3445. if (ent->driver_data == pbn_default) {
  3446. /*
  3447. * Use a copy of the pci_board entry for this;
  3448. * avoid changing entries in the table.
  3449. */
  3450. memcpy(&tmp, board, sizeof(struct pciserial_board));
  3451. board = &tmp;
  3452. /*
  3453. * We matched one of our class entries. Try to
  3454. * determine the parameters of this board.
  3455. */
  3456. rc = serial_pci_guess_board(dev, &tmp);
  3457. if (rc)
  3458. goto disable;
  3459. } else {
  3460. /*
  3461. * We matched an explicit entry. If we are able to
  3462. * detect this boards settings with our heuristic,
  3463. * then we no longer need this entry.
  3464. */
  3465. memcpy(&tmp, &pci_boards[pbn_default],
  3466. sizeof(struct pciserial_board));
  3467. rc = serial_pci_guess_board(dev, &tmp);
  3468. if (rc == 0 && serial_pci_matches(board, &tmp))
  3469. moan_device("Redundant entry in serial pci_table.",
  3470. dev);
  3471. }
  3472. priv = pciserial_init_ports(dev, board);
  3473. if (!IS_ERR(priv)) {
  3474. pci_set_drvdata(dev, priv);
  3475. return 0;
  3476. }
  3477. rc = PTR_ERR(priv);
  3478. disable:
  3479. pci_disable_device(dev);
  3480. return rc;
  3481. }
  3482. static void pciserial_remove_one(struct pci_dev *dev)
  3483. {
  3484. struct serial_private *priv = pci_get_drvdata(dev);
  3485. pciserial_remove_ports(priv);
  3486. pci_disable_device(dev);
  3487. }
  3488. #ifdef CONFIG_PM
  3489. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  3490. {
  3491. struct serial_private *priv = pci_get_drvdata(dev);
  3492. if (priv)
  3493. pciserial_suspend_ports(priv);
  3494. pci_save_state(dev);
  3495. pci_set_power_state(dev, pci_choose_state(dev, state));
  3496. return 0;
  3497. }
  3498. static int pciserial_resume_one(struct pci_dev *dev)
  3499. {
  3500. int err;
  3501. struct serial_private *priv = pci_get_drvdata(dev);
  3502. pci_set_power_state(dev, PCI_D0);
  3503. pci_restore_state(dev);
  3504. if (priv) {
  3505. /*
  3506. * The device may have been disabled. Re-enable it.
  3507. */
  3508. err = pci_enable_device(dev);
  3509. /* FIXME: We cannot simply error out here */
  3510. if (err)
  3511. dev_err(&dev->dev, "Unable to re-enable ports, trying to continue.\n");
  3512. pciserial_resume_ports(priv);
  3513. }
  3514. return 0;
  3515. }
  3516. #endif
  3517. static struct pci_device_id serial_pci_tbl[] = {
  3518. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  3519. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  3520. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  3521. pbn_b2_8_921600 },
  3522. /* Advantech also use 0x3618 and 0xf618 */
  3523. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3618,
  3524. PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
  3525. pbn_b0_4_921600 },
  3526. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCIf618,
  3527. PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
  3528. pbn_b0_4_921600 },
  3529. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3530. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3531. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  3532. pbn_b1_8_1382400 },
  3533. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3534. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3535. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  3536. pbn_b1_4_1382400 },
  3537. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3538. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3539. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  3540. pbn_b1_2_1382400 },
  3541. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3542. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3543. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  3544. pbn_b1_8_1382400 },
  3545. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3546. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3547. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  3548. pbn_b1_4_1382400 },
  3549. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3550. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3551. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  3552. pbn_b1_2_1382400 },
  3553. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3554. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3555. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  3556. pbn_b1_8_921600 },
  3557. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3558. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3559. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  3560. pbn_b1_8_921600 },
  3561. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3562. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3563. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  3564. pbn_b1_4_921600 },
  3565. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3566. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3567. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  3568. pbn_b1_4_921600 },
  3569. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3570. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3571. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  3572. pbn_b1_2_921600 },
  3573. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3574. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3575. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  3576. pbn_b1_8_921600 },
  3577. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3578. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3579. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  3580. pbn_b1_8_921600 },
  3581. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3582. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3583. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  3584. pbn_b1_4_921600 },
  3585. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3586. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3587. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  3588. pbn_b1_2_1250000 },
  3589. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3590. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3591. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  3592. pbn_b0_2_1843200 },
  3593. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3594. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3595. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  3596. pbn_b0_4_1843200 },
  3597. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3598. PCI_VENDOR_ID_AFAVLAB,
  3599. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  3600. pbn_b0_4_1152000 },
  3601. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3602. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3603. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  3604. pbn_b0_2_1843200_200 },
  3605. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3606. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3607. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  3608. pbn_b0_4_1843200_200 },
  3609. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3610. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3611. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  3612. pbn_b0_8_1843200_200 },
  3613. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3614. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3615. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  3616. pbn_b0_2_1843200_200 },
  3617. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3618. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3619. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  3620. pbn_b0_4_1843200_200 },
  3621. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3622. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3623. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  3624. pbn_b0_8_1843200_200 },
  3625. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3626. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3627. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  3628. pbn_b0_2_1843200_200 },
  3629. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3630. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3631. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  3632. pbn_b0_4_1843200_200 },
  3633. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3634. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3635. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  3636. pbn_b0_8_1843200_200 },
  3637. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3638. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3639. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  3640. pbn_b0_2_1843200_200 },
  3641. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3642. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3643. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  3644. pbn_b0_4_1843200_200 },
  3645. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3646. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3647. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  3648. pbn_b0_8_1843200_200 },
  3649. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3650. PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
  3651. 0, 0, pbn_exar_ibm_saturn },
  3652. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  3653. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3654. pbn_b2_bt_1_115200 },
  3655. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  3656. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3657. pbn_b2_bt_2_115200 },
  3658. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  3659. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3660. pbn_b2_bt_4_115200 },
  3661. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  3662. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3663. pbn_b2_bt_2_115200 },
  3664. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  3665. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3666. pbn_b2_bt_4_115200 },
  3667. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  3668. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3669. pbn_b2_8_115200 },
  3670. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  3671. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3672. pbn_b2_8_460800 },
  3673. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  3674. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3675. pbn_b2_8_115200 },
  3676. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  3677. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3678. pbn_b2_bt_2_115200 },
  3679. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  3680. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3681. pbn_b2_bt_2_921600 },
  3682. /*
  3683. * VScom SPCOM800, from sl@s.pl
  3684. */
  3685. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  3686. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3687. pbn_b2_8_921600 },
  3688. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  3689. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3690. pbn_b2_4_921600 },
  3691. /* Unknown card - subdevice 0x1584 */
  3692. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3693. PCI_VENDOR_ID_PLX,
  3694. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  3695. pbn_b2_4_115200 },
  3696. /* Unknown card - subdevice 0x1588 */
  3697. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3698. PCI_VENDOR_ID_PLX,
  3699. PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
  3700. pbn_b2_8_115200 },
  3701. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3702. PCI_SUBVENDOR_ID_KEYSPAN,
  3703. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  3704. pbn_panacom },
  3705. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  3706. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3707. pbn_panacom4 },
  3708. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  3709. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3710. pbn_panacom2 },
  3711. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3712. PCI_VENDOR_ID_ESDGMBH,
  3713. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  3714. pbn_b2_4_115200 },
  3715. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3716. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3717. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  3718. pbn_b2_4_460800 },
  3719. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3720. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3721. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  3722. pbn_b2_8_460800 },
  3723. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3724. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3725. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  3726. pbn_b2_16_460800 },
  3727. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3728. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3729. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  3730. pbn_b2_16_460800 },
  3731. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3732. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3733. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  3734. pbn_b2_4_460800 },
  3735. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3736. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3737. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  3738. pbn_b2_8_460800 },
  3739. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3740. PCI_SUBVENDOR_ID_EXSYS,
  3741. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  3742. pbn_b2_4_115200 },
  3743. /*
  3744. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  3745. * (Exoray@isys.ca)
  3746. */
  3747. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  3748. 0x10b5, 0x106a, 0, 0,
  3749. pbn_plx_romulus },
  3750. /*
  3751. * Quatech cards. These actually have configurable clocks but for
  3752. * now we just use the default.
  3753. *
  3754. * 100 series are RS232, 200 series RS422,
  3755. */
  3756. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  3757. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3758. pbn_b1_4_115200 },
  3759. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  3760. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3761. pbn_b1_2_115200 },
  3762. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
  3763. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3764. pbn_b2_2_115200 },
  3765. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
  3766. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3767. pbn_b1_2_115200 },
  3768. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
  3769. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3770. pbn_b2_2_115200 },
  3771. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
  3772. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3773. pbn_b1_4_115200 },
  3774. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  3775. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3776. pbn_b1_8_115200 },
  3777. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  3778. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3779. pbn_b1_8_115200 },
  3780. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
  3781. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3782. pbn_b1_4_115200 },
  3783. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
  3784. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3785. pbn_b1_2_115200 },
  3786. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
  3787. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3788. pbn_b1_4_115200 },
  3789. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
  3790. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3791. pbn_b1_2_115200 },
  3792. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
  3793. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3794. pbn_b2_4_115200 },
  3795. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
  3796. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3797. pbn_b2_2_115200 },
  3798. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
  3799. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3800. pbn_b2_1_115200 },
  3801. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
  3802. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3803. pbn_b2_4_115200 },
  3804. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
  3805. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3806. pbn_b2_2_115200 },
  3807. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
  3808. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3809. pbn_b2_1_115200 },
  3810. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
  3811. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3812. pbn_b0_8_115200 },
  3813. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3814. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  3815. 0, 0,
  3816. pbn_b0_4_921600 },
  3817. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3818. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  3819. 0, 0,
  3820. pbn_b0_4_1152000 },
  3821. { PCI_VENDOR_ID_OXSEMI, 0x9505,
  3822. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3823. pbn_b0_bt_2_921600 },
  3824. /*
  3825. * The below card is a little controversial since it is the
  3826. * subject of a PCI vendor/device ID clash. (See
  3827. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  3828. * For now just used the hex ID 0x950a.
  3829. */
  3830. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3831. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
  3832. 0, 0, pbn_b0_2_115200 },
  3833. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3834. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
  3835. 0, 0, pbn_b0_2_115200 },
  3836. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3837. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3838. pbn_b0_2_1130000 },
  3839. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
  3840. PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
  3841. pbn_b0_1_921600 },
  3842. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3843. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3844. pbn_b0_4_115200 },
  3845. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  3846. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3847. pbn_b0_bt_2_921600 },
  3848. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
  3849. PCI_ANY_ID , PCI_ANY_ID, 0, 0,
  3850. pbn_b2_8_1152000 },
  3851. /*
  3852. * Oxford Semiconductor Inc. Tornado PCI express device range.
  3853. */
  3854. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  3855. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3856. pbn_b0_1_4000000 },
  3857. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  3858. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3859. pbn_b0_1_4000000 },
  3860. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  3861. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3862. pbn_oxsemi_1_4000000 },
  3863. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  3864. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3865. pbn_oxsemi_1_4000000 },
  3866. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  3867. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3868. pbn_b0_1_4000000 },
  3869. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  3870. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3871. pbn_b0_1_4000000 },
  3872. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  3873. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3874. pbn_oxsemi_1_4000000 },
  3875. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  3876. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3877. pbn_oxsemi_1_4000000 },
  3878. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  3879. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3880. pbn_b0_1_4000000 },
  3881. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  3882. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3883. pbn_b0_1_4000000 },
  3884. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  3885. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3886. pbn_b0_1_4000000 },
  3887. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  3888. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3889. pbn_b0_1_4000000 },
  3890. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  3891. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3892. pbn_oxsemi_2_4000000 },
  3893. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  3894. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3895. pbn_oxsemi_2_4000000 },
  3896. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  3897. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3898. pbn_oxsemi_4_4000000 },
  3899. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  3900. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3901. pbn_oxsemi_4_4000000 },
  3902. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  3903. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3904. pbn_oxsemi_8_4000000 },
  3905. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  3906. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3907. pbn_oxsemi_8_4000000 },
  3908. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  3909. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3910. pbn_oxsemi_1_4000000 },
  3911. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  3912. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3913. pbn_oxsemi_1_4000000 },
  3914. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  3915. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3916. pbn_oxsemi_1_4000000 },
  3917. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  3918. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3919. pbn_oxsemi_1_4000000 },
  3920. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  3921. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3922. pbn_oxsemi_1_4000000 },
  3923. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  3924. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3925. pbn_oxsemi_1_4000000 },
  3926. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  3927. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3928. pbn_oxsemi_1_4000000 },
  3929. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  3930. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3931. pbn_oxsemi_1_4000000 },
  3932. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  3933. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3934. pbn_oxsemi_1_4000000 },
  3935. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  3936. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3937. pbn_oxsemi_1_4000000 },
  3938. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  3939. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3940. pbn_oxsemi_1_4000000 },
  3941. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  3942. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3943. pbn_oxsemi_1_4000000 },
  3944. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  3945. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3946. pbn_oxsemi_1_4000000 },
  3947. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  3948. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3949. pbn_oxsemi_1_4000000 },
  3950. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  3951. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3952. pbn_oxsemi_1_4000000 },
  3953. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  3954. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3955. pbn_oxsemi_1_4000000 },
  3956. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  3957. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3958. pbn_oxsemi_1_4000000 },
  3959. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  3960. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3961. pbn_oxsemi_1_4000000 },
  3962. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  3963. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3964. pbn_oxsemi_1_4000000 },
  3965. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  3966. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3967. pbn_oxsemi_1_4000000 },
  3968. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  3969. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3970. pbn_oxsemi_1_4000000 },
  3971. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  3972. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3973. pbn_oxsemi_1_4000000 },
  3974. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  3975. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3976. pbn_oxsemi_1_4000000 },
  3977. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  3978. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3979. pbn_oxsemi_1_4000000 },
  3980. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  3981. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3982. pbn_oxsemi_1_4000000 },
  3983. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  3984. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3985. pbn_oxsemi_1_4000000 },
  3986. /*
  3987. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  3988. */
  3989. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  3990. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  3991. pbn_oxsemi_1_4000000 },
  3992. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  3993. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  3994. pbn_oxsemi_2_4000000 },
  3995. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  3996. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  3997. pbn_oxsemi_4_4000000 },
  3998. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  3999. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  4000. pbn_oxsemi_8_4000000 },
  4001. /*
  4002. * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
  4003. */
  4004. { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
  4005. PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
  4006. pbn_oxsemi_2_4000000 },
  4007. /*
  4008. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  4009. * from skokodyn@yahoo.com
  4010. */
  4011. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  4012. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  4013. pbn_sbsxrsio },
  4014. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  4015. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  4016. pbn_sbsxrsio },
  4017. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  4018. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  4019. pbn_sbsxrsio },
  4020. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  4021. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  4022. pbn_sbsxrsio },
  4023. /*
  4024. * Digitan DS560-558, from jimd@esoft.com
  4025. */
  4026. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  4027. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4028. pbn_b1_1_115200 },
  4029. /*
  4030. * Titan Electronic cards
  4031. * The 400L and 800L have a custom setup quirk.
  4032. */
  4033. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  4034. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4035. pbn_b0_1_921600 },
  4036. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  4037. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4038. pbn_b0_2_921600 },
  4039. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  4040. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4041. pbn_b0_4_921600 },
  4042. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  4043. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4044. pbn_b0_4_921600 },
  4045. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  4046. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4047. pbn_b1_1_921600 },
  4048. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  4049. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4050. pbn_b1_bt_2_921600 },
  4051. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  4052. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4053. pbn_b0_bt_4_921600 },
  4054. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  4055. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4056. pbn_b0_bt_8_921600 },
  4057. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
  4058. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4059. pbn_b4_bt_2_921600 },
  4060. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
  4061. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4062. pbn_b4_bt_4_921600 },
  4063. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
  4064. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4065. pbn_b4_bt_8_921600 },
  4066. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
  4067. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4068. pbn_b0_4_921600 },
  4069. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
  4070. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4071. pbn_b0_4_921600 },
  4072. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
  4073. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4074. pbn_b0_4_921600 },
  4075. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
  4076. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4077. pbn_oxsemi_1_4000000 },
  4078. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
  4079. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4080. pbn_oxsemi_2_4000000 },
  4081. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
  4082. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4083. pbn_oxsemi_4_4000000 },
  4084. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
  4085. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4086. pbn_oxsemi_8_4000000 },
  4087. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
  4088. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4089. pbn_oxsemi_2_4000000 },
  4090. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
  4091. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4092. pbn_oxsemi_2_4000000 },
  4093. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200V3,
  4094. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4095. pbn_b0_bt_2_921600 },
  4096. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
  4097. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4098. pbn_b0_4_921600 },
  4099. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
  4100. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4101. pbn_b0_4_921600 },
  4102. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
  4103. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4104. pbn_b0_4_921600 },
  4105. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
  4106. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4107. pbn_b0_4_921600 },
  4108. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  4109. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4110. pbn_b2_1_460800 },
  4111. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  4112. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4113. pbn_b2_1_460800 },
  4114. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  4115. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4116. pbn_b2_1_460800 },
  4117. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  4118. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4119. pbn_b2_bt_2_921600 },
  4120. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  4121. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4122. pbn_b2_bt_2_921600 },
  4123. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  4124. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4125. pbn_b2_bt_2_921600 },
  4126. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  4127. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4128. pbn_b2_bt_4_921600 },
  4129. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  4130. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4131. pbn_b2_bt_4_921600 },
  4132. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  4133. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4134. pbn_b2_bt_4_921600 },
  4135. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  4136. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4137. pbn_b0_1_921600 },
  4138. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  4139. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4140. pbn_b0_1_921600 },
  4141. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  4142. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4143. pbn_b0_1_921600 },
  4144. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  4145. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4146. pbn_b0_bt_2_921600 },
  4147. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  4148. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4149. pbn_b0_bt_2_921600 },
  4150. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  4151. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4152. pbn_b0_bt_2_921600 },
  4153. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  4154. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4155. pbn_b0_bt_4_921600 },
  4156. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  4157. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4158. pbn_b0_bt_4_921600 },
  4159. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  4160. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4161. pbn_b0_bt_4_921600 },
  4162. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  4163. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4164. pbn_b0_bt_8_921600 },
  4165. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  4166. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4167. pbn_b0_bt_8_921600 },
  4168. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  4169. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4170. pbn_b0_bt_8_921600 },
  4171. /*
  4172. * Computone devices submitted by Doug McNash dmcnash@computone.com
  4173. */
  4174. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  4175. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  4176. 0, 0, pbn_computone_4 },
  4177. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  4178. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  4179. 0, 0, pbn_computone_8 },
  4180. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  4181. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  4182. 0, 0, pbn_computone_6 },
  4183. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  4184. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4185. pbn_oxsemi },
  4186. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  4187. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  4188. pbn_b0_bt_1_921600 },
  4189. /*
  4190. * SUNIX (TIMEDIA)
  4191. */
  4192. { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
  4193. PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
  4194. PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xffff00,
  4195. pbn_b0_bt_1_921600 },
  4196. { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
  4197. PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
  4198. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
  4199. pbn_b0_bt_1_921600 },
  4200. /*
  4201. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  4202. */
  4203. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  4204. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4205. pbn_b0_bt_8_115200 },
  4206. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  4207. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4208. pbn_b0_bt_8_115200 },
  4209. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  4210. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4211. pbn_b0_bt_2_115200 },
  4212. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  4213. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4214. pbn_b0_bt_2_115200 },
  4215. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  4216. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4217. pbn_b0_bt_2_115200 },
  4218. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
  4219. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4220. pbn_b0_bt_2_115200 },
  4221. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
  4222. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4223. pbn_b0_bt_2_115200 },
  4224. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  4225. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4226. pbn_b0_bt_4_460800 },
  4227. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  4228. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4229. pbn_b0_bt_4_460800 },
  4230. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  4231. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4232. pbn_b0_bt_2_460800 },
  4233. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  4234. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4235. pbn_b0_bt_2_460800 },
  4236. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  4237. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4238. pbn_b0_bt_2_460800 },
  4239. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  4240. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4241. pbn_b0_bt_1_115200 },
  4242. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  4243. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4244. pbn_b0_bt_1_460800 },
  4245. /*
  4246. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  4247. * Cards are identified by their subsystem vendor IDs, which
  4248. * (in hex) match the model number.
  4249. *
  4250. * Note that JC140x are RS422/485 cards which require ox950
  4251. * ACR = 0x10, and as such are not currently fully supported.
  4252. */
  4253. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4254. 0x1204, 0x0004, 0, 0,
  4255. pbn_b0_4_921600 },
  4256. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4257. 0x1208, 0x0004, 0, 0,
  4258. pbn_b0_4_921600 },
  4259. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4260. 0x1402, 0x0002, 0, 0,
  4261. pbn_b0_2_921600 }, */
  4262. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4263. 0x1404, 0x0004, 0, 0,
  4264. pbn_b0_4_921600 }, */
  4265. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  4266. 0x1208, 0x0004, 0, 0,
  4267. pbn_b0_4_921600 },
  4268. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  4269. 0x1204, 0x0004, 0, 0,
  4270. pbn_b0_4_921600 },
  4271. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  4272. 0x1208, 0x0004, 0, 0,
  4273. pbn_b0_4_921600 },
  4274. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
  4275. 0x1208, 0x0004, 0, 0,
  4276. pbn_b0_4_921600 },
  4277. /*
  4278. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  4279. */
  4280. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  4281. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4282. pbn_b1_1_1382400 },
  4283. /*
  4284. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  4285. */
  4286. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  4287. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4288. pbn_b1_1_1382400 },
  4289. /*
  4290. * RAStel 2 port modem, gerg@moreton.com.au
  4291. */
  4292. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  4293. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4294. pbn_b2_bt_2_115200 },
  4295. /*
  4296. * EKF addition for i960 Boards form EKF with serial port
  4297. */
  4298. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  4299. 0xE4BF, PCI_ANY_ID, 0, 0,
  4300. pbn_intel_i960 },
  4301. /*
  4302. * Xircom Cardbus/Ethernet combos
  4303. */
  4304. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  4305. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4306. pbn_b0_1_115200 },
  4307. /*
  4308. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  4309. */
  4310. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  4311. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4312. pbn_b0_1_115200 },
  4313. /*
  4314. * Untested PCI modems, sent in from various folks...
  4315. */
  4316. /*
  4317. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  4318. */
  4319. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  4320. 0x1048, 0x1500, 0, 0,
  4321. pbn_b1_1_115200 },
  4322. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  4323. 0xFF00, 0, 0, 0,
  4324. pbn_sgi_ioc3 },
  4325. /*
  4326. * HP Diva card
  4327. */
  4328. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  4329. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  4330. pbn_b1_1_115200 },
  4331. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  4332. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4333. pbn_b0_5_115200 },
  4334. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  4335. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4336. pbn_b2_1_115200 },
  4337. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  4338. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4339. pbn_b3_2_115200 },
  4340. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  4341. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4342. pbn_b3_4_115200 },
  4343. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  4344. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4345. pbn_b3_8_115200 },
  4346. /*
  4347. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  4348. */
  4349. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  4350. PCI_ANY_ID, PCI_ANY_ID,
  4351. 0,
  4352. 0, pbn_exar_XR17C152 },
  4353. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  4354. PCI_ANY_ID, PCI_ANY_ID,
  4355. 0,
  4356. 0, pbn_exar_XR17C154 },
  4357. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  4358. PCI_ANY_ID, PCI_ANY_ID,
  4359. 0,
  4360. 0, pbn_exar_XR17C158 },
  4361. /*
  4362. * Exar Corp. XR17V35[248] Dual/Quad/Octal PCIe UARTs
  4363. */
  4364. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V352,
  4365. PCI_ANY_ID, PCI_ANY_ID,
  4366. 0,
  4367. 0, pbn_exar_XR17V352 },
  4368. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V354,
  4369. PCI_ANY_ID, PCI_ANY_ID,
  4370. 0,
  4371. 0, pbn_exar_XR17V354 },
  4372. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V358,
  4373. PCI_ANY_ID, PCI_ANY_ID,
  4374. 0,
  4375. 0, pbn_exar_XR17V358 },
  4376. /*
  4377. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  4378. */
  4379. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  4380. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4381. pbn_b0_1_115200 },
  4382. /*
  4383. * ITE
  4384. */
  4385. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  4386. PCI_ANY_ID, PCI_ANY_ID,
  4387. 0, 0,
  4388. pbn_b1_bt_1_115200 },
  4389. /*
  4390. * IntaShield IS-200
  4391. */
  4392. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  4393. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  4394. pbn_b2_2_115200 },
  4395. /*
  4396. * IntaShield IS-400
  4397. */
  4398. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  4399. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  4400. pbn_b2_4_115200 },
  4401. /*
  4402. * Perle PCI-RAS cards
  4403. */
  4404. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  4405. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  4406. 0, 0, pbn_b2_4_921600 },
  4407. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  4408. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  4409. 0, 0, pbn_b2_8_921600 },
  4410. /*
  4411. * Mainpine series cards: Fairly standard layout but fools
  4412. * parts of the autodetect in some cases and uses otherwise
  4413. * unmatched communications subclasses in the PCI Express case
  4414. */
  4415. { /* RockForceDUO */
  4416. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4417. PCI_VENDOR_ID_MAINPINE, 0x0200,
  4418. 0, 0, pbn_b0_2_115200 },
  4419. { /* RockForceQUATRO */
  4420. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4421. PCI_VENDOR_ID_MAINPINE, 0x0300,
  4422. 0, 0, pbn_b0_4_115200 },
  4423. { /* RockForceDUO+ */
  4424. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4425. PCI_VENDOR_ID_MAINPINE, 0x0400,
  4426. 0, 0, pbn_b0_2_115200 },
  4427. { /* RockForceQUATRO+ */
  4428. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4429. PCI_VENDOR_ID_MAINPINE, 0x0500,
  4430. 0, 0, pbn_b0_4_115200 },
  4431. { /* RockForce+ */
  4432. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4433. PCI_VENDOR_ID_MAINPINE, 0x0600,
  4434. 0, 0, pbn_b0_2_115200 },
  4435. { /* RockForce+ */
  4436. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4437. PCI_VENDOR_ID_MAINPINE, 0x0700,
  4438. 0, 0, pbn_b0_4_115200 },
  4439. { /* RockForceOCTO+ */
  4440. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4441. PCI_VENDOR_ID_MAINPINE, 0x0800,
  4442. 0, 0, pbn_b0_8_115200 },
  4443. { /* RockForceDUO+ */
  4444. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4445. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  4446. 0, 0, pbn_b0_2_115200 },
  4447. { /* RockForceQUARTRO+ */
  4448. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4449. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  4450. 0, 0, pbn_b0_4_115200 },
  4451. { /* RockForceOCTO+ */
  4452. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4453. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  4454. 0, 0, pbn_b0_8_115200 },
  4455. { /* RockForceD1 */
  4456. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4457. PCI_VENDOR_ID_MAINPINE, 0x2000,
  4458. 0, 0, pbn_b0_1_115200 },
  4459. { /* RockForceF1 */
  4460. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4461. PCI_VENDOR_ID_MAINPINE, 0x2100,
  4462. 0, 0, pbn_b0_1_115200 },
  4463. { /* RockForceD2 */
  4464. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4465. PCI_VENDOR_ID_MAINPINE, 0x2200,
  4466. 0, 0, pbn_b0_2_115200 },
  4467. { /* RockForceF2 */
  4468. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4469. PCI_VENDOR_ID_MAINPINE, 0x2300,
  4470. 0, 0, pbn_b0_2_115200 },
  4471. { /* RockForceD4 */
  4472. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4473. PCI_VENDOR_ID_MAINPINE, 0x2400,
  4474. 0, 0, pbn_b0_4_115200 },
  4475. { /* RockForceF4 */
  4476. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4477. PCI_VENDOR_ID_MAINPINE, 0x2500,
  4478. 0, 0, pbn_b0_4_115200 },
  4479. { /* RockForceD8 */
  4480. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4481. PCI_VENDOR_ID_MAINPINE, 0x2600,
  4482. 0, 0, pbn_b0_8_115200 },
  4483. { /* RockForceF8 */
  4484. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4485. PCI_VENDOR_ID_MAINPINE, 0x2700,
  4486. 0, 0, pbn_b0_8_115200 },
  4487. { /* IQ Express D1 */
  4488. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4489. PCI_VENDOR_ID_MAINPINE, 0x3000,
  4490. 0, 0, pbn_b0_1_115200 },
  4491. { /* IQ Express F1 */
  4492. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4493. PCI_VENDOR_ID_MAINPINE, 0x3100,
  4494. 0, 0, pbn_b0_1_115200 },
  4495. { /* IQ Express D2 */
  4496. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4497. PCI_VENDOR_ID_MAINPINE, 0x3200,
  4498. 0, 0, pbn_b0_2_115200 },
  4499. { /* IQ Express F2 */
  4500. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4501. PCI_VENDOR_ID_MAINPINE, 0x3300,
  4502. 0, 0, pbn_b0_2_115200 },
  4503. { /* IQ Express D4 */
  4504. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4505. PCI_VENDOR_ID_MAINPINE, 0x3400,
  4506. 0, 0, pbn_b0_4_115200 },
  4507. { /* IQ Express F4 */
  4508. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4509. PCI_VENDOR_ID_MAINPINE, 0x3500,
  4510. 0, 0, pbn_b0_4_115200 },
  4511. { /* IQ Express D8 */
  4512. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4513. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  4514. 0, 0, pbn_b0_8_115200 },
  4515. { /* IQ Express F8 */
  4516. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4517. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  4518. 0, 0, pbn_b0_8_115200 },
  4519. /*
  4520. * PA Semi PA6T-1682M on-chip UART
  4521. */
  4522. { PCI_VENDOR_ID_PASEMI, 0xa004,
  4523. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4524. pbn_pasemi_1682M },
  4525. /*
  4526. * National Instruments
  4527. */
  4528. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  4529. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4530. pbn_b1_16_115200 },
  4531. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  4532. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4533. pbn_b1_8_115200 },
  4534. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  4535. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4536. pbn_b1_bt_4_115200 },
  4537. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  4538. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4539. pbn_b1_bt_2_115200 },
  4540. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  4541. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4542. pbn_b1_bt_4_115200 },
  4543. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  4544. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4545. pbn_b1_bt_2_115200 },
  4546. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  4547. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4548. pbn_b1_16_115200 },
  4549. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  4550. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4551. pbn_b1_8_115200 },
  4552. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  4553. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4554. pbn_b1_bt_4_115200 },
  4555. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  4556. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4557. pbn_b1_bt_2_115200 },
  4558. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  4559. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4560. pbn_b1_bt_4_115200 },
  4561. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  4562. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4563. pbn_b1_bt_2_115200 },
  4564. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  4565. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4566. pbn_ni8430_2 },
  4567. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  4568. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4569. pbn_ni8430_2 },
  4570. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  4571. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4572. pbn_ni8430_4 },
  4573. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  4574. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4575. pbn_ni8430_4 },
  4576. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  4577. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4578. pbn_ni8430_8 },
  4579. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  4580. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4581. pbn_ni8430_8 },
  4582. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  4583. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4584. pbn_ni8430_16 },
  4585. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  4586. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4587. pbn_ni8430_16 },
  4588. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  4589. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4590. pbn_ni8430_2 },
  4591. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  4592. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4593. pbn_ni8430_2 },
  4594. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  4595. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4596. pbn_ni8430_4 },
  4597. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  4598. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4599. pbn_ni8430_4 },
  4600. /*
  4601. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  4602. */
  4603. { PCI_VENDOR_ID_ADDIDATA,
  4604. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  4605. PCI_ANY_ID,
  4606. PCI_ANY_ID,
  4607. 0,
  4608. 0,
  4609. pbn_b0_4_115200 },
  4610. { PCI_VENDOR_ID_ADDIDATA,
  4611. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  4612. PCI_ANY_ID,
  4613. PCI_ANY_ID,
  4614. 0,
  4615. 0,
  4616. pbn_b0_2_115200 },
  4617. { PCI_VENDOR_ID_ADDIDATA,
  4618. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  4619. PCI_ANY_ID,
  4620. PCI_ANY_ID,
  4621. 0,
  4622. 0,
  4623. pbn_b0_1_115200 },
  4624. { PCI_VENDOR_ID_AMCC,
  4625. PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
  4626. PCI_ANY_ID,
  4627. PCI_ANY_ID,
  4628. 0,
  4629. 0,
  4630. pbn_b1_8_115200 },
  4631. { PCI_VENDOR_ID_ADDIDATA,
  4632. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  4633. PCI_ANY_ID,
  4634. PCI_ANY_ID,
  4635. 0,
  4636. 0,
  4637. pbn_b0_4_115200 },
  4638. { PCI_VENDOR_ID_ADDIDATA,
  4639. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  4640. PCI_ANY_ID,
  4641. PCI_ANY_ID,
  4642. 0,
  4643. 0,
  4644. pbn_b0_2_115200 },
  4645. { PCI_VENDOR_ID_ADDIDATA,
  4646. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  4647. PCI_ANY_ID,
  4648. PCI_ANY_ID,
  4649. 0,
  4650. 0,
  4651. pbn_b0_1_115200 },
  4652. { PCI_VENDOR_ID_ADDIDATA,
  4653. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  4654. PCI_ANY_ID,
  4655. PCI_ANY_ID,
  4656. 0,
  4657. 0,
  4658. pbn_b0_4_115200 },
  4659. { PCI_VENDOR_ID_ADDIDATA,
  4660. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  4661. PCI_ANY_ID,
  4662. PCI_ANY_ID,
  4663. 0,
  4664. 0,
  4665. pbn_b0_2_115200 },
  4666. { PCI_VENDOR_ID_ADDIDATA,
  4667. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  4668. PCI_ANY_ID,
  4669. PCI_ANY_ID,
  4670. 0,
  4671. 0,
  4672. pbn_b0_1_115200 },
  4673. { PCI_VENDOR_ID_ADDIDATA,
  4674. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  4675. PCI_ANY_ID,
  4676. PCI_ANY_ID,
  4677. 0,
  4678. 0,
  4679. pbn_b0_8_115200 },
  4680. { PCI_VENDOR_ID_ADDIDATA,
  4681. PCI_DEVICE_ID_ADDIDATA_APCIe7500,
  4682. PCI_ANY_ID,
  4683. PCI_ANY_ID,
  4684. 0,
  4685. 0,
  4686. pbn_ADDIDATA_PCIe_4_3906250 },
  4687. { PCI_VENDOR_ID_ADDIDATA,
  4688. PCI_DEVICE_ID_ADDIDATA_APCIe7420,
  4689. PCI_ANY_ID,
  4690. PCI_ANY_ID,
  4691. 0,
  4692. 0,
  4693. pbn_ADDIDATA_PCIe_2_3906250 },
  4694. { PCI_VENDOR_ID_ADDIDATA,
  4695. PCI_DEVICE_ID_ADDIDATA_APCIe7300,
  4696. PCI_ANY_ID,
  4697. PCI_ANY_ID,
  4698. 0,
  4699. 0,
  4700. pbn_ADDIDATA_PCIe_1_3906250 },
  4701. { PCI_VENDOR_ID_ADDIDATA,
  4702. PCI_DEVICE_ID_ADDIDATA_APCIe7800,
  4703. PCI_ANY_ID,
  4704. PCI_ANY_ID,
  4705. 0,
  4706. 0,
  4707. pbn_ADDIDATA_PCIe_8_3906250 },
  4708. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  4709. PCI_VENDOR_ID_IBM, 0x0299,
  4710. 0, 0, pbn_b0_bt_2_115200 },
  4711. /*
  4712. * other NetMos 9835 devices are most likely handled by the
  4713. * parport_serial driver, check drivers/parport/parport_serial.c
  4714. * before adding them here.
  4715. */
  4716. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
  4717. 0xA000, 0x1000,
  4718. 0, 0, pbn_b0_1_115200 },
  4719. /* the 9901 is a rebranded 9912 */
  4720. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
  4721. 0xA000, 0x1000,
  4722. 0, 0, pbn_b0_1_115200 },
  4723. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
  4724. 0xA000, 0x1000,
  4725. 0, 0, pbn_b0_1_115200 },
  4726. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
  4727. 0xA000, 0x1000,
  4728. 0, 0, pbn_b0_1_115200 },
  4729. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  4730. 0xA000, 0x1000,
  4731. 0, 0, pbn_b0_1_115200 },
  4732. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  4733. 0xA000, 0x3002,
  4734. 0, 0, pbn_NETMOS9900_2s_115200 },
  4735. /*
  4736. * Best Connectivity and Rosewill PCI Multi I/O cards
  4737. */
  4738. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4739. 0xA000, 0x1000,
  4740. 0, 0, pbn_b0_1_115200 },
  4741. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4742. 0xA000, 0x3002,
  4743. 0, 0, pbn_b0_bt_2_115200 },
  4744. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4745. 0xA000, 0x3004,
  4746. 0, 0, pbn_b0_bt_4_115200 },
  4747. /* Intel CE4100 */
  4748. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
  4749. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4750. pbn_ce4100_1_115200 },
  4751. /* Intel BayTrail */
  4752. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT_UART1,
  4753. PCI_ANY_ID, PCI_ANY_ID,
  4754. PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
  4755. pbn_byt },
  4756. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT_UART2,
  4757. PCI_ANY_ID, PCI_ANY_ID,
  4758. PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
  4759. pbn_byt },
  4760. /*
  4761. * Cronyx Omega PCI
  4762. */
  4763. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  4764. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4765. pbn_omegapci },
  4766. /*
  4767. * Broadcom TruManage
  4768. */
  4769. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
  4770. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4771. pbn_brcm_trumanage },
  4772. /*
  4773. * AgeStar as-prs2-009
  4774. */
  4775. { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
  4776. PCI_ANY_ID, PCI_ANY_ID,
  4777. 0, 0, pbn_b0_bt_2_115200 },
  4778. /*
  4779. * WCH CH353 series devices: The 2S1P is handled by parport_serial
  4780. * so not listed here.
  4781. */
  4782. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
  4783. PCI_ANY_ID, PCI_ANY_ID,
  4784. 0, 0, pbn_b0_bt_4_115200 },
  4785. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
  4786. PCI_ANY_ID, PCI_ANY_ID,
  4787. 0, 0, pbn_b0_bt_2_115200 },
  4788. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH352_2S,
  4789. PCI_ANY_ID, PCI_ANY_ID,
  4790. 0, 0, pbn_b0_bt_2_115200 },
  4791. /*
  4792. * Commtech, Inc. Fastcom adapters
  4793. */
  4794. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCI335,
  4795. PCI_ANY_ID, PCI_ANY_ID,
  4796. 0,
  4797. 0, pbn_b0_2_1152000_200 },
  4798. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCI335,
  4799. PCI_ANY_ID, PCI_ANY_ID,
  4800. 0,
  4801. 0, pbn_b0_4_1152000_200 },
  4802. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2324PCI335,
  4803. PCI_ANY_ID, PCI_ANY_ID,
  4804. 0,
  4805. 0, pbn_b0_4_1152000_200 },
  4806. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2328PCI335,
  4807. PCI_ANY_ID, PCI_ANY_ID,
  4808. 0,
  4809. 0, pbn_b0_8_1152000_200 },
  4810. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCIE,
  4811. PCI_ANY_ID, PCI_ANY_ID,
  4812. 0,
  4813. 0, pbn_exar_XR17V352 },
  4814. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCIE,
  4815. PCI_ANY_ID, PCI_ANY_ID,
  4816. 0,
  4817. 0, pbn_exar_XR17V354 },
  4818. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4228PCIE,
  4819. PCI_ANY_ID, PCI_ANY_ID,
  4820. 0,
  4821. 0, pbn_exar_XR17V358 },
  4822. /* Fintek PCI serial cards */
  4823. { PCI_DEVICE(0x1c29, 0x1104), .driver_data = pbn_fintek_4 },
  4824. { PCI_DEVICE(0x1c29, 0x1108), .driver_data = pbn_fintek_8 },
  4825. { PCI_DEVICE(0x1c29, 0x1112), .driver_data = pbn_fintek_12 },
  4826. /*
  4827. * These entries match devices with class COMMUNICATION_SERIAL,
  4828. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  4829. */
  4830. { PCI_ANY_ID, PCI_ANY_ID,
  4831. PCI_ANY_ID, PCI_ANY_ID,
  4832. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  4833. 0xffff00, pbn_default },
  4834. { PCI_ANY_ID, PCI_ANY_ID,
  4835. PCI_ANY_ID, PCI_ANY_ID,
  4836. PCI_CLASS_COMMUNICATION_MODEM << 8,
  4837. 0xffff00, pbn_default },
  4838. { PCI_ANY_ID, PCI_ANY_ID,
  4839. PCI_ANY_ID, PCI_ANY_ID,
  4840. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  4841. 0xffff00, pbn_default },
  4842. { 0, }
  4843. };
  4844. static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
  4845. pci_channel_state_t state)
  4846. {
  4847. struct serial_private *priv = pci_get_drvdata(dev);
  4848. if (state == pci_channel_io_perm_failure)
  4849. return PCI_ERS_RESULT_DISCONNECT;
  4850. if (priv)
  4851. pciserial_suspend_ports(priv);
  4852. pci_disable_device(dev);
  4853. return PCI_ERS_RESULT_NEED_RESET;
  4854. }
  4855. static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
  4856. {
  4857. int rc;
  4858. rc = pci_enable_device(dev);
  4859. if (rc)
  4860. return PCI_ERS_RESULT_DISCONNECT;
  4861. pci_restore_state(dev);
  4862. pci_save_state(dev);
  4863. return PCI_ERS_RESULT_RECOVERED;
  4864. }
  4865. static void serial8250_io_resume(struct pci_dev *dev)
  4866. {
  4867. struct serial_private *priv = pci_get_drvdata(dev);
  4868. if (priv)
  4869. pciserial_resume_ports(priv);
  4870. }
  4871. static const struct pci_error_handlers serial8250_err_handler = {
  4872. .error_detected = serial8250_io_error_detected,
  4873. .slot_reset = serial8250_io_slot_reset,
  4874. .resume = serial8250_io_resume,
  4875. };
  4876. static struct pci_driver serial_pci_driver = {
  4877. .name = "serial",
  4878. .probe = pciserial_init_one,
  4879. .remove = pciserial_remove_one,
  4880. #ifdef CONFIG_PM
  4881. .suspend = pciserial_suspend_one,
  4882. .resume = pciserial_resume_one,
  4883. #endif
  4884. .id_table = serial_pci_tbl,
  4885. .err_handler = &serial8250_err_handler,
  4886. };
  4887. module_pci_driver(serial_pci_driver);
  4888. MODULE_LICENSE("GPL");
  4889. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  4890. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);