spi-s3c64xx.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426
  1. /*
  2. * Copyright (C) 2009 Samsung Electronics Ltd.
  3. * Jaswinder Singh <jassi.brar@samsung.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/module.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/delay.h>
  23. #include <linux/clk.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/dmaengine.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/spi/spi.h>
  29. #include <linux/gpio.h>
  30. #include <linux/of.h>
  31. #include <linux/of_gpio.h>
  32. #include <linux/platform_data/spi-s3c64xx.h>
  33. #define MAX_SPI_PORTS 3
  34. #define S3C64XX_SPI_QUIRK_POLL (1 << 0)
  35. /* Registers and bit-fields */
  36. #define S3C64XX_SPI_CH_CFG 0x00
  37. #define S3C64XX_SPI_CLK_CFG 0x04
  38. #define S3C64XX_SPI_MODE_CFG 0x08
  39. #define S3C64XX_SPI_SLAVE_SEL 0x0C
  40. #define S3C64XX_SPI_INT_EN 0x10
  41. #define S3C64XX_SPI_STATUS 0x14
  42. #define S3C64XX_SPI_TX_DATA 0x18
  43. #define S3C64XX_SPI_RX_DATA 0x1C
  44. #define S3C64XX_SPI_PACKET_CNT 0x20
  45. #define S3C64XX_SPI_PENDING_CLR 0x24
  46. #define S3C64XX_SPI_SWAP_CFG 0x28
  47. #define S3C64XX_SPI_FB_CLK 0x2C
  48. #define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */
  49. #define S3C64XX_SPI_CH_SW_RST (1<<5)
  50. #define S3C64XX_SPI_CH_SLAVE (1<<4)
  51. #define S3C64XX_SPI_CPOL_L (1<<3)
  52. #define S3C64XX_SPI_CPHA_B (1<<2)
  53. #define S3C64XX_SPI_CH_RXCH_ON (1<<1)
  54. #define S3C64XX_SPI_CH_TXCH_ON (1<<0)
  55. #define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9)
  56. #define S3C64XX_SPI_CLKSEL_SRCSHFT 9
  57. #define S3C64XX_SPI_ENCLK_ENABLE (1<<8)
  58. #define S3C64XX_SPI_PSR_MASK 0xff
  59. #define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29)
  60. #define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29)
  61. #define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29)
  62. #define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29)
  63. #define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17)
  64. #define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17)
  65. #define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17)
  66. #define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17)
  67. #define S3C64XX_SPI_MODE_RXDMA_ON (1<<2)
  68. #define S3C64XX_SPI_MODE_TXDMA_ON (1<<1)
  69. #define S3C64XX_SPI_MODE_4BURST (1<<0)
  70. #define S3C64XX_SPI_SLAVE_AUTO (1<<1)
  71. #define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0)
  72. #define S3C64XX_SPI_INT_TRAILING_EN (1<<6)
  73. #define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5)
  74. #define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4)
  75. #define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3)
  76. #define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2)
  77. #define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1)
  78. #define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0)
  79. #define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5)
  80. #define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4)
  81. #define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3)
  82. #define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2)
  83. #define S3C64XX_SPI_ST_RX_FIFORDY (1<<1)
  84. #define S3C64XX_SPI_ST_TX_FIFORDY (1<<0)
  85. #define S3C64XX_SPI_PACKET_CNT_EN (1<<16)
  86. #define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4)
  87. #define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3)
  88. #define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2)
  89. #define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1)
  90. #define S3C64XX_SPI_PND_TRAILING_CLR (1<<0)
  91. #define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7)
  92. #define S3C64XX_SPI_SWAP_RX_BYTE (1<<6)
  93. #define S3C64XX_SPI_SWAP_RX_BIT (1<<5)
  94. #define S3C64XX_SPI_SWAP_RX_EN (1<<4)
  95. #define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3)
  96. #define S3C64XX_SPI_SWAP_TX_BYTE (1<<2)
  97. #define S3C64XX_SPI_SWAP_TX_BIT (1<<1)
  98. #define S3C64XX_SPI_SWAP_TX_EN (1<<0)
  99. #define S3C64XX_SPI_FBCLK_MSK (3<<0)
  100. #define FIFO_LVL_MASK(i) ((i)->port_conf->fifo_lvl_mask[i->port_id])
  101. #define S3C64XX_SPI_ST_TX_DONE(v, i) (((v) & \
  102. (1 << (i)->port_conf->tx_st_done)) ? 1 : 0)
  103. #define TX_FIFO_LVL(v, i) (((v) >> 6) & FIFO_LVL_MASK(i))
  104. #define RX_FIFO_LVL(v, i) (((v) >> (i)->port_conf->rx_lvl_offset) & \
  105. FIFO_LVL_MASK(i))
  106. #define S3C64XX_SPI_MAX_TRAILCNT 0x3ff
  107. #define S3C64XX_SPI_TRAILCNT_OFF 19
  108. #define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT
  109. #define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
  110. #define is_polling(x) (x->port_conf->quirks & S3C64XX_SPI_QUIRK_POLL)
  111. #define RXBUSY (1<<2)
  112. #define TXBUSY (1<<3)
  113. struct s3c64xx_spi_dma_data {
  114. struct dma_chan *ch;
  115. enum dma_transfer_direction direction;
  116. unsigned int dmach;
  117. };
  118. /**
  119. * struct s3c64xx_spi_info - SPI Controller hardware info
  120. * @fifo_lvl_mask: Bit-mask for {TX|RX}_FIFO_LVL bits in SPI_STATUS register.
  121. * @rx_lvl_offset: Bit offset of RX_FIFO_LVL bits in SPI_STATUS regiter.
  122. * @tx_st_done: Bit offset of TX_DONE bit in SPI_STATUS regiter.
  123. * @high_speed: True, if the controller supports HIGH_SPEED_EN bit.
  124. * @clk_from_cmu: True, if the controller does not include a clock mux and
  125. * prescaler unit.
  126. *
  127. * The Samsung s3c64xx SPI controller are used on various Samsung SoC's but
  128. * differ in some aspects such as the size of the fifo and spi bus clock
  129. * setup. Such differences are specified to the driver using this structure
  130. * which is provided as driver data to the driver.
  131. */
  132. struct s3c64xx_spi_port_config {
  133. int fifo_lvl_mask[MAX_SPI_PORTS];
  134. int rx_lvl_offset;
  135. int tx_st_done;
  136. int quirks;
  137. bool high_speed;
  138. bool clk_from_cmu;
  139. };
  140. /**
  141. * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver.
  142. * @clk: Pointer to the spi clock.
  143. * @src_clk: Pointer to the clock used to generate SPI signals.
  144. * @master: Pointer to the SPI Protocol master.
  145. * @cntrlr_info: Platform specific data for the controller this driver manages.
  146. * @tgl_spi: Pointer to the last CS left untoggled by the cs_change hint.
  147. * @lock: Controller specific lock.
  148. * @state: Set of FLAGS to indicate status.
  149. * @rx_dmach: Controller's DMA channel for Rx.
  150. * @tx_dmach: Controller's DMA channel for Tx.
  151. * @sfr_start: BUS address of SPI controller regs.
  152. * @regs: Pointer to ioremap'ed controller registers.
  153. * @irq: interrupt
  154. * @xfer_completion: To indicate completion of xfer task.
  155. * @cur_mode: Stores the active configuration of the controller.
  156. * @cur_bpw: Stores the active bits per word settings.
  157. * @cur_speed: Stores the active xfer clock speed.
  158. */
  159. struct s3c64xx_spi_driver_data {
  160. void __iomem *regs;
  161. struct clk *clk;
  162. struct clk *src_clk;
  163. struct platform_device *pdev;
  164. struct spi_master *master;
  165. struct s3c64xx_spi_info *cntrlr_info;
  166. struct spi_device *tgl_spi;
  167. spinlock_t lock;
  168. unsigned long sfr_start;
  169. struct completion xfer_completion;
  170. unsigned state;
  171. unsigned cur_mode, cur_bpw;
  172. unsigned cur_speed;
  173. struct s3c64xx_spi_dma_data rx_dma;
  174. struct s3c64xx_spi_dma_data tx_dma;
  175. struct s3c64xx_spi_port_config *port_conf;
  176. unsigned int port_id;
  177. bool cs_gpio;
  178. };
  179. static void flush_fifo(struct s3c64xx_spi_driver_data *sdd)
  180. {
  181. void __iomem *regs = sdd->regs;
  182. unsigned long loops;
  183. u32 val;
  184. writel(0, regs + S3C64XX_SPI_PACKET_CNT);
  185. val = readl(regs + S3C64XX_SPI_CH_CFG);
  186. val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON);
  187. writel(val, regs + S3C64XX_SPI_CH_CFG);
  188. val = readl(regs + S3C64XX_SPI_CH_CFG);
  189. val |= S3C64XX_SPI_CH_SW_RST;
  190. val &= ~S3C64XX_SPI_CH_HS_EN;
  191. writel(val, regs + S3C64XX_SPI_CH_CFG);
  192. /* Flush TxFIFO*/
  193. loops = msecs_to_loops(1);
  194. do {
  195. val = readl(regs + S3C64XX_SPI_STATUS);
  196. } while (TX_FIFO_LVL(val, sdd) && loops--);
  197. if (loops == 0)
  198. dev_warn(&sdd->pdev->dev, "Timed out flushing TX FIFO\n");
  199. /* Flush RxFIFO*/
  200. loops = msecs_to_loops(1);
  201. do {
  202. val = readl(regs + S3C64XX_SPI_STATUS);
  203. if (RX_FIFO_LVL(val, sdd))
  204. readl(regs + S3C64XX_SPI_RX_DATA);
  205. else
  206. break;
  207. } while (loops--);
  208. if (loops == 0)
  209. dev_warn(&sdd->pdev->dev, "Timed out flushing RX FIFO\n");
  210. val = readl(regs + S3C64XX_SPI_CH_CFG);
  211. val &= ~S3C64XX_SPI_CH_SW_RST;
  212. writel(val, regs + S3C64XX_SPI_CH_CFG);
  213. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  214. val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
  215. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  216. }
  217. static void s3c64xx_spi_dmacb(void *data)
  218. {
  219. struct s3c64xx_spi_driver_data *sdd;
  220. struct s3c64xx_spi_dma_data *dma = data;
  221. unsigned long flags;
  222. if (dma->direction == DMA_DEV_TO_MEM)
  223. sdd = container_of(data,
  224. struct s3c64xx_spi_driver_data, rx_dma);
  225. else
  226. sdd = container_of(data,
  227. struct s3c64xx_spi_driver_data, tx_dma);
  228. spin_lock_irqsave(&sdd->lock, flags);
  229. if (dma->direction == DMA_DEV_TO_MEM) {
  230. sdd->state &= ~RXBUSY;
  231. if (!(sdd->state & TXBUSY))
  232. complete(&sdd->xfer_completion);
  233. } else {
  234. sdd->state &= ~TXBUSY;
  235. if (!(sdd->state & RXBUSY))
  236. complete(&sdd->xfer_completion);
  237. }
  238. spin_unlock_irqrestore(&sdd->lock, flags);
  239. }
  240. static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
  241. struct sg_table *sgt)
  242. {
  243. struct s3c64xx_spi_driver_data *sdd;
  244. struct dma_slave_config config;
  245. struct dma_async_tx_descriptor *desc;
  246. memset(&config, 0, sizeof(config));
  247. if (dma->direction == DMA_DEV_TO_MEM) {
  248. sdd = container_of((void *)dma,
  249. struct s3c64xx_spi_driver_data, rx_dma);
  250. config.direction = dma->direction;
  251. config.src_addr = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
  252. config.src_addr_width = sdd->cur_bpw / 8;
  253. config.src_maxburst = 1;
  254. dmaengine_slave_config(dma->ch, &config);
  255. } else {
  256. sdd = container_of((void *)dma,
  257. struct s3c64xx_spi_driver_data, tx_dma);
  258. config.direction = dma->direction;
  259. config.dst_addr = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
  260. config.dst_addr_width = sdd->cur_bpw / 8;
  261. config.dst_maxburst = 1;
  262. dmaengine_slave_config(dma->ch, &config);
  263. }
  264. desc = dmaengine_prep_slave_sg(dma->ch, sgt->sgl, sgt->nents,
  265. dma->direction, DMA_PREP_INTERRUPT);
  266. desc->callback = s3c64xx_spi_dmacb;
  267. desc->callback_param = dma;
  268. dmaengine_submit(desc);
  269. dma_async_issue_pending(dma->ch);
  270. }
  271. static int s3c64xx_spi_prepare_transfer(struct spi_master *spi)
  272. {
  273. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
  274. dma_filter_fn filter = sdd->cntrlr_info->filter;
  275. struct device *dev = &sdd->pdev->dev;
  276. dma_cap_mask_t mask;
  277. int ret;
  278. if (!is_polling(sdd)) {
  279. dma_cap_zero(mask);
  280. dma_cap_set(DMA_SLAVE, mask);
  281. /* Acquire DMA channels */
  282. sdd->rx_dma.ch = dma_request_slave_channel_compat(mask, filter,
  283. (void *)sdd->rx_dma.dmach, dev, "rx");
  284. if (!sdd->rx_dma.ch) {
  285. dev_err(dev, "Failed to get RX DMA channel\n");
  286. ret = -EBUSY;
  287. goto out;
  288. }
  289. spi->dma_rx = sdd->rx_dma.ch;
  290. sdd->tx_dma.ch = dma_request_slave_channel_compat(mask, filter,
  291. (void *)sdd->tx_dma.dmach, dev, "tx");
  292. if (!sdd->tx_dma.ch) {
  293. dev_err(dev, "Failed to get TX DMA channel\n");
  294. ret = -EBUSY;
  295. goto out_rx;
  296. }
  297. spi->dma_tx = sdd->tx_dma.ch;
  298. }
  299. ret = pm_runtime_get_sync(&sdd->pdev->dev);
  300. if (ret < 0) {
  301. dev_err(dev, "Failed to enable device: %d\n", ret);
  302. goto out_tx;
  303. }
  304. return 0;
  305. out_tx:
  306. dma_release_channel(sdd->tx_dma.ch);
  307. out_rx:
  308. dma_release_channel(sdd->rx_dma.ch);
  309. out:
  310. return ret;
  311. }
  312. static int s3c64xx_spi_unprepare_transfer(struct spi_master *spi)
  313. {
  314. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
  315. /* Free DMA channels */
  316. if (!is_polling(sdd)) {
  317. dma_release_channel(sdd->rx_dma.ch);
  318. dma_release_channel(sdd->tx_dma.ch);
  319. }
  320. pm_runtime_put(&sdd->pdev->dev);
  321. return 0;
  322. }
  323. static bool s3c64xx_spi_can_dma(struct spi_master *master,
  324. struct spi_device *spi,
  325. struct spi_transfer *xfer)
  326. {
  327. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  328. return xfer->len > (FIFO_LVL_MASK(sdd) >> 1) + 1;
  329. }
  330. static void enable_datapath(struct s3c64xx_spi_driver_data *sdd,
  331. struct spi_device *spi,
  332. struct spi_transfer *xfer, int dma_mode)
  333. {
  334. void __iomem *regs = sdd->regs;
  335. u32 modecfg, chcfg;
  336. modecfg = readl(regs + S3C64XX_SPI_MODE_CFG);
  337. modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
  338. chcfg = readl(regs + S3C64XX_SPI_CH_CFG);
  339. chcfg &= ~S3C64XX_SPI_CH_TXCH_ON;
  340. if (dma_mode) {
  341. chcfg &= ~S3C64XX_SPI_CH_RXCH_ON;
  342. } else {
  343. /* Always shift in data in FIFO, even if xfer is Tx only,
  344. * this helps setting PCKT_CNT value for generating clocks
  345. * as exactly needed.
  346. */
  347. chcfg |= S3C64XX_SPI_CH_RXCH_ON;
  348. writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
  349. | S3C64XX_SPI_PACKET_CNT_EN,
  350. regs + S3C64XX_SPI_PACKET_CNT);
  351. }
  352. if (xfer->tx_buf != NULL) {
  353. sdd->state |= TXBUSY;
  354. chcfg |= S3C64XX_SPI_CH_TXCH_ON;
  355. if (dma_mode) {
  356. modecfg |= S3C64XX_SPI_MODE_TXDMA_ON;
  357. prepare_dma(&sdd->tx_dma, &xfer->tx_sg);
  358. } else {
  359. switch (sdd->cur_bpw) {
  360. case 32:
  361. iowrite32_rep(regs + S3C64XX_SPI_TX_DATA,
  362. xfer->tx_buf, xfer->len / 4);
  363. break;
  364. case 16:
  365. iowrite16_rep(regs + S3C64XX_SPI_TX_DATA,
  366. xfer->tx_buf, xfer->len / 2);
  367. break;
  368. default:
  369. iowrite8_rep(regs + S3C64XX_SPI_TX_DATA,
  370. xfer->tx_buf, xfer->len);
  371. break;
  372. }
  373. }
  374. }
  375. if (xfer->rx_buf != NULL) {
  376. sdd->state |= RXBUSY;
  377. if (sdd->port_conf->high_speed && sdd->cur_speed >= 30000000UL
  378. && !(sdd->cur_mode & SPI_CPHA))
  379. chcfg |= S3C64XX_SPI_CH_HS_EN;
  380. if (dma_mode) {
  381. modecfg |= S3C64XX_SPI_MODE_RXDMA_ON;
  382. chcfg |= S3C64XX_SPI_CH_RXCH_ON;
  383. writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
  384. | S3C64XX_SPI_PACKET_CNT_EN,
  385. regs + S3C64XX_SPI_PACKET_CNT);
  386. prepare_dma(&sdd->rx_dma, &xfer->rx_sg);
  387. }
  388. }
  389. writel(modecfg, regs + S3C64XX_SPI_MODE_CFG);
  390. writel(chcfg, regs + S3C64XX_SPI_CH_CFG);
  391. }
  392. static u32 s3c64xx_spi_wait_for_timeout(struct s3c64xx_spi_driver_data *sdd,
  393. int timeout_ms)
  394. {
  395. void __iomem *regs = sdd->regs;
  396. unsigned long val = 1;
  397. u32 status;
  398. /* max fifo depth available */
  399. u32 max_fifo = (FIFO_LVL_MASK(sdd) >> 1) + 1;
  400. if (timeout_ms)
  401. val = msecs_to_loops(timeout_ms);
  402. do {
  403. status = readl(regs + S3C64XX_SPI_STATUS);
  404. } while (RX_FIFO_LVL(status, sdd) < max_fifo && --val);
  405. /* return the actual received data length */
  406. return RX_FIFO_LVL(status, sdd);
  407. }
  408. static int wait_for_dma(struct s3c64xx_spi_driver_data *sdd,
  409. struct spi_transfer *xfer)
  410. {
  411. void __iomem *regs = sdd->regs;
  412. unsigned long val;
  413. u32 status;
  414. int ms;
  415. /* millisecs to xfer 'len' bytes @ 'cur_speed' */
  416. ms = xfer->len * 8 * 1000 / sdd->cur_speed;
  417. ms += 10; /* some tolerance */
  418. val = msecs_to_jiffies(ms) + 10;
  419. val = wait_for_completion_timeout(&sdd->xfer_completion, val);
  420. /*
  421. * If the previous xfer was completed within timeout, then
  422. * proceed further else return -EIO.
  423. * DmaTx returns after simply writing data in the FIFO,
  424. * w/o waiting for real transmission on the bus to finish.
  425. * DmaRx returns only after Dma read data from FIFO which
  426. * needs bus transmission to finish, so we don't worry if
  427. * Xfer involved Rx(with or without Tx).
  428. */
  429. if (val && !xfer->rx_buf) {
  430. val = msecs_to_loops(10);
  431. status = readl(regs + S3C64XX_SPI_STATUS);
  432. while ((TX_FIFO_LVL(status, sdd)
  433. || !S3C64XX_SPI_ST_TX_DONE(status, sdd))
  434. && --val) {
  435. cpu_relax();
  436. status = readl(regs + S3C64XX_SPI_STATUS);
  437. }
  438. }
  439. /* If timed out while checking rx/tx status return error */
  440. if (!val)
  441. return -EIO;
  442. return 0;
  443. }
  444. static int wait_for_pio(struct s3c64xx_spi_driver_data *sdd,
  445. struct spi_transfer *xfer)
  446. {
  447. void __iomem *regs = sdd->regs;
  448. unsigned long val;
  449. u32 status;
  450. int loops;
  451. u32 cpy_len;
  452. u8 *buf;
  453. int ms;
  454. /* millisecs to xfer 'len' bytes @ 'cur_speed' */
  455. ms = xfer->len * 8 * 1000 / sdd->cur_speed;
  456. ms += 10; /* some tolerance */
  457. val = msecs_to_loops(ms);
  458. do {
  459. status = readl(regs + S3C64XX_SPI_STATUS);
  460. } while (RX_FIFO_LVL(status, sdd) < xfer->len && --val);
  461. /* If it was only Tx */
  462. if (!xfer->rx_buf) {
  463. sdd->state &= ~TXBUSY;
  464. return 0;
  465. }
  466. /*
  467. * If the receive length is bigger than the controller fifo
  468. * size, calculate the loops and read the fifo as many times.
  469. * loops = length / max fifo size (calculated by using the
  470. * fifo mask).
  471. * For any size less than the fifo size the below code is
  472. * executed atleast once.
  473. */
  474. loops = xfer->len / ((FIFO_LVL_MASK(sdd) >> 1) + 1);
  475. buf = xfer->rx_buf;
  476. do {
  477. /* wait for data to be received in the fifo */
  478. cpy_len = s3c64xx_spi_wait_for_timeout(sdd,
  479. (loops ? ms : 0));
  480. switch (sdd->cur_bpw) {
  481. case 32:
  482. ioread32_rep(regs + S3C64XX_SPI_RX_DATA,
  483. buf, cpy_len / 4);
  484. break;
  485. case 16:
  486. ioread16_rep(regs + S3C64XX_SPI_RX_DATA,
  487. buf, cpy_len / 2);
  488. break;
  489. default:
  490. ioread8_rep(regs + S3C64XX_SPI_RX_DATA,
  491. buf, cpy_len);
  492. break;
  493. }
  494. buf = buf + cpy_len;
  495. } while (loops--);
  496. sdd->state &= ~RXBUSY;
  497. return 0;
  498. }
  499. static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd)
  500. {
  501. void __iomem *regs = sdd->regs;
  502. u32 val;
  503. /* Disable Clock */
  504. if (sdd->port_conf->clk_from_cmu) {
  505. clk_disable_unprepare(sdd->src_clk);
  506. } else {
  507. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  508. val &= ~S3C64XX_SPI_ENCLK_ENABLE;
  509. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  510. }
  511. /* Set Polarity and Phase */
  512. val = readl(regs + S3C64XX_SPI_CH_CFG);
  513. val &= ~(S3C64XX_SPI_CH_SLAVE |
  514. S3C64XX_SPI_CPOL_L |
  515. S3C64XX_SPI_CPHA_B);
  516. if (sdd->cur_mode & SPI_CPOL)
  517. val |= S3C64XX_SPI_CPOL_L;
  518. if (sdd->cur_mode & SPI_CPHA)
  519. val |= S3C64XX_SPI_CPHA_B;
  520. writel(val, regs + S3C64XX_SPI_CH_CFG);
  521. /* Set Channel & DMA Mode */
  522. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  523. val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK
  524. | S3C64XX_SPI_MODE_CH_TSZ_MASK);
  525. switch (sdd->cur_bpw) {
  526. case 32:
  527. val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD;
  528. val |= S3C64XX_SPI_MODE_CH_TSZ_WORD;
  529. break;
  530. case 16:
  531. val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD;
  532. val |= S3C64XX_SPI_MODE_CH_TSZ_HALFWORD;
  533. break;
  534. default:
  535. val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE;
  536. val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE;
  537. break;
  538. }
  539. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  540. if (sdd->port_conf->clk_from_cmu) {
  541. /* Configure Clock */
  542. /* There is half-multiplier before the SPI */
  543. clk_set_rate(sdd->src_clk, sdd->cur_speed * 2);
  544. /* Enable Clock */
  545. clk_prepare_enable(sdd->src_clk);
  546. } else {
  547. /* Configure Clock */
  548. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  549. val &= ~S3C64XX_SPI_PSR_MASK;
  550. val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1)
  551. & S3C64XX_SPI_PSR_MASK);
  552. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  553. /* Enable Clock */
  554. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  555. val |= S3C64XX_SPI_ENCLK_ENABLE;
  556. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  557. }
  558. }
  559. #define XFER_DMAADDR_INVALID DMA_BIT_MASK(32)
  560. static int s3c64xx_spi_prepare_message(struct spi_master *master,
  561. struct spi_message *msg)
  562. {
  563. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  564. struct spi_device *spi = msg->spi;
  565. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  566. /* If Master's(controller) state differs from that needed by Slave */
  567. if (sdd->cur_speed != spi->max_speed_hz
  568. || sdd->cur_mode != spi->mode
  569. || sdd->cur_bpw != spi->bits_per_word) {
  570. sdd->cur_bpw = spi->bits_per_word;
  571. sdd->cur_speed = spi->max_speed_hz;
  572. sdd->cur_mode = spi->mode;
  573. s3c64xx_spi_config(sdd);
  574. }
  575. /* Configure feedback delay */
  576. writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK);
  577. return 0;
  578. }
  579. static int s3c64xx_spi_transfer_one(struct spi_master *master,
  580. struct spi_device *spi,
  581. struct spi_transfer *xfer)
  582. {
  583. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  584. int status;
  585. u32 speed;
  586. u8 bpw;
  587. unsigned long flags;
  588. int use_dma;
  589. reinit_completion(&sdd->xfer_completion);
  590. /* Only BPW and Speed may change across transfers */
  591. bpw = xfer->bits_per_word;
  592. speed = xfer->speed_hz ? : spi->max_speed_hz;
  593. if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) {
  594. sdd->cur_bpw = bpw;
  595. sdd->cur_speed = speed;
  596. s3c64xx_spi_config(sdd);
  597. }
  598. /* Polling method for xfers not bigger than FIFO capacity */
  599. use_dma = 0;
  600. if (!is_polling(sdd) &&
  601. (sdd->rx_dma.ch && sdd->tx_dma.ch &&
  602. (xfer->len > ((FIFO_LVL_MASK(sdd) >> 1) + 1))))
  603. use_dma = 1;
  604. spin_lock_irqsave(&sdd->lock, flags);
  605. /* Pending only which is to be done */
  606. sdd->state &= ~RXBUSY;
  607. sdd->state &= ~TXBUSY;
  608. enable_datapath(sdd, spi, xfer, use_dma);
  609. /* Start the signals */
  610. writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
  611. spin_unlock_irqrestore(&sdd->lock, flags);
  612. if (use_dma)
  613. status = wait_for_dma(sdd, xfer);
  614. else
  615. status = wait_for_pio(sdd, xfer);
  616. if (status) {
  617. dev_err(&spi->dev, "I/O Error: rx-%d tx-%d res:rx-%c tx-%c len-%d\n",
  618. xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0,
  619. (sdd->state & RXBUSY) ? 'f' : 'p',
  620. (sdd->state & TXBUSY) ? 'f' : 'p',
  621. xfer->len);
  622. if (use_dma) {
  623. if (xfer->tx_buf != NULL
  624. && (sdd->state & TXBUSY))
  625. dmaengine_terminate_all(sdd->tx_dma.ch);
  626. if (xfer->rx_buf != NULL
  627. && (sdd->state & RXBUSY))
  628. dmaengine_terminate_all(sdd->rx_dma.ch);
  629. }
  630. } else {
  631. flush_fifo(sdd);
  632. }
  633. return status;
  634. }
  635. static struct s3c64xx_spi_csinfo *s3c64xx_get_slave_ctrldata(
  636. struct spi_device *spi)
  637. {
  638. struct s3c64xx_spi_csinfo *cs;
  639. struct device_node *slave_np, *data_np = NULL;
  640. struct s3c64xx_spi_driver_data *sdd;
  641. u32 fb_delay = 0;
  642. sdd = spi_master_get_devdata(spi->master);
  643. slave_np = spi->dev.of_node;
  644. if (!slave_np) {
  645. dev_err(&spi->dev, "device node not found\n");
  646. return ERR_PTR(-EINVAL);
  647. }
  648. data_np = of_get_child_by_name(slave_np, "controller-data");
  649. if (!data_np) {
  650. dev_err(&spi->dev, "child node 'controller-data' not found\n");
  651. return ERR_PTR(-EINVAL);
  652. }
  653. cs = kzalloc(sizeof(*cs), GFP_KERNEL);
  654. if (!cs) {
  655. of_node_put(data_np);
  656. return ERR_PTR(-ENOMEM);
  657. }
  658. /* The CS line is asserted/deasserted by the gpio pin */
  659. if (sdd->cs_gpio)
  660. cs->line = of_get_named_gpio(data_np, "cs-gpio", 0);
  661. if (!gpio_is_valid(cs->line)) {
  662. dev_err(&spi->dev, "chip select gpio is not specified or invalid\n");
  663. kfree(cs);
  664. of_node_put(data_np);
  665. return ERR_PTR(-EINVAL);
  666. }
  667. of_property_read_u32(data_np, "samsung,spi-feedback-delay", &fb_delay);
  668. cs->fb_delay = fb_delay;
  669. of_node_put(data_np);
  670. return cs;
  671. }
  672. /*
  673. * Here we only check the validity of requested configuration
  674. * and save the configuration in a local data-structure.
  675. * The controller is actually configured only just before we
  676. * get a message to transfer.
  677. */
  678. static int s3c64xx_spi_setup(struct spi_device *spi)
  679. {
  680. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  681. struct s3c64xx_spi_driver_data *sdd;
  682. struct s3c64xx_spi_info *sci;
  683. int err;
  684. sdd = spi_master_get_devdata(spi->master);
  685. if (!cs && spi->dev.of_node) {
  686. cs = s3c64xx_get_slave_ctrldata(spi);
  687. spi->controller_data = cs;
  688. }
  689. if (IS_ERR_OR_NULL(cs)) {
  690. dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select);
  691. return -ENODEV;
  692. }
  693. if (!spi_get_ctldata(spi)) {
  694. /* Request gpio only if cs line is asserted by gpio pins */
  695. if (sdd->cs_gpio) {
  696. err = gpio_request_one(cs->line, GPIOF_OUT_INIT_HIGH,
  697. dev_name(&spi->dev));
  698. if (err) {
  699. dev_err(&spi->dev,
  700. "Failed to get /CS gpio [%d]: %d\n",
  701. cs->line, err);
  702. goto err_gpio_req;
  703. }
  704. spi->cs_gpio = cs->line;
  705. }
  706. spi_set_ctldata(spi, cs);
  707. }
  708. sci = sdd->cntrlr_info;
  709. pm_runtime_get_sync(&sdd->pdev->dev);
  710. /* Check if we can provide the requested rate */
  711. if (!sdd->port_conf->clk_from_cmu) {
  712. u32 psr, speed;
  713. /* Max possible */
  714. speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1);
  715. if (spi->max_speed_hz > speed)
  716. spi->max_speed_hz = speed;
  717. psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1;
  718. psr &= S3C64XX_SPI_PSR_MASK;
  719. if (psr == S3C64XX_SPI_PSR_MASK)
  720. psr--;
  721. speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
  722. if (spi->max_speed_hz < speed) {
  723. if (psr+1 < S3C64XX_SPI_PSR_MASK) {
  724. psr++;
  725. } else {
  726. err = -EINVAL;
  727. goto setup_exit;
  728. }
  729. }
  730. speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
  731. if (spi->max_speed_hz >= speed) {
  732. spi->max_speed_hz = speed;
  733. } else {
  734. dev_err(&spi->dev, "Can't set %dHz transfer speed\n",
  735. spi->max_speed_hz);
  736. err = -EINVAL;
  737. goto setup_exit;
  738. }
  739. }
  740. pm_runtime_put(&sdd->pdev->dev);
  741. writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
  742. return 0;
  743. setup_exit:
  744. pm_runtime_put(&sdd->pdev->dev);
  745. /* setup() returns with device de-selected */
  746. writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
  747. gpio_free(cs->line);
  748. spi_set_ctldata(spi, NULL);
  749. err_gpio_req:
  750. if (spi->dev.of_node)
  751. kfree(cs);
  752. return err;
  753. }
  754. static void s3c64xx_spi_cleanup(struct spi_device *spi)
  755. {
  756. struct s3c64xx_spi_csinfo *cs = spi_get_ctldata(spi);
  757. struct s3c64xx_spi_driver_data *sdd;
  758. sdd = spi_master_get_devdata(spi->master);
  759. if (spi->cs_gpio) {
  760. gpio_free(spi->cs_gpio);
  761. if (spi->dev.of_node)
  762. kfree(cs);
  763. }
  764. spi_set_ctldata(spi, NULL);
  765. }
  766. static irqreturn_t s3c64xx_spi_irq(int irq, void *data)
  767. {
  768. struct s3c64xx_spi_driver_data *sdd = data;
  769. struct spi_master *spi = sdd->master;
  770. unsigned int val, clr = 0;
  771. val = readl(sdd->regs + S3C64XX_SPI_STATUS);
  772. if (val & S3C64XX_SPI_ST_RX_OVERRUN_ERR) {
  773. clr = S3C64XX_SPI_PND_RX_OVERRUN_CLR;
  774. dev_err(&spi->dev, "RX overrun\n");
  775. }
  776. if (val & S3C64XX_SPI_ST_RX_UNDERRUN_ERR) {
  777. clr |= S3C64XX_SPI_PND_RX_UNDERRUN_CLR;
  778. dev_err(&spi->dev, "RX underrun\n");
  779. }
  780. if (val & S3C64XX_SPI_ST_TX_OVERRUN_ERR) {
  781. clr |= S3C64XX_SPI_PND_TX_OVERRUN_CLR;
  782. dev_err(&spi->dev, "TX overrun\n");
  783. }
  784. if (val & S3C64XX_SPI_ST_TX_UNDERRUN_ERR) {
  785. clr |= S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
  786. dev_err(&spi->dev, "TX underrun\n");
  787. }
  788. /* Clear the pending irq by setting and then clearing it */
  789. writel(clr, sdd->regs + S3C64XX_SPI_PENDING_CLR);
  790. writel(0, sdd->regs + S3C64XX_SPI_PENDING_CLR);
  791. return IRQ_HANDLED;
  792. }
  793. static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel)
  794. {
  795. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  796. void __iomem *regs = sdd->regs;
  797. unsigned int val;
  798. sdd->cur_speed = 0;
  799. writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
  800. /* Disable Interrupts - we use Polling if not DMA mode */
  801. writel(0, regs + S3C64XX_SPI_INT_EN);
  802. if (!sdd->port_conf->clk_from_cmu)
  803. writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT,
  804. regs + S3C64XX_SPI_CLK_CFG);
  805. writel(0, regs + S3C64XX_SPI_MODE_CFG);
  806. writel(0, regs + S3C64XX_SPI_PACKET_CNT);
  807. /* Clear any irq pending bits, should set and clear the bits */
  808. val = S3C64XX_SPI_PND_RX_OVERRUN_CLR |
  809. S3C64XX_SPI_PND_RX_UNDERRUN_CLR |
  810. S3C64XX_SPI_PND_TX_OVERRUN_CLR |
  811. S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
  812. writel(val, regs + S3C64XX_SPI_PENDING_CLR);
  813. writel(0, regs + S3C64XX_SPI_PENDING_CLR);
  814. writel(0, regs + S3C64XX_SPI_SWAP_CFG);
  815. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  816. val &= ~S3C64XX_SPI_MODE_4BURST;
  817. val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
  818. val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
  819. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  820. flush_fifo(sdd);
  821. }
  822. #ifdef CONFIG_OF
  823. static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
  824. {
  825. struct s3c64xx_spi_info *sci;
  826. u32 temp;
  827. sci = devm_kzalloc(dev, sizeof(*sci), GFP_KERNEL);
  828. if (!sci)
  829. return ERR_PTR(-ENOMEM);
  830. if (of_property_read_u32(dev->of_node, "samsung,spi-src-clk", &temp)) {
  831. dev_warn(dev, "spi bus clock parent not specified, using clock at index 0 as parent\n");
  832. sci->src_clk_nr = 0;
  833. } else {
  834. sci->src_clk_nr = temp;
  835. }
  836. if (of_property_read_u32(dev->of_node, "num-cs", &temp)) {
  837. dev_warn(dev, "number of chip select lines not specified, assuming 1 chip select line\n");
  838. sci->num_cs = 1;
  839. } else {
  840. sci->num_cs = temp;
  841. }
  842. return sci;
  843. }
  844. #else
  845. static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
  846. {
  847. return dev_get_platdata(dev);
  848. }
  849. #endif
  850. static const struct of_device_id s3c64xx_spi_dt_match[];
  851. static inline struct s3c64xx_spi_port_config *s3c64xx_spi_get_port_config(
  852. struct platform_device *pdev)
  853. {
  854. #ifdef CONFIG_OF
  855. if (pdev->dev.of_node) {
  856. const struct of_device_id *match;
  857. match = of_match_node(s3c64xx_spi_dt_match, pdev->dev.of_node);
  858. return (struct s3c64xx_spi_port_config *)match->data;
  859. }
  860. #endif
  861. return (struct s3c64xx_spi_port_config *)
  862. platform_get_device_id(pdev)->driver_data;
  863. }
  864. static int s3c64xx_spi_probe(struct platform_device *pdev)
  865. {
  866. struct resource *mem_res;
  867. struct resource *res;
  868. struct s3c64xx_spi_driver_data *sdd;
  869. struct s3c64xx_spi_info *sci = dev_get_platdata(&pdev->dev);
  870. struct spi_master *master;
  871. int ret, irq;
  872. char clk_name[16];
  873. if (!sci && pdev->dev.of_node) {
  874. sci = s3c64xx_spi_parse_dt(&pdev->dev);
  875. if (IS_ERR(sci))
  876. return PTR_ERR(sci);
  877. }
  878. if (!sci) {
  879. dev_err(&pdev->dev, "platform_data missing!\n");
  880. return -ENODEV;
  881. }
  882. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  883. if (mem_res == NULL) {
  884. dev_err(&pdev->dev, "Unable to get SPI MEM resource\n");
  885. return -ENXIO;
  886. }
  887. irq = platform_get_irq(pdev, 0);
  888. if (irq < 0) {
  889. dev_warn(&pdev->dev, "Failed to get IRQ: %d\n", irq);
  890. return irq;
  891. }
  892. master = spi_alloc_master(&pdev->dev,
  893. sizeof(struct s3c64xx_spi_driver_data));
  894. if (master == NULL) {
  895. dev_err(&pdev->dev, "Unable to allocate SPI Master\n");
  896. return -ENOMEM;
  897. }
  898. platform_set_drvdata(pdev, master);
  899. sdd = spi_master_get_devdata(master);
  900. sdd->port_conf = s3c64xx_spi_get_port_config(pdev);
  901. sdd->master = master;
  902. sdd->cntrlr_info = sci;
  903. sdd->pdev = pdev;
  904. sdd->sfr_start = mem_res->start;
  905. sdd->cs_gpio = true;
  906. if (pdev->dev.of_node) {
  907. if (!of_find_property(pdev->dev.of_node, "cs-gpio", NULL))
  908. sdd->cs_gpio = false;
  909. ret = of_alias_get_id(pdev->dev.of_node, "spi");
  910. if (ret < 0) {
  911. dev_err(&pdev->dev, "failed to get alias id, errno %d\n",
  912. ret);
  913. goto err0;
  914. }
  915. sdd->port_id = ret;
  916. } else {
  917. sdd->port_id = pdev->id;
  918. }
  919. sdd->cur_bpw = 8;
  920. if (!sdd->pdev->dev.of_node) {
  921. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  922. if (!res) {
  923. dev_warn(&pdev->dev, "Unable to get SPI tx dma resource. Switching to poll mode\n");
  924. sdd->port_conf->quirks = S3C64XX_SPI_QUIRK_POLL;
  925. } else
  926. sdd->tx_dma.dmach = res->start;
  927. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  928. if (!res) {
  929. dev_warn(&pdev->dev, "Unable to get SPI rx dma resource. Switching to poll mode\n");
  930. sdd->port_conf->quirks = S3C64XX_SPI_QUIRK_POLL;
  931. } else
  932. sdd->rx_dma.dmach = res->start;
  933. }
  934. sdd->tx_dma.direction = DMA_MEM_TO_DEV;
  935. sdd->rx_dma.direction = DMA_DEV_TO_MEM;
  936. master->dev.of_node = pdev->dev.of_node;
  937. master->bus_num = sdd->port_id;
  938. master->setup = s3c64xx_spi_setup;
  939. master->cleanup = s3c64xx_spi_cleanup;
  940. master->prepare_transfer_hardware = s3c64xx_spi_prepare_transfer;
  941. master->prepare_message = s3c64xx_spi_prepare_message;
  942. master->transfer_one = s3c64xx_spi_transfer_one;
  943. master->unprepare_transfer_hardware = s3c64xx_spi_unprepare_transfer;
  944. master->num_chipselect = sci->num_cs;
  945. master->dma_alignment = 8;
  946. master->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(16) |
  947. SPI_BPW_MASK(8);
  948. /* the spi->mode bits understood by this driver: */
  949. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  950. master->auto_runtime_pm = true;
  951. if (!is_polling(sdd))
  952. master->can_dma = s3c64xx_spi_can_dma;
  953. sdd->regs = devm_ioremap_resource(&pdev->dev, mem_res);
  954. if (IS_ERR(sdd->regs)) {
  955. ret = PTR_ERR(sdd->regs);
  956. goto err0;
  957. }
  958. if (sci->cfg_gpio && sci->cfg_gpio()) {
  959. dev_err(&pdev->dev, "Unable to config gpio\n");
  960. ret = -EBUSY;
  961. goto err0;
  962. }
  963. /* Setup clocks */
  964. sdd->clk = devm_clk_get(&pdev->dev, "spi");
  965. if (IS_ERR(sdd->clk)) {
  966. dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n");
  967. ret = PTR_ERR(sdd->clk);
  968. goto err0;
  969. }
  970. if (clk_prepare_enable(sdd->clk)) {
  971. dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n");
  972. ret = -EBUSY;
  973. goto err0;
  974. }
  975. sprintf(clk_name, "spi_busclk%d", sci->src_clk_nr);
  976. sdd->src_clk = devm_clk_get(&pdev->dev, clk_name);
  977. if (IS_ERR(sdd->src_clk)) {
  978. dev_err(&pdev->dev,
  979. "Unable to acquire clock '%s'\n", clk_name);
  980. ret = PTR_ERR(sdd->src_clk);
  981. goto err2;
  982. }
  983. if (clk_prepare_enable(sdd->src_clk)) {
  984. dev_err(&pdev->dev, "Couldn't enable clock '%s'\n", clk_name);
  985. ret = -EBUSY;
  986. goto err2;
  987. }
  988. /* Setup Deufult Mode */
  989. s3c64xx_spi_hwinit(sdd, sdd->port_id);
  990. spin_lock_init(&sdd->lock);
  991. init_completion(&sdd->xfer_completion);
  992. ret = devm_request_irq(&pdev->dev, irq, s3c64xx_spi_irq, 0,
  993. "spi-s3c64xx", sdd);
  994. if (ret != 0) {
  995. dev_err(&pdev->dev, "Failed to request IRQ %d: %d\n",
  996. irq, ret);
  997. goto err3;
  998. }
  999. writel(S3C64XX_SPI_INT_RX_OVERRUN_EN | S3C64XX_SPI_INT_RX_UNDERRUN_EN |
  1000. S3C64XX_SPI_INT_TX_OVERRUN_EN | S3C64XX_SPI_INT_TX_UNDERRUN_EN,
  1001. sdd->regs + S3C64XX_SPI_INT_EN);
  1002. pm_runtime_set_active(&pdev->dev);
  1003. pm_runtime_enable(&pdev->dev);
  1004. ret = devm_spi_register_master(&pdev->dev, master);
  1005. if (ret != 0) {
  1006. dev_err(&pdev->dev, "cannot register SPI master: %d\n", ret);
  1007. goto err3;
  1008. }
  1009. dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d with %d Slaves attached\n",
  1010. sdd->port_id, master->num_chipselect);
  1011. dev_dbg(&pdev->dev, "\tIOmem=[%pR]\tDMA=[Rx-%d, Tx-%d]\n",
  1012. mem_res,
  1013. sdd->rx_dma.dmach, sdd->tx_dma.dmach);
  1014. return 0;
  1015. err3:
  1016. clk_disable_unprepare(sdd->src_clk);
  1017. err2:
  1018. clk_disable_unprepare(sdd->clk);
  1019. err0:
  1020. spi_master_put(master);
  1021. return ret;
  1022. }
  1023. static int s3c64xx_spi_remove(struct platform_device *pdev)
  1024. {
  1025. struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
  1026. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  1027. pm_runtime_disable(&pdev->dev);
  1028. writel(0, sdd->regs + S3C64XX_SPI_INT_EN);
  1029. clk_disable_unprepare(sdd->src_clk);
  1030. clk_disable_unprepare(sdd->clk);
  1031. return 0;
  1032. }
  1033. #ifdef CONFIG_PM_SLEEP
  1034. static int s3c64xx_spi_suspend(struct device *dev)
  1035. {
  1036. struct spi_master *master = dev_get_drvdata(dev);
  1037. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  1038. int ret = spi_master_suspend(master);
  1039. if (ret)
  1040. return ret;
  1041. if (!pm_runtime_suspended(dev)) {
  1042. clk_disable_unprepare(sdd->clk);
  1043. clk_disable_unprepare(sdd->src_clk);
  1044. }
  1045. sdd->cur_speed = 0; /* Output Clock is stopped */
  1046. return 0;
  1047. }
  1048. static int s3c64xx_spi_resume(struct device *dev)
  1049. {
  1050. struct spi_master *master = dev_get_drvdata(dev);
  1051. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  1052. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  1053. if (sci->cfg_gpio)
  1054. sci->cfg_gpio();
  1055. if (!pm_runtime_suspended(dev)) {
  1056. clk_prepare_enable(sdd->src_clk);
  1057. clk_prepare_enable(sdd->clk);
  1058. }
  1059. s3c64xx_spi_hwinit(sdd, sdd->port_id);
  1060. return spi_master_resume(master);
  1061. }
  1062. #endif /* CONFIG_PM_SLEEP */
  1063. #ifdef CONFIG_PM_RUNTIME
  1064. static int s3c64xx_spi_runtime_suspend(struct device *dev)
  1065. {
  1066. struct spi_master *master = dev_get_drvdata(dev);
  1067. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  1068. clk_disable_unprepare(sdd->clk);
  1069. clk_disable_unprepare(sdd->src_clk);
  1070. return 0;
  1071. }
  1072. static int s3c64xx_spi_runtime_resume(struct device *dev)
  1073. {
  1074. struct spi_master *master = dev_get_drvdata(dev);
  1075. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  1076. int ret;
  1077. ret = clk_prepare_enable(sdd->src_clk);
  1078. if (ret != 0)
  1079. return ret;
  1080. ret = clk_prepare_enable(sdd->clk);
  1081. if (ret != 0) {
  1082. clk_disable_unprepare(sdd->src_clk);
  1083. return ret;
  1084. }
  1085. return 0;
  1086. }
  1087. #endif /* CONFIG_PM_RUNTIME */
  1088. static const struct dev_pm_ops s3c64xx_spi_pm = {
  1089. SET_SYSTEM_SLEEP_PM_OPS(s3c64xx_spi_suspend, s3c64xx_spi_resume)
  1090. SET_RUNTIME_PM_OPS(s3c64xx_spi_runtime_suspend,
  1091. s3c64xx_spi_runtime_resume, NULL)
  1092. };
  1093. static struct s3c64xx_spi_port_config s3c2443_spi_port_config = {
  1094. .fifo_lvl_mask = { 0x7f },
  1095. .rx_lvl_offset = 13,
  1096. .tx_st_done = 21,
  1097. .high_speed = true,
  1098. };
  1099. static struct s3c64xx_spi_port_config s3c6410_spi_port_config = {
  1100. .fifo_lvl_mask = { 0x7f, 0x7F },
  1101. .rx_lvl_offset = 13,
  1102. .tx_st_done = 21,
  1103. };
  1104. static struct s3c64xx_spi_port_config s5p64x0_spi_port_config = {
  1105. .fifo_lvl_mask = { 0x1ff, 0x7F },
  1106. .rx_lvl_offset = 15,
  1107. .tx_st_done = 25,
  1108. };
  1109. static struct s3c64xx_spi_port_config s5pc100_spi_port_config = {
  1110. .fifo_lvl_mask = { 0x7f, 0x7F },
  1111. .rx_lvl_offset = 13,
  1112. .tx_st_done = 21,
  1113. .high_speed = true,
  1114. };
  1115. static struct s3c64xx_spi_port_config s5pv210_spi_port_config = {
  1116. .fifo_lvl_mask = { 0x1ff, 0x7F },
  1117. .rx_lvl_offset = 15,
  1118. .tx_st_done = 25,
  1119. .high_speed = true,
  1120. };
  1121. static struct s3c64xx_spi_port_config exynos4_spi_port_config = {
  1122. .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F },
  1123. .rx_lvl_offset = 15,
  1124. .tx_st_done = 25,
  1125. .high_speed = true,
  1126. .clk_from_cmu = true,
  1127. };
  1128. static struct s3c64xx_spi_port_config exynos5440_spi_port_config = {
  1129. .fifo_lvl_mask = { 0x1ff },
  1130. .rx_lvl_offset = 15,
  1131. .tx_st_done = 25,
  1132. .high_speed = true,
  1133. .clk_from_cmu = true,
  1134. .quirks = S3C64XX_SPI_QUIRK_POLL,
  1135. };
  1136. static struct platform_device_id s3c64xx_spi_driver_ids[] = {
  1137. {
  1138. .name = "s3c2443-spi",
  1139. .driver_data = (kernel_ulong_t)&s3c2443_spi_port_config,
  1140. }, {
  1141. .name = "s3c6410-spi",
  1142. .driver_data = (kernel_ulong_t)&s3c6410_spi_port_config,
  1143. }, {
  1144. .name = "s5p64x0-spi",
  1145. .driver_data = (kernel_ulong_t)&s5p64x0_spi_port_config,
  1146. }, {
  1147. .name = "s5pc100-spi",
  1148. .driver_data = (kernel_ulong_t)&s5pc100_spi_port_config,
  1149. }, {
  1150. .name = "s5pv210-spi",
  1151. .driver_data = (kernel_ulong_t)&s5pv210_spi_port_config,
  1152. }, {
  1153. .name = "exynos4210-spi",
  1154. .driver_data = (kernel_ulong_t)&exynos4_spi_port_config,
  1155. },
  1156. { },
  1157. };
  1158. static const struct of_device_id s3c64xx_spi_dt_match[] = {
  1159. { .compatible = "samsung,s3c2443-spi",
  1160. .data = (void *)&s3c2443_spi_port_config,
  1161. },
  1162. { .compatible = "samsung,s3c6410-spi",
  1163. .data = (void *)&s3c6410_spi_port_config,
  1164. },
  1165. { .compatible = "samsung,s5pc100-spi",
  1166. .data = (void *)&s5pc100_spi_port_config,
  1167. },
  1168. { .compatible = "samsung,s5pv210-spi",
  1169. .data = (void *)&s5pv210_spi_port_config,
  1170. },
  1171. { .compatible = "samsung,exynos4210-spi",
  1172. .data = (void *)&exynos4_spi_port_config,
  1173. },
  1174. { .compatible = "samsung,exynos5440-spi",
  1175. .data = (void *)&exynos5440_spi_port_config,
  1176. },
  1177. { },
  1178. };
  1179. MODULE_DEVICE_TABLE(of, s3c64xx_spi_dt_match);
  1180. static struct platform_driver s3c64xx_spi_driver = {
  1181. .driver = {
  1182. .name = "s3c64xx-spi",
  1183. .owner = THIS_MODULE,
  1184. .pm = &s3c64xx_spi_pm,
  1185. .of_match_table = of_match_ptr(s3c64xx_spi_dt_match),
  1186. },
  1187. .probe = s3c64xx_spi_probe,
  1188. .remove = s3c64xx_spi_remove,
  1189. .id_table = s3c64xx_spi_driver_ids,
  1190. };
  1191. MODULE_ALIAS("platform:s3c64xx-spi");
  1192. module_platform_driver(s3c64xx_spi_driver);
  1193. MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>");
  1194. MODULE_DESCRIPTION("S3C64XX SPI Controller Driver");
  1195. MODULE_LICENSE("GPL");