spi-omap-uwire.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570
  1. /*
  2. * MicroWire interface driver for OMAP
  3. *
  4. * Copyright 2003 MontaVista Software Inc. <source@mvista.com>
  5. *
  6. * Ported to 2.6 OMAP uwire interface.
  7. * Copyright (C) 2004 Texas Instruments.
  8. *
  9. * Generalization patches by Juha Yrjola <juha.yrjola@nokia.com>
  10. *
  11. * Copyright (C) 2005 David Brownell (ported to 2.6 SPI interface)
  12. * Copyright (C) 2006 Nokia
  13. *
  14. * Many updates by Imre Deak <imre.deak@nokia.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify it
  17. * under the terms of the GNU General Public License as published by the
  18. * Free Software Foundation; either version 2 of the License, or (at your
  19. * option) any later version.
  20. *
  21. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  22. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  23. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
  24. * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  25. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  26. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  27. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  28. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  29. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  30. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  31. *
  32. * You should have received a copy of the GNU General Public License along
  33. * with this program; if not, write to the Free Software Foundation, Inc.,
  34. * 675 Mass Ave, Cambridge, MA 02139, USA.
  35. */
  36. #include <linux/kernel.h>
  37. #include <linux/init.h>
  38. #include <linux/delay.h>
  39. #include <linux/platform_device.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/err.h>
  42. #include <linux/clk.h>
  43. #include <linux/slab.h>
  44. #include <linux/spi/spi.h>
  45. #include <linux/spi/spi_bitbang.h>
  46. #include <linux/module.h>
  47. #include <asm/irq.h>
  48. #include <mach/hardware.h>
  49. #include <asm/io.h>
  50. #include <asm/mach-types.h>
  51. #include <mach/mux.h>
  52. #include <mach/omap7xx.h> /* OMAP7XX_IO_CONF registers */
  53. /* FIXME address is now a platform device resource,
  54. * and irqs should show there too...
  55. */
  56. #define UWIRE_BASE_PHYS 0xFFFB3000
  57. /* uWire Registers: */
  58. #define UWIRE_IO_SIZE 0x20
  59. #define UWIRE_TDR 0x00
  60. #define UWIRE_RDR 0x00
  61. #define UWIRE_CSR 0x01
  62. #define UWIRE_SR1 0x02
  63. #define UWIRE_SR2 0x03
  64. #define UWIRE_SR3 0x04
  65. #define UWIRE_SR4 0x05
  66. #define UWIRE_SR5 0x06
  67. /* CSR bits */
  68. #define RDRB (1 << 15)
  69. #define CSRB (1 << 14)
  70. #define START (1 << 13)
  71. #define CS_CMD (1 << 12)
  72. /* SR1 or SR2 bits */
  73. #define UWIRE_READ_FALLING_EDGE 0x0001
  74. #define UWIRE_READ_RISING_EDGE 0x0000
  75. #define UWIRE_WRITE_FALLING_EDGE 0x0000
  76. #define UWIRE_WRITE_RISING_EDGE 0x0002
  77. #define UWIRE_CS_ACTIVE_LOW 0x0000
  78. #define UWIRE_CS_ACTIVE_HIGH 0x0004
  79. #define UWIRE_FREQ_DIV_2 0x0000
  80. #define UWIRE_FREQ_DIV_4 0x0008
  81. #define UWIRE_FREQ_DIV_8 0x0010
  82. #define UWIRE_CHK_READY 0x0020
  83. #define UWIRE_CLK_INVERTED 0x0040
  84. struct uwire_spi {
  85. struct spi_bitbang bitbang;
  86. struct clk *ck;
  87. };
  88. struct uwire_state {
  89. unsigned div1_idx;
  90. };
  91. /* REVISIT compile time constant for idx_shift? */
  92. /*
  93. * Or, put it in a structure which is used throughout the driver;
  94. * that avoids having to issue two loads for each bit of static data.
  95. */
  96. static unsigned int uwire_idx_shift;
  97. static void __iomem *uwire_base;
  98. static inline void uwire_write_reg(int idx, u16 val)
  99. {
  100. __raw_writew(val, uwire_base + (idx << uwire_idx_shift));
  101. }
  102. static inline u16 uwire_read_reg(int idx)
  103. {
  104. return __raw_readw(uwire_base + (idx << uwire_idx_shift));
  105. }
  106. static inline void omap_uwire_configure_mode(u8 cs, unsigned long flags)
  107. {
  108. u16 w, val = 0;
  109. int shift, reg;
  110. if (flags & UWIRE_CLK_INVERTED)
  111. val ^= 0x03;
  112. val = flags & 0x3f;
  113. if (cs & 1)
  114. shift = 6;
  115. else
  116. shift = 0;
  117. if (cs <= 1)
  118. reg = UWIRE_SR1;
  119. else
  120. reg = UWIRE_SR2;
  121. w = uwire_read_reg(reg);
  122. w &= ~(0x3f << shift);
  123. w |= val << shift;
  124. uwire_write_reg(reg, w);
  125. }
  126. static int wait_uwire_csr_flag(u16 mask, u16 val, int might_not_catch)
  127. {
  128. u16 w;
  129. int c = 0;
  130. unsigned long max_jiffies = jiffies + HZ;
  131. for (;;) {
  132. w = uwire_read_reg(UWIRE_CSR);
  133. if ((w & mask) == val)
  134. break;
  135. if (time_after(jiffies, max_jiffies)) {
  136. printk(KERN_ERR "%s: timeout. reg=%#06x "
  137. "mask=%#06x val=%#06x\n",
  138. __func__, w, mask, val);
  139. return -1;
  140. }
  141. c++;
  142. if (might_not_catch && c > 64)
  143. break;
  144. }
  145. return 0;
  146. }
  147. static void uwire_set_clk1_div(int div1_idx)
  148. {
  149. u16 w;
  150. w = uwire_read_reg(UWIRE_SR3);
  151. w &= ~(0x03 << 1);
  152. w |= div1_idx << 1;
  153. uwire_write_reg(UWIRE_SR3, w);
  154. }
  155. static void uwire_chipselect(struct spi_device *spi, int value)
  156. {
  157. struct uwire_state *ust = spi->controller_state;
  158. u16 w;
  159. int old_cs;
  160. BUG_ON(wait_uwire_csr_flag(CSRB, 0, 0));
  161. w = uwire_read_reg(UWIRE_CSR);
  162. old_cs = (w >> 10) & 0x03;
  163. if (value == BITBANG_CS_INACTIVE || old_cs != spi->chip_select) {
  164. /* Deselect this CS, or the previous CS */
  165. w &= ~CS_CMD;
  166. uwire_write_reg(UWIRE_CSR, w);
  167. }
  168. /* activate specfied chipselect */
  169. if (value == BITBANG_CS_ACTIVE) {
  170. uwire_set_clk1_div(ust->div1_idx);
  171. /* invert clock? */
  172. if (spi->mode & SPI_CPOL)
  173. uwire_write_reg(UWIRE_SR4, 1);
  174. else
  175. uwire_write_reg(UWIRE_SR4, 0);
  176. w = spi->chip_select << 10;
  177. w |= CS_CMD;
  178. uwire_write_reg(UWIRE_CSR, w);
  179. }
  180. }
  181. static int uwire_txrx(struct spi_device *spi, struct spi_transfer *t)
  182. {
  183. unsigned len = t->len;
  184. unsigned bits = t->bits_per_word ? : spi->bits_per_word;
  185. unsigned bytes;
  186. u16 val, w;
  187. int status = 0;
  188. if (!t->tx_buf && !t->rx_buf)
  189. return 0;
  190. w = spi->chip_select << 10;
  191. w |= CS_CMD;
  192. if (t->tx_buf) {
  193. const u8 *buf = t->tx_buf;
  194. /* NOTE: DMA could be used for TX transfers */
  195. /* write one or two bytes at a time */
  196. while (len >= 1) {
  197. /* tx bit 15 is first sent; we byteswap multibyte words
  198. * (msb-first) on the way out from memory.
  199. */
  200. val = *buf++;
  201. if (bits > 8) {
  202. bytes = 2;
  203. val |= *buf++ << 8;
  204. } else
  205. bytes = 1;
  206. val <<= 16 - bits;
  207. #ifdef VERBOSE
  208. pr_debug("%s: write-%d =%04x\n",
  209. dev_name(&spi->dev), bits, val);
  210. #endif
  211. if (wait_uwire_csr_flag(CSRB, 0, 0))
  212. goto eio;
  213. uwire_write_reg(UWIRE_TDR, val);
  214. /* start write */
  215. val = START | w | (bits << 5);
  216. uwire_write_reg(UWIRE_CSR, val);
  217. len -= bytes;
  218. /* Wait till write actually starts.
  219. * This is needed with MPU clock 60+ MHz.
  220. * REVISIT: we may not have time to catch it...
  221. */
  222. if (wait_uwire_csr_flag(CSRB, CSRB, 1))
  223. goto eio;
  224. status += bytes;
  225. }
  226. /* REVISIT: save this for later to get more i/o overlap */
  227. if (wait_uwire_csr_flag(CSRB, 0, 0))
  228. goto eio;
  229. } else if (t->rx_buf) {
  230. u8 *buf = t->rx_buf;
  231. /* read one or two bytes at a time */
  232. while (len) {
  233. if (bits > 8) {
  234. bytes = 2;
  235. } else
  236. bytes = 1;
  237. /* start read */
  238. val = START | w | (bits << 0);
  239. uwire_write_reg(UWIRE_CSR, val);
  240. len -= bytes;
  241. /* Wait till read actually starts */
  242. (void) wait_uwire_csr_flag(CSRB, CSRB, 1);
  243. if (wait_uwire_csr_flag(RDRB | CSRB,
  244. RDRB, 0))
  245. goto eio;
  246. /* rx bit 0 is last received; multibyte words will
  247. * be properly byteswapped on the way to memory.
  248. */
  249. val = uwire_read_reg(UWIRE_RDR);
  250. val &= (1 << bits) - 1;
  251. *buf++ = (u8) val;
  252. if (bytes == 2)
  253. *buf++ = val >> 8;
  254. status += bytes;
  255. #ifdef VERBOSE
  256. pr_debug("%s: read-%d =%04x\n",
  257. dev_name(&spi->dev), bits, val);
  258. #endif
  259. }
  260. }
  261. return status;
  262. eio:
  263. return -EIO;
  264. }
  265. static int uwire_setup_transfer(struct spi_device *spi, struct spi_transfer *t)
  266. {
  267. struct uwire_state *ust = spi->controller_state;
  268. struct uwire_spi *uwire;
  269. unsigned flags = 0;
  270. unsigned hz;
  271. unsigned long rate;
  272. int div1_idx;
  273. int div1;
  274. int div2;
  275. int status;
  276. uwire = spi_master_get_devdata(spi->master);
  277. /* mode 0..3, clock inverted separately;
  278. * standard nCS signaling;
  279. * don't treat DI=high as "not ready"
  280. */
  281. if (spi->mode & SPI_CS_HIGH)
  282. flags |= UWIRE_CS_ACTIVE_HIGH;
  283. if (spi->mode & SPI_CPOL)
  284. flags |= UWIRE_CLK_INVERTED;
  285. switch (spi->mode & (SPI_CPOL | SPI_CPHA)) {
  286. case SPI_MODE_0:
  287. case SPI_MODE_3:
  288. flags |= UWIRE_WRITE_FALLING_EDGE | UWIRE_READ_RISING_EDGE;
  289. break;
  290. case SPI_MODE_1:
  291. case SPI_MODE_2:
  292. flags |= UWIRE_WRITE_RISING_EDGE | UWIRE_READ_FALLING_EDGE;
  293. break;
  294. }
  295. /* assume it's already enabled */
  296. rate = clk_get_rate(uwire->ck);
  297. hz = spi->max_speed_hz;
  298. if (t != NULL && t->speed_hz)
  299. hz = t->speed_hz;
  300. if (!hz) {
  301. pr_debug("%s: zero speed?\n", dev_name(&spi->dev));
  302. status = -EINVAL;
  303. goto done;
  304. }
  305. /* F_INT = mpu_xor_clk / DIV1 */
  306. for (div1_idx = 0; div1_idx < 4; div1_idx++) {
  307. switch (div1_idx) {
  308. case 0:
  309. div1 = 2;
  310. break;
  311. case 1:
  312. div1 = 4;
  313. break;
  314. case 2:
  315. div1 = 7;
  316. break;
  317. default:
  318. case 3:
  319. div1 = 10;
  320. break;
  321. }
  322. div2 = (rate / div1 + hz - 1) / hz;
  323. if (div2 <= 8)
  324. break;
  325. }
  326. if (div1_idx == 4) {
  327. pr_debug("%s: lowest clock %ld, need %d\n",
  328. dev_name(&spi->dev), rate / 10 / 8, hz);
  329. status = -EDOM;
  330. goto done;
  331. }
  332. /* we have to cache this and reset in uwire_chipselect as this is a
  333. * global parameter and another uwire device can change it under
  334. * us */
  335. ust->div1_idx = div1_idx;
  336. uwire_set_clk1_div(div1_idx);
  337. rate /= div1;
  338. switch (div2) {
  339. case 0:
  340. case 1:
  341. case 2:
  342. flags |= UWIRE_FREQ_DIV_2;
  343. rate /= 2;
  344. break;
  345. case 3:
  346. case 4:
  347. flags |= UWIRE_FREQ_DIV_4;
  348. rate /= 4;
  349. break;
  350. case 5:
  351. case 6:
  352. case 7:
  353. case 8:
  354. flags |= UWIRE_FREQ_DIV_8;
  355. rate /= 8;
  356. break;
  357. }
  358. omap_uwire_configure_mode(spi->chip_select, flags);
  359. pr_debug("%s: uwire flags %02x, armxor %lu KHz, SCK %lu KHz\n",
  360. __func__, flags,
  361. clk_get_rate(uwire->ck) / 1000,
  362. rate / 1000);
  363. status = 0;
  364. done:
  365. return status;
  366. }
  367. static int uwire_setup(struct spi_device *spi)
  368. {
  369. struct uwire_state *ust = spi->controller_state;
  370. if (ust == NULL) {
  371. ust = kzalloc(sizeof(*ust), GFP_KERNEL);
  372. if (ust == NULL)
  373. return -ENOMEM;
  374. spi->controller_state = ust;
  375. }
  376. return uwire_setup_transfer(spi, NULL);
  377. }
  378. static void uwire_cleanup(struct spi_device *spi)
  379. {
  380. kfree(spi->controller_state);
  381. }
  382. static void uwire_off(struct uwire_spi *uwire)
  383. {
  384. uwire_write_reg(UWIRE_SR3, 0);
  385. clk_disable(uwire->ck);
  386. clk_put(uwire->ck);
  387. spi_master_put(uwire->bitbang.master);
  388. }
  389. static int uwire_probe(struct platform_device *pdev)
  390. {
  391. struct spi_master *master;
  392. struct uwire_spi *uwire;
  393. int status;
  394. master = spi_alloc_master(&pdev->dev, sizeof *uwire);
  395. if (!master)
  396. return -ENODEV;
  397. uwire = spi_master_get_devdata(master);
  398. uwire_base = ioremap(UWIRE_BASE_PHYS, UWIRE_IO_SIZE);
  399. if (!uwire_base) {
  400. dev_dbg(&pdev->dev, "can't ioremap UWIRE\n");
  401. spi_master_put(master);
  402. return -ENOMEM;
  403. }
  404. platform_set_drvdata(pdev, uwire);
  405. uwire->ck = clk_get(&pdev->dev, "fck");
  406. if (IS_ERR(uwire->ck)) {
  407. status = PTR_ERR(uwire->ck);
  408. dev_dbg(&pdev->dev, "no functional clock?\n");
  409. spi_master_put(master);
  410. iounmap(uwire_base);
  411. return status;
  412. }
  413. clk_enable(uwire->ck);
  414. if (cpu_is_omap7xx())
  415. uwire_idx_shift = 1;
  416. else
  417. uwire_idx_shift = 2;
  418. uwire_write_reg(UWIRE_SR3, 1);
  419. /* the spi->mode bits understood by this driver: */
  420. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  421. master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 16);
  422. master->flags = SPI_MASTER_HALF_DUPLEX;
  423. master->bus_num = 2; /* "official" */
  424. master->num_chipselect = 4;
  425. master->setup = uwire_setup;
  426. master->cleanup = uwire_cleanup;
  427. uwire->bitbang.master = master;
  428. uwire->bitbang.chipselect = uwire_chipselect;
  429. uwire->bitbang.setup_transfer = uwire_setup_transfer;
  430. uwire->bitbang.txrx_bufs = uwire_txrx;
  431. status = spi_bitbang_start(&uwire->bitbang);
  432. if (status < 0) {
  433. uwire_off(uwire);
  434. iounmap(uwire_base);
  435. }
  436. return status;
  437. }
  438. static int uwire_remove(struct platform_device *pdev)
  439. {
  440. struct uwire_spi *uwire = platform_get_drvdata(pdev);
  441. // FIXME remove all child devices, somewhere ...
  442. spi_bitbang_stop(&uwire->bitbang);
  443. uwire_off(uwire);
  444. iounmap(uwire_base);
  445. return 0;
  446. }
  447. /* work with hotplug and coldplug */
  448. MODULE_ALIAS("platform:omap_uwire");
  449. static struct platform_driver uwire_driver = {
  450. .driver = {
  451. .name = "omap_uwire",
  452. .owner = THIS_MODULE,
  453. },
  454. .probe = uwire_probe,
  455. .remove = uwire_remove,
  456. // suspend ... unuse ck
  457. // resume ... use ck
  458. };
  459. static int __init omap_uwire_init(void)
  460. {
  461. /* FIXME move these into the relevant board init code. also, include
  462. * H3 support; it uses tsc2101 like H2 (on a different chipselect).
  463. */
  464. if (machine_is_omap_h2()) {
  465. /* defaults: W21 SDO, U18 SDI, V19 SCL */
  466. omap_cfg_reg(N14_1610_UWIRE_CS0);
  467. omap_cfg_reg(N15_1610_UWIRE_CS1);
  468. }
  469. if (machine_is_omap_perseus2()) {
  470. /* configure pins: MPU_UW_nSCS1, MPU_UW_SDO, MPU_UW_SCLK */
  471. int val = omap_readl(OMAP7XX_IO_CONF_9) & ~0x00EEE000;
  472. omap_writel(val | 0x00AAA000, OMAP7XX_IO_CONF_9);
  473. }
  474. return platform_driver_register(&uwire_driver);
  475. }
  476. static void __exit omap_uwire_exit(void)
  477. {
  478. platform_driver_unregister(&uwire_driver);
  479. }
  480. subsys_initcall(omap_uwire_init);
  481. module_exit(omap_uwire_exit);
  482. MODULE_LICENSE("GPL");