spi-bcm63xx.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485
  1. /*
  2. * Broadcom BCM63xx SPI controller support
  3. *
  4. * Copyright (C) 2009-2012 Florian Fainelli <florian@openwrt.org>
  5. * Copyright (C) 2010 Tanguy Bouzeloc <tanguy.bouzeloc@efixo.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version 2
  10. * of the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the
  19. * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/clk.h>
  23. #include <linux/io.h>
  24. #include <linux/module.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/delay.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/spi/spi.h>
  29. #include <linux/completion.h>
  30. #include <linux/err.h>
  31. #include <linux/pm_runtime.h>
  32. #include <bcm63xx_dev_spi.h>
  33. #define BCM63XX_SPI_MAX_PREPEND 15
  34. struct bcm63xx_spi {
  35. struct completion done;
  36. void __iomem *regs;
  37. int irq;
  38. /* Platform data */
  39. unsigned fifo_size;
  40. unsigned int msg_type_shift;
  41. unsigned int msg_ctl_width;
  42. /* data iomem */
  43. u8 __iomem *tx_io;
  44. const u8 __iomem *rx_io;
  45. struct clk *clk;
  46. struct platform_device *pdev;
  47. };
  48. static inline u8 bcm_spi_readb(struct bcm63xx_spi *bs,
  49. unsigned int offset)
  50. {
  51. return bcm_readb(bs->regs + bcm63xx_spireg(offset));
  52. }
  53. static inline u16 bcm_spi_readw(struct bcm63xx_spi *bs,
  54. unsigned int offset)
  55. {
  56. return bcm_readw(bs->regs + bcm63xx_spireg(offset));
  57. }
  58. static inline void bcm_spi_writeb(struct bcm63xx_spi *bs,
  59. u8 value, unsigned int offset)
  60. {
  61. bcm_writeb(value, bs->regs + bcm63xx_spireg(offset));
  62. }
  63. static inline void bcm_spi_writew(struct bcm63xx_spi *bs,
  64. u16 value, unsigned int offset)
  65. {
  66. bcm_writew(value, bs->regs + bcm63xx_spireg(offset));
  67. }
  68. static const unsigned bcm63xx_spi_freq_table[SPI_CLK_MASK][2] = {
  69. { 20000000, SPI_CLK_20MHZ },
  70. { 12500000, SPI_CLK_12_50MHZ },
  71. { 6250000, SPI_CLK_6_250MHZ },
  72. { 3125000, SPI_CLK_3_125MHZ },
  73. { 1563000, SPI_CLK_1_563MHZ },
  74. { 781000, SPI_CLK_0_781MHZ },
  75. { 391000, SPI_CLK_0_391MHZ }
  76. };
  77. static void bcm63xx_spi_setup_transfer(struct spi_device *spi,
  78. struct spi_transfer *t)
  79. {
  80. struct bcm63xx_spi *bs = spi_master_get_devdata(spi->master);
  81. u8 clk_cfg, reg;
  82. int i;
  83. /* Find the closest clock configuration */
  84. for (i = 0; i < SPI_CLK_MASK; i++) {
  85. if (t->speed_hz >= bcm63xx_spi_freq_table[i][0]) {
  86. clk_cfg = bcm63xx_spi_freq_table[i][1];
  87. break;
  88. }
  89. }
  90. /* No matching configuration found, default to lowest */
  91. if (i == SPI_CLK_MASK)
  92. clk_cfg = SPI_CLK_0_391MHZ;
  93. /* clear existing clock configuration bits of the register */
  94. reg = bcm_spi_readb(bs, SPI_CLK_CFG);
  95. reg &= ~SPI_CLK_MASK;
  96. reg |= clk_cfg;
  97. bcm_spi_writeb(bs, reg, SPI_CLK_CFG);
  98. dev_dbg(&spi->dev, "Setting clock register to %02x (hz %d)\n",
  99. clk_cfg, t->speed_hz);
  100. }
  101. /* the spi->mode bits understood by this driver: */
  102. #define MODEBITS (SPI_CPOL | SPI_CPHA)
  103. static int bcm63xx_txrx_bufs(struct spi_device *spi, struct spi_transfer *first,
  104. unsigned int num_transfers)
  105. {
  106. struct bcm63xx_spi *bs = spi_master_get_devdata(spi->master);
  107. u16 msg_ctl;
  108. u16 cmd;
  109. u8 rx_tail;
  110. unsigned int i, timeout = 0, prepend_len = 0, len = 0;
  111. struct spi_transfer *t = first;
  112. bool do_rx = false;
  113. bool do_tx = false;
  114. /* Disable the CMD_DONE interrupt */
  115. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  116. dev_dbg(&spi->dev, "txrx: tx %p, rx %p, len %d\n",
  117. t->tx_buf, t->rx_buf, t->len);
  118. if (num_transfers > 1 && t->tx_buf && t->len <= BCM63XX_SPI_MAX_PREPEND)
  119. prepend_len = t->len;
  120. /* prepare the buffer */
  121. for (i = 0; i < num_transfers; i++) {
  122. if (t->tx_buf) {
  123. do_tx = true;
  124. memcpy_toio(bs->tx_io + len, t->tx_buf, t->len);
  125. /* don't prepend more than one tx */
  126. if (t != first)
  127. prepend_len = 0;
  128. }
  129. if (t->rx_buf) {
  130. do_rx = true;
  131. /* prepend is half-duplex write only */
  132. if (t == first)
  133. prepend_len = 0;
  134. }
  135. len += t->len;
  136. t = list_entry(t->transfer_list.next, struct spi_transfer,
  137. transfer_list);
  138. }
  139. reinit_completion(&bs->done);
  140. /* Fill in the Message control register */
  141. msg_ctl = (len << SPI_BYTE_CNT_SHIFT);
  142. if (do_rx && do_tx && prepend_len == 0)
  143. msg_ctl |= (SPI_FD_RW << bs->msg_type_shift);
  144. else if (do_rx)
  145. msg_ctl |= (SPI_HD_R << bs->msg_type_shift);
  146. else if (do_tx)
  147. msg_ctl |= (SPI_HD_W << bs->msg_type_shift);
  148. switch (bs->msg_ctl_width) {
  149. case 8:
  150. bcm_spi_writeb(bs, msg_ctl, SPI_MSG_CTL);
  151. break;
  152. case 16:
  153. bcm_spi_writew(bs, msg_ctl, SPI_MSG_CTL);
  154. break;
  155. }
  156. /* Issue the transfer */
  157. cmd = SPI_CMD_START_IMMEDIATE;
  158. cmd |= (prepend_len << SPI_CMD_PREPEND_BYTE_CNT_SHIFT);
  159. cmd |= (spi->chip_select << SPI_CMD_DEVICE_ID_SHIFT);
  160. bcm_spi_writew(bs, cmd, SPI_CMD);
  161. /* Enable the CMD_DONE interrupt */
  162. bcm_spi_writeb(bs, SPI_INTR_CMD_DONE, SPI_INT_MASK);
  163. timeout = wait_for_completion_timeout(&bs->done, HZ);
  164. if (!timeout)
  165. return -ETIMEDOUT;
  166. if (!do_rx)
  167. return 0;
  168. len = 0;
  169. t = first;
  170. /* Read out all the data */
  171. for (i = 0; i < num_transfers; i++) {
  172. if (t->rx_buf)
  173. memcpy_fromio(t->rx_buf, bs->rx_io + len, t->len);
  174. if (t != first || prepend_len == 0)
  175. len += t->len;
  176. t = list_entry(t->transfer_list.next, struct spi_transfer,
  177. transfer_list);
  178. }
  179. return 0;
  180. }
  181. static int bcm63xx_spi_transfer_one(struct spi_master *master,
  182. struct spi_message *m)
  183. {
  184. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  185. struct spi_transfer *t, *first = NULL;
  186. struct spi_device *spi = m->spi;
  187. int status = 0;
  188. unsigned int n_transfers = 0, total_len = 0;
  189. bool can_use_prepend = false;
  190. /*
  191. * This SPI controller does not support keeping CS active after a
  192. * transfer.
  193. * Work around this by merging as many transfers we can into one big
  194. * full-duplex transfers.
  195. */
  196. list_for_each_entry(t, &m->transfers, transfer_list) {
  197. if (!first)
  198. first = t;
  199. n_transfers++;
  200. total_len += t->len;
  201. if (n_transfers == 2 && !first->rx_buf && !t->tx_buf &&
  202. first->len <= BCM63XX_SPI_MAX_PREPEND)
  203. can_use_prepend = true;
  204. else if (can_use_prepend && t->tx_buf)
  205. can_use_prepend = false;
  206. /* we can only transfer one fifo worth of data */
  207. if ((can_use_prepend &&
  208. total_len > (bs->fifo_size + BCM63XX_SPI_MAX_PREPEND)) ||
  209. (!can_use_prepend && total_len > bs->fifo_size)) {
  210. dev_err(&spi->dev, "unable to do transfers larger than FIFO size (%i > %i)\n",
  211. total_len, bs->fifo_size);
  212. status = -EINVAL;
  213. goto exit;
  214. }
  215. /* all combined transfers have to have the same speed */
  216. if (t->speed_hz != first->speed_hz) {
  217. dev_err(&spi->dev, "unable to change speed between transfers\n");
  218. status = -EINVAL;
  219. goto exit;
  220. }
  221. /* CS will be deasserted directly after transfer */
  222. if (t->delay_usecs) {
  223. dev_err(&spi->dev, "unable to keep CS asserted after transfer\n");
  224. status = -EINVAL;
  225. goto exit;
  226. }
  227. if (t->cs_change ||
  228. list_is_last(&t->transfer_list, &m->transfers)) {
  229. /* configure adapter for a new transfer */
  230. bcm63xx_spi_setup_transfer(spi, first);
  231. /* send the data */
  232. status = bcm63xx_txrx_bufs(spi, first, n_transfers);
  233. if (status)
  234. goto exit;
  235. m->actual_length += total_len;
  236. first = NULL;
  237. n_transfers = 0;
  238. total_len = 0;
  239. can_use_prepend = false;
  240. }
  241. }
  242. exit:
  243. m->status = status;
  244. spi_finalize_current_message(master);
  245. return 0;
  246. }
  247. /* This driver supports single master mode only. Hence
  248. * CMD_DONE is the only interrupt we care about
  249. */
  250. static irqreturn_t bcm63xx_spi_interrupt(int irq, void *dev_id)
  251. {
  252. struct spi_master *master = (struct spi_master *)dev_id;
  253. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  254. u8 intr;
  255. /* Read interupts and clear them immediately */
  256. intr = bcm_spi_readb(bs, SPI_INT_STATUS);
  257. bcm_spi_writeb(bs, SPI_INTR_CLEAR_ALL, SPI_INT_STATUS);
  258. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  259. /* A transfer completed */
  260. if (intr & SPI_INTR_CMD_DONE)
  261. complete(&bs->done);
  262. return IRQ_HANDLED;
  263. }
  264. static int bcm63xx_spi_probe(struct platform_device *pdev)
  265. {
  266. struct resource *r;
  267. struct device *dev = &pdev->dev;
  268. struct bcm63xx_spi_pdata *pdata = dev_get_platdata(&pdev->dev);
  269. int irq;
  270. struct spi_master *master;
  271. struct clk *clk;
  272. struct bcm63xx_spi *bs;
  273. int ret;
  274. irq = platform_get_irq(pdev, 0);
  275. if (irq < 0) {
  276. dev_err(dev, "no irq\n");
  277. return -ENXIO;
  278. }
  279. clk = devm_clk_get(dev, "spi");
  280. if (IS_ERR(clk)) {
  281. dev_err(dev, "no clock for device\n");
  282. return PTR_ERR(clk);
  283. }
  284. master = spi_alloc_master(dev, sizeof(*bs));
  285. if (!master) {
  286. dev_err(dev, "out of memory\n");
  287. return -ENOMEM;
  288. }
  289. bs = spi_master_get_devdata(master);
  290. init_completion(&bs->done);
  291. platform_set_drvdata(pdev, master);
  292. bs->pdev = pdev;
  293. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  294. bs->regs = devm_ioremap_resource(&pdev->dev, r);
  295. if (IS_ERR(bs->regs)) {
  296. ret = PTR_ERR(bs->regs);
  297. goto out_err;
  298. }
  299. bs->irq = irq;
  300. bs->clk = clk;
  301. bs->fifo_size = pdata->fifo_size;
  302. ret = devm_request_irq(&pdev->dev, irq, bcm63xx_spi_interrupt, 0,
  303. pdev->name, master);
  304. if (ret) {
  305. dev_err(dev, "unable to request irq\n");
  306. goto out_err;
  307. }
  308. master->bus_num = pdata->bus_num;
  309. master->num_chipselect = pdata->num_chipselect;
  310. master->transfer_one_message = bcm63xx_spi_transfer_one;
  311. master->mode_bits = MODEBITS;
  312. master->bits_per_word_mask = SPI_BPW_MASK(8);
  313. master->auto_runtime_pm = true;
  314. bs->msg_type_shift = pdata->msg_type_shift;
  315. bs->msg_ctl_width = pdata->msg_ctl_width;
  316. bs->tx_io = (u8 *)(bs->regs + bcm63xx_spireg(SPI_MSG_DATA));
  317. bs->rx_io = (const u8 *)(bs->regs + bcm63xx_spireg(SPI_RX_DATA));
  318. switch (bs->msg_ctl_width) {
  319. case 8:
  320. case 16:
  321. break;
  322. default:
  323. dev_err(dev, "unsupported MSG_CTL width: %d\n",
  324. bs->msg_ctl_width);
  325. goto out_err;
  326. }
  327. /* Initialize hardware */
  328. ret = clk_prepare_enable(bs->clk);
  329. if (ret)
  330. goto out_err;
  331. bcm_spi_writeb(bs, SPI_INTR_CLEAR_ALL, SPI_INT_STATUS);
  332. /* register and we are done */
  333. ret = devm_spi_register_master(dev, master);
  334. if (ret) {
  335. dev_err(dev, "spi register failed\n");
  336. goto out_clk_disable;
  337. }
  338. dev_info(dev, "at 0x%08x (irq %d, FIFOs size %d)\n",
  339. r->start, irq, bs->fifo_size);
  340. return 0;
  341. out_clk_disable:
  342. clk_disable_unprepare(clk);
  343. out_err:
  344. spi_master_put(master);
  345. return ret;
  346. }
  347. static int bcm63xx_spi_remove(struct platform_device *pdev)
  348. {
  349. struct spi_master *master = platform_get_drvdata(pdev);
  350. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  351. /* reset spi block */
  352. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  353. /* HW shutdown */
  354. clk_disable_unprepare(bs->clk);
  355. return 0;
  356. }
  357. #ifdef CONFIG_PM_SLEEP
  358. static int bcm63xx_spi_suspend(struct device *dev)
  359. {
  360. struct spi_master *master = dev_get_drvdata(dev);
  361. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  362. spi_master_suspend(master);
  363. clk_disable_unprepare(bs->clk);
  364. return 0;
  365. }
  366. static int bcm63xx_spi_resume(struct device *dev)
  367. {
  368. struct spi_master *master = dev_get_drvdata(dev);
  369. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  370. int ret;
  371. ret = clk_prepare_enable(bs->clk);
  372. if (ret)
  373. return ret;
  374. spi_master_resume(master);
  375. return 0;
  376. }
  377. #endif
  378. static const struct dev_pm_ops bcm63xx_spi_pm_ops = {
  379. SET_SYSTEM_SLEEP_PM_OPS(bcm63xx_spi_suspend, bcm63xx_spi_resume)
  380. };
  381. static struct platform_driver bcm63xx_spi_driver = {
  382. .driver = {
  383. .name = "bcm63xx-spi",
  384. .owner = THIS_MODULE,
  385. .pm = &bcm63xx_spi_pm_ops,
  386. },
  387. .probe = bcm63xx_spi_probe,
  388. .remove = bcm63xx_spi_remove,
  389. };
  390. module_platform_driver(bcm63xx_spi_driver);
  391. MODULE_ALIAS("platform:bcm63xx_spi");
  392. MODULE_AUTHOR("Florian Fainelli <florian@openwrt.org>");
  393. MODULE_AUTHOR("Tanguy Bouzeloc <tanguy.bouzeloc@efixo.com>");
  394. MODULE_DESCRIPTION("Broadcom BCM63xx SPI Controller driver");
  395. MODULE_LICENSE("GPL");