pinctrl-prima2.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037
  1. /*
  2. * pinctrl pads, groups, functions for CSR SiRFprimaII
  3. *
  4. * Copyright (c) 2011 - 2014 Cambridge Silicon Radio Limited, a CSR plc group
  5. * company.
  6. *
  7. * Licensed under GPLv2 or later.
  8. */
  9. #include <linux/pinctrl/pinctrl.h>
  10. #include <linux/bitops.h>
  11. #include "pinctrl-sirf.h"
  12. /*
  13. * pad list for the pinmux subsystem
  14. * refer to CS-131858-DC-6A.xls
  15. */
  16. static const struct pinctrl_pin_desc sirfsoc_pads[] = {
  17. PINCTRL_PIN(0, "gpio0-0"),
  18. PINCTRL_PIN(1, "gpio0-1"),
  19. PINCTRL_PIN(2, "gpio0-2"),
  20. PINCTRL_PIN(3, "gpio0-3"),
  21. PINCTRL_PIN(4, "pwm0"),
  22. PINCTRL_PIN(5, "pwm1"),
  23. PINCTRL_PIN(6, "pwm2"),
  24. PINCTRL_PIN(7, "pwm3"),
  25. PINCTRL_PIN(8, "warm_rst_b"),
  26. PINCTRL_PIN(9, "odo_0"),
  27. PINCTRL_PIN(10, "odo_1"),
  28. PINCTRL_PIN(11, "dr_dir"),
  29. PINCTRL_PIN(12, "viprom_fa"),
  30. PINCTRL_PIN(13, "scl_1"),
  31. PINCTRL_PIN(14, "ntrst"),
  32. PINCTRL_PIN(15, "sda_1"),
  33. PINCTRL_PIN(16, "x_ldd[16]"),
  34. PINCTRL_PIN(17, "x_ldd[17]"),
  35. PINCTRL_PIN(18, "x_ldd[18]"),
  36. PINCTRL_PIN(19, "x_ldd[19]"),
  37. PINCTRL_PIN(20, "x_ldd[20]"),
  38. PINCTRL_PIN(21, "x_ldd[21]"),
  39. PINCTRL_PIN(22, "x_ldd[22]"),
  40. PINCTRL_PIN(23, "x_ldd[23], lcdrom_frdy"),
  41. PINCTRL_PIN(24, "gps_sgn"),
  42. PINCTRL_PIN(25, "gps_mag"),
  43. PINCTRL_PIN(26, "gps_clk"),
  44. PINCTRL_PIN(27, "sd_cd_b_1"),
  45. PINCTRL_PIN(28, "sd_vcc_on_1"),
  46. PINCTRL_PIN(29, "sd_wp_b_1"),
  47. PINCTRL_PIN(30, "sd_clk_3"),
  48. PINCTRL_PIN(31, "sd_cmd_3"),
  49. PINCTRL_PIN(32, "x_sd_dat_3[0]"),
  50. PINCTRL_PIN(33, "x_sd_dat_3[1]"),
  51. PINCTRL_PIN(34, "x_sd_dat_3[2]"),
  52. PINCTRL_PIN(35, "x_sd_dat_3[3]"),
  53. PINCTRL_PIN(36, "x_sd_clk_4"),
  54. PINCTRL_PIN(37, "x_sd_cmd_4"),
  55. PINCTRL_PIN(38, "x_sd_dat_4[0]"),
  56. PINCTRL_PIN(39, "x_sd_dat_4[1]"),
  57. PINCTRL_PIN(40, "x_sd_dat_4[2]"),
  58. PINCTRL_PIN(41, "x_sd_dat_4[3]"),
  59. PINCTRL_PIN(42, "x_cko_1"),
  60. PINCTRL_PIN(43, "x_ac97_bit_clk"),
  61. PINCTRL_PIN(44, "x_ac97_dout"),
  62. PINCTRL_PIN(45, "x_ac97_din"),
  63. PINCTRL_PIN(46, "x_ac97_sync"),
  64. PINCTRL_PIN(47, "x_txd_1"),
  65. PINCTRL_PIN(48, "x_txd_2"),
  66. PINCTRL_PIN(49, "x_rxd_1"),
  67. PINCTRL_PIN(50, "x_rxd_2"),
  68. PINCTRL_PIN(51, "x_usclk_0"),
  69. PINCTRL_PIN(52, "x_utxd_0"),
  70. PINCTRL_PIN(53, "x_urxd_0"),
  71. PINCTRL_PIN(54, "x_utfs_0"),
  72. PINCTRL_PIN(55, "x_urfs_0"),
  73. PINCTRL_PIN(56, "x_usclk_1"),
  74. PINCTRL_PIN(57, "x_utxd_1"),
  75. PINCTRL_PIN(58, "x_urxd_1"),
  76. PINCTRL_PIN(59, "x_utfs_1"),
  77. PINCTRL_PIN(60, "x_urfs_1"),
  78. PINCTRL_PIN(61, "x_usclk_2"),
  79. PINCTRL_PIN(62, "x_utxd_2"),
  80. PINCTRL_PIN(63, "x_urxd_2"),
  81. PINCTRL_PIN(64, "x_utfs_2"),
  82. PINCTRL_PIN(65, "x_urfs_2"),
  83. PINCTRL_PIN(66, "x_df_we_b"),
  84. PINCTRL_PIN(67, "x_df_re_b"),
  85. PINCTRL_PIN(68, "x_txd_0"),
  86. PINCTRL_PIN(69, "x_rxd_0"),
  87. PINCTRL_PIN(78, "x_cko_0"),
  88. PINCTRL_PIN(79, "x_vip_pxd[7]"),
  89. PINCTRL_PIN(80, "x_vip_pxd[6]"),
  90. PINCTRL_PIN(81, "x_vip_pxd[5]"),
  91. PINCTRL_PIN(82, "x_vip_pxd[4]"),
  92. PINCTRL_PIN(83, "x_vip_pxd[3]"),
  93. PINCTRL_PIN(84, "x_vip_pxd[2]"),
  94. PINCTRL_PIN(85, "x_vip_pxd[1]"),
  95. PINCTRL_PIN(86, "x_vip_pxd[0]"),
  96. PINCTRL_PIN(87, "x_vip_vsync"),
  97. PINCTRL_PIN(88, "x_vip_hsync"),
  98. PINCTRL_PIN(89, "x_vip_pxclk"),
  99. PINCTRL_PIN(90, "x_sda_0"),
  100. PINCTRL_PIN(91, "x_scl_0"),
  101. PINCTRL_PIN(92, "x_df_ry_by"),
  102. PINCTRL_PIN(93, "x_df_cs_b[1]"),
  103. PINCTRL_PIN(94, "x_df_cs_b[0]"),
  104. PINCTRL_PIN(95, "x_l_pclk"),
  105. PINCTRL_PIN(96, "x_l_lck"),
  106. PINCTRL_PIN(97, "x_l_fck"),
  107. PINCTRL_PIN(98, "x_l_de"),
  108. PINCTRL_PIN(99, "x_ldd[0]"),
  109. PINCTRL_PIN(100, "x_ldd[1]"),
  110. PINCTRL_PIN(101, "x_ldd[2]"),
  111. PINCTRL_PIN(102, "x_ldd[3]"),
  112. PINCTRL_PIN(103, "x_ldd[4]"),
  113. PINCTRL_PIN(104, "x_ldd[5]"),
  114. PINCTRL_PIN(105, "x_ldd[6]"),
  115. PINCTRL_PIN(106, "x_ldd[7]"),
  116. PINCTRL_PIN(107, "x_ldd[8]"),
  117. PINCTRL_PIN(108, "x_ldd[9]"),
  118. PINCTRL_PIN(109, "x_ldd[10]"),
  119. PINCTRL_PIN(110, "x_ldd[11]"),
  120. PINCTRL_PIN(111, "x_ldd[12]"),
  121. PINCTRL_PIN(112, "x_ldd[13]"),
  122. PINCTRL_PIN(113, "x_ldd[14]"),
  123. PINCTRL_PIN(114, "x_ldd[15]"),
  124. PINCTRL_PIN(115, "x_usb1_dp"),
  125. PINCTRL_PIN(116, "x_usb1_dn"),
  126. };
  127. static const struct sirfsoc_muxmask lcd_16bits_sirfsoc_muxmask[] = {
  128. {
  129. .group = 3,
  130. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  131. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  132. BIT(17) | BIT(18),
  133. }, {
  134. .group = 2,
  135. .mask = BIT(31),
  136. },
  137. };
  138. static const struct sirfsoc_padmux lcd_16bits_padmux = {
  139. .muxmask_counts = ARRAY_SIZE(lcd_16bits_sirfsoc_muxmask),
  140. .muxmask = lcd_16bits_sirfsoc_muxmask,
  141. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  142. .funcmask = BIT(4),
  143. .funcval = 0,
  144. };
  145. static const unsigned lcd_16bits_pins[] = { 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  146. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114 };
  147. static const struct sirfsoc_muxmask lcd_18bits_muxmask[] = {
  148. {
  149. .group = 3,
  150. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  151. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  152. BIT(17) | BIT(18),
  153. }, {
  154. .group = 2,
  155. .mask = BIT(31),
  156. }, {
  157. .group = 0,
  158. .mask = BIT(16) | BIT(17),
  159. },
  160. };
  161. static const struct sirfsoc_padmux lcd_18bits_padmux = {
  162. .muxmask_counts = ARRAY_SIZE(lcd_18bits_muxmask),
  163. .muxmask = lcd_18bits_muxmask,
  164. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  165. .funcmask = BIT(4),
  166. .funcval = 0,
  167. };
  168. static const unsigned lcd_18bits_pins[] = { 16, 17, 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  169. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114};
  170. static const struct sirfsoc_muxmask lcd_24bits_muxmask[] = {
  171. {
  172. .group = 3,
  173. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  174. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  175. BIT(17) | BIT(18),
  176. }, {
  177. .group = 2,
  178. .mask = BIT(31),
  179. }, {
  180. .group = 0,
  181. .mask = BIT(16) | BIT(17) | BIT(18) | BIT(19) | BIT(20) | BIT(21) | BIT(22) | BIT(23),
  182. },
  183. };
  184. static const struct sirfsoc_padmux lcd_24bits_padmux = {
  185. .muxmask_counts = ARRAY_SIZE(lcd_24bits_muxmask),
  186. .muxmask = lcd_24bits_muxmask,
  187. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  188. .funcmask = BIT(4),
  189. .funcval = 0,
  190. };
  191. static const unsigned lcd_24bits_pins[] = { 16, 17, 18, 19, 20, 21, 22, 23, 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  192. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114 };
  193. static const struct sirfsoc_muxmask lcdrom_muxmask[] = {
  194. {
  195. .group = 3,
  196. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  197. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  198. BIT(17) | BIT(18),
  199. }, {
  200. .group = 2,
  201. .mask = BIT(31),
  202. }, {
  203. .group = 0,
  204. .mask = BIT(23),
  205. },
  206. };
  207. static const struct sirfsoc_padmux lcdrom_padmux = {
  208. .muxmask_counts = ARRAY_SIZE(lcdrom_muxmask),
  209. .muxmask = lcdrom_muxmask,
  210. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  211. .funcmask = BIT(4),
  212. .funcval = BIT(4),
  213. };
  214. static const unsigned lcdrom_pins[] = { 23, 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  215. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114 };
  216. static const struct sirfsoc_muxmask uart0_muxmask[] = {
  217. {
  218. .group = 2,
  219. .mask = BIT(4) | BIT(5),
  220. }, {
  221. .group = 1,
  222. .mask = BIT(23) | BIT(28),
  223. },
  224. };
  225. static const struct sirfsoc_padmux uart0_padmux = {
  226. .muxmask_counts = ARRAY_SIZE(uart0_muxmask),
  227. .muxmask = uart0_muxmask,
  228. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  229. .funcmask = BIT(9),
  230. .funcval = BIT(9),
  231. };
  232. static const unsigned uart0_pins[] = { 55, 60, 68, 69 };
  233. static const struct sirfsoc_muxmask uart0_nostreamctrl_muxmask[] = {
  234. {
  235. .group = 2,
  236. .mask = BIT(4) | BIT(5),
  237. },
  238. };
  239. static const struct sirfsoc_padmux uart0_nostreamctrl_padmux = {
  240. .muxmask_counts = ARRAY_SIZE(uart0_nostreamctrl_muxmask),
  241. .muxmask = uart0_nostreamctrl_muxmask,
  242. };
  243. static const unsigned uart0_nostreamctrl_pins[] = { 68, 69 };
  244. static const struct sirfsoc_muxmask uart1_muxmask[] = {
  245. {
  246. .group = 1,
  247. .mask = BIT(15) | BIT(17),
  248. },
  249. };
  250. static const struct sirfsoc_padmux uart1_padmux = {
  251. .muxmask_counts = ARRAY_SIZE(uart1_muxmask),
  252. .muxmask = uart1_muxmask,
  253. };
  254. static const unsigned uart1_pins[] = { 47, 49 };
  255. static const struct sirfsoc_muxmask uart2_muxmask[] = {
  256. {
  257. .group = 1,
  258. .mask = BIT(16) | BIT(18) | BIT(24) | BIT(27),
  259. },
  260. };
  261. static const struct sirfsoc_padmux uart2_padmux = {
  262. .muxmask_counts = ARRAY_SIZE(uart2_muxmask),
  263. .muxmask = uart2_muxmask,
  264. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  265. .funcmask = BIT(10),
  266. .funcval = BIT(10),
  267. };
  268. static const unsigned uart2_pins[] = { 48, 50, 56, 59 };
  269. static const struct sirfsoc_muxmask uart2_nostreamctrl_muxmask[] = {
  270. {
  271. .group = 1,
  272. .mask = BIT(16) | BIT(18),
  273. },
  274. };
  275. static const struct sirfsoc_padmux uart2_nostreamctrl_padmux = {
  276. .muxmask_counts = ARRAY_SIZE(uart2_nostreamctrl_muxmask),
  277. .muxmask = uart2_nostreamctrl_muxmask,
  278. };
  279. static const unsigned uart2_nostreamctrl_pins[] = { 48, 50 };
  280. static const struct sirfsoc_muxmask sdmmc3_muxmask[] = {
  281. {
  282. .group = 0,
  283. .mask = BIT(30) | BIT(31),
  284. }, {
  285. .group = 1,
  286. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3),
  287. },
  288. };
  289. static const struct sirfsoc_padmux sdmmc3_padmux = {
  290. .muxmask_counts = ARRAY_SIZE(sdmmc3_muxmask),
  291. .muxmask = sdmmc3_muxmask,
  292. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  293. .funcmask = BIT(7),
  294. .funcval = 0,
  295. };
  296. static const unsigned sdmmc3_pins[] = { 30, 31, 32, 33, 34, 35 };
  297. static const struct sirfsoc_muxmask spi0_muxmask[] = {
  298. {
  299. .group = 1,
  300. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3),
  301. },
  302. };
  303. static const struct sirfsoc_padmux spi0_padmux = {
  304. .muxmask_counts = ARRAY_SIZE(spi0_muxmask),
  305. .muxmask = spi0_muxmask,
  306. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  307. .funcmask = BIT(7),
  308. .funcval = BIT(7),
  309. };
  310. static const unsigned spi0_pins[] = { 32, 33, 34, 35 };
  311. static const struct sirfsoc_muxmask sdmmc4_muxmask[] = {
  312. {
  313. .group = 1,
  314. .mask = BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) | BIT(9),
  315. },
  316. };
  317. static const struct sirfsoc_padmux sdmmc4_padmux = {
  318. .muxmask_counts = ARRAY_SIZE(sdmmc4_muxmask),
  319. .muxmask = sdmmc4_muxmask,
  320. };
  321. static const unsigned sdmmc4_pins[] = { 36, 37, 38, 39, 40, 41 };
  322. static const struct sirfsoc_muxmask cko1_muxmask[] = {
  323. {
  324. .group = 1,
  325. .mask = BIT(10),
  326. },
  327. };
  328. static const struct sirfsoc_padmux cko1_padmux = {
  329. .muxmask_counts = ARRAY_SIZE(cko1_muxmask),
  330. .muxmask = cko1_muxmask,
  331. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  332. .funcmask = BIT(3),
  333. .funcval = 0,
  334. };
  335. static const unsigned cko1_pins[] = { 42 };
  336. static const struct sirfsoc_muxmask i2s_muxmask[] = {
  337. {
  338. .group = 1,
  339. .mask =
  340. BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(19)
  341. | BIT(23) | BIT(28),
  342. },
  343. };
  344. static const struct sirfsoc_padmux i2s_padmux = {
  345. .muxmask_counts = ARRAY_SIZE(i2s_muxmask),
  346. .muxmask = i2s_muxmask,
  347. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  348. .funcmask = BIT(3) | BIT(9),
  349. .funcval = BIT(3),
  350. };
  351. static const unsigned i2s_pins[] = { 42, 43, 44, 45, 46, 51, 55, 60 };
  352. static const struct sirfsoc_muxmask ac97_muxmask[] = {
  353. {
  354. .group = 1,
  355. .mask = BIT(11) | BIT(12) | BIT(13) | BIT(14),
  356. },
  357. };
  358. static const struct sirfsoc_padmux ac97_padmux = {
  359. .muxmask_counts = ARRAY_SIZE(ac97_muxmask),
  360. .muxmask = ac97_muxmask,
  361. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  362. .funcmask = BIT(8),
  363. .funcval = 0,
  364. };
  365. static const unsigned ac97_pins[] = { 43, 44, 45, 46 };
  366. static const struct sirfsoc_muxmask spi1_muxmask[] = {
  367. {
  368. .group = 1,
  369. .mask = BIT(11) | BIT(12) | BIT(13) | BIT(14),
  370. },
  371. };
  372. static const struct sirfsoc_padmux spi1_padmux = {
  373. .muxmask_counts = ARRAY_SIZE(spi1_muxmask),
  374. .muxmask = spi1_muxmask,
  375. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  376. .funcmask = BIT(8),
  377. .funcval = BIT(8),
  378. };
  379. static const unsigned spi1_pins[] = { 43, 44, 45, 46 };
  380. static const struct sirfsoc_muxmask sdmmc1_muxmask[] = {
  381. {
  382. .group = 0,
  383. .mask = BIT(27) | BIT(28) | BIT(29),
  384. },
  385. };
  386. static const struct sirfsoc_padmux sdmmc1_padmux = {
  387. .muxmask_counts = ARRAY_SIZE(sdmmc1_muxmask),
  388. .muxmask = sdmmc1_muxmask,
  389. };
  390. static const unsigned sdmmc1_pins[] = { 27, 28, 29 };
  391. static const struct sirfsoc_muxmask gps_muxmask[] = {
  392. {
  393. .group = 0,
  394. .mask = BIT(24) | BIT(25) | BIT(26),
  395. },
  396. };
  397. static const struct sirfsoc_padmux gps_padmux = {
  398. .muxmask_counts = ARRAY_SIZE(gps_muxmask),
  399. .muxmask = gps_muxmask,
  400. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  401. .funcmask = BIT(12) | BIT(13) | BIT(14),
  402. .funcval = BIT(12),
  403. };
  404. static const unsigned gps_pins[] = { 24, 25, 26 };
  405. static const struct sirfsoc_muxmask sdmmc5_muxmask[] = {
  406. {
  407. .group = 0,
  408. .mask = BIT(24) | BIT(25) | BIT(26),
  409. },
  410. };
  411. static const struct sirfsoc_padmux sdmmc5_padmux = {
  412. .muxmask_counts = ARRAY_SIZE(sdmmc5_muxmask),
  413. .muxmask = sdmmc5_muxmask,
  414. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  415. .funcmask = BIT(13) | BIT(14),
  416. .funcval = BIT(13) | BIT(14),
  417. };
  418. static const unsigned sdmmc5_pins[] = { 24, 25, 26 };
  419. static const struct sirfsoc_muxmask usp0_muxmask[] = {
  420. {
  421. .group = 1,
  422. .mask = BIT(19) | BIT(20) | BIT(21) | BIT(22) | BIT(23),
  423. },
  424. };
  425. static const struct sirfsoc_padmux usp0_padmux = {
  426. .muxmask_counts = ARRAY_SIZE(usp0_muxmask),
  427. .muxmask = usp0_muxmask,
  428. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  429. .funcmask = BIT(1) | BIT(2) | BIT(6) | BIT(9),
  430. .funcval = 0,
  431. };
  432. static const unsigned usp0_pins[] = { 51, 52, 53, 54, 55 };
  433. static const struct sirfsoc_muxmask usp0_only_utfs_muxmask[] = {
  434. {
  435. .group = 1,
  436. .mask = BIT(19) | BIT(20) | BIT(21) | BIT(22),
  437. },
  438. };
  439. static const struct sirfsoc_padmux usp0_only_utfs_padmux = {
  440. .muxmask_counts = ARRAY_SIZE(usp0_only_utfs_muxmask),
  441. .muxmask = usp0_only_utfs_muxmask,
  442. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  443. .funcmask = BIT(1) | BIT(2) | BIT(6),
  444. .funcval = 0,
  445. };
  446. static const unsigned usp0_only_utfs_pins[] = { 51, 52, 53, 54 };
  447. static const struct sirfsoc_muxmask usp0_only_urfs_muxmask[] = {
  448. {
  449. .group = 1,
  450. .mask = BIT(19) | BIT(20) | BIT(21) | BIT(23),
  451. },
  452. };
  453. static const struct sirfsoc_padmux usp0_only_urfs_padmux = {
  454. .muxmask_counts = ARRAY_SIZE(usp0_only_urfs_muxmask),
  455. .muxmask = usp0_only_urfs_muxmask,
  456. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  457. .funcmask = BIT(1) | BIT(2) | BIT(9),
  458. .funcval = 0,
  459. };
  460. static const unsigned usp0_only_urfs_pins[] = { 51, 52, 53, 55 };
  461. static const struct sirfsoc_muxmask usp0_uart_nostreamctrl_muxmask[] = {
  462. {
  463. .group = 1,
  464. .mask = BIT(20) | BIT(21),
  465. },
  466. };
  467. static const struct sirfsoc_padmux usp0_uart_nostreamctrl_padmux = {
  468. .muxmask_counts = ARRAY_SIZE(usp0_uart_nostreamctrl_muxmask),
  469. .muxmask = usp0_uart_nostreamctrl_muxmask,
  470. };
  471. static const unsigned usp0_uart_nostreamctrl_pins[] = { 52, 53 };
  472. static const struct sirfsoc_muxmask usp1_muxmask[] = {
  473. {
  474. .group = 1,
  475. .mask = BIT(24) | BIT(25) | BIT(26) | BIT(27) | BIT(28),
  476. },
  477. };
  478. static const struct sirfsoc_padmux usp1_padmux = {
  479. .muxmask_counts = ARRAY_SIZE(usp1_muxmask),
  480. .muxmask = usp1_muxmask,
  481. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  482. .funcmask = BIT(1) | BIT(9) | BIT(10) | BIT(11),
  483. .funcval = 0,
  484. };
  485. static const unsigned usp1_pins[] = { 56, 57, 58, 59, 60 };
  486. static const struct sirfsoc_muxmask usp1_uart_nostreamctrl_muxmask[] = {
  487. {
  488. .group = 1,
  489. .mask = BIT(25) | BIT(26),
  490. },
  491. };
  492. static const struct sirfsoc_padmux usp1_uart_nostreamctrl_padmux = {
  493. .muxmask_counts = ARRAY_SIZE(usp1_uart_nostreamctrl_muxmask),
  494. .muxmask = usp1_uart_nostreamctrl_muxmask,
  495. };
  496. static const unsigned usp1_uart_nostreamctrl_pins[] = { 57, 58 };
  497. static const struct sirfsoc_muxmask usp2_muxmask[] = {
  498. {
  499. .group = 1,
  500. .mask = BIT(29) | BIT(30) | BIT(31),
  501. }, {
  502. .group = 2,
  503. .mask = BIT(0) | BIT(1),
  504. },
  505. };
  506. static const struct sirfsoc_padmux usp2_padmux = {
  507. .muxmask_counts = ARRAY_SIZE(usp2_muxmask),
  508. .muxmask = usp2_muxmask,
  509. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  510. .funcmask = BIT(13) | BIT(14),
  511. .funcval = 0,
  512. };
  513. static const unsigned usp2_pins[] = { 61, 62, 63, 64, 65 };
  514. static const struct sirfsoc_muxmask usp2_uart_nostreamctrl_muxmask[] = {
  515. {
  516. .group = 1,
  517. .mask = BIT(30) | BIT(31),
  518. },
  519. };
  520. static const struct sirfsoc_padmux usp2_uart_nostreamctrl_padmux = {
  521. .muxmask_counts = ARRAY_SIZE(usp2_uart_nostreamctrl_muxmask),
  522. .muxmask = usp2_uart_nostreamctrl_muxmask,
  523. };
  524. static const unsigned usp2_uart_nostreamctrl_pins[] = { 62, 63 };
  525. static const struct sirfsoc_muxmask nand_muxmask[] = {
  526. {
  527. .group = 2,
  528. .mask = BIT(2) | BIT(3) | BIT(28) | BIT(29) | BIT(30),
  529. },
  530. };
  531. static const struct sirfsoc_padmux nand_padmux = {
  532. .muxmask_counts = ARRAY_SIZE(nand_muxmask),
  533. .muxmask = nand_muxmask,
  534. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  535. .funcmask = BIT(5),
  536. .funcval = 0,
  537. };
  538. static const unsigned nand_pins[] = { 64, 65, 92, 93, 94 };
  539. static const struct sirfsoc_padmux sdmmc0_padmux = {
  540. .muxmask_counts = 0,
  541. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  542. .funcmask = BIT(5),
  543. .funcval = 0,
  544. };
  545. static const unsigned sdmmc0_pins[] = { };
  546. static const struct sirfsoc_muxmask sdmmc2_muxmask[] = {
  547. {
  548. .group = 2,
  549. .mask = BIT(2) | BIT(3),
  550. },
  551. };
  552. static const struct sirfsoc_padmux sdmmc2_padmux = {
  553. .muxmask_counts = ARRAY_SIZE(sdmmc2_muxmask),
  554. .muxmask = sdmmc2_muxmask,
  555. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  556. .funcmask = BIT(5),
  557. .funcval = BIT(5),
  558. };
  559. static const unsigned sdmmc2_pins[] = { 66, 67 };
  560. static const struct sirfsoc_muxmask cko0_muxmask[] = {
  561. {
  562. .group = 2,
  563. .mask = BIT(14),
  564. },
  565. };
  566. static const struct sirfsoc_padmux cko0_padmux = {
  567. .muxmask_counts = ARRAY_SIZE(cko0_muxmask),
  568. .muxmask = cko0_muxmask,
  569. };
  570. static const unsigned cko0_pins[] = { 78 };
  571. static const struct sirfsoc_muxmask vip_muxmask[] = {
  572. {
  573. .group = 2,
  574. .mask = BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19)
  575. | BIT(20) | BIT(21) | BIT(22) | BIT(23) | BIT(24) |
  576. BIT(25),
  577. },
  578. };
  579. static const struct sirfsoc_padmux vip_padmux = {
  580. .muxmask_counts = ARRAY_SIZE(vip_muxmask),
  581. .muxmask = vip_muxmask,
  582. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  583. .funcmask = BIT(0),
  584. .funcval = 0,
  585. };
  586. static const unsigned vip_pins[] = { 79, 80, 81, 82, 83, 84, 85, 86, 87, 88, 89 };
  587. static const struct sirfsoc_muxmask i2c0_muxmask[] = {
  588. {
  589. .group = 2,
  590. .mask = BIT(26) | BIT(27),
  591. },
  592. };
  593. static const struct sirfsoc_padmux i2c0_padmux = {
  594. .muxmask_counts = ARRAY_SIZE(i2c0_muxmask),
  595. .muxmask = i2c0_muxmask,
  596. };
  597. static const unsigned i2c0_pins[] = { 90, 91 };
  598. static const struct sirfsoc_muxmask i2c1_muxmask[] = {
  599. {
  600. .group = 0,
  601. .mask = BIT(13) | BIT(15),
  602. },
  603. };
  604. static const struct sirfsoc_padmux i2c1_padmux = {
  605. .muxmask_counts = ARRAY_SIZE(i2c1_muxmask),
  606. .muxmask = i2c1_muxmask,
  607. };
  608. static const unsigned i2c1_pins[] = { 13, 15 };
  609. static const struct sirfsoc_muxmask viprom_muxmask[] = {
  610. {
  611. .group = 2,
  612. .mask = BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19)
  613. | BIT(20) | BIT(21) | BIT(22) | BIT(23) | BIT(24) |
  614. BIT(25),
  615. }, {
  616. .group = 0,
  617. .mask = BIT(12),
  618. },
  619. };
  620. static const struct sirfsoc_padmux viprom_padmux = {
  621. .muxmask_counts = ARRAY_SIZE(viprom_muxmask),
  622. .muxmask = viprom_muxmask,
  623. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  624. .funcmask = BIT(0),
  625. .funcval = BIT(0),
  626. };
  627. static const unsigned viprom_pins[] = { 12, 79, 80, 81, 82, 83, 84, 85, 86, 87, 88, 89 };
  628. static const struct sirfsoc_muxmask pwm0_muxmask[] = {
  629. {
  630. .group = 0,
  631. .mask = BIT(4),
  632. },
  633. };
  634. static const struct sirfsoc_padmux pwm0_padmux = {
  635. .muxmask_counts = ARRAY_SIZE(pwm0_muxmask),
  636. .muxmask = pwm0_muxmask,
  637. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  638. .funcmask = BIT(12),
  639. .funcval = 0,
  640. };
  641. static const unsigned pwm0_pins[] = { 4 };
  642. static const struct sirfsoc_muxmask pwm1_muxmask[] = {
  643. {
  644. .group = 0,
  645. .mask = BIT(5),
  646. },
  647. };
  648. static const struct sirfsoc_padmux pwm1_padmux = {
  649. .muxmask_counts = ARRAY_SIZE(pwm1_muxmask),
  650. .muxmask = pwm1_muxmask,
  651. };
  652. static const unsigned pwm1_pins[] = { 5 };
  653. static const struct sirfsoc_muxmask pwm2_muxmask[] = {
  654. {
  655. .group = 0,
  656. .mask = BIT(6),
  657. },
  658. };
  659. static const struct sirfsoc_padmux pwm2_padmux = {
  660. .muxmask_counts = ARRAY_SIZE(pwm2_muxmask),
  661. .muxmask = pwm2_muxmask,
  662. };
  663. static const unsigned pwm2_pins[] = { 6 };
  664. static const struct sirfsoc_muxmask pwm3_muxmask[] = {
  665. {
  666. .group = 0,
  667. .mask = BIT(7),
  668. },
  669. };
  670. static const struct sirfsoc_padmux pwm3_padmux = {
  671. .muxmask_counts = ARRAY_SIZE(pwm3_muxmask),
  672. .muxmask = pwm3_muxmask,
  673. };
  674. static const unsigned pwm3_pins[] = { 7 };
  675. static const struct sirfsoc_muxmask warm_rst_muxmask[] = {
  676. {
  677. .group = 0,
  678. .mask = BIT(8),
  679. },
  680. };
  681. static const struct sirfsoc_padmux warm_rst_padmux = {
  682. .muxmask_counts = ARRAY_SIZE(warm_rst_muxmask),
  683. .muxmask = warm_rst_muxmask,
  684. };
  685. static const unsigned warm_rst_pins[] = { 8 };
  686. static const struct sirfsoc_muxmask usb0_utmi_drvbus_muxmask[] = {
  687. {
  688. .group = 1,
  689. .mask = BIT(22),
  690. },
  691. };
  692. static const struct sirfsoc_padmux usb0_utmi_drvbus_padmux = {
  693. .muxmask_counts = ARRAY_SIZE(usb0_utmi_drvbus_muxmask),
  694. .muxmask = usb0_utmi_drvbus_muxmask,
  695. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  696. .funcmask = BIT(6),
  697. .funcval = BIT(6), /* refer to PAD_UTMI_DRVVBUS0_ENABLE */
  698. };
  699. static const unsigned usb0_utmi_drvbus_pins[] = { 54 };
  700. static const struct sirfsoc_muxmask usb1_utmi_drvbus_muxmask[] = {
  701. {
  702. .group = 1,
  703. .mask = BIT(27),
  704. },
  705. };
  706. static const struct sirfsoc_padmux usb1_utmi_drvbus_padmux = {
  707. .muxmask_counts = ARRAY_SIZE(usb1_utmi_drvbus_muxmask),
  708. .muxmask = usb1_utmi_drvbus_muxmask,
  709. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  710. .funcmask = BIT(11),
  711. .funcval = BIT(11), /* refer to PAD_UTMI_DRVVBUS1_ENABLE */
  712. };
  713. static const unsigned usb1_utmi_drvbus_pins[] = { 59 };
  714. static const struct sirfsoc_padmux usb1_dp_dn_padmux = {
  715. .muxmask_counts = 0,
  716. .ctrlreg = SIRFSOC_RSC_USB_UART_SHARE,
  717. .funcmask = BIT(2),
  718. .funcval = BIT(2),
  719. };
  720. static const unsigned usb1_dp_dn_pins[] = { 115, 116 };
  721. static const struct sirfsoc_padmux uart1_route_io_usb1_padmux = {
  722. .muxmask_counts = 0,
  723. .ctrlreg = SIRFSOC_RSC_USB_UART_SHARE,
  724. .funcmask = BIT(2),
  725. .funcval = 0,
  726. };
  727. static const unsigned uart1_route_io_usb1_pins[] = { 115, 116 };
  728. static const struct sirfsoc_muxmask pulse_count_muxmask[] = {
  729. {
  730. .group = 0,
  731. .mask = BIT(9) | BIT(10) | BIT(11),
  732. },
  733. };
  734. static const struct sirfsoc_padmux pulse_count_padmux = {
  735. .muxmask_counts = ARRAY_SIZE(pulse_count_muxmask),
  736. .muxmask = pulse_count_muxmask,
  737. };
  738. static const unsigned pulse_count_pins[] = { 9, 10, 11 };
  739. static const struct sirfsoc_pin_group sirfsoc_pin_groups[] = {
  740. SIRFSOC_PIN_GROUP("lcd_16bitsgrp", lcd_16bits_pins),
  741. SIRFSOC_PIN_GROUP("lcd_18bitsgrp", lcd_18bits_pins),
  742. SIRFSOC_PIN_GROUP("lcd_24bitsgrp", lcd_24bits_pins),
  743. SIRFSOC_PIN_GROUP("lcdrom_grp", lcdrom_pins),
  744. SIRFSOC_PIN_GROUP("uart0grp", uart0_pins),
  745. SIRFSOC_PIN_GROUP("uart0_nostreamctrlgrp", uart0_nostreamctrl_pins),
  746. SIRFSOC_PIN_GROUP("uart1grp", uart1_pins),
  747. SIRFSOC_PIN_GROUP("uart2grp", uart2_pins),
  748. SIRFSOC_PIN_GROUP("uart2_nostreamctrlgrp", uart2_nostreamctrl_pins),
  749. SIRFSOC_PIN_GROUP("usp0grp", usp0_pins),
  750. SIRFSOC_PIN_GROUP("usp0_uart_nostreamctrl_grp",
  751. usp0_uart_nostreamctrl_pins),
  752. SIRFSOC_PIN_GROUP("usp0_only_utfs_grp", usp0_only_utfs_pins),
  753. SIRFSOC_PIN_GROUP("usp0_only_urfs_grp", usp0_only_urfs_pins),
  754. SIRFSOC_PIN_GROUP("usp1grp", usp1_pins),
  755. SIRFSOC_PIN_GROUP("usp1_uart_nostreamctrl_grp",
  756. usp1_uart_nostreamctrl_pins),
  757. SIRFSOC_PIN_GROUP("usp2grp", usp2_pins),
  758. SIRFSOC_PIN_GROUP("usp2_uart_nostreamctrl_grp",
  759. usp2_uart_nostreamctrl_pins),
  760. SIRFSOC_PIN_GROUP("i2c0grp", i2c0_pins),
  761. SIRFSOC_PIN_GROUP("i2c1grp", i2c1_pins),
  762. SIRFSOC_PIN_GROUP("pwm0grp", pwm0_pins),
  763. SIRFSOC_PIN_GROUP("pwm1grp", pwm1_pins),
  764. SIRFSOC_PIN_GROUP("pwm2grp", pwm2_pins),
  765. SIRFSOC_PIN_GROUP("pwm3grp", pwm3_pins),
  766. SIRFSOC_PIN_GROUP("vipgrp", vip_pins),
  767. SIRFSOC_PIN_GROUP("vipromgrp", viprom_pins),
  768. SIRFSOC_PIN_GROUP("warm_rstgrp", warm_rst_pins),
  769. SIRFSOC_PIN_GROUP("cko0grp", cko0_pins),
  770. SIRFSOC_PIN_GROUP("cko1grp", cko1_pins),
  771. SIRFSOC_PIN_GROUP("sdmmc0grp", sdmmc0_pins),
  772. SIRFSOC_PIN_GROUP("sdmmc1grp", sdmmc1_pins),
  773. SIRFSOC_PIN_GROUP("sdmmc2grp", sdmmc2_pins),
  774. SIRFSOC_PIN_GROUP("sdmmc3grp", sdmmc3_pins),
  775. SIRFSOC_PIN_GROUP("sdmmc4grp", sdmmc4_pins),
  776. SIRFSOC_PIN_GROUP("sdmmc5grp", sdmmc5_pins),
  777. SIRFSOC_PIN_GROUP("usb0_utmi_drvbusgrp", usb0_utmi_drvbus_pins),
  778. SIRFSOC_PIN_GROUP("usb1_utmi_drvbusgrp", usb1_utmi_drvbus_pins),
  779. SIRFSOC_PIN_GROUP("usb1_dp_dngrp", usb1_dp_dn_pins),
  780. SIRFSOC_PIN_GROUP("uart1_route_io_usb1grp", uart1_route_io_usb1_pins),
  781. SIRFSOC_PIN_GROUP("pulse_countgrp", pulse_count_pins),
  782. SIRFSOC_PIN_GROUP("i2sgrp", i2s_pins),
  783. SIRFSOC_PIN_GROUP("ac97grp", ac97_pins),
  784. SIRFSOC_PIN_GROUP("nandgrp", nand_pins),
  785. SIRFSOC_PIN_GROUP("spi0grp", spi0_pins),
  786. SIRFSOC_PIN_GROUP("spi1grp", spi1_pins),
  787. SIRFSOC_PIN_GROUP("gpsgrp", gps_pins),
  788. };
  789. static const char * const lcd_16bitsgrp[] = { "lcd_16bitsgrp" };
  790. static const char * const lcd_18bitsgrp[] = { "lcd_18bitsgrp" };
  791. static const char * const lcd_24bitsgrp[] = { "lcd_24bitsgrp" };
  792. static const char * const lcdromgrp[] = { "lcdromgrp" };
  793. static const char * const uart0grp[] = { "uart0grp" };
  794. static const char * const uart0_nostreamctrlgrp[] = { "uart0_nostreamctrlgrp" };
  795. static const char * const uart1grp[] = { "uart1grp" };
  796. static const char * const uart2grp[] = { "uart2grp" };
  797. static const char * const uart2_nostreamctrlgrp[] = { "uart2_nostreamctrlgrp" };
  798. static const char * const usp0grp[] = { "usp0grp" };
  799. static const char * const usp0_uart_nostreamctrl_grp[] =
  800. { "usp0_uart_nostreamctrl_grp" };
  801. static const char * const usp0_only_utfs_grp[] = { "usp0_only_utfs_grp" };
  802. static const char * const usp0_only_urfs_grp[] = { "usp0_only_urfs_grp" };
  803. static const char * const usp1grp[] = { "usp1grp" };
  804. static const char * const usp1_uart_nostreamctrl_grp[] =
  805. { "usp1_uart_nostreamctrl_grp" };
  806. static const char * const usp2grp[] = { "usp2grp" };
  807. static const char * const usp2_uart_nostreamctrl_grp[] =
  808. { "usp2_uart_nostreamctrl_grp" };
  809. static const char * const i2c0grp[] = { "i2c0grp" };
  810. static const char * const i2c1grp[] = { "i2c1grp" };
  811. static const char * const pwm0grp[] = { "pwm0grp" };
  812. static const char * const pwm1grp[] = { "pwm1grp" };
  813. static const char * const pwm2grp[] = { "pwm2grp" };
  814. static const char * const pwm3grp[] = { "pwm3grp" };
  815. static const char * const vipgrp[] = { "vipgrp" };
  816. static const char * const vipromgrp[] = { "vipromgrp" };
  817. static const char * const warm_rstgrp[] = { "warm_rstgrp" };
  818. static const char * const cko0grp[] = { "cko0grp" };
  819. static const char * const cko1grp[] = { "cko1grp" };
  820. static const char * const sdmmc0grp[] = { "sdmmc0grp" };
  821. static const char * const sdmmc1grp[] = { "sdmmc1grp" };
  822. static const char * const sdmmc2grp[] = { "sdmmc2grp" };
  823. static const char * const sdmmc3grp[] = { "sdmmc3grp" };
  824. static const char * const sdmmc4grp[] = { "sdmmc4grp" };
  825. static const char * const sdmmc5grp[] = { "sdmmc5grp" };
  826. static const char * const usb0_utmi_drvbusgrp[] = { "usb0_utmi_drvbusgrp" };
  827. static const char * const usb1_utmi_drvbusgrp[] = { "usb1_utmi_drvbusgrp" };
  828. static const char * const usb1_dp_dngrp[] = { "usb1_dp_dngrp" };
  829. static const char * const uart1_route_io_usb1grp[] = { "uart1_route_io_usb1grp" };
  830. static const char * const pulse_countgrp[] = { "pulse_countgrp" };
  831. static const char * const i2sgrp[] = { "i2sgrp" };
  832. static const char * const ac97grp[] = { "ac97grp" };
  833. static const char * const nandgrp[] = { "nandgrp" };
  834. static const char * const spi0grp[] = { "spi0grp" };
  835. static const char * const spi1grp[] = { "spi1grp" };
  836. static const char * const gpsgrp[] = { "gpsgrp" };
  837. static const struct sirfsoc_pmx_func sirfsoc_pmx_functions[] = {
  838. SIRFSOC_PMX_FUNCTION("lcd_16bits", lcd_16bitsgrp, lcd_16bits_padmux),
  839. SIRFSOC_PMX_FUNCTION("lcd_18bits", lcd_18bitsgrp, lcd_18bits_padmux),
  840. SIRFSOC_PMX_FUNCTION("lcd_24bits", lcd_24bitsgrp, lcd_24bits_padmux),
  841. SIRFSOC_PMX_FUNCTION("lcdrom", lcdromgrp, lcdrom_padmux),
  842. SIRFSOC_PMX_FUNCTION("uart0", uart0grp, uart0_padmux),
  843. SIRFSOC_PMX_FUNCTION("uart0_nostreamctrl", uart0_nostreamctrlgrp, uart0_nostreamctrl_padmux),
  844. SIRFSOC_PMX_FUNCTION("uart1", uart1grp, uart1_padmux),
  845. SIRFSOC_PMX_FUNCTION("uart2", uart2grp, uart2_padmux),
  846. SIRFSOC_PMX_FUNCTION("uart2_nostreamctrl", uart2_nostreamctrlgrp, uart2_nostreamctrl_padmux),
  847. SIRFSOC_PMX_FUNCTION("usp0", usp0grp, usp0_padmux),
  848. SIRFSOC_PMX_FUNCTION("usp0_uart_nostreamctrl",
  849. usp0_uart_nostreamctrl_grp, usp0_uart_nostreamctrl_padmux),
  850. SIRFSOC_PMX_FUNCTION("usp0_only_utfs", usp0_only_utfs_grp, usp0_only_utfs_padmux),
  851. SIRFSOC_PMX_FUNCTION("usp0_only_urfs", usp0_only_urfs_grp, usp0_only_urfs_padmux),
  852. SIRFSOC_PMX_FUNCTION("usp1", usp1grp, usp1_padmux),
  853. SIRFSOC_PMX_FUNCTION("usp1_uart_nostreamctrl",
  854. usp1_uart_nostreamctrl_grp, usp1_uart_nostreamctrl_padmux),
  855. SIRFSOC_PMX_FUNCTION("usp2", usp2grp, usp2_padmux),
  856. SIRFSOC_PMX_FUNCTION("usp2_uart_nostreamctrl",
  857. usp2_uart_nostreamctrl_grp, usp2_uart_nostreamctrl_padmux),
  858. SIRFSOC_PMX_FUNCTION("i2c0", i2c0grp, i2c0_padmux),
  859. SIRFSOC_PMX_FUNCTION("i2c1", i2c1grp, i2c1_padmux),
  860. SIRFSOC_PMX_FUNCTION("pwm0", pwm0grp, pwm0_padmux),
  861. SIRFSOC_PMX_FUNCTION("pwm1", pwm1grp, pwm1_padmux),
  862. SIRFSOC_PMX_FUNCTION("pwm2", pwm2grp, pwm2_padmux),
  863. SIRFSOC_PMX_FUNCTION("pwm3", pwm3grp, pwm3_padmux),
  864. SIRFSOC_PMX_FUNCTION("vip", vipgrp, vip_padmux),
  865. SIRFSOC_PMX_FUNCTION("viprom", vipromgrp, viprom_padmux),
  866. SIRFSOC_PMX_FUNCTION("warm_rst", warm_rstgrp, warm_rst_padmux),
  867. SIRFSOC_PMX_FUNCTION("cko0", cko0grp, cko0_padmux),
  868. SIRFSOC_PMX_FUNCTION("cko1", cko1grp, cko1_padmux),
  869. SIRFSOC_PMX_FUNCTION("sdmmc0", sdmmc0grp, sdmmc0_padmux),
  870. SIRFSOC_PMX_FUNCTION("sdmmc1", sdmmc1grp, sdmmc1_padmux),
  871. SIRFSOC_PMX_FUNCTION("sdmmc2", sdmmc2grp, sdmmc2_padmux),
  872. SIRFSOC_PMX_FUNCTION("sdmmc3", sdmmc3grp, sdmmc3_padmux),
  873. SIRFSOC_PMX_FUNCTION("sdmmc4", sdmmc4grp, sdmmc4_padmux),
  874. SIRFSOC_PMX_FUNCTION("sdmmc5", sdmmc5grp, sdmmc5_padmux),
  875. SIRFSOC_PMX_FUNCTION("usb0_utmi_drvbus", usb0_utmi_drvbusgrp, usb0_utmi_drvbus_padmux),
  876. SIRFSOC_PMX_FUNCTION("usb1_utmi_drvbus", usb1_utmi_drvbusgrp, usb1_utmi_drvbus_padmux),
  877. SIRFSOC_PMX_FUNCTION("usb1_dp_dn", usb1_dp_dngrp, usb1_dp_dn_padmux),
  878. SIRFSOC_PMX_FUNCTION("uart1_route_io_usb1", uart1_route_io_usb1grp, uart1_route_io_usb1_padmux),
  879. SIRFSOC_PMX_FUNCTION("pulse_count", pulse_countgrp, pulse_count_padmux),
  880. SIRFSOC_PMX_FUNCTION("i2s", i2sgrp, i2s_padmux),
  881. SIRFSOC_PMX_FUNCTION("ac97", ac97grp, ac97_padmux),
  882. SIRFSOC_PMX_FUNCTION("nand", nandgrp, nand_padmux),
  883. SIRFSOC_PMX_FUNCTION("spi0", spi0grp, spi0_padmux),
  884. SIRFSOC_PMX_FUNCTION("spi1", spi1grp, spi1_padmux),
  885. SIRFSOC_PMX_FUNCTION("gps", gpsgrp, gps_padmux),
  886. };
  887. struct sirfsoc_pinctrl_data prima2_pinctrl_data = {
  888. (struct pinctrl_pin_desc *)sirfsoc_pads,
  889. ARRAY_SIZE(sirfsoc_pads),
  890. (struct sirfsoc_pin_group *)sirfsoc_pin_groups,
  891. ARRAY_SIZE(sirfsoc_pin_groups),
  892. (struct sirfsoc_pmx_func *)sirfsoc_pmx_functions,
  893. ARRAY_SIZE(sirfsoc_pmx_functions),
  894. };