pinctrl-atlas6.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095
  1. /*
  2. * pinctrl pads, groups, functions for CSR SiRFatlasVI
  3. *
  4. * Copyright (c) 2011 - 2014 Cambridge Silicon Radio Limited, a CSR plc group
  5. * company.
  6. *
  7. * Licensed under GPLv2 or later.
  8. */
  9. #include <linux/pinctrl/pinctrl.h>
  10. #include <linux/bitops.h>
  11. #include "pinctrl-sirf.h"
  12. /*
  13. * pad list for the pinmux subsystem
  14. * refer to atlasVI_io_table_v0.93.xls
  15. */
  16. static const struct pinctrl_pin_desc sirfsoc_pads[] = {
  17. PINCTRL_PIN(0, "gpio0-0"),
  18. PINCTRL_PIN(1, "gpio0-1"),
  19. PINCTRL_PIN(2, "gpio0-2"),
  20. PINCTRL_PIN(3, "gpio0-3"),
  21. PINCTRL_PIN(4, "pwm0"),
  22. PINCTRL_PIN(5, "pwm1"),
  23. PINCTRL_PIN(6, "pwm2"),
  24. PINCTRL_PIN(7, "pwm3"),
  25. PINCTRL_PIN(8, "warm_rst_b"),
  26. PINCTRL_PIN(9, "odo_0"),
  27. PINCTRL_PIN(10, "odo_1"),
  28. PINCTRL_PIN(11, "dr_dir"),
  29. PINCTRL_PIN(12, "rts_0"),
  30. PINCTRL_PIN(13, "scl_1"),
  31. PINCTRL_PIN(14, "ntrst"),
  32. PINCTRL_PIN(15, "sda_1"),
  33. PINCTRL_PIN(16, "x_ldd[16]"),
  34. PINCTRL_PIN(17, "x_ldd[17]"),
  35. PINCTRL_PIN(18, "x_ldd[18]"),
  36. PINCTRL_PIN(19, "x_ldd[19]"),
  37. PINCTRL_PIN(20, "x_ldd[20]"),
  38. PINCTRL_PIN(21, "x_ldd[21]"),
  39. PINCTRL_PIN(22, "x_ldd[22]"),
  40. PINCTRL_PIN(23, "x_ldd[23]"),
  41. PINCTRL_PIN(24, "gps_sgn"),
  42. PINCTRL_PIN(25, "gps_mag"),
  43. PINCTRL_PIN(26, "gps_clk"),
  44. PINCTRL_PIN(27, "sd_cd_b_2"),
  45. PINCTRL_PIN(28, "sd_vcc_on_2"),
  46. PINCTRL_PIN(29, "sd_wp_b_2"),
  47. PINCTRL_PIN(30, "sd_clk_3"),
  48. PINCTRL_PIN(31, "sd_cmd_3"),
  49. PINCTRL_PIN(32, "x_sd_dat_3[0]"),
  50. PINCTRL_PIN(33, "x_sd_dat_3[1]"),
  51. PINCTRL_PIN(34, "x_sd_dat_3[2]"),
  52. PINCTRL_PIN(35, "x_sd_dat_3[3]"),
  53. PINCTRL_PIN(36, "usb_clk"),
  54. PINCTRL_PIN(37, "usb_dir"),
  55. PINCTRL_PIN(38, "usb_nxt"),
  56. PINCTRL_PIN(39, "usb_stp"),
  57. PINCTRL_PIN(40, "usb_dat[7]"),
  58. PINCTRL_PIN(41, "usb_dat[6]"),
  59. PINCTRL_PIN(42, "x_cko_1"),
  60. PINCTRL_PIN(43, "spi_clk_1"),
  61. PINCTRL_PIN(44, "spi_dout_1"),
  62. PINCTRL_PIN(45, "spi_din_1"),
  63. PINCTRL_PIN(46, "spi_en_1"),
  64. PINCTRL_PIN(47, "x_txd_1"),
  65. PINCTRL_PIN(48, "x_txd_2"),
  66. PINCTRL_PIN(49, "x_rxd_1"),
  67. PINCTRL_PIN(50, "x_rxd_2"),
  68. PINCTRL_PIN(51, "x_usclk_0"),
  69. PINCTRL_PIN(52, "x_utxd_0"),
  70. PINCTRL_PIN(53, "x_urxd_0"),
  71. PINCTRL_PIN(54, "x_utfs_0"),
  72. PINCTRL_PIN(55, "x_urfs_0"),
  73. PINCTRL_PIN(56, "usb_dat5"),
  74. PINCTRL_PIN(57, "usb_dat4"),
  75. PINCTRL_PIN(58, "usb_dat3"),
  76. PINCTRL_PIN(59, "usb_dat2"),
  77. PINCTRL_PIN(60, "usb_dat1"),
  78. PINCTRL_PIN(61, "usb_dat0"),
  79. PINCTRL_PIN(62, "x_ldd[14]"),
  80. PINCTRL_PIN(63, "x_ldd[15]"),
  81. PINCTRL_PIN(64, "x_gps_gpio"),
  82. PINCTRL_PIN(65, "x_ldd[13]"),
  83. PINCTRL_PIN(66, "x_df_we_b"),
  84. PINCTRL_PIN(67, "x_df_re_b"),
  85. PINCTRL_PIN(68, "x_txd_0"),
  86. PINCTRL_PIN(69, "x_rxd_0"),
  87. PINCTRL_PIN(70, "x_l_lck"),
  88. PINCTRL_PIN(71, "x_l_fck"),
  89. PINCTRL_PIN(72, "x_l_de"),
  90. PINCTRL_PIN(73, "x_ldd[0]"),
  91. PINCTRL_PIN(74, "x_ldd[1]"),
  92. PINCTRL_PIN(75, "x_ldd[2]"),
  93. PINCTRL_PIN(76, "x_ldd[3]"),
  94. PINCTRL_PIN(77, "x_ldd[4]"),
  95. PINCTRL_PIN(78, "x_cko_0"),
  96. PINCTRL_PIN(79, "x_ldd[5]"),
  97. PINCTRL_PIN(80, "x_ldd[6]"),
  98. PINCTRL_PIN(81, "x_ldd[7]"),
  99. PINCTRL_PIN(82, "x_ldd[8]"),
  100. PINCTRL_PIN(83, "x_ldd[9]"),
  101. PINCTRL_PIN(84, "x_ldd[10]"),
  102. PINCTRL_PIN(85, "x_ldd[11]"),
  103. PINCTRL_PIN(86, "x_ldd[12]"),
  104. PINCTRL_PIN(87, "x_vip_vsync"),
  105. PINCTRL_PIN(88, "x_vip_hsync"),
  106. PINCTRL_PIN(89, "x_vip_pxclk"),
  107. PINCTRL_PIN(90, "x_sda_0"),
  108. PINCTRL_PIN(91, "x_scl_0"),
  109. PINCTRL_PIN(92, "x_df_ry_by"),
  110. PINCTRL_PIN(93, "x_df_cs_b[1]"),
  111. PINCTRL_PIN(94, "x_df_cs_b[0]"),
  112. PINCTRL_PIN(95, "x_l_pclk"),
  113. PINCTRL_PIN(96, "x_df_dqs"),
  114. PINCTRL_PIN(97, "x_df_wp_b"),
  115. PINCTRL_PIN(98, "ac97_sync"),
  116. PINCTRL_PIN(99, "ac97_bit_clk "),
  117. PINCTRL_PIN(100, "ac97_dout"),
  118. PINCTRL_PIN(101, "ac97_din"),
  119. PINCTRL_PIN(102, "x_rtc_io"),
  120. PINCTRL_PIN(103, "x_usb1_dp"),
  121. PINCTRL_PIN(104, "x_usb1_dn"),
  122. };
  123. static const struct sirfsoc_muxmask lcd_16bits_sirfsoc_muxmask[] = {
  124. {
  125. .group = 1,
  126. .mask = BIT(30) | BIT(31),
  127. }, {
  128. .group = 2,
  129. .mask = BIT(1) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | BIT(10) | BIT(11) |
  130. BIT(12) | BIT(13) | BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19) |
  131. BIT(20) | BIT(21) | BIT(22) | BIT(31),
  132. },
  133. };
  134. static const struct sirfsoc_padmux lcd_16bits_padmux = {
  135. .muxmask_counts = ARRAY_SIZE(lcd_16bits_sirfsoc_muxmask),
  136. .muxmask = lcd_16bits_sirfsoc_muxmask,
  137. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  138. .funcmask = BIT(4),
  139. .funcval = 0,
  140. };
  141. static const unsigned lcd_16bits_pins[] = { 62, 63, 65, 70, 71, 72, 73, 74, 75, 76, 77, 79, 80, 81, 82, 83,
  142. 84, 85, 86, 95 };
  143. static const struct sirfsoc_muxmask lcd_18bits_muxmask[] = {
  144. {
  145. .group = 2,
  146. .mask = BIT(1) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | BIT(10) | BIT(11) |
  147. BIT(12) | BIT(13) | BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19) |
  148. BIT(20) | BIT(21) | BIT(22) | BIT(31),
  149. }, {
  150. .group = 1,
  151. .mask = BIT(30) | BIT(31),
  152. }, {
  153. .group = 0,
  154. .mask = BIT(16) | BIT(17),
  155. },
  156. };
  157. static const struct sirfsoc_padmux lcd_18bits_padmux = {
  158. .muxmask_counts = ARRAY_SIZE(lcd_18bits_muxmask),
  159. .muxmask = lcd_18bits_muxmask,
  160. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  161. .funcmask = BIT(4) | BIT(15),
  162. .funcval = 0,
  163. };
  164. static const unsigned lcd_18bits_pins[] = { 16, 17, 62, 63, 65, 70, 71, 72, 73, 74, 75, 76, 77, 79, 80, 81, 82, 83,
  165. 84, 85, 86, 95 };
  166. static const struct sirfsoc_muxmask lcd_24bits_muxmask[] = {
  167. {
  168. .group = 2,
  169. .mask = BIT(1) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | BIT(10) | BIT(11) |
  170. BIT(12) | BIT(13) | BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19) |
  171. BIT(20) | BIT(21) | BIT(22) | BIT(31),
  172. }, {
  173. .group = 1,
  174. .mask = BIT(30) | BIT(31),
  175. }, {
  176. .group = 0,
  177. .mask = BIT(16) | BIT(17) | BIT(18) | BIT(19) | BIT(20) | BIT(21) | BIT(22) | BIT(23),
  178. },
  179. };
  180. static const struct sirfsoc_padmux lcd_24bits_padmux = {
  181. .muxmask_counts = ARRAY_SIZE(lcd_24bits_muxmask),
  182. .muxmask = lcd_24bits_muxmask,
  183. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  184. .funcmask = BIT(4) | BIT(15),
  185. .funcval = 0,
  186. };
  187. static const unsigned lcd_24bits_pins[] = { 16, 17, 18, 19, 20, 21, 22, 23, 62, 63, 65, 70, 71, 72, 73, 74, 75, 76, 77, 79,
  188. 80, 81, 82, 83, 84, 85, 86, 95};
  189. static const struct sirfsoc_muxmask lcdrom_muxmask[] = {
  190. {
  191. .group = 2,
  192. .mask = BIT(1) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | BIT(10) | BIT(11) |
  193. BIT(12) | BIT(13) | BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19) |
  194. BIT(20) | BIT(21) | BIT(22) | BIT(31),
  195. }, {
  196. .group = 1,
  197. .mask = BIT(30) | BIT(31),
  198. }, {
  199. .group = 0,
  200. .mask = BIT(8),
  201. },
  202. };
  203. static const struct sirfsoc_padmux lcdrom_padmux = {
  204. .muxmask_counts = ARRAY_SIZE(lcdrom_muxmask),
  205. .muxmask = lcdrom_muxmask,
  206. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  207. .funcmask = BIT(4),
  208. .funcval = BIT(4),
  209. };
  210. static const unsigned lcdrom_pins[] = { 8, 62, 63, 65, 70, 71, 72, 73, 74, 75, 76, 77, 79, 80, 81, 82, 83,
  211. 84, 85, 86, 95};
  212. static const struct sirfsoc_muxmask uart0_muxmask[] = {
  213. {
  214. .group = 0,
  215. .mask = BIT(12),
  216. }, {
  217. .group = 1,
  218. .mask = BIT(23),
  219. }, {
  220. .group = 2,
  221. .mask = BIT(4) | BIT(5),
  222. },
  223. };
  224. static const struct sirfsoc_padmux uart0_padmux = {
  225. .muxmask_counts = ARRAY_SIZE(uart0_muxmask),
  226. .muxmask = uart0_muxmask,
  227. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  228. .funcmask = BIT(9),
  229. .funcval = BIT(9),
  230. };
  231. static const unsigned uart0_pins[] = { 12, 55, 68, 69 };
  232. static const struct sirfsoc_muxmask uart0_nostreamctrl_muxmask[] = {
  233. {
  234. .group = 2,
  235. .mask = BIT(4) | BIT(5),
  236. },
  237. };
  238. static const struct sirfsoc_padmux uart0_nostreamctrl_padmux = {
  239. .muxmask_counts = ARRAY_SIZE(uart0_nostreamctrl_muxmask),
  240. .muxmask = uart0_nostreamctrl_muxmask,
  241. };
  242. static const unsigned uart0_nostreamctrl_pins[] = { 68, 69 };
  243. static const struct sirfsoc_muxmask uart1_muxmask[] = {
  244. {
  245. .group = 1,
  246. .mask = BIT(15) | BIT(17),
  247. },
  248. };
  249. static const struct sirfsoc_padmux uart1_padmux = {
  250. .muxmask_counts = ARRAY_SIZE(uart1_muxmask),
  251. .muxmask = uart1_muxmask,
  252. };
  253. static const unsigned uart1_pins[] = { 47, 49 };
  254. static const struct sirfsoc_muxmask uart2_muxmask[] = {
  255. {
  256. .group = 0,
  257. .mask = BIT(10) | BIT(14),
  258. }, {
  259. .group = 1,
  260. .mask = BIT(16) | BIT(18),
  261. },
  262. };
  263. static const struct sirfsoc_padmux uart2_padmux = {
  264. .muxmask_counts = ARRAY_SIZE(uart2_muxmask),
  265. .muxmask = uart2_muxmask,
  266. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  267. .funcmask = BIT(10),
  268. .funcval = BIT(10),
  269. };
  270. static const unsigned uart2_pins[] = { 10, 14, 48, 50 };
  271. static const struct sirfsoc_muxmask uart2_nostreamctrl_muxmask[] = {
  272. {
  273. .group = 1,
  274. .mask = BIT(16) | BIT(18),
  275. },
  276. };
  277. static const struct sirfsoc_padmux uart2_nostreamctrl_padmux = {
  278. .muxmask_counts = ARRAY_SIZE(uart2_nostreamctrl_muxmask),
  279. .muxmask = uart2_nostreamctrl_muxmask,
  280. };
  281. static const unsigned uart2_nostreamctrl_pins[] = { 48, 50 };
  282. static const struct sirfsoc_muxmask sdmmc3_muxmask[] = {
  283. {
  284. .group = 0,
  285. .mask = BIT(30) | BIT(31),
  286. }, {
  287. .group = 1,
  288. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3),
  289. },
  290. };
  291. static const struct sirfsoc_padmux sdmmc3_padmux = {
  292. .muxmask_counts = ARRAY_SIZE(sdmmc3_muxmask),
  293. .muxmask = sdmmc3_muxmask,
  294. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  295. .funcmask = BIT(7),
  296. .funcval = 0,
  297. };
  298. static const unsigned sdmmc3_pins[] = { 30, 31, 32, 33, 34, 35 };
  299. static const struct sirfsoc_muxmask spi0_muxmask[] = {
  300. {
  301. .group = 0,
  302. .mask = BIT(30),
  303. }, {
  304. .group = 1,
  305. .mask = BIT(0) | BIT(2) | BIT(3),
  306. },
  307. };
  308. static const struct sirfsoc_padmux spi0_padmux = {
  309. .muxmask_counts = ARRAY_SIZE(spi0_muxmask),
  310. .muxmask = spi0_muxmask,
  311. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  312. .funcmask = BIT(7),
  313. .funcval = BIT(7),
  314. };
  315. static const unsigned spi0_pins[] = { 30, 32, 34, 35 };
  316. static const struct sirfsoc_muxmask cko1_muxmask[] = {
  317. {
  318. .group = 1,
  319. .mask = BIT(10),
  320. },
  321. };
  322. static const struct sirfsoc_padmux cko1_padmux = {
  323. .muxmask_counts = ARRAY_SIZE(cko1_muxmask),
  324. .muxmask = cko1_muxmask,
  325. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  326. .funcmask = BIT(3),
  327. .funcval = 0,
  328. };
  329. static const unsigned cko1_pins[] = { 42 };
  330. static const struct sirfsoc_muxmask i2s_muxmask[] = {
  331. {
  332. .group = 1,
  333. .mask = BIT(10),
  334. }, {
  335. .group = 3,
  336. .mask = BIT(2) | BIT(3) | BIT(4) | BIT(5),
  337. },
  338. };
  339. static const struct sirfsoc_padmux i2s_padmux = {
  340. .muxmask_counts = ARRAY_SIZE(i2s_muxmask),
  341. .muxmask = i2s_muxmask,
  342. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  343. .funcmask = BIT(3),
  344. .funcval = BIT(3),
  345. };
  346. static const unsigned i2s_pins[] = { 42, 98, 99, 100, 101 };
  347. static const struct sirfsoc_muxmask i2s_no_din_muxmask[] = {
  348. {
  349. .group = 1,
  350. .mask = BIT(10),
  351. }, {
  352. .group = 3,
  353. .mask = BIT(2) | BIT(3) | BIT(4),
  354. },
  355. };
  356. static const struct sirfsoc_padmux i2s_no_din_padmux = {
  357. .muxmask_counts = ARRAY_SIZE(i2s_no_din_muxmask),
  358. .muxmask = i2s_no_din_muxmask,
  359. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  360. .funcmask = BIT(3),
  361. .funcval = BIT(3),
  362. };
  363. static const unsigned i2s_no_din_pins[] = { 42, 98, 99, 100 };
  364. static const struct sirfsoc_muxmask i2s_6chn_muxmask[] = {
  365. {
  366. .group = 1,
  367. .mask = BIT(10) | BIT(20) | BIT(23),
  368. }, {
  369. .group = 3,
  370. .mask = BIT(2) | BIT(3) | BIT(4) | BIT(5),
  371. },
  372. };
  373. static const struct sirfsoc_padmux i2s_6chn_padmux = {
  374. .muxmask_counts = ARRAY_SIZE(i2s_6chn_muxmask),
  375. .muxmask = i2s_6chn_muxmask,
  376. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  377. .funcmask = BIT(1) | BIT(3) | BIT(9),
  378. .funcval = BIT(1) | BIT(3) | BIT(9),
  379. };
  380. static const unsigned i2s_6chn_pins[] = { 42, 52, 55, 98, 99, 100, 101 };
  381. static const struct sirfsoc_muxmask ac97_muxmask[] = {
  382. {
  383. .group = 3,
  384. .mask = BIT(2) | BIT(3) | BIT(4) | BIT(5),
  385. },
  386. };
  387. static const struct sirfsoc_padmux ac97_padmux = {
  388. .muxmask_counts = ARRAY_SIZE(ac97_muxmask),
  389. .muxmask = ac97_muxmask,
  390. };
  391. static const unsigned ac97_pins[] = { 98, 99, 100, 101 };
  392. static const struct sirfsoc_muxmask spi1_muxmask[] = {
  393. {
  394. .group = 1,
  395. .mask = BIT(11) | BIT(12) | BIT(13) | BIT(14),
  396. },
  397. };
  398. static const struct sirfsoc_padmux spi1_padmux = {
  399. .muxmask_counts = ARRAY_SIZE(spi1_muxmask),
  400. .muxmask = spi1_muxmask,
  401. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  402. .funcmask = BIT(16),
  403. .funcval = 0,
  404. };
  405. static const unsigned spi1_pins[] = { 43, 44, 45, 46 };
  406. static const struct sirfsoc_muxmask sdmmc1_muxmask[] = {
  407. {
  408. .group = 2,
  409. .mask = BIT(2) | BIT(3),
  410. },
  411. };
  412. static const struct sirfsoc_padmux sdmmc1_padmux = {
  413. .muxmask_counts = ARRAY_SIZE(sdmmc1_muxmask),
  414. .muxmask = sdmmc1_muxmask,
  415. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  416. .funcmask = BIT(5),
  417. .funcval = BIT(5),
  418. };
  419. static const unsigned sdmmc1_pins[] = { 66, 67 };
  420. static const struct sirfsoc_muxmask gps_muxmask[] = {
  421. {
  422. .group = 0,
  423. .mask = BIT(24) | BIT(25) | BIT(26),
  424. },
  425. };
  426. static const struct sirfsoc_padmux gps_padmux = {
  427. .muxmask_counts = ARRAY_SIZE(gps_muxmask),
  428. .muxmask = gps_muxmask,
  429. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  430. .funcmask = BIT(13),
  431. .funcval = 0,
  432. };
  433. static const unsigned gps_pins[] = { 24, 25, 26 };
  434. static const struct sirfsoc_muxmask sdmmc5_muxmask[] = {
  435. {
  436. .group = 0,
  437. .mask = BIT(24) | BIT(25) | BIT(26),
  438. },
  439. };
  440. static const struct sirfsoc_padmux sdmmc5_padmux = {
  441. .muxmask_counts = ARRAY_SIZE(sdmmc5_muxmask),
  442. .muxmask = sdmmc5_muxmask,
  443. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  444. .funcmask = BIT(13),
  445. .funcval = BIT(13),
  446. };
  447. static const unsigned sdmmc5_pins[] = { 24, 25, 26 };
  448. static const struct sirfsoc_muxmask usp0_muxmask[] = {
  449. {
  450. .group = 1,
  451. .mask = BIT(19) | BIT(20) | BIT(21) | BIT(22) | BIT(23),
  452. },
  453. };
  454. static const struct sirfsoc_padmux usp0_padmux = {
  455. .muxmask_counts = ARRAY_SIZE(usp0_muxmask),
  456. .muxmask = usp0_muxmask,
  457. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  458. .funcmask = BIT(1) | BIT(2) | BIT(9),
  459. .funcval = 0,
  460. };
  461. static const unsigned usp0_pins[] = { 51, 52, 53, 54, 55 };
  462. static const struct sirfsoc_muxmask usp0_only_utfs_muxmask[] = {
  463. {
  464. .group = 1,
  465. .mask = BIT(19) | BIT(20) | BIT(21) | BIT(22),
  466. },
  467. };
  468. static const struct sirfsoc_padmux usp0_only_utfs_padmux = {
  469. .muxmask_counts = ARRAY_SIZE(usp0_only_utfs_muxmask),
  470. .muxmask = usp0_only_utfs_muxmask,
  471. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  472. .funcmask = BIT(1) | BIT(2) | BIT(6),
  473. .funcval = 0,
  474. };
  475. static const unsigned usp0_only_utfs_pins[] = { 51, 52, 53, 54 };
  476. static const struct sirfsoc_muxmask usp0_only_urfs_muxmask[] = {
  477. {
  478. .group = 1,
  479. .mask = BIT(19) | BIT(20) | BIT(21) | BIT(23),
  480. },
  481. };
  482. static const struct sirfsoc_padmux usp0_only_urfs_padmux = {
  483. .muxmask_counts = ARRAY_SIZE(usp0_only_urfs_muxmask),
  484. .muxmask = usp0_only_urfs_muxmask,
  485. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  486. .funcmask = BIT(1) | BIT(2) | BIT(9),
  487. .funcval = 0,
  488. };
  489. static const unsigned usp0_only_urfs_pins[] = { 51, 52, 53, 55 };
  490. static const struct sirfsoc_muxmask usp0_uart_nostreamctrl_muxmask[] = {
  491. {
  492. .group = 1,
  493. .mask = BIT(20) | BIT(21),
  494. },
  495. };
  496. static const struct sirfsoc_padmux usp0_uart_nostreamctrl_padmux = {
  497. .muxmask_counts = ARRAY_SIZE(usp0_uart_nostreamctrl_muxmask),
  498. .muxmask = usp0_uart_nostreamctrl_muxmask,
  499. };
  500. static const unsigned usp0_uart_nostreamctrl_pins[] = { 52, 53 };
  501. static const struct sirfsoc_muxmask usp1_muxmask[] = {
  502. {
  503. .group = 0,
  504. .mask = BIT(15),
  505. }, {
  506. .group = 1,
  507. .mask = BIT(11) | BIT(12) | BIT(13) | BIT(14),
  508. },
  509. };
  510. static const struct sirfsoc_padmux usp1_padmux = {
  511. .muxmask_counts = ARRAY_SIZE(usp1_muxmask),
  512. .muxmask = usp1_muxmask,
  513. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  514. .funcmask = BIT(16),
  515. .funcval = BIT(16),
  516. };
  517. static const unsigned usp1_pins[] = { 15, 43, 44, 45, 46 };
  518. static const struct sirfsoc_muxmask usp1_uart_nostreamctrl_muxmask[] = {
  519. {
  520. .group = 1,
  521. .mask = BIT(12) | BIT(13),
  522. },
  523. };
  524. static const struct sirfsoc_padmux usp1_uart_nostreamctrl_padmux = {
  525. .muxmask_counts = ARRAY_SIZE(usp1_uart_nostreamctrl_muxmask),
  526. .muxmask = usp1_uart_nostreamctrl_muxmask,
  527. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  528. .funcmask = BIT(16),
  529. .funcval = BIT(16),
  530. };
  531. static const unsigned usp1_uart_nostreamctrl_pins[] = { 44, 45 };
  532. static const struct sirfsoc_muxmask nand_muxmask[] = {
  533. {
  534. .group = 2,
  535. .mask = BIT(2) | BIT(3) | BIT(28) | BIT(29) | BIT(30),
  536. }, {
  537. .group = 3,
  538. .mask = BIT(0) | BIT(1),
  539. },
  540. };
  541. static const struct sirfsoc_padmux nand_padmux = {
  542. .muxmask_counts = ARRAY_SIZE(nand_muxmask),
  543. .muxmask = nand_muxmask,
  544. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  545. .funcmask = BIT(5) | BIT(19),
  546. .funcval = 0,
  547. };
  548. static const unsigned nand_pins[] = { 66, 67, 92, 93, 94, 96, 97 };
  549. static const struct sirfsoc_muxmask sdmmc0_muxmask[] = {
  550. {
  551. .group = 3,
  552. .mask = BIT(1),
  553. },
  554. };
  555. static const struct sirfsoc_padmux sdmmc0_padmux = {
  556. .muxmask_counts = ARRAY_SIZE(sdmmc0_muxmask),
  557. .muxmask = sdmmc0_muxmask,
  558. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  559. .funcmask = BIT(5) | BIT(19),
  560. .funcval = BIT(19),
  561. };
  562. static const unsigned sdmmc0_pins[] = { 97 };
  563. static const struct sirfsoc_muxmask sdmmc2_muxmask[] = {
  564. {
  565. .group = 0,
  566. .mask = BIT(27) | BIT(28) | BIT(29),
  567. },
  568. };
  569. static const struct sirfsoc_padmux sdmmc2_padmux = {
  570. .muxmask_counts = ARRAY_SIZE(sdmmc2_muxmask),
  571. .muxmask = sdmmc2_muxmask,
  572. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  573. .funcmask = BIT(11),
  574. .funcval = 0,
  575. };
  576. static const unsigned sdmmc2_pins[] = { 27, 28, 29 };
  577. static const struct sirfsoc_muxmask sdmmc2_nowp_muxmask[] = {
  578. {
  579. .group = 0,
  580. .mask = BIT(27) | BIT(28),
  581. },
  582. };
  583. static const struct sirfsoc_padmux sdmmc2_nowp_padmux = {
  584. .muxmask_counts = ARRAY_SIZE(sdmmc2_nowp_muxmask),
  585. .muxmask = sdmmc2_nowp_muxmask,
  586. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  587. .funcmask = BIT(11),
  588. .funcval = 0,
  589. };
  590. static const unsigned sdmmc2_nowp_pins[] = { 27, 28 };
  591. static const struct sirfsoc_muxmask cko0_muxmask[] = {
  592. {
  593. .group = 2,
  594. .mask = BIT(14),
  595. },
  596. };
  597. static const struct sirfsoc_padmux cko0_padmux = {
  598. .muxmask_counts = ARRAY_SIZE(cko0_muxmask),
  599. .muxmask = cko0_muxmask,
  600. };
  601. static const unsigned cko0_pins[] = { 78 };
  602. static const struct sirfsoc_muxmask vip_muxmask[] = {
  603. {
  604. .group = 1,
  605. .mask = BIT(4) | BIT(5) | BIT(6) | BIT(8) | BIT(9)
  606. | BIT(24) | BIT(25) | BIT(26) | BIT(27) | BIT(28) |
  607. BIT(29),
  608. },
  609. };
  610. static const struct sirfsoc_padmux vip_padmux = {
  611. .muxmask_counts = ARRAY_SIZE(vip_muxmask),
  612. .muxmask = vip_muxmask,
  613. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  614. .funcmask = BIT(18),
  615. .funcval = BIT(18),
  616. };
  617. static const unsigned vip_pins[] = { 36, 37, 38, 40, 41, 56, 57, 58, 59, 60, 61 };
  618. static const struct sirfsoc_muxmask vip_noupli_muxmask[] = {
  619. {
  620. .group = 0,
  621. .mask = BIT(16) | BIT(17) | BIT(18) | BIT(19) | BIT(20)
  622. | BIT(21) | BIT(22) | BIT(23),
  623. }, {
  624. .group = 2,
  625. .mask = BIT(23) | BIT(24) | BIT(25),
  626. },
  627. };
  628. static const struct sirfsoc_padmux vip_noupli_padmux = {
  629. .muxmask_counts = ARRAY_SIZE(vip_noupli_muxmask),
  630. .muxmask = vip_noupli_muxmask,
  631. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  632. .funcmask = BIT(15),
  633. .funcval = BIT(15),
  634. };
  635. static const unsigned vip_noupli_pins[] = { 16, 17, 18, 19, 20, 21, 22, 23, 87, 88, 89 };
  636. static const struct sirfsoc_muxmask i2c0_muxmask[] = {
  637. {
  638. .group = 2,
  639. .mask = BIT(26) | BIT(27),
  640. },
  641. };
  642. static const struct sirfsoc_padmux i2c0_padmux = {
  643. .muxmask_counts = ARRAY_SIZE(i2c0_muxmask),
  644. .muxmask = i2c0_muxmask,
  645. };
  646. static const unsigned i2c0_pins[] = { 90, 91 };
  647. static const struct sirfsoc_muxmask i2c1_muxmask[] = {
  648. {
  649. .group = 0,
  650. .mask = BIT(13) | BIT(15),
  651. },
  652. };
  653. static const struct sirfsoc_padmux i2c1_padmux = {
  654. .muxmask_counts = ARRAY_SIZE(i2c1_muxmask),
  655. .muxmask = i2c1_muxmask,
  656. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  657. .funcmask = BIT(16),
  658. .funcval = 0,
  659. };
  660. static const unsigned i2c1_pins[] = { 13, 15 };
  661. static const struct sirfsoc_muxmask pwm0_muxmask[] = {
  662. {
  663. .group = 0,
  664. .mask = BIT(4),
  665. },
  666. };
  667. static const struct sirfsoc_padmux pwm0_padmux = {
  668. .muxmask_counts = ARRAY_SIZE(pwm0_muxmask),
  669. .muxmask = pwm0_muxmask,
  670. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  671. .funcmask = BIT(12),
  672. .funcval = 0,
  673. };
  674. static const unsigned pwm0_pins[] = { 4 };
  675. static const struct sirfsoc_muxmask pwm1_muxmask[] = {
  676. {
  677. .group = 0,
  678. .mask = BIT(5),
  679. },
  680. };
  681. static const struct sirfsoc_padmux pwm1_padmux = {
  682. .muxmask_counts = ARRAY_SIZE(pwm1_muxmask),
  683. .muxmask = pwm1_muxmask,
  684. };
  685. static const unsigned pwm1_pins[] = { 5 };
  686. static const struct sirfsoc_muxmask pwm2_muxmask[] = {
  687. {
  688. .group = 0,
  689. .mask = BIT(6),
  690. },
  691. };
  692. static const struct sirfsoc_padmux pwm2_padmux = {
  693. .muxmask_counts = ARRAY_SIZE(pwm2_muxmask),
  694. .muxmask = pwm2_muxmask,
  695. };
  696. static const unsigned pwm2_pins[] = { 6 };
  697. static const struct sirfsoc_muxmask pwm3_muxmask[] = {
  698. {
  699. .group = 0,
  700. .mask = BIT(7),
  701. },
  702. };
  703. static const struct sirfsoc_padmux pwm3_padmux = {
  704. .muxmask_counts = ARRAY_SIZE(pwm3_muxmask),
  705. .muxmask = pwm3_muxmask,
  706. };
  707. static const unsigned pwm3_pins[] = { 7 };
  708. static const struct sirfsoc_muxmask pwm4_muxmask[] = {
  709. {
  710. .group = 2,
  711. .mask = BIT(14),
  712. },
  713. };
  714. static const struct sirfsoc_padmux pwm4_padmux = {
  715. .muxmask_counts = ARRAY_SIZE(pwm4_muxmask),
  716. .muxmask = pwm4_muxmask,
  717. };
  718. static const unsigned pwm4_pins[] = { 78 };
  719. static const struct sirfsoc_muxmask warm_rst_muxmask[] = {
  720. {
  721. .group = 0,
  722. .mask = BIT(8),
  723. },
  724. };
  725. static const struct sirfsoc_padmux warm_rst_padmux = {
  726. .muxmask_counts = ARRAY_SIZE(warm_rst_muxmask),
  727. .muxmask = warm_rst_muxmask,
  728. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  729. .funcmask = BIT(4),
  730. .funcval = 0,
  731. };
  732. static const unsigned warm_rst_pins[] = { 8 };
  733. static const struct sirfsoc_muxmask usb0_upli_drvbus_muxmask[] = {
  734. {
  735. .group = 1,
  736. .mask = BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8)
  737. | BIT(9) | BIT(24) | BIT(25) | BIT(26) |
  738. BIT(27) | BIT(28) | BIT(29),
  739. },
  740. };
  741. static const struct sirfsoc_padmux usb0_upli_drvbus_padmux = {
  742. .muxmask_counts = ARRAY_SIZE(usb0_upli_drvbus_muxmask),
  743. .muxmask = usb0_upli_drvbus_muxmask,
  744. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  745. .funcmask = BIT(18),
  746. .funcval = 0,
  747. };
  748. static const unsigned usb0_upli_drvbus_pins[] = { 36, 37, 38, 39, 40, 41, 56, 57, 58, 59, 60, 61 };
  749. static const struct sirfsoc_muxmask usb1_utmi_drvbus_muxmask[] = {
  750. {
  751. .group = 0,
  752. .mask = BIT(28),
  753. },
  754. };
  755. static const struct sirfsoc_padmux usb1_utmi_drvbus_padmux = {
  756. .muxmask_counts = ARRAY_SIZE(usb1_utmi_drvbus_muxmask),
  757. .muxmask = usb1_utmi_drvbus_muxmask,
  758. .ctrlreg = SIRFSOC_RSC_PIN_MUX,
  759. .funcmask = BIT(11),
  760. .funcval = BIT(11), /* refer to PAD_UTMI_DRVVBUS1_ENABLE */
  761. };
  762. static const unsigned usb1_utmi_drvbus_pins[] = { 28 };
  763. static const struct sirfsoc_padmux usb1_dp_dn_padmux = {
  764. .muxmask_counts = 0,
  765. .ctrlreg = SIRFSOC_RSC_USB_UART_SHARE,
  766. .funcmask = BIT(2),
  767. .funcval = BIT(2),
  768. };
  769. static const unsigned usb1_dp_dn_pins[] = { 103, 104 };
  770. static const struct sirfsoc_padmux uart1_route_io_usb1_padmux = {
  771. .muxmask_counts = 0,
  772. .ctrlreg = SIRFSOC_RSC_USB_UART_SHARE,
  773. .funcmask = BIT(2),
  774. .funcval = 0,
  775. };
  776. static const unsigned uart1_route_io_usb1_pins[] = { 103, 104 };
  777. static const struct sirfsoc_muxmask pulse_count_muxmask[] = {
  778. {
  779. .group = 0,
  780. .mask = BIT(9) | BIT(10) | BIT(11),
  781. },
  782. };
  783. static const struct sirfsoc_padmux pulse_count_padmux = {
  784. .muxmask_counts = ARRAY_SIZE(pulse_count_muxmask),
  785. .muxmask = pulse_count_muxmask,
  786. };
  787. static const unsigned pulse_count_pins[] = { 9, 10, 11 };
  788. static const struct sirfsoc_pin_group sirfsoc_pin_groups[] = {
  789. SIRFSOC_PIN_GROUP("lcd_16bitsgrp", lcd_16bits_pins),
  790. SIRFSOC_PIN_GROUP("lcd_18bitsgrp", lcd_18bits_pins),
  791. SIRFSOC_PIN_GROUP("lcd_24bitsgrp", lcd_24bits_pins),
  792. SIRFSOC_PIN_GROUP("lcdrom_grp", lcdrom_pins),
  793. SIRFSOC_PIN_GROUP("uart0grp", uart0_pins),
  794. SIRFSOC_PIN_GROUP("uart0_nostreamctrlgrp", uart0_nostreamctrl_pins),
  795. SIRFSOC_PIN_GROUP("uart1grp", uart1_pins),
  796. SIRFSOC_PIN_GROUP("uart2grp", uart2_pins),
  797. SIRFSOC_PIN_GROUP("uart2_nostreamctrlgrp", uart2_nostreamctrl_pins),
  798. SIRFSOC_PIN_GROUP("usp0grp", usp0_pins),
  799. SIRFSOC_PIN_GROUP("usp0_uart_nostreamctrl_grp",
  800. usp0_uart_nostreamctrl_pins),
  801. SIRFSOC_PIN_GROUP("usp0_only_utfs_grp", usp0_only_utfs_pins),
  802. SIRFSOC_PIN_GROUP("usp0_only_urfs_grp", usp0_only_urfs_pins),
  803. SIRFSOC_PIN_GROUP("usp1grp", usp1_pins),
  804. SIRFSOC_PIN_GROUP("usp1_uart_nostreamctrl_grp",
  805. usp1_uart_nostreamctrl_pins),
  806. SIRFSOC_PIN_GROUP("i2c0grp", i2c0_pins),
  807. SIRFSOC_PIN_GROUP("i2c1grp", i2c1_pins),
  808. SIRFSOC_PIN_GROUP("pwm0grp", pwm0_pins),
  809. SIRFSOC_PIN_GROUP("pwm1grp", pwm1_pins),
  810. SIRFSOC_PIN_GROUP("pwm2grp", pwm2_pins),
  811. SIRFSOC_PIN_GROUP("pwm3grp", pwm3_pins),
  812. SIRFSOC_PIN_GROUP("pwm4grp", pwm4_pins),
  813. SIRFSOC_PIN_GROUP("vipgrp", vip_pins),
  814. SIRFSOC_PIN_GROUP("vip_noupligrp", vip_noupli_pins),
  815. SIRFSOC_PIN_GROUP("warm_rstgrp", warm_rst_pins),
  816. SIRFSOC_PIN_GROUP("cko0grp", cko0_pins),
  817. SIRFSOC_PIN_GROUP("cko1grp", cko1_pins),
  818. SIRFSOC_PIN_GROUP("sdmmc0grp", sdmmc0_pins),
  819. SIRFSOC_PIN_GROUP("sdmmc1grp", sdmmc1_pins),
  820. SIRFSOC_PIN_GROUP("sdmmc2grp", sdmmc2_pins),
  821. SIRFSOC_PIN_GROUP("sdmmc2_nowpgrp", sdmmc2_nowp_pins),
  822. SIRFSOC_PIN_GROUP("sdmmc3grp", sdmmc3_pins),
  823. SIRFSOC_PIN_GROUP("sdmmc5grp", sdmmc5_pins),
  824. SIRFSOC_PIN_GROUP("usb0_upli_drvbusgrp", usb0_upli_drvbus_pins),
  825. SIRFSOC_PIN_GROUP("usb1_utmi_drvbusgrp", usb1_utmi_drvbus_pins),
  826. SIRFSOC_PIN_GROUP("usb1_dp_dngrp", usb1_dp_dn_pins),
  827. SIRFSOC_PIN_GROUP("uart1_route_io_usb1grp", uart1_route_io_usb1_pins),
  828. SIRFSOC_PIN_GROUP("pulse_countgrp", pulse_count_pins),
  829. SIRFSOC_PIN_GROUP("i2sgrp", i2s_pins),
  830. SIRFSOC_PIN_GROUP("i2s_no_dingrp", i2s_no_din_pins),
  831. SIRFSOC_PIN_GROUP("i2s_6chngrp", i2s_6chn_pins),
  832. SIRFSOC_PIN_GROUP("ac97grp", ac97_pins),
  833. SIRFSOC_PIN_GROUP("nandgrp", nand_pins),
  834. SIRFSOC_PIN_GROUP("spi0grp", spi0_pins),
  835. SIRFSOC_PIN_GROUP("spi1grp", spi1_pins),
  836. SIRFSOC_PIN_GROUP("gpsgrp", gps_pins),
  837. };
  838. static const char * const lcd_16bitsgrp[] = { "lcd_16bitsgrp" };
  839. static const char * const lcd_18bitsgrp[] = { "lcd_18bitsgrp" };
  840. static const char * const lcd_24bitsgrp[] = { "lcd_24bitsgrp" };
  841. static const char * const lcdromgrp[] = { "lcdromgrp" };
  842. static const char * const uart0grp[] = { "uart0grp" };
  843. static const char * const uart0_nostreamctrlgrp[] = { "uart0_nostreamctrlgrp" };
  844. static const char * const uart1grp[] = { "uart1grp" };
  845. static const char * const uart2grp[] = { "uart2grp" };
  846. static const char * const uart2_nostreamctrlgrp[] = { "uart2_nostreamctrlgrp" };
  847. static const char * const usp0_uart_nostreamctrl_grp[] = {
  848. "usp0_uart_nostreamctrl_grp" };
  849. static const char * const usp0grp[] = { "usp0grp" };
  850. static const char * const usp0_only_utfs_grp[] = { "usp0_only_utfs_grp" };
  851. static const char * const usp0_only_urfs_grp[] = { "usp0_only_urfs_grp" };
  852. static const char * const usp1grp[] = { "usp1grp" };
  853. static const char * const usp1_uart_nostreamctrl_grp[] = {
  854. "usp1_uart_nostreamctrl_grp" };
  855. static const char * const i2c0grp[] = { "i2c0grp" };
  856. static const char * const i2c1grp[] = { "i2c1grp" };
  857. static const char * const pwm0grp[] = { "pwm0grp" };
  858. static const char * const pwm1grp[] = { "pwm1grp" };
  859. static const char * const pwm2grp[] = { "pwm2grp" };
  860. static const char * const pwm3grp[] = { "pwm3grp" };
  861. static const char * const pwm4grp[] = { "pwm4grp" };
  862. static const char * const vipgrp[] = { "vipgrp" };
  863. static const char * const vip_noupligrp[] = { "vip_noupligrp" };
  864. static const char * const warm_rstgrp[] = { "warm_rstgrp" };
  865. static const char * const cko0grp[] = { "cko0grp" };
  866. static const char * const cko1grp[] = { "cko1grp" };
  867. static const char * const sdmmc0grp[] = { "sdmmc0grp" };
  868. static const char * const sdmmc1grp[] = { "sdmmc1grp" };
  869. static const char * const sdmmc2grp[] = { "sdmmc2grp" };
  870. static const char * const sdmmc3grp[] = { "sdmmc3grp" };
  871. static const char * const sdmmc5grp[] = { "sdmmc5grp" };
  872. static const char * const sdmmc2_nowpgrp[] = { "sdmmc2_nowpgrp" };
  873. static const char * const usb0_upli_drvbusgrp[] = { "usb0_upli_drvbusgrp" };
  874. static const char * const usb1_utmi_drvbusgrp[] = { "usb1_utmi_drvbusgrp" };
  875. static const char * const usb1_dp_dngrp[] = { "usb1_dp_dngrp" };
  876. static const char * const uart1_route_io_usb1grp[] = { "uart1_route_io_usb1grp" };
  877. static const char * const pulse_countgrp[] = { "pulse_countgrp" };
  878. static const char * const i2sgrp[] = { "i2sgrp" };
  879. static const char * const i2s_no_dingrp[] = { "i2s_no_dingrp" };
  880. static const char * const i2s_6chngrp[] = { "i2s_6chngrp" };
  881. static const char * const ac97grp[] = { "ac97grp" };
  882. static const char * const nandgrp[] = { "nandgrp" };
  883. static const char * const spi0grp[] = { "spi0grp" };
  884. static const char * const spi1grp[] = { "spi1grp" };
  885. static const char * const gpsgrp[] = { "gpsgrp" };
  886. static const struct sirfsoc_pmx_func sirfsoc_pmx_functions[] = {
  887. SIRFSOC_PMX_FUNCTION("lcd_16bits", lcd_16bitsgrp, lcd_16bits_padmux),
  888. SIRFSOC_PMX_FUNCTION("lcd_18bits", lcd_18bitsgrp, lcd_18bits_padmux),
  889. SIRFSOC_PMX_FUNCTION("lcd_24bits", lcd_24bitsgrp, lcd_24bits_padmux),
  890. SIRFSOC_PMX_FUNCTION("lcdrom", lcdromgrp, lcdrom_padmux),
  891. SIRFSOC_PMX_FUNCTION("uart0", uart0grp, uart0_padmux),
  892. SIRFSOC_PMX_FUNCTION("uart0_nostreamctrl", uart0_nostreamctrlgrp,
  893. uart0_nostreamctrl_padmux),
  894. SIRFSOC_PMX_FUNCTION("uart1", uart1grp, uart1_padmux),
  895. SIRFSOC_PMX_FUNCTION("uart2", uart2grp, uart2_padmux),
  896. SIRFSOC_PMX_FUNCTION("uart2_nostreamctrl", uart2_nostreamctrlgrp, uart2_nostreamctrl_padmux),
  897. SIRFSOC_PMX_FUNCTION("usp0", usp0grp, usp0_padmux),
  898. SIRFSOC_PMX_FUNCTION("usp0_uart_nostreamctrl",
  899. usp0_uart_nostreamctrl_grp,
  900. usp0_uart_nostreamctrl_padmux),
  901. SIRFSOC_PMX_FUNCTION("usp0_only_utfs", usp0_only_utfs_grp,
  902. usp0_only_utfs_padmux),
  903. SIRFSOC_PMX_FUNCTION("usp0_only_urfs", usp0_only_urfs_grp,
  904. usp0_only_urfs_padmux),
  905. SIRFSOC_PMX_FUNCTION("usp1", usp1grp, usp1_padmux),
  906. SIRFSOC_PMX_FUNCTION("usp1_uart_nostreamctrl",
  907. usp1_uart_nostreamctrl_grp,
  908. usp1_uart_nostreamctrl_padmux),
  909. SIRFSOC_PMX_FUNCTION("i2c0", i2c0grp, i2c0_padmux),
  910. SIRFSOC_PMX_FUNCTION("i2c1", i2c1grp, i2c1_padmux),
  911. SIRFSOC_PMX_FUNCTION("pwm0", pwm0grp, pwm0_padmux),
  912. SIRFSOC_PMX_FUNCTION("pwm1", pwm1grp, pwm1_padmux),
  913. SIRFSOC_PMX_FUNCTION("pwm2", pwm2grp, pwm2_padmux),
  914. SIRFSOC_PMX_FUNCTION("pwm3", pwm3grp, pwm3_padmux),
  915. SIRFSOC_PMX_FUNCTION("pwm4", pwm4grp, pwm4_padmux),
  916. SIRFSOC_PMX_FUNCTION("vip", vipgrp, vip_padmux),
  917. SIRFSOC_PMX_FUNCTION("vip_noupli", vip_noupligrp, vip_noupli_padmux),
  918. SIRFSOC_PMX_FUNCTION("warm_rst", warm_rstgrp, warm_rst_padmux),
  919. SIRFSOC_PMX_FUNCTION("cko0", cko0grp, cko0_padmux),
  920. SIRFSOC_PMX_FUNCTION("cko1", cko1grp, cko1_padmux),
  921. SIRFSOC_PMX_FUNCTION("sdmmc0", sdmmc0grp, sdmmc0_padmux),
  922. SIRFSOC_PMX_FUNCTION("sdmmc1", sdmmc1grp, sdmmc1_padmux),
  923. SIRFSOC_PMX_FUNCTION("sdmmc2", sdmmc2grp, sdmmc2_padmux),
  924. SIRFSOC_PMX_FUNCTION("sdmmc3", sdmmc3grp, sdmmc3_padmux),
  925. SIRFSOC_PMX_FUNCTION("sdmmc5", sdmmc5grp, sdmmc5_padmux),
  926. SIRFSOC_PMX_FUNCTION("sdmmc2_nowp", sdmmc2_nowpgrp, sdmmc2_nowp_padmux),
  927. SIRFSOC_PMX_FUNCTION("usb0_upli_drvbus", usb0_upli_drvbusgrp, usb0_upli_drvbus_padmux),
  928. SIRFSOC_PMX_FUNCTION("usb1_utmi_drvbus", usb1_utmi_drvbusgrp, usb1_utmi_drvbus_padmux),
  929. SIRFSOC_PMX_FUNCTION("usb1_dp_dn", usb1_dp_dngrp, usb1_dp_dn_padmux),
  930. SIRFSOC_PMX_FUNCTION("uart1_route_io_usb1", uart1_route_io_usb1grp, uart1_route_io_usb1_padmux),
  931. SIRFSOC_PMX_FUNCTION("pulse_count", pulse_countgrp, pulse_count_padmux),
  932. SIRFSOC_PMX_FUNCTION("i2s", i2sgrp, i2s_padmux),
  933. SIRFSOC_PMX_FUNCTION("i2s_no_din", i2s_no_dingrp, i2s_no_din_padmux),
  934. SIRFSOC_PMX_FUNCTION("i2s_6chn", i2s_6chngrp, i2s_6chn_padmux),
  935. SIRFSOC_PMX_FUNCTION("ac97", ac97grp, ac97_padmux),
  936. SIRFSOC_PMX_FUNCTION("nand", nandgrp, nand_padmux),
  937. SIRFSOC_PMX_FUNCTION("spi0", spi0grp, spi0_padmux),
  938. SIRFSOC_PMX_FUNCTION("spi1", spi1grp, spi1_padmux),
  939. SIRFSOC_PMX_FUNCTION("gps", gpsgrp, gps_padmux),
  940. };
  941. struct sirfsoc_pinctrl_data atlas6_pinctrl_data = {
  942. (struct pinctrl_pin_desc *)sirfsoc_pads,
  943. ARRAY_SIZE(sirfsoc_pads),
  944. (struct sirfsoc_pin_group *)sirfsoc_pin_groups,
  945. ARRAY_SIZE(sirfsoc_pin_groups),
  946. (struct sirfsoc_pmx_func *)sirfsoc_pmx_functions,
  947. ARRAY_SIZE(sirfsoc_pmx_functions),
  948. };