phy-ti-pipe3.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470
  1. /*
  2. * phy-ti-pipe3 - PIPE3 PHY driver.
  3. *
  4. * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * Author: Kishon Vijay Abraham I <kishon@ti.com>
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. */
  18. #include <linux/module.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/slab.h>
  21. #include <linux/phy/phy.h>
  22. #include <linux/of.h>
  23. #include <linux/clk.h>
  24. #include <linux/err.h>
  25. #include <linux/io.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/delay.h>
  28. #include <linux/phy/omap_control_phy.h>
  29. #include <linux/of_platform.h>
  30. #define PLL_STATUS 0x00000004
  31. #define PLL_GO 0x00000008
  32. #define PLL_CONFIGURATION1 0x0000000C
  33. #define PLL_CONFIGURATION2 0x00000010
  34. #define PLL_CONFIGURATION3 0x00000014
  35. #define PLL_CONFIGURATION4 0x00000020
  36. #define PLL_REGM_MASK 0x001FFE00
  37. #define PLL_REGM_SHIFT 0x9
  38. #define PLL_REGM_F_MASK 0x0003FFFF
  39. #define PLL_REGM_F_SHIFT 0x0
  40. #define PLL_REGN_MASK 0x000001FE
  41. #define PLL_REGN_SHIFT 0x1
  42. #define PLL_SELFREQDCO_MASK 0x0000000E
  43. #define PLL_SELFREQDCO_SHIFT 0x1
  44. #define PLL_SD_MASK 0x0003FC00
  45. #define PLL_SD_SHIFT 10
  46. #define SET_PLL_GO 0x1
  47. #define PLL_LDOPWDN BIT(15)
  48. #define PLL_TICOPWDN BIT(16)
  49. #define PLL_LOCK 0x2
  50. #define PLL_IDLE 0x1
  51. /*
  52. * This is an Empirical value that works, need to confirm the actual
  53. * value required for the PIPE3PHY_PLL_CONFIGURATION2.PLL_IDLE status
  54. * to be correctly reflected in the PIPE3PHY_PLL_STATUS register.
  55. */
  56. #define PLL_IDLE_TIME 100 /* in milliseconds */
  57. #define PLL_LOCK_TIME 100 /* in milliseconds */
  58. struct pipe3_dpll_params {
  59. u16 m;
  60. u8 n;
  61. u8 freq:3;
  62. u8 sd;
  63. u32 mf;
  64. };
  65. struct pipe3_dpll_map {
  66. unsigned long rate;
  67. struct pipe3_dpll_params params;
  68. };
  69. struct ti_pipe3 {
  70. void __iomem *pll_ctrl_base;
  71. struct device *dev;
  72. struct device *control_dev;
  73. struct clk *wkupclk;
  74. struct clk *sys_clk;
  75. struct clk *refclk;
  76. struct pipe3_dpll_map *dpll_map;
  77. };
  78. static struct pipe3_dpll_map dpll_map_usb[] = {
  79. {12000000, {1250, 5, 4, 20, 0} }, /* 12 MHz */
  80. {16800000, {3125, 20, 4, 20, 0} }, /* 16.8 MHz */
  81. {19200000, {1172, 8, 4, 20, 65537} }, /* 19.2 MHz */
  82. {20000000, {1000, 7, 4, 10, 0} }, /* 20 MHz */
  83. {26000000, {1250, 12, 4, 20, 0} }, /* 26 MHz */
  84. {38400000, {3125, 47, 4, 20, 92843} }, /* 38.4 MHz */
  85. { }, /* Terminator */
  86. };
  87. static struct pipe3_dpll_map dpll_map_sata[] = {
  88. {12000000, {1000, 7, 4, 6, 0} }, /* 12 MHz */
  89. {16800000, {714, 7, 4, 6, 0} }, /* 16.8 MHz */
  90. {19200000, {625, 7, 4, 6, 0} }, /* 19.2 MHz */
  91. {20000000, {600, 7, 4, 6, 0} }, /* 20 MHz */
  92. {26000000, {461, 7, 4, 6, 0} }, /* 26 MHz */
  93. {38400000, {312, 7, 4, 6, 0} }, /* 38.4 MHz */
  94. { }, /* Terminator */
  95. };
  96. static inline u32 ti_pipe3_readl(void __iomem *addr, unsigned offset)
  97. {
  98. return __raw_readl(addr + offset);
  99. }
  100. static inline void ti_pipe3_writel(void __iomem *addr, unsigned offset,
  101. u32 data)
  102. {
  103. __raw_writel(data, addr + offset);
  104. }
  105. static struct pipe3_dpll_params *ti_pipe3_get_dpll_params(struct ti_pipe3 *phy)
  106. {
  107. unsigned long rate;
  108. struct pipe3_dpll_map *dpll_map = phy->dpll_map;
  109. rate = clk_get_rate(phy->sys_clk);
  110. for (; dpll_map->rate; dpll_map++) {
  111. if (rate == dpll_map->rate)
  112. return &dpll_map->params;
  113. }
  114. dev_err(phy->dev, "No DPLL configuration for %lu Hz SYS CLK\n", rate);
  115. return NULL;
  116. }
  117. static int ti_pipe3_power_off(struct phy *x)
  118. {
  119. struct ti_pipe3 *phy = phy_get_drvdata(x);
  120. omap_control_phy_power(phy->control_dev, 0);
  121. return 0;
  122. }
  123. static int ti_pipe3_power_on(struct phy *x)
  124. {
  125. struct ti_pipe3 *phy = phy_get_drvdata(x);
  126. omap_control_phy_power(phy->control_dev, 1);
  127. return 0;
  128. }
  129. static int ti_pipe3_dpll_wait_lock(struct ti_pipe3 *phy)
  130. {
  131. u32 val;
  132. unsigned long timeout;
  133. timeout = jiffies + msecs_to_jiffies(PLL_LOCK_TIME);
  134. do {
  135. cpu_relax();
  136. val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_STATUS);
  137. if (val & PLL_LOCK)
  138. break;
  139. } while (!time_after(jiffies, timeout));
  140. if (!(val & PLL_LOCK)) {
  141. dev_err(phy->dev, "DPLL failed to lock\n");
  142. return -EBUSY;
  143. }
  144. return 0;
  145. }
  146. static int ti_pipe3_dpll_program(struct ti_pipe3 *phy)
  147. {
  148. u32 val;
  149. struct pipe3_dpll_params *dpll_params;
  150. dpll_params = ti_pipe3_get_dpll_params(phy);
  151. if (!dpll_params)
  152. return -EINVAL;
  153. val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION1);
  154. val &= ~PLL_REGN_MASK;
  155. val |= dpll_params->n << PLL_REGN_SHIFT;
  156. ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION1, val);
  157. val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION2);
  158. val &= ~PLL_SELFREQDCO_MASK;
  159. val |= dpll_params->freq << PLL_SELFREQDCO_SHIFT;
  160. ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION2, val);
  161. val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION1);
  162. val &= ~PLL_REGM_MASK;
  163. val |= dpll_params->m << PLL_REGM_SHIFT;
  164. ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION1, val);
  165. val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION4);
  166. val &= ~PLL_REGM_F_MASK;
  167. val |= dpll_params->mf << PLL_REGM_F_SHIFT;
  168. ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION4, val);
  169. val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION3);
  170. val &= ~PLL_SD_MASK;
  171. val |= dpll_params->sd << PLL_SD_SHIFT;
  172. ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION3, val);
  173. ti_pipe3_writel(phy->pll_ctrl_base, PLL_GO, SET_PLL_GO);
  174. return ti_pipe3_dpll_wait_lock(phy);
  175. }
  176. static int ti_pipe3_init(struct phy *x)
  177. {
  178. struct ti_pipe3 *phy = phy_get_drvdata(x);
  179. u32 val;
  180. int ret = 0;
  181. /* Bring it out of IDLE if it is IDLE */
  182. val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION2);
  183. if (val & PLL_IDLE) {
  184. val &= ~PLL_IDLE;
  185. ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION2, val);
  186. ret = ti_pipe3_dpll_wait_lock(phy);
  187. }
  188. /* Program the DPLL only if not locked */
  189. val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_STATUS);
  190. if (!(val & PLL_LOCK))
  191. if (ti_pipe3_dpll_program(phy))
  192. return -EINVAL;
  193. return ret;
  194. }
  195. static int ti_pipe3_exit(struct phy *x)
  196. {
  197. struct ti_pipe3 *phy = phy_get_drvdata(x);
  198. u32 val;
  199. unsigned long timeout;
  200. /* SATA DPLL can't be powered down due to Errata i783 */
  201. if (of_device_is_compatible(phy->dev->of_node, "ti,phy-pipe3-sata"))
  202. return 0;
  203. /* Put DPLL in IDLE mode */
  204. val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION2);
  205. val |= PLL_IDLE;
  206. ti_pipe3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION2, val);
  207. /* wait for LDO and Oscillator to power down */
  208. timeout = jiffies + msecs_to_jiffies(PLL_IDLE_TIME);
  209. do {
  210. cpu_relax();
  211. val = ti_pipe3_readl(phy->pll_ctrl_base, PLL_STATUS);
  212. if ((val & PLL_TICOPWDN) && (val & PLL_LDOPWDN))
  213. break;
  214. } while (!time_after(jiffies, timeout));
  215. if (!(val & PLL_TICOPWDN) || !(val & PLL_LDOPWDN)) {
  216. dev_err(phy->dev, "Failed to power down: PLL_STATUS 0x%x\n",
  217. val);
  218. return -EBUSY;
  219. }
  220. return 0;
  221. }
  222. static struct phy_ops ops = {
  223. .init = ti_pipe3_init,
  224. .exit = ti_pipe3_exit,
  225. .power_on = ti_pipe3_power_on,
  226. .power_off = ti_pipe3_power_off,
  227. .owner = THIS_MODULE,
  228. };
  229. #ifdef CONFIG_OF
  230. static const struct of_device_id ti_pipe3_id_table[];
  231. #endif
  232. static int ti_pipe3_probe(struct platform_device *pdev)
  233. {
  234. struct ti_pipe3 *phy;
  235. struct phy *generic_phy;
  236. struct phy_provider *phy_provider;
  237. struct resource *res;
  238. struct device_node *node = pdev->dev.of_node;
  239. struct device_node *control_node;
  240. struct platform_device *control_pdev;
  241. const struct of_device_id *match;
  242. match = of_match_device(of_match_ptr(ti_pipe3_id_table), &pdev->dev);
  243. if (!match)
  244. return -EINVAL;
  245. phy = devm_kzalloc(&pdev->dev, sizeof(*phy), GFP_KERNEL);
  246. if (!phy) {
  247. dev_err(&pdev->dev, "unable to alloc mem for TI PIPE3 PHY\n");
  248. return -ENOMEM;
  249. }
  250. phy->dpll_map = (struct pipe3_dpll_map *)match->data;
  251. if (!phy->dpll_map) {
  252. dev_err(&pdev->dev, "no DPLL data\n");
  253. return -EINVAL;
  254. }
  255. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "pll_ctrl");
  256. phy->pll_ctrl_base = devm_ioremap_resource(&pdev->dev, res);
  257. if (IS_ERR(phy->pll_ctrl_base))
  258. return PTR_ERR(phy->pll_ctrl_base);
  259. phy->dev = &pdev->dev;
  260. if (!of_device_is_compatible(node, "ti,phy-pipe3-sata")) {
  261. phy->wkupclk = devm_clk_get(phy->dev, "wkupclk");
  262. if (IS_ERR(phy->wkupclk)) {
  263. dev_err(&pdev->dev, "unable to get wkupclk\n");
  264. return PTR_ERR(phy->wkupclk);
  265. }
  266. phy->refclk = devm_clk_get(phy->dev, "refclk");
  267. if (IS_ERR(phy->refclk)) {
  268. dev_err(&pdev->dev, "unable to get refclk\n");
  269. return PTR_ERR(phy->refclk);
  270. }
  271. } else {
  272. phy->wkupclk = ERR_PTR(-ENODEV);
  273. phy->refclk = ERR_PTR(-ENODEV);
  274. }
  275. phy->sys_clk = devm_clk_get(phy->dev, "sysclk");
  276. if (IS_ERR(phy->sys_clk)) {
  277. dev_err(&pdev->dev, "unable to get sysclk\n");
  278. return -EINVAL;
  279. }
  280. control_node = of_parse_phandle(node, "ctrl-module", 0);
  281. if (!control_node) {
  282. dev_err(&pdev->dev, "Failed to get control device phandle\n");
  283. return -EINVAL;
  284. }
  285. control_pdev = of_find_device_by_node(control_node);
  286. if (!control_pdev) {
  287. dev_err(&pdev->dev, "Failed to get control device\n");
  288. return -EINVAL;
  289. }
  290. phy->control_dev = &control_pdev->dev;
  291. omap_control_phy_power(phy->control_dev, 0);
  292. platform_set_drvdata(pdev, phy);
  293. pm_runtime_enable(phy->dev);
  294. generic_phy = devm_phy_create(phy->dev, &ops, NULL);
  295. if (IS_ERR(generic_phy))
  296. return PTR_ERR(generic_phy);
  297. phy_set_drvdata(generic_phy, phy);
  298. phy_provider = devm_of_phy_provider_register(phy->dev,
  299. of_phy_simple_xlate);
  300. if (IS_ERR(phy_provider))
  301. return PTR_ERR(phy_provider);
  302. pm_runtime_get(&pdev->dev);
  303. return 0;
  304. }
  305. static int ti_pipe3_remove(struct platform_device *pdev)
  306. {
  307. if (!pm_runtime_suspended(&pdev->dev))
  308. pm_runtime_put(&pdev->dev);
  309. pm_runtime_disable(&pdev->dev);
  310. return 0;
  311. }
  312. #ifdef CONFIG_PM_RUNTIME
  313. static int ti_pipe3_runtime_suspend(struct device *dev)
  314. {
  315. struct ti_pipe3 *phy = dev_get_drvdata(dev);
  316. if (!IS_ERR(phy->wkupclk))
  317. clk_disable_unprepare(phy->wkupclk);
  318. if (!IS_ERR(phy->refclk))
  319. clk_disable_unprepare(phy->refclk);
  320. return 0;
  321. }
  322. static int ti_pipe3_runtime_resume(struct device *dev)
  323. {
  324. u32 ret = 0;
  325. struct ti_pipe3 *phy = dev_get_drvdata(dev);
  326. if (!IS_ERR(phy->refclk)) {
  327. ret = clk_prepare_enable(phy->refclk);
  328. if (ret) {
  329. dev_err(phy->dev, "Failed to enable refclk %d\n", ret);
  330. goto err1;
  331. }
  332. }
  333. if (!IS_ERR(phy->wkupclk)) {
  334. ret = clk_prepare_enable(phy->wkupclk);
  335. if (ret) {
  336. dev_err(phy->dev, "Failed to enable wkupclk %d\n", ret);
  337. goto err2;
  338. }
  339. }
  340. return 0;
  341. err2:
  342. if (!IS_ERR(phy->refclk))
  343. clk_disable_unprepare(phy->refclk);
  344. err1:
  345. return ret;
  346. }
  347. static const struct dev_pm_ops ti_pipe3_pm_ops = {
  348. SET_RUNTIME_PM_OPS(ti_pipe3_runtime_suspend,
  349. ti_pipe3_runtime_resume, NULL)
  350. };
  351. #define DEV_PM_OPS (&ti_pipe3_pm_ops)
  352. #else
  353. #define DEV_PM_OPS NULL
  354. #endif
  355. #ifdef CONFIG_OF
  356. static const struct of_device_id ti_pipe3_id_table[] = {
  357. {
  358. .compatible = "ti,phy-usb3",
  359. .data = dpll_map_usb,
  360. },
  361. {
  362. .compatible = "ti,omap-usb3",
  363. .data = dpll_map_usb,
  364. },
  365. {
  366. .compatible = "ti,phy-pipe3-sata",
  367. .data = dpll_map_sata,
  368. },
  369. {}
  370. };
  371. MODULE_DEVICE_TABLE(of, ti_pipe3_id_table);
  372. #endif
  373. static struct platform_driver ti_pipe3_driver = {
  374. .probe = ti_pipe3_probe,
  375. .remove = ti_pipe3_remove,
  376. .driver = {
  377. .name = "ti-pipe3",
  378. .owner = THIS_MODULE,
  379. .pm = DEV_PM_OPS,
  380. .of_match_table = of_match_ptr(ti_pipe3_id_table),
  381. },
  382. };
  383. module_platform_driver(ti_pipe3_driver);
  384. MODULE_ALIAS("platform: ti_pipe3");
  385. MODULE_AUTHOR("Texas Instruments Inc.");
  386. MODULE_DESCRIPTION("TI PIPE3 phy driver");
  387. MODULE_LICENSE("GPL v2");