quirks.c 128 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. */
  13. #include <linux/types.h>
  14. #include <linux/kernel.h>
  15. #include <linux/export.h>
  16. #include <linux/pci.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/acpi.h>
  20. #include <linux/kallsyms.h>
  21. #include <linux/dmi.h>
  22. #include <linux/pci-aspm.h>
  23. #include <linux/ioport.h>
  24. #include <linux/sched.h>
  25. #include <linux/ktime.h>
  26. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  27. #include "pci.h"
  28. /*
  29. * Decoding should be disabled for a PCI device during BAR sizing to avoid
  30. * conflict. But doing so may cause problems on host bridge and perhaps other
  31. * key system devices. For devices that need to have mmio decoding always-on,
  32. * we need to set the dev->mmio_always_on bit.
  33. */
  34. static void quirk_mmio_always_on(struct pci_dev *dev)
  35. {
  36. dev->mmio_always_on = 1;
  37. }
  38. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  39. PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
  40. /* The Mellanox Tavor device gives false positive parity errors
  41. * Mark this device with a broken_parity_status, to allow
  42. * PCI scanning code to "skip" this now blacklisted device.
  43. */
  44. static void quirk_mellanox_tavor(struct pci_dev *dev)
  45. {
  46. dev->broken_parity_status = 1; /* This device gives false positives */
  47. }
  48. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
  49. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
  50. /* Deal with broken BIOSes that neglect to enable passive release,
  51. which can cause problems in combination with the 82441FX/PPro MTRRs */
  52. static void quirk_passive_release(struct pci_dev *dev)
  53. {
  54. struct pci_dev *d = NULL;
  55. unsigned char dlc;
  56. /* We have to make sure a particular bit is set in the PIIX3
  57. ISA bridge, so we have to go out and find it. */
  58. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  59. pci_read_config_byte(d, 0x82, &dlc);
  60. if (!(dlc & 1<<1)) {
  61. dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
  62. dlc |= 1<<1;
  63. pci_write_config_byte(d, 0x82, dlc);
  64. }
  65. }
  66. }
  67. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  68. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  69. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  70. but VIA don't answer queries. If you happen to have good contacts at VIA
  71. ask them for me please -- Alan
  72. This appears to be BIOS not version dependent. So presumably there is a
  73. chipset level fix */
  74. static void quirk_isa_dma_hangs(struct pci_dev *dev)
  75. {
  76. if (!isa_dma_bridge_buggy) {
  77. isa_dma_bridge_buggy = 1;
  78. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  79. }
  80. }
  81. /*
  82. * Its not totally clear which chipsets are the problematic ones
  83. * We know 82C586 and 82C596 variants are affected.
  84. */
  85. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  86. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  87. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  88. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  89. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  91. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  92. /*
  93. * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
  94. * for some HT machines to use C4 w/o hanging.
  95. */
  96. static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
  97. {
  98. u32 pmbase;
  99. u16 pm1a;
  100. pci_read_config_dword(dev, 0x40, &pmbase);
  101. pmbase = pmbase & 0xff80;
  102. pm1a = inw(pmbase);
  103. if (pm1a & 0x10) {
  104. dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
  105. outw(0x10, pmbase);
  106. }
  107. }
  108. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
  109. /*
  110. * Chipsets where PCI->PCI transfers vanish or hang
  111. */
  112. static void quirk_nopcipci(struct pci_dev *dev)
  113. {
  114. if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
  115. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  116. pci_pci_problems |= PCIPCI_FAIL;
  117. }
  118. }
  119. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  120. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  121. static void quirk_nopciamd(struct pci_dev *dev)
  122. {
  123. u8 rev;
  124. pci_read_config_byte(dev, 0x08, &rev);
  125. if (rev == 0x13) {
  126. /* Erratum 24 */
  127. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  128. pci_pci_problems |= PCIAGP_FAIL;
  129. }
  130. }
  131. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  132. /*
  133. * Triton requires workarounds to be used by the drivers
  134. */
  135. static void quirk_triton(struct pci_dev *dev)
  136. {
  137. if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
  138. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  139. pci_pci_problems |= PCIPCI_TRITON;
  140. }
  141. }
  142. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  143. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  144. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  145. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  146. /*
  147. * VIA Apollo KT133 needs PCI latency patch
  148. * Made according to a windows driver based patch by George E. Breese
  149. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  150. * and http://www.georgebreese.com/net/software/#PCI
  151. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  152. * the info on which Mr Breese based his work.
  153. *
  154. * Updated based on further information from the site and also on
  155. * information provided by VIA
  156. */
  157. static void quirk_vialatency(struct pci_dev *dev)
  158. {
  159. struct pci_dev *p;
  160. u8 busarb;
  161. /* Ok we have a potential problem chipset here. Now see if we have
  162. a buggy southbridge */
  163. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  164. if (p != NULL) {
  165. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  166. /* Check for buggy part revisions */
  167. if (p->revision < 0x40 || p->revision > 0x42)
  168. goto exit;
  169. } else {
  170. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  171. if (p == NULL) /* No problem parts */
  172. goto exit;
  173. /* Check for buggy part revisions */
  174. if (p->revision < 0x10 || p->revision > 0x12)
  175. goto exit;
  176. }
  177. /*
  178. * Ok we have the problem. Now set the PCI master grant to
  179. * occur every master grant. The apparent bug is that under high
  180. * PCI load (quite common in Linux of course) you can get data
  181. * loss when the CPU is held off the bus for 3 bus master requests
  182. * This happens to include the IDE controllers....
  183. *
  184. * VIA only apply this fix when an SB Live! is present but under
  185. * both Linux and Windows this isn't enough, and we have seen
  186. * corruption without SB Live! but with things like 3 UDMA IDE
  187. * controllers. So we ignore that bit of the VIA recommendation..
  188. */
  189. pci_read_config_byte(dev, 0x76, &busarb);
  190. /* Set bit 4 and bi 5 of byte 76 to 0x01
  191. "Master priority rotation on every PCI master grant */
  192. busarb &= ~(1<<5);
  193. busarb |= (1<<4);
  194. pci_write_config_byte(dev, 0x76, busarb);
  195. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  196. exit:
  197. pci_dev_put(p);
  198. }
  199. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  200. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  201. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  202. /* Must restore this on a resume from RAM */
  203. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  204. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  205. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  206. /*
  207. * VIA Apollo VP3 needs ETBF on BT848/878
  208. */
  209. static void quirk_viaetbf(struct pci_dev *dev)
  210. {
  211. if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
  212. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  213. pci_pci_problems |= PCIPCI_VIAETBF;
  214. }
  215. }
  216. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  217. static void quirk_vsfx(struct pci_dev *dev)
  218. {
  219. if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
  220. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  221. pci_pci_problems |= PCIPCI_VSFX;
  222. }
  223. }
  224. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  225. /*
  226. * Ali Magik requires workarounds to be used by the drivers
  227. * that DMA to AGP space. Latency must be set to 0xA and triton
  228. * workaround applied too
  229. * [Info kindly provided by ALi]
  230. */
  231. static void quirk_alimagik(struct pci_dev *dev)
  232. {
  233. if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
  234. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  235. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  236. }
  237. }
  238. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  239. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  240. /*
  241. * Natoma has some interesting boundary conditions with Zoran stuff
  242. * at least
  243. */
  244. static void quirk_natoma(struct pci_dev *dev)
  245. {
  246. if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
  247. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  248. pci_pci_problems |= PCIPCI_NATOMA;
  249. }
  250. }
  251. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  252. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  253. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  254. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  255. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  256. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  257. /*
  258. * This chip can cause PCI parity errors if config register 0xA0 is read
  259. * while DMAs are occurring.
  260. */
  261. static void quirk_citrine(struct pci_dev *dev)
  262. {
  263. dev->cfg_size = 0xA0;
  264. }
  265. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  266. /*
  267. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  268. * If it's needed, re-allocate the region.
  269. */
  270. static void quirk_s3_64M(struct pci_dev *dev)
  271. {
  272. struct resource *r = &dev->resource[0];
  273. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  274. r->flags |= IORESOURCE_UNSET;
  275. r->start = 0;
  276. r->end = 0x3ffffff;
  277. }
  278. }
  279. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  280. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  281. /*
  282. * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
  283. * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
  284. * BAR0 should be 8 bytes; instead, it may be set to something like 8k
  285. * (which conflicts w/ BAR1's memory range).
  286. */
  287. static void quirk_cs5536_vsa(struct pci_dev *dev)
  288. {
  289. if (pci_resource_len(dev, 0) != 8) {
  290. struct resource *res = &dev->resource[0];
  291. res->end = res->start + 8 - 1;
  292. dev_info(&dev->dev, "CS5536 ISA bridge bug detected (incorrect header); workaround applied\n");
  293. }
  294. }
  295. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
  296. static void quirk_io_region(struct pci_dev *dev, int port,
  297. unsigned size, int nr, const char *name)
  298. {
  299. u16 region;
  300. struct pci_bus_region bus_region;
  301. struct resource *res = dev->resource + nr;
  302. pci_read_config_word(dev, port, &region);
  303. region &= ~(size - 1);
  304. if (!region)
  305. return;
  306. res->name = pci_name(dev);
  307. res->flags = IORESOURCE_IO;
  308. /* Convert from PCI bus to resource space */
  309. bus_region.start = region;
  310. bus_region.end = region + size - 1;
  311. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  312. if (!pci_claim_resource(dev, nr))
  313. dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
  314. }
  315. /*
  316. * ATI Northbridge setups MCE the processor if you even
  317. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  318. */
  319. static void quirk_ati_exploding_mce(struct pci_dev *dev)
  320. {
  321. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  322. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  323. request_region(0x3b0, 0x0C, "RadeonIGP");
  324. request_region(0x3d3, 0x01, "RadeonIGP");
  325. }
  326. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  327. /*
  328. * Let's make the southbridge information explicit instead
  329. * of having to worry about people probing the ACPI areas,
  330. * for example.. (Yes, it happens, and if you read the wrong
  331. * ACPI register it will put the machine to sleep with no
  332. * way of waking it up again. Bummer).
  333. *
  334. * ALI M7101: Two IO regions pointed to by words at
  335. * 0xE0 (64 bytes of ACPI registers)
  336. * 0xE2 (32 bytes of SMB registers)
  337. */
  338. static void quirk_ali7101_acpi(struct pci_dev *dev)
  339. {
  340. quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  341. quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  342. }
  343. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  344. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  345. {
  346. u32 devres;
  347. u32 mask, size, base;
  348. pci_read_config_dword(dev, port, &devres);
  349. if ((devres & enable) != enable)
  350. return;
  351. mask = (devres >> 16) & 15;
  352. base = devres & 0xffff;
  353. size = 16;
  354. for (;;) {
  355. unsigned bit = size >> 1;
  356. if ((bit & mask) == bit)
  357. break;
  358. size = bit;
  359. }
  360. /*
  361. * For now we only print it out. Eventually we'll want to
  362. * reserve it (at least if it's in the 0x1000+ range), but
  363. * let's get enough confirmation reports first.
  364. */
  365. base &= -size;
  366. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base,
  367. base + size - 1);
  368. }
  369. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  370. {
  371. u32 devres;
  372. u32 mask, size, base;
  373. pci_read_config_dword(dev, port, &devres);
  374. if ((devres & enable) != enable)
  375. return;
  376. base = devres & 0xffff0000;
  377. mask = (devres & 0x3f) << 16;
  378. size = 128 << 16;
  379. for (;;) {
  380. unsigned bit = size >> 1;
  381. if ((bit & mask) == bit)
  382. break;
  383. size = bit;
  384. }
  385. /*
  386. * For now we only print it out. Eventually we'll want to
  387. * reserve it, but let's get enough confirmation reports first.
  388. */
  389. base &= -size;
  390. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base,
  391. base + size - 1);
  392. }
  393. /*
  394. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  395. * 0x40 (64 bytes of ACPI registers)
  396. * 0x90 (16 bytes of SMB registers)
  397. * and a few strange programmable PIIX4 device resources.
  398. */
  399. static void quirk_piix4_acpi(struct pci_dev *dev)
  400. {
  401. u32 res_a;
  402. quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  403. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  404. /* Device resource A has enables for some of the other ones */
  405. pci_read_config_dword(dev, 0x5c, &res_a);
  406. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  407. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  408. /* Device resource D is just bitfields for static resources */
  409. /* Device 12 enabled? */
  410. if (res_a & (1 << 29)) {
  411. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  412. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  413. }
  414. /* Device 13 enabled? */
  415. if (res_a & (1 << 30)) {
  416. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  417. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  418. }
  419. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  420. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  421. }
  422. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  423. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  424. #define ICH_PMBASE 0x40
  425. #define ICH_ACPI_CNTL 0x44
  426. #define ICH4_ACPI_EN 0x10
  427. #define ICH6_ACPI_EN 0x80
  428. #define ICH4_GPIOBASE 0x58
  429. #define ICH4_GPIO_CNTL 0x5c
  430. #define ICH4_GPIO_EN 0x10
  431. #define ICH6_GPIOBASE 0x48
  432. #define ICH6_GPIO_CNTL 0x4c
  433. #define ICH6_GPIO_EN 0x10
  434. /*
  435. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  436. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  437. * 0x58 (64 bytes of GPIO I/O space)
  438. */
  439. static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
  440. {
  441. u8 enable;
  442. /*
  443. * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
  444. * with low legacy (and fixed) ports. We don't know the decoding
  445. * priority and can't tell whether the legacy device or the one created
  446. * here is really at that address. This happens on boards with broken
  447. * BIOSes.
  448. */
  449. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  450. if (enable & ICH4_ACPI_EN)
  451. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  452. "ICH4 ACPI/GPIO/TCO");
  453. pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
  454. if (enable & ICH4_GPIO_EN)
  455. quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  456. "ICH4 GPIO");
  457. }
  458. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  459. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  460. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  461. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  462. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  463. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  464. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  465. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  466. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  467. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  468. static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
  469. {
  470. u8 enable;
  471. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  472. if (enable & ICH6_ACPI_EN)
  473. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  474. "ICH6 ACPI/GPIO/TCO");
  475. pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
  476. if (enable & ICH6_GPIO_EN)
  477. quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  478. "ICH6 GPIO");
  479. }
  480. static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
  481. {
  482. u32 val;
  483. u32 size, base;
  484. pci_read_config_dword(dev, reg, &val);
  485. /* Enabled? */
  486. if (!(val & 1))
  487. return;
  488. base = val & 0xfffc;
  489. if (dynsize) {
  490. /*
  491. * This is not correct. It is 16, 32 or 64 bytes depending on
  492. * register D31:F0:ADh bits 5:4.
  493. *
  494. * But this gets us at least _part_ of it.
  495. */
  496. size = 16;
  497. } else {
  498. size = 128;
  499. }
  500. base &= ~(size-1);
  501. /* Just print it out for now. We should reserve it after more debugging */
  502. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  503. }
  504. static void quirk_ich6_lpc(struct pci_dev *dev)
  505. {
  506. /* Shared ACPI/GPIO decode with all ICH6+ */
  507. ich6_lpc_acpi_gpio(dev);
  508. /* ICH6-specific generic IO decode */
  509. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  510. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  511. }
  512. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  513. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  514. static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
  515. {
  516. u32 val;
  517. u32 mask, base;
  518. pci_read_config_dword(dev, reg, &val);
  519. /* Enabled? */
  520. if (!(val & 1))
  521. return;
  522. /*
  523. * IO base in bits 15:2, mask in bits 23:18, both
  524. * are dword-based
  525. */
  526. base = val & 0xfffc;
  527. mask = (val >> 16) & 0xfc;
  528. mask |= 3;
  529. /* Just print it out for now. We should reserve it after more debugging */
  530. dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  531. }
  532. /* ICH7-10 has the same common LPC generic IO decode registers */
  533. static void quirk_ich7_lpc(struct pci_dev *dev)
  534. {
  535. /* We share the common ACPI/GPIO decode with ICH6 */
  536. ich6_lpc_acpi_gpio(dev);
  537. /* And have 4 ICH7+ generic decodes */
  538. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  539. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  540. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  541. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  542. }
  543. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  544. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  545. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  546. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  547. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  548. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  549. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  550. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  551. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  552. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  553. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  554. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  555. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  556. /*
  557. * VIA ACPI: One IO region pointed to by longword at
  558. * 0x48 or 0x20 (256 bytes of ACPI registers)
  559. */
  560. static void quirk_vt82c586_acpi(struct pci_dev *dev)
  561. {
  562. if (dev->revision & 0x10)
  563. quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
  564. "vt82c586 ACPI");
  565. }
  566. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  567. /*
  568. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  569. * 0x48 (256 bytes of ACPI registers)
  570. * 0x70 (128 bytes of hardware monitoring register)
  571. * 0x90 (16 bytes of SMB registers)
  572. */
  573. static void quirk_vt82c686_acpi(struct pci_dev *dev)
  574. {
  575. quirk_vt82c586_acpi(dev);
  576. quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
  577. "vt82c686 HW-mon");
  578. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
  579. }
  580. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  581. /*
  582. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  583. * 0x88 (128 bytes of power management registers)
  584. * 0xd0 (16 bytes of SMB registers)
  585. */
  586. static void quirk_vt8235_acpi(struct pci_dev *dev)
  587. {
  588. quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  589. quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
  590. }
  591. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  592. /*
  593. * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
  594. * Disable fast back-to-back on the secondary bus segment
  595. */
  596. static void quirk_xio2000a(struct pci_dev *dev)
  597. {
  598. struct pci_dev *pdev;
  599. u16 command;
  600. dev_warn(&dev->dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
  601. list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
  602. pci_read_config_word(pdev, PCI_COMMAND, &command);
  603. if (command & PCI_COMMAND_FAST_BACK)
  604. pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
  605. }
  606. }
  607. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
  608. quirk_xio2000a);
  609. #ifdef CONFIG_X86_IO_APIC
  610. #include <asm/io_apic.h>
  611. /*
  612. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  613. * devices to the external APIC.
  614. *
  615. * TODO: When we have device-specific interrupt routers,
  616. * this code will go away from quirks.
  617. */
  618. static void quirk_via_ioapic(struct pci_dev *dev)
  619. {
  620. u8 tmp;
  621. if (nr_ioapics < 1)
  622. tmp = 0; /* nothing routed to external APIC */
  623. else
  624. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  625. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  626. tmp == 0 ? "Disa" : "Ena");
  627. /* Offset 0x58: External APIC IRQ output control */
  628. pci_write_config_byte(dev, 0x58, tmp);
  629. }
  630. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  631. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  632. /*
  633. * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
  634. * This leads to doubled level interrupt rates.
  635. * Set this bit to get rid of cycle wastage.
  636. * Otherwise uncritical.
  637. */
  638. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  639. {
  640. u8 misc_control2;
  641. #define BYPASS_APIC_DEASSERT 8
  642. pci_read_config_byte(dev, 0x5B, &misc_control2);
  643. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  644. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  645. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  646. }
  647. }
  648. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  649. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  650. /*
  651. * The AMD io apic can hang the box when an apic irq is masked.
  652. * We check all revs >= B0 (yet not in the pre production!) as the bug
  653. * is currently marked NoFix
  654. *
  655. * We have multiple reports of hangs with this chipset that went away with
  656. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  657. * of course. However the advice is demonstrably good even if so..
  658. */
  659. static void quirk_amd_ioapic(struct pci_dev *dev)
  660. {
  661. if (dev->revision >= 0x02) {
  662. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  663. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  664. }
  665. }
  666. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  667. static void quirk_ioapic_rmw(struct pci_dev *dev)
  668. {
  669. if (dev->devfn == 0 && dev->bus->number == 0)
  670. sis_apic_bug = 1;
  671. }
  672. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
  673. #endif /* CONFIG_X86_IO_APIC */
  674. /*
  675. * Some settings of MMRBC can lead to data corruption so block changes.
  676. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  677. */
  678. static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
  679. {
  680. if (dev->subordinate && dev->revision <= 0x12) {
  681. dev_info(&dev->dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
  682. dev->revision);
  683. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  684. }
  685. }
  686. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  687. /*
  688. * FIXME: it is questionable that quirk_via_acpi
  689. * is needed. It shows up as an ISA bridge, and does not
  690. * support the PCI_INTERRUPT_LINE register at all. Therefore
  691. * it seems like setting the pci_dev's 'irq' to the
  692. * value of the ACPI SCI interrupt is only done for convenience.
  693. * -jgarzik
  694. */
  695. static void quirk_via_acpi(struct pci_dev *d)
  696. {
  697. /*
  698. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  699. */
  700. u8 irq;
  701. pci_read_config_byte(d, 0x42, &irq);
  702. irq &= 0xf;
  703. if (irq && (irq != 2))
  704. d->irq = irq;
  705. }
  706. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  707. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  708. /*
  709. * VIA bridges which have VLink
  710. */
  711. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  712. static void quirk_via_bridge(struct pci_dev *dev)
  713. {
  714. /* See what bridge we have and find the device ranges */
  715. switch (dev->device) {
  716. case PCI_DEVICE_ID_VIA_82C686:
  717. /* The VT82C686 is special, it attaches to PCI and can have
  718. any device number. All its subdevices are functions of
  719. that single device. */
  720. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  721. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  722. break;
  723. case PCI_DEVICE_ID_VIA_8237:
  724. case PCI_DEVICE_ID_VIA_8237A:
  725. via_vlink_dev_lo = 15;
  726. break;
  727. case PCI_DEVICE_ID_VIA_8235:
  728. via_vlink_dev_lo = 16;
  729. break;
  730. case PCI_DEVICE_ID_VIA_8231:
  731. case PCI_DEVICE_ID_VIA_8233_0:
  732. case PCI_DEVICE_ID_VIA_8233A:
  733. case PCI_DEVICE_ID_VIA_8233C_0:
  734. via_vlink_dev_lo = 17;
  735. break;
  736. }
  737. }
  738. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  739. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  740. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  741. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  742. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  743. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  744. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  745. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  746. /**
  747. * quirk_via_vlink - VIA VLink IRQ number update
  748. * @dev: PCI device
  749. *
  750. * If the device we are dealing with is on a PIC IRQ we need to
  751. * ensure that the IRQ line register which usually is not relevant
  752. * for PCI cards, is actually written so that interrupts get sent
  753. * to the right place.
  754. * We only do this on systems where a VIA south bridge was detected,
  755. * and only for VIA devices on the motherboard (see quirk_via_bridge
  756. * above).
  757. */
  758. static void quirk_via_vlink(struct pci_dev *dev)
  759. {
  760. u8 irq, new_irq;
  761. /* Check if we have VLink at all */
  762. if (via_vlink_dev_lo == -1)
  763. return;
  764. new_irq = dev->irq;
  765. /* Don't quirk interrupts outside the legacy IRQ range */
  766. if (!new_irq || new_irq > 15)
  767. return;
  768. /* Internal device ? */
  769. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  770. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  771. return;
  772. /* This is an internal VLink device on a PIC interrupt. The BIOS
  773. ought to have set this but may not have, so we redo it */
  774. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  775. if (new_irq != irq) {
  776. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  777. irq, new_irq);
  778. udelay(15); /* unknown if delay really needed */
  779. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  780. }
  781. }
  782. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  783. /*
  784. * VIA VT82C598 has its device ID settable and many BIOSes
  785. * set it to the ID of VT82C597 for backward compatibility.
  786. * We need to switch it off to be able to recognize the real
  787. * type of the chip.
  788. */
  789. static void quirk_vt82c598_id(struct pci_dev *dev)
  790. {
  791. pci_write_config_byte(dev, 0xfc, 0);
  792. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  793. }
  794. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  795. /*
  796. * CardBus controllers have a legacy base address that enables them
  797. * to respond as i82365 pcmcia controllers. We don't want them to
  798. * do this even if the Linux CardBus driver is not loaded, because
  799. * the Linux i82365 driver does not (and should not) handle CardBus.
  800. */
  801. static void quirk_cardbus_legacy(struct pci_dev *dev)
  802. {
  803. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  804. }
  805. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  806. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  807. DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  808. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  809. /*
  810. * Following the PCI ordering rules is optional on the AMD762. I'm not
  811. * sure what the designers were smoking but let's not inhale...
  812. *
  813. * To be fair to AMD, it follows the spec by default, its BIOS people
  814. * who turn it off!
  815. */
  816. static void quirk_amd_ordering(struct pci_dev *dev)
  817. {
  818. u32 pcic;
  819. pci_read_config_dword(dev, 0x4C, &pcic);
  820. if ((pcic & 6) != 6) {
  821. pcic |= 6;
  822. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  823. pci_write_config_dword(dev, 0x4C, pcic);
  824. pci_read_config_dword(dev, 0x84, &pcic);
  825. pcic |= (1 << 23); /* Required in this mode */
  826. pci_write_config_dword(dev, 0x84, pcic);
  827. }
  828. }
  829. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  830. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  831. /*
  832. * DreamWorks provided workaround for Dunord I-3000 problem
  833. *
  834. * This card decodes and responds to addresses not apparently
  835. * assigned to it. We force a larger allocation to ensure that
  836. * nothing gets put too close to it.
  837. */
  838. static void quirk_dunord(struct pci_dev *dev)
  839. {
  840. struct resource *r = &dev->resource[1];
  841. r->flags |= IORESOURCE_UNSET;
  842. r->start = 0;
  843. r->end = 0xffffff;
  844. }
  845. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  846. /*
  847. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  848. * is subtractive decoding (transparent), and does indicate this
  849. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  850. * instead of 0x01.
  851. */
  852. static void quirk_transparent_bridge(struct pci_dev *dev)
  853. {
  854. dev->transparent = 1;
  855. }
  856. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  857. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  858. /*
  859. * Common misconfiguration of the MediaGX/Geode PCI master that will
  860. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  861. * datasheets found at http://www.national.com/analog for info on what
  862. * these bits do. <christer@weinigel.se>
  863. */
  864. static void quirk_mediagx_master(struct pci_dev *dev)
  865. {
  866. u8 reg;
  867. pci_read_config_byte(dev, 0x41, &reg);
  868. if (reg & 2) {
  869. reg &= ~2;
  870. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
  871. reg);
  872. pci_write_config_byte(dev, 0x41, reg);
  873. }
  874. }
  875. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  876. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  877. /*
  878. * Ensure C0 rev restreaming is off. This is normally done by
  879. * the BIOS but in the odd case it is not the results are corruption
  880. * hence the presence of a Linux check
  881. */
  882. static void quirk_disable_pxb(struct pci_dev *pdev)
  883. {
  884. u16 config;
  885. if (pdev->revision != 0x04) /* Only C0 requires this */
  886. return;
  887. pci_read_config_word(pdev, 0x40, &config);
  888. if (config & (1<<6)) {
  889. config &= ~(1<<6);
  890. pci_write_config_word(pdev, 0x40, config);
  891. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  892. }
  893. }
  894. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  895. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  896. static void quirk_amd_ide_mode(struct pci_dev *pdev)
  897. {
  898. /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
  899. u8 tmp;
  900. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  901. if (tmp == 0x01) {
  902. pci_read_config_byte(pdev, 0x40, &tmp);
  903. pci_write_config_byte(pdev, 0x40, tmp|1);
  904. pci_write_config_byte(pdev, 0x9, 1);
  905. pci_write_config_byte(pdev, 0xa, 6);
  906. pci_write_config_byte(pdev, 0x40, tmp);
  907. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  908. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  909. }
  910. }
  911. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  912. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  913. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  914. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  915. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  916. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  917. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  918. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  919. /*
  920. * Serverworks CSB5 IDE does not fully support native mode
  921. */
  922. static void quirk_svwks_csb5ide(struct pci_dev *pdev)
  923. {
  924. u8 prog;
  925. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  926. if (prog & 5) {
  927. prog &= ~5;
  928. pdev->class &= ~5;
  929. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  930. /* PCI layer will sort out resources */
  931. }
  932. }
  933. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  934. /*
  935. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  936. */
  937. static void quirk_ide_samemode(struct pci_dev *pdev)
  938. {
  939. u8 prog;
  940. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  941. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  942. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  943. prog &= ~5;
  944. pdev->class &= ~5;
  945. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  946. }
  947. }
  948. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  949. /*
  950. * Some ATA devices break if put into D3
  951. */
  952. static void quirk_no_ata_d3(struct pci_dev *pdev)
  953. {
  954. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  955. }
  956. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  957. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
  958. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  959. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  960. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  961. /* ALi loses some register settings that we cannot then restore */
  962. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
  963. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  964. /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
  965. occur when mode detecting */
  966. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
  967. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  968. /* This was originally an Alpha specific thing, but it really fits here.
  969. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  970. */
  971. static void quirk_eisa_bridge(struct pci_dev *dev)
  972. {
  973. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  974. }
  975. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  976. /*
  977. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  978. * is not activated. The myth is that Asus said that they do not want the
  979. * users to be irritated by just another PCI Device in the Win98 device
  980. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  981. * package 2.7.0 for details)
  982. *
  983. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  984. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  985. * becomes necessary to do this tweak in two steps -- the chosen trigger
  986. * is either the Host bridge (preferred) or on-board VGA controller.
  987. *
  988. * Note that we used to unhide the SMBus that way on Toshiba laptops
  989. * (Satellite A40 and Tecra M2) but then found that the thermal management
  990. * was done by SMM code, which could cause unsynchronized concurrent
  991. * accesses to the SMBus registers, with potentially bad effects. Thus you
  992. * should be very careful when adding new entries: if SMM is accessing the
  993. * Intel SMBus, this is a very good reason to leave it hidden.
  994. *
  995. * Likewise, many recent laptops use ACPI for thermal management. If the
  996. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  997. * natively, and keeping the SMBus hidden is the right thing to do. If you
  998. * are about to add an entry in the table below, please first disassemble
  999. * the DSDT and double-check that there is no code accessing the SMBus.
  1000. */
  1001. static int asus_hides_smbus;
  1002. static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
  1003. {
  1004. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1005. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  1006. switch (dev->subsystem_device) {
  1007. case 0x8025: /* P4B-LX */
  1008. case 0x8070: /* P4B */
  1009. case 0x8088: /* P4B533 */
  1010. case 0x1626: /* L3C notebook */
  1011. asus_hides_smbus = 1;
  1012. }
  1013. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  1014. switch (dev->subsystem_device) {
  1015. case 0x80b1: /* P4GE-V */
  1016. case 0x80b2: /* P4PE */
  1017. case 0x8093: /* P4B533-V */
  1018. asus_hides_smbus = 1;
  1019. }
  1020. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  1021. switch (dev->subsystem_device) {
  1022. case 0x8030: /* P4T533 */
  1023. asus_hides_smbus = 1;
  1024. }
  1025. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  1026. switch (dev->subsystem_device) {
  1027. case 0x8070: /* P4G8X Deluxe */
  1028. asus_hides_smbus = 1;
  1029. }
  1030. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  1031. switch (dev->subsystem_device) {
  1032. case 0x80c9: /* PU-DLS */
  1033. asus_hides_smbus = 1;
  1034. }
  1035. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  1036. switch (dev->subsystem_device) {
  1037. case 0x1751: /* M2N notebook */
  1038. case 0x1821: /* M5N notebook */
  1039. case 0x1897: /* A6L notebook */
  1040. asus_hides_smbus = 1;
  1041. }
  1042. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1043. switch (dev->subsystem_device) {
  1044. case 0x184b: /* W1N notebook */
  1045. case 0x186a: /* M6Ne notebook */
  1046. asus_hides_smbus = 1;
  1047. }
  1048. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1049. switch (dev->subsystem_device) {
  1050. case 0x80f2: /* P4P800-X */
  1051. asus_hides_smbus = 1;
  1052. }
  1053. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  1054. switch (dev->subsystem_device) {
  1055. case 0x1882: /* M6V notebook */
  1056. case 0x1977: /* A6VA notebook */
  1057. asus_hides_smbus = 1;
  1058. }
  1059. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  1060. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1061. switch (dev->subsystem_device) {
  1062. case 0x088C: /* HP Compaq nc8000 */
  1063. case 0x0890: /* HP Compaq nc6000 */
  1064. asus_hides_smbus = 1;
  1065. }
  1066. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1067. switch (dev->subsystem_device) {
  1068. case 0x12bc: /* HP D330L */
  1069. case 0x12bd: /* HP D530 */
  1070. case 0x006a: /* HP Compaq nx9500 */
  1071. asus_hides_smbus = 1;
  1072. }
  1073. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  1074. switch (dev->subsystem_device) {
  1075. case 0x12bf: /* HP xw4100 */
  1076. asus_hides_smbus = 1;
  1077. }
  1078. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  1079. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1080. switch (dev->subsystem_device) {
  1081. case 0xC00C: /* Samsung P35 notebook */
  1082. asus_hides_smbus = 1;
  1083. }
  1084. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1085. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1086. switch (dev->subsystem_device) {
  1087. case 0x0058: /* Compaq Evo N620c */
  1088. asus_hides_smbus = 1;
  1089. }
  1090. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1091. switch (dev->subsystem_device) {
  1092. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1093. /* Motherboard doesn't have Host bridge
  1094. * subvendor/subdevice IDs, therefore checking
  1095. * its on-board VGA controller */
  1096. asus_hides_smbus = 1;
  1097. }
  1098. else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
  1099. switch (dev->subsystem_device) {
  1100. case 0x00b8: /* Compaq Evo D510 CMT */
  1101. case 0x00b9: /* Compaq Evo D510 SFF */
  1102. case 0x00ba: /* Compaq Evo D510 USDT */
  1103. /* Motherboard doesn't have Host bridge
  1104. * subvendor/subdevice IDs and on-board VGA
  1105. * controller is disabled if an AGP card is
  1106. * inserted, therefore checking USB UHCI
  1107. * Controller #1 */
  1108. asus_hides_smbus = 1;
  1109. }
  1110. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1111. switch (dev->subsystem_device) {
  1112. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1113. /* Motherboard doesn't have host bridge
  1114. * subvendor/subdevice IDs, therefore checking
  1115. * its on-board VGA controller */
  1116. asus_hides_smbus = 1;
  1117. }
  1118. }
  1119. }
  1120. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1121. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1122. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1123. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1124. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1125. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1126. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1127. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1128. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1129. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1130. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1131. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
  1132. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1133. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1134. {
  1135. u16 val;
  1136. if (likely(!asus_hides_smbus))
  1137. return;
  1138. pci_read_config_word(dev, 0xF2, &val);
  1139. if (val & 0x8) {
  1140. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1141. pci_read_config_word(dev, 0xF2, &val);
  1142. if (val & 0x8)
  1143. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
  1144. val);
  1145. else
  1146. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  1147. }
  1148. }
  1149. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1150. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1151. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1152. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1153. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1154. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1155. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1156. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1157. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1158. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1159. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1160. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1161. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1162. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1163. /* It appears we just have one such device. If not, we have a warning */
  1164. static void __iomem *asus_rcba_base;
  1165. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1166. {
  1167. u32 rcba;
  1168. if (likely(!asus_hides_smbus))
  1169. return;
  1170. WARN_ON(asus_rcba_base);
  1171. pci_read_config_dword(dev, 0xF0, &rcba);
  1172. /* use bits 31:14, 16 kB aligned */
  1173. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1174. if (asus_rcba_base == NULL)
  1175. return;
  1176. }
  1177. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1178. {
  1179. u32 val;
  1180. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1181. return;
  1182. /* read the Function Disable register, dword mode only */
  1183. val = readl(asus_rcba_base + 0x3418);
  1184. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1185. }
  1186. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1187. {
  1188. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1189. return;
  1190. iounmap(asus_rcba_base);
  1191. asus_rcba_base = NULL;
  1192. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1193. }
  1194. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1195. {
  1196. asus_hides_smbus_lpc_ich6_suspend(dev);
  1197. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1198. asus_hides_smbus_lpc_ich6_resume(dev);
  1199. }
  1200. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1201. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1202. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1203. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1204. /*
  1205. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1206. */
  1207. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1208. {
  1209. u8 val = 0;
  1210. pci_read_config_byte(dev, 0x77, &val);
  1211. if (val & 0x10) {
  1212. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1213. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1214. }
  1215. }
  1216. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1217. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1218. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1219. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1220. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1221. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1222. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1223. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1224. /*
  1225. * ... This is further complicated by the fact that some SiS96x south
  1226. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1227. * spotted a compatible north bridge to make sure.
  1228. * (pci_find_device doesn't work yet)
  1229. *
  1230. * We can also enable the sis96x bit in the discovery register..
  1231. */
  1232. #define SIS_DETECT_REGISTER 0x40
  1233. static void quirk_sis_503(struct pci_dev *dev)
  1234. {
  1235. u8 reg;
  1236. u16 devid;
  1237. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1238. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1239. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1240. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1241. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1242. return;
  1243. }
  1244. /*
  1245. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1246. * hand in case it has already been processed.
  1247. * (depends on link order, which is apparently not guaranteed)
  1248. */
  1249. dev->device = devid;
  1250. quirk_sis_96x_smbus(dev);
  1251. }
  1252. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1253. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1254. /*
  1255. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1256. * and MC97 modem controller are disabled when a second PCI soundcard is
  1257. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1258. * -- bjd
  1259. */
  1260. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1261. {
  1262. u8 val;
  1263. int asus_hides_ac97 = 0;
  1264. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1265. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1266. asus_hides_ac97 = 1;
  1267. }
  1268. if (!asus_hides_ac97)
  1269. return;
  1270. pci_read_config_byte(dev, 0x50, &val);
  1271. if (val & 0xc0) {
  1272. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1273. pci_read_config_byte(dev, 0x50, &val);
  1274. if (val & 0xc0)
  1275. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
  1276. val);
  1277. else
  1278. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1279. }
  1280. }
  1281. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1282. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1283. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1284. /*
  1285. * If we are using libata we can drive this chip properly but must
  1286. * do this early on to make the additional device appear during
  1287. * the PCI scanning.
  1288. */
  1289. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1290. {
  1291. u32 conf1, conf5, class;
  1292. u8 hdr;
  1293. /* Only poke fn 0 */
  1294. if (PCI_FUNC(pdev->devfn))
  1295. return;
  1296. pci_read_config_dword(pdev, 0x40, &conf1);
  1297. pci_read_config_dword(pdev, 0x80, &conf5);
  1298. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1299. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1300. switch (pdev->device) {
  1301. case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
  1302. case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
  1303. case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
  1304. /* The controller should be in single function ahci mode */
  1305. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1306. break;
  1307. case PCI_DEVICE_ID_JMICRON_JMB365:
  1308. case PCI_DEVICE_ID_JMICRON_JMB366:
  1309. /* Redirect IDE second PATA port to the right spot */
  1310. conf5 |= (1 << 24);
  1311. /* Fall through */
  1312. case PCI_DEVICE_ID_JMICRON_JMB361:
  1313. case PCI_DEVICE_ID_JMICRON_JMB363:
  1314. case PCI_DEVICE_ID_JMICRON_JMB369:
  1315. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1316. /* Set the class codes correctly and then direct IDE 0 */
  1317. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1318. break;
  1319. case PCI_DEVICE_ID_JMICRON_JMB368:
  1320. /* The controller should be in single function IDE mode */
  1321. conf1 |= 0x00C00000; /* Set 22, 23 */
  1322. break;
  1323. }
  1324. pci_write_config_dword(pdev, 0x40, conf1);
  1325. pci_write_config_dword(pdev, 0x80, conf5);
  1326. /* Update pdev accordingly */
  1327. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1328. pdev->hdr_type = hdr & 0x7f;
  1329. pdev->multifunction = !!(hdr & 0x80);
  1330. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1331. pdev->class = class >> 8;
  1332. }
  1333. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1334. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1335. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1336. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1337. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1338. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1339. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1340. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1341. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1342. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1343. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1344. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1345. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1346. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1347. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1348. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1349. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1350. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1351. #endif
  1352. #ifdef CONFIG_X86_IO_APIC
  1353. static void quirk_alder_ioapic(struct pci_dev *pdev)
  1354. {
  1355. int i;
  1356. if ((pdev->class >> 8) != 0xff00)
  1357. return;
  1358. /* the first BAR is the location of the IO APIC...we must
  1359. * not touch this (and it's already covered by the fixmap), so
  1360. * forcibly insert it into the resource tree */
  1361. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1362. insert_resource(&iomem_resource, &pdev->resource[0]);
  1363. /* The next five BARs all seem to be rubbish, so just clean
  1364. * them out */
  1365. for (i = 1; i < 6; i++)
  1366. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1367. }
  1368. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1369. #endif
  1370. static void quirk_pcie_mch(struct pci_dev *pdev)
  1371. {
  1372. pci_msi_off(pdev);
  1373. pdev->no_msi = 1;
  1374. }
  1375. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1376. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1377. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1378. /*
  1379. * It's possible for the MSI to get corrupted if shpc and acpi
  1380. * are used together on certain PXH-based systems.
  1381. */
  1382. static void quirk_pcie_pxh(struct pci_dev *dev)
  1383. {
  1384. pci_msi_off(dev);
  1385. dev->no_msi = 1;
  1386. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1387. }
  1388. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1389. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1390. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1391. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1392. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1393. /*
  1394. * Some Intel PCI Express chipsets have trouble with downstream
  1395. * device power management.
  1396. */
  1397. static void quirk_intel_pcie_pm(struct pci_dev *dev)
  1398. {
  1399. pci_pm_d3_delay = 120;
  1400. dev->no_d1d2 = 1;
  1401. }
  1402. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1403. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1404. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1405. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1406. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1407. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1408. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1409. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1410. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1411. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1412. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1413. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1414. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1415. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1416. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1417. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1418. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1419. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1420. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1421. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1422. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1423. #ifdef CONFIG_X86_IO_APIC
  1424. /*
  1425. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1426. * remap the original interrupt in the linux kernel to the boot interrupt, so
  1427. * that a PCI device's interrupt handler is installed on the boot interrupt
  1428. * line instead.
  1429. */
  1430. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1431. {
  1432. if (noioapicquirk || noioapicreroute)
  1433. return;
  1434. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1435. dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
  1436. dev->vendor, dev->device);
  1437. }
  1438. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1439. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1440. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1441. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1442. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1443. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1444. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1445. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1446. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1447. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1448. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1449. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1450. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1451. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1452. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1453. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1454. /*
  1455. * On some chipsets we can disable the generation of legacy INTx boot
  1456. * interrupts.
  1457. */
  1458. /*
  1459. * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
  1460. * 300641-004US, section 5.7.3.
  1461. */
  1462. #define INTEL_6300_IOAPIC_ABAR 0x40
  1463. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1464. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1465. {
  1466. u16 pci_config_word;
  1467. if (noioapicquirk)
  1468. return;
  1469. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1470. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1471. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1472. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1473. dev->vendor, dev->device);
  1474. }
  1475. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1476. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1477. /*
  1478. * disable boot interrupts on HT-1000
  1479. */
  1480. #define BC_HT1000_FEATURE_REG 0x64
  1481. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1482. #define BC_HT1000_MAP_IDX 0xC00
  1483. #define BC_HT1000_MAP_DATA 0xC01
  1484. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1485. {
  1486. u32 pci_config_dword;
  1487. u8 irq;
  1488. if (noioapicquirk)
  1489. return;
  1490. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1491. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1492. BC_HT1000_PIC_REGS_ENABLE);
  1493. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1494. outb(irq, BC_HT1000_MAP_IDX);
  1495. outb(0x00, BC_HT1000_MAP_DATA);
  1496. }
  1497. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1498. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1499. dev->vendor, dev->device);
  1500. }
  1501. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1502. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1503. /*
  1504. * disable boot interrupts on AMD and ATI chipsets
  1505. */
  1506. /*
  1507. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1508. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1509. * (due to an erratum).
  1510. */
  1511. #define AMD_813X_MISC 0x40
  1512. #define AMD_813X_NOIOAMODE (1<<0)
  1513. #define AMD_813X_REV_B1 0x12
  1514. #define AMD_813X_REV_B2 0x13
  1515. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1516. {
  1517. u32 pci_config_dword;
  1518. if (noioapicquirk)
  1519. return;
  1520. if ((dev->revision == AMD_813X_REV_B1) ||
  1521. (dev->revision == AMD_813X_REV_B2))
  1522. return;
  1523. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1524. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1525. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1526. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1527. dev->vendor, dev->device);
  1528. }
  1529. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1530. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1531. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1532. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1533. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1534. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1535. {
  1536. u16 pci_config_word;
  1537. if (noioapicquirk)
  1538. return;
  1539. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1540. if (!pci_config_word) {
  1541. dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] already disabled\n",
  1542. dev->vendor, dev->device);
  1543. return;
  1544. }
  1545. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1546. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1547. dev->vendor, dev->device);
  1548. }
  1549. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1550. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1551. #endif /* CONFIG_X86_IO_APIC */
  1552. /*
  1553. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1554. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1555. * Re-allocate the region if needed...
  1556. */
  1557. static void quirk_tc86c001_ide(struct pci_dev *dev)
  1558. {
  1559. struct resource *r = &dev->resource[0];
  1560. if (r->start & 0x8) {
  1561. r->flags |= IORESOURCE_UNSET;
  1562. r->start = 0;
  1563. r->end = 0xf;
  1564. }
  1565. }
  1566. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1567. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1568. quirk_tc86c001_ide);
  1569. /*
  1570. * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
  1571. * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
  1572. * being read correctly if bit 7 of the base address is set.
  1573. * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
  1574. * Re-allocate the regions to a 256-byte boundary if necessary.
  1575. */
  1576. static void quirk_plx_pci9050(struct pci_dev *dev)
  1577. {
  1578. unsigned int bar;
  1579. /* Fixed in revision 2 (PCI 9052). */
  1580. if (dev->revision >= 2)
  1581. return;
  1582. for (bar = 0; bar <= 1; bar++)
  1583. if (pci_resource_len(dev, bar) == 0x80 &&
  1584. (pci_resource_start(dev, bar) & 0x80)) {
  1585. struct resource *r = &dev->resource[bar];
  1586. dev_info(&dev->dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
  1587. bar);
  1588. r->flags |= IORESOURCE_UNSET;
  1589. r->start = 0;
  1590. r->end = 0xff;
  1591. }
  1592. }
  1593. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1594. quirk_plx_pci9050);
  1595. /*
  1596. * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
  1597. * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
  1598. * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
  1599. * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
  1600. *
  1601. * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
  1602. * driver.
  1603. */
  1604. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
  1605. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
  1606. static void quirk_netmos(struct pci_dev *dev)
  1607. {
  1608. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1609. unsigned int num_serial = dev->subsystem_device & 0xf;
  1610. /*
  1611. * These Netmos parts are multiport serial devices with optional
  1612. * parallel ports. Even when parallel ports are present, they
  1613. * are identified as class SERIAL, which means the serial driver
  1614. * will claim them. To prevent this, mark them as class OTHER.
  1615. * These combo devices should be claimed by parport_serial.
  1616. *
  1617. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1618. * of parallel ports and <S> is the number of serial ports.
  1619. */
  1620. switch (dev->device) {
  1621. case PCI_DEVICE_ID_NETMOS_9835:
  1622. /* Well, this rule doesn't hold for the following 9835 device */
  1623. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  1624. dev->subsystem_device == 0x0299)
  1625. return;
  1626. case PCI_DEVICE_ID_NETMOS_9735:
  1627. case PCI_DEVICE_ID_NETMOS_9745:
  1628. case PCI_DEVICE_ID_NETMOS_9845:
  1629. case PCI_DEVICE_ID_NETMOS_9855:
  1630. if (num_parallel) {
  1631. dev_info(&dev->dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
  1632. dev->device, num_parallel, num_serial);
  1633. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1634. (dev->class & 0xff);
  1635. }
  1636. }
  1637. }
  1638. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
  1639. PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
  1640. static void quirk_e100_interrupt(struct pci_dev *dev)
  1641. {
  1642. u16 command, pmcsr;
  1643. u8 __iomem *csr;
  1644. u8 cmd_hi;
  1645. switch (dev->device) {
  1646. /* PCI IDs taken from drivers/net/e100.c */
  1647. case 0x1029:
  1648. case 0x1030 ... 0x1034:
  1649. case 0x1038 ... 0x103E:
  1650. case 0x1050 ... 0x1057:
  1651. case 0x1059:
  1652. case 0x1064 ... 0x106B:
  1653. case 0x1091 ... 0x1095:
  1654. case 0x1209:
  1655. case 0x1229:
  1656. case 0x2449:
  1657. case 0x2459:
  1658. case 0x245D:
  1659. case 0x27DC:
  1660. break;
  1661. default:
  1662. return;
  1663. }
  1664. /*
  1665. * Some firmware hands off the e100 with interrupts enabled,
  1666. * which can cause a flood of interrupts if packets are
  1667. * received before the driver attaches to the device. So
  1668. * disable all e100 interrupts here. The driver will
  1669. * re-enable them when it's ready.
  1670. */
  1671. pci_read_config_word(dev, PCI_COMMAND, &command);
  1672. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1673. return;
  1674. /*
  1675. * Check that the device is in the D0 power state. If it's not,
  1676. * there is no point to look any further.
  1677. */
  1678. if (dev->pm_cap) {
  1679. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1680. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1681. return;
  1682. }
  1683. /* Convert from PCI bus to resource space. */
  1684. csr = ioremap(pci_resource_start(dev, 0), 8);
  1685. if (!csr) {
  1686. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1687. return;
  1688. }
  1689. cmd_hi = readb(csr + 3);
  1690. if (cmd_hi == 0) {
  1691. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; disabling\n");
  1692. writeb(1, csr + 3);
  1693. }
  1694. iounmap(csr);
  1695. }
  1696. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  1697. PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
  1698. /*
  1699. * The 82575 and 82598 may experience data corruption issues when transitioning
  1700. * out of L0S. To prevent this we need to disable L0S on the pci-e link
  1701. */
  1702. static void quirk_disable_aspm_l0s(struct pci_dev *dev)
  1703. {
  1704. dev_info(&dev->dev, "Disabling L0s\n");
  1705. pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
  1706. }
  1707. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
  1708. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
  1709. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
  1710. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
  1711. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
  1712. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
  1713. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
  1714. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
  1715. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
  1716. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
  1717. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
  1718. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
  1719. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
  1720. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
  1721. static void fixup_rev1_53c810(struct pci_dev *dev)
  1722. {
  1723. /* rev 1 ncr53c810 chips don't set the class at all which means
  1724. * they don't get their resources remapped. Fix that here.
  1725. */
  1726. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1727. dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
  1728. dev->class = PCI_CLASS_STORAGE_SCSI;
  1729. }
  1730. }
  1731. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1732. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1733. static void quirk_p64h2_1k_io(struct pci_dev *dev)
  1734. {
  1735. u16 en1k;
  1736. pci_read_config_word(dev, 0x40, &en1k);
  1737. if (en1k & 0x200) {
  1738. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1739. dev->io_window_1k = 1;
  1740. }
  1741. }
  1742. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1743. /* Under some circumstances, AER is not linked with extended capabilities.
  1744. * Force it to be linked by setting the corresponding control bit in the
  1745. * config space.
  1746. */
  1747. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1748. {
  1749. uint8_t b;
  1750. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1751. if (!(b & 0x20)) {
  1752. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1753. dev_info(&dev->dev, "Linking AER extended capability\n");
  1754. }
  1755. }
  1756. }
  1757. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1758. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1759. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1760. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1761. static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1762. {
  1763. /*
  1764. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1765. * which causes unspecified timing errors with a VT6212L on the PCI
  1766. * bus leading to USB2.0 packet loss.
  1767. *
  1768. * This quirk is only enabled if a second (on the external PCI bus)
  1769. * VT6212L is found -- the CX700 core itself also contains a USB
  1770. * host controller with the same PCI ID as the VT6212L.
  1771. */
  1772. /* Count VT6212L instances */
  1773. struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
  1774. PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
  1775. uint8_t b;
  1776. /* p should contain the first (internal) VT6212L -- see if we have
  1777. an external one by searching again */
  1778. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
  1779. if (!p)
  1780. return;
  1781. pci_dev_put(p);
  1782. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1783. if (b & 0x40) {
  1784. /* Turn off PCI Bus Parking */
  1785. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1786. dev_info(&dev->dev, "Disabling VIA CX700 PCI parking\n");
  1787. }
  1788. }
  1789. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1790. if (b != 0) {
  1791. /* Turn off PCI Master read caching */
  1792. pci_write_config_byte(dev, 0x72, 0x0);
  1793. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1794. pci_write_config_byte(dev, 0x75, 0x1);
  1795. /* Disable "Read FIFO Timer" */
  1796. pci_write_config_byte(dev, 0x77, 0x0);
  1797. dev_info(&dev->dev, "Disabling VIA CX700 PCI caching\n");
  1798. }
  1799. }
  1800. }
  1801. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1802. /*
  1803. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1804. * VPD end tag will hang the device. This problem was initially
  1805. * observed when a vpd entry was created in sysfs
  1806. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1807. * will dump 32k of data. Reading a full 32k will cause an access
  1808. * beyond the VPD end tag causing the device to hang. Once the device
  1809. * is hung, the bnx2 driver will not be able to reset the device.
  1810. * We believe that it is legal to read beyond the end tag and
  1811. * therefore the solution is to limit the read/write length.
  1812. */
  1813. static void quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1814. {
  1815. /*
  1816. * Only disable the VPD capability for 5706, 5706S, 5708,
  1817. * 5708S and 5709 rev. A
  1818. */
  1819. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1820. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1821. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1822. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1823. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1824. (dev->revision & 0xf0) == 0x0)) {
  1825. if (dev->vpd)
  1826. dev->vpd->len = 0x80;
  1827. }
  1828. }
  1829. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1830. PCI_DEVICE_ID_NX2_5706,
  1831. quirk_brcm_570x_limit_vpd);
  1832. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1833. PCI_DEVICE_ID_NX2_5706S,
  1834. quirk_brcm_570x_limit_vpd);
  1835. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1836. PCI_DEVICE_ID_NX2_5708,
  1837. quirk_brcm_570x_limit_vpd);
  1838. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1839. PCI_DEVICE_ID_NX2_5708S,
  1840. quirk_brcm_570x_limit_vpd);
  1841. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1842. PCI_DEVICE_ID_NX2_5709,
  1843. quirk_brcm_570x_limit_vpd);
  1844. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1845. PCI_DEVICE_ID_NX2_5709S,
  1846. quirk_brcm_570x_limit_vpd);
  1847. static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
  1848. {
  1849. u32 rev;
  1850. pci_read_config_dword(dev, 0xf4, &rev);
  1851. /* Only CAP the MRRS if the device is a 5719 A0 */
  1852. if (rev == 0x05719000) {
  1853. int readrq = pcie_get_readrq(dev);
  1854. if (readrq > 2048)
  1855. pcie_set_readrq(dev, 2048);
  1856. }
  1857. }
  1858. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
  1859. PCI_DEVICE_ID_TIGON3_5719,
  1860. quirk_brcm_5719_limit_mrrs);
  1861. /* Originally in EDAC sources for i82875P:
  1862. * Intel tells BIOS developers to hide device 6 which
  1863. * configures the overflow device access containing
  1864. * the DRBs - this is where we expose device 6.
  1865. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  1866. */
  1867. static void quirk_unhide_mch_dev6(struct pci_dev *dev)
  1868. {
  1869. u8 reg;
  1870. if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
  1871. dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
  1872. pci_write_config_byte(dev, 0xF4, reg | 0x02);
  1873. }
  1874. }
  1875. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
  1876. quirk_unhide_mch_dev6);
  1877. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
  1878. quirk_unhide_mch_dev6);
  1879. #ifdef CONFIG_TILEPRO
  1880. /*
  1881. * The Tilera TILEmpower tilepro platform needs to set the link speed
  1882. * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
  1883. * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
  1884. * capability register of the PEX8624 PCIe switch. The switch
  1885. * supports link speed auto negotiation, but falsely sets
  1886. * the link speed to 5GT/s.
  1887. */
  1888. static void quirk_tile_plx_gen1(struct pci_dev *dev)
  1889. {
  1890. if (tile_plx_gen1) {
  1891. pci_write_config_dword(dev, 0x98, 0x1);
  1892. mdelay(50);
  1893. }
  1894. }
  1895. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
  1896. #endif /* CONFIG_TILEPRO */
  1897. #ifdef CONFIG_PCI_MSI
  1898. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1899. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1900. * some other buses controlled by the chipset even if Linux is not
  1901. * aware of it. Instead of setting the flag on all buses in the
  1902. * machine, simply disable MSI globally.
  1903. */
  1904. static void quirk_disable_all_msi(struct pci_dev *dev)
  1905. {
  1906. pci_no_msi();
  1907. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  1908. }
  1909. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1910. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1911. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  1912. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  1913. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  1914. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
  1915. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
  1916. /* Disable MSI on chipsets that are known to not support it */
  1917. static void quirk_disable_msi(struct pci_dev *dev)
  1918. {
  1919. if (dev->subordinate) {
  1920. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  1921. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1922. }
  1923. }
  1924. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1925. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
  1926. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
  1927. /*
  1928. * The APC bridge device in AMD 780 family northbridges has some random
  1929. * OEM subsystem ID in its vendor ID register (erratum 18), so instead
  1930. * we use the possible vendor/device IDs of the host bridge for the
  1931. * declared quirk, and search for the APC bridge by slot number.
  1932. */
  1933. static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
  1934. {
  1935. struct pci_dev *apc_bridge;
  1936. apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
  1937. if (apc_bridge) {
  1938. if (apc_bridge->device == 0x9602)
  1939. quirk_disable_msi(apc_bridge);
  1940. pci_dev_put(apc_bridge);
  1941. }
  1942. }
  1943. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
  1944. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
  1945. /* Go through the list of Hypertransport capabilities and
  1946. * return 1 if a HT MSI capability is found and enabled */
  1947. static int msi_ht_cap_enabled(struct pci_dev *dev)
  1948. {
  1949. int pos, ttl = 48;
  1950. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1951. while (pos && ttl--) {
  1952. u8 flags;
  1953. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1954. &flags) == 0) {
  1955. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  1956. flags & HT_MSI_FLAGS_ENABLE ?
  1957. "enabled" : "disabled");
  1958. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  1959. }
  1960. pos = pci_find_next_ht_capability(dev, pos,
  1961. HT_CAPTYPE_MSI_MAPPING);
  1962. }
  1963. return 0;
  1964. }
  1965. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  1966. static void quirk_msi_ht_cap(struct pci_dev *dev)
  1967. {
  1968. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  1969. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  1970. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1971. }
  1972. }
  1973. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  1974. quirk_msi_ht_cap);
  1975. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  1976. * MSI are supported if the MSI capability set in any of these mappings.
  1977. */
  1978. static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  1979. {
  1980. struct pci_dev *pdev;
  1981. if (!dev->subordinate)
  1982. return;
  1983. /* check HT MSI cap on this chipset and the root one.
  1984. * a single one having MSI is enough to be sure that MSI are supported.
  1985. */
  1986. pdev = pci_get_slot(dev->bus, 0);
  1987. if (!pdev)
  1988. return;
  1989. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  1990. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  1991. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1992. }
  1993. pci_dev_put(pdev);
  1994. }
  1995. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1996. quirk_nvidia_ck804_msi_ht_cap);
  1997. /* Force enable MSI mapping capability on HT bridges */
  1998. static void ht_enable_msi_mapping(struct pci_dev *dev)
  1999. {
  2000. int pos, ttl = 48;
  2001. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2002. while (pos && ttl--) {
  2003. u8 flags;
  2004. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2005. &flags) == 0) {
  2006. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  2007. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2008. flags | HT_MSI_FLAGS_ENABLE);
  2009. }
  2010. pos = pci_find_next_ht_capability(dev, pos,
  2011. HT_CAPTYPE_MSI_MAPPING);
  2012. }
  2013. }
  2014. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  2015. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  2016. ht_enable_msi_mapping);
  2017. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  2018. ht_enable_msi_mapping);
  2019. /* The P5N32-SLI motherboards from Asus have a problem with msi
  2020. * for the MCP55 NIC. It is not yet determined whether the msi problem
  2021. * also affects other devices. As for now, turn off msi for this device.
  2022. */
  2023. static void nvenet_msi_disable(struct pci_dev *dev)
  2024. {
  2025. const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
  2026. if (board_name &&
  2027. (strstr(board_name, "P5N32-SLI PREMIUM") ||
  2028. strstr(board_name, "P5N32-E SLI"))) {
  2029. dev_info(&dev->dev, "Disabling msi for MCP55 NIC on P5N32-SLI\n");
  2030. dev->no_msi = 1;
  2031. }
  2032. }
  2033. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2034. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  2035. nvenet_msi_disable);
  2036. /*
  2037. * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
  2038. * config register. This register controls the routing of legacy
  2039. * interrupts from devices that route through the MCP55. If this register
  2040. * is misprogrammed, interrupts are only sent to the BSP, unlike
  2041. * conventional systems where the IRQ is broadcast to all online CPUs. Not
  2042. * having this register set properly prevents kdump from booting up
  2043. * properly, so let's make sure that we have it set correctly.
  2044. * Note that this is an undocumented register.
  2045. */
  2046. static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
  2047. {
  2048. u32 cfg;
  2049. if (!pci_find_capability(dev, PCI_CAP_ID_HT))
  2050. return;
  2051. pci_read_config_dword(dev, 0x74, &cfg);
  2052. if (cfg & ((1 << 2) | (1 << 15))) {
  2053. printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
  2054. cfg &= ~((1 << 2) | (1 << 15));
  2055. pci_write_config_dword(dev, 0x74, cfg);
  2056. }
  2057. }
  2058. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2059. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
  2060. nvbridge_check_legacy_irq_routing);
  2061. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2062. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
  2063. nvbridge_check_legacy_irq_routing);
  2064. static int ht_check_msi_mapping(struct pci_dev *dev)
  2065. {
  2066. int pos, ttl = 48;
  2067. int found = 0;
  2068. /* check if there is HT MSI cap or enabled on this device */
  2069. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2070. while (pos && ttl--) {
  2071. u8 flags;
  2072. if (found < 1)
  2073. found = 1;
  2074. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2075. &flags) == 0) {
  2076. if (flags & HT_MSI_FLAGS_ENABLE) {
  2077. if (found < 2) {
  2078. found = 2;
  2079. break;
  2080. }
  2081. }
  2082. }
  2083. pos = pci_find_next_ht_capability(dev, pos,
  2084. HT_CAPTYPE_MSI_MAPPING);
  2085. }
  2086. return found;
  2087. }
  2088. static int host_bridge_with_leaf(struct pci_dev *host_bridge)
  2089. {
  2090. struct pci_dev *dev;
  2091. int pos;
  2092. int i, dev_no;
  2093. int found = 0;
  2094. dev_no = host_bridge->devfn >> 3;
  2095. for (i = dev_no + 1; i < 0x20; i++) {
  2096. dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
  2097. if (!dev)
  2098. continue;
  2099. /* found next host bridge ?*/
  2100. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2101. if (pos != 0) {
  2102. pci_dev_put(dev);
  2103. break;
  2104. }
  2105. if (ht_check_msi_mapping(dev)) {
  2106. found = 1;
  2107. pci_dev_put(dev);
  2108. break;
  2109. }
  2110. pci_dev_put(dev);
  2111. }
  2112. return found;
  2113. }
  2114. #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
  2115. #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
  2116. static int is_end_of_ht_chain(struct pci_dev *dev)
  2117. {
  2118. int pos, ctrl_off;
  2119. int end = 0;
  2120. u16 flags, ctrl;
  2121. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2122. if (!pos)
  2123. goto out;
  2124. pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
  2125. ctrl_off = ((flags >> 10) & 1) ?
  2126. PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
  2127. pci_read_config_word(dev, pos + ctrl_off, &ctrl);
  2128. if (ctrl & (1 << 6))
  2129. end = 1;
  2130. out:
  2131. return end;
  2132. }
  2133. static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
  2134. {
  2135. struct pci_dev *host_bridge;
  2136. int pos;
  2137. int i, dev_no;
  2138. int found = 0;
  2139. dev_no = dev->devfn >> 3;
  2140. for (i = dev_no; i >= 0; i--) {
  2141. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  2142. if (!host_bridge)
  2143. continue;
  2144. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2145. if (pos != 0) {
  2146. found = 1;
  2147. break;
  2148. }
  2149. pci_dev_put(host_bridge);
  2150. }
  2151. if (!found)
  2152. return;
  2153. /* don't enable end_device/host_bridge with leaf directly here */
  2154. if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
  2155. host_bridge_with_leaf(host_bridge))
  2156. goto out;
  2157. /* root did that ! */
  2158. if (msi_ht_cap_enabled(host_bridge))
  2159. goto out;
  2160. ht_enable_msi_mapping(dev);
  2161. out:
  2162. pci_dev_put(host_bridge);
  2163. }
  2164. static void ht_disable_msi_mapping(struct pci_dev *dev)
  2165. {
  2166. int pos, ttl = 48;
  2167. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2168. while (pos && ttl--) {
  2169. u8 flags;
  2170. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2171. &flags) == 0) {
  2172. dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
  2173. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2174. flags & ~HT_MSI_FLAGS_ENABLE);
  2175. }
  2176. pos = pci_find_next_ht_capability(dev, pos,
  2177. HT_CAPTYPE_MSI_MAPPING);
  2178. }
  2179. }
  2180. static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
  2181. {
  2182. struct pci_dev *host_bridge;
  2183. int pos;
  2184. int found;
  2185. if (!pci_msi_enabled())
  2186. return;
  2187. /* check if there is HT MSI cap or enabled on this device */
  2188. found = ht_check_msi_mapping(dev);
  2189. /* no HT MSI CAP */
  2190. if (found == 0)
  2191. return;
  2192. /*
  2193. * HT MSI mapping should be disabled on devices that are below
  2194. * a non-Hypertransport host bridge. Locate the host bridge...
  2195. */
  2196. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  2197. if (host_bridge == NULL) {
  2198. dev_warn(&dev->dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  2199. return;
  2200. }
  2201. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2202. if (pos != 0) {
  2203. /* Host bridge is to HT */
  2204. if (found == 1) {
  2205. /* it is not enabled, try to enable it */
  2206. if (all)
  2207. ht_enable_msi_mapping(dev);
  2208. else
  2209. nv_ht_enable_msi_mapping(dev);
  2210. }
  2211. goto out;
  2212. }
  2213. /* HT MSI is not enabled */
  2214. if (found == 1)
  2215. goto out;
  2216. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  2217. ht_disable_msi_mapping(dev);
  2218. out:
  2219. pci_dev_put(host_bridge);
  2220. }
  2221. static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
  2222. {
  2223. return __nv_msi_ht_cap_quirk(dev, 1);
  2224. }
  2225. static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
  2226. {
  2227. return __nv_msi_ht_cap_quirk(dev, 0);
  2228. }
  2229. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2230. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2231. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2232. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2233. static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
  2234. {
  2235. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2236. }
  2237. static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  2238. {
  2239. struct pci_dev *p;
  2240. /* SB700 MSI issue will be fixed at HW level from revision A21,
  2241. * we need check PCI REVISION ID of SMBus controller to get SB700
  2242. * revision.
  2243. */
  2244. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2245. NULL);
  2246. if (!p)
  2247. return;
  2248. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  2249. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2250. pci_dev_put(p);
  2251. }
  2252. static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
  2253. {
  2254. /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
  2255. if (dev->revision < 0x18) {
  2256. dev_info(&dev->dev, "set MSI_INTX_DISABLE_BUG flag\n");
  2257. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2258. }
  2259. }
  2260. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2261. PCI_DEVICE_ID_TIGON3_5780,
  2262. quirk_msi_intx_disable_bug);
  2263. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2264. PCI_DEVICE_ID_TIGON3_5780S,
  2265. quirk_msi_intx_disable_bug);
  2266. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2267. PCI_DEVICE_ID_TIGON3_5714,
  2268. quirk_msi_intx_disable_bug);
  2269. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2270. PCI_DEVICE_ID_TIGON3_5714S,
  2271. quirk_msi_intx_disable_bug);
  2272. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2273. PCI_DEVICE_ID_TIGON3_5715,
  2274. quirk_msi_intx_disable_bug);
  2275. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2276. PCI_DEVICE_ID_TIGON3_5715S,
  2277. quirk_msi_intx_disable_bug);
  2278. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  2279. quirk_msi_intx_disable_ati_bug);
  2280. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  2281. quirk_msi_intx_disable_ati_bug);
  2282. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  2283. quirk_msi_intx_disable_ati_bug);
  2284. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  2285. quirk_msi_intx_disable_ati_bug);
  2286. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  2287. quirk_msi_intx_disable_ati_bug);
  2288. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  2289. quirk_msi_intx_disable_bug);
  2290. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  2291. quirk_msi_intx_disable_bug);
  2292. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  2293. quirk_msi_intx_disable_bug);
  2294. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
  2295. quirk_msi_intx_disable_bug);
  2296. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
  2297. quirk_msi_intx_disable_bug);
  2298. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
  2299. quirk_msi_intx_disable_bug);
  2300. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
  2301. quirk_msi_intx_disable_bug);
  2302. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
  2303. quirk_msi_intx_disable_bug);
  2304. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
  2305. quirk_msi_intx_disable_bug);
  2306. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
  2307. quirk_msi_intx_disable_qca_bug);
  2308. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
  2309. quirk_msi_intx_disable_qca_bug);
  2310. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
  2311. quirk_msi_intx_disable_qca_bug);
  2312. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
  2313. quirk_msi_intx_disable_qca_bug);
  2314. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
  2315. quirk_msi_intx_disable_qca_bug);
  2316. #endif /* CONFIG_PCI_MSI */
  2317. /* Allow manual resource allocation for PCI hotplug bridges
  2318. * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
  2319. * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
  2320. * kernel fails to allocate resources when hotplug device is
  2321. * inserted and PCI bus is rescanned.
  2322. */
  2323. static void quirk_hotplug_bridge(struct pci_dev *dev)
  2324. {
  2325. dev->is_hotplug_bridge = 1;
  2326. }
  2327. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
  2328. /*
  2329. * This is a quirk for the Ricoh MMC controller found as a part of
  2330. * some mulifunction chips.
  2331. * This is very similar and based on the ricoh_mmc driver written by
  2332. * Philip Langdale. Thank you for these magic sequences.
  2333. *
  2334. * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
  2335. * and one or both of cardbus or firewire.
  2336. *
  2337. * It happens that they implement SD and MMC
  2338. * support as separate controllers (and PCI functions). The linux SDHCI
  2339. * driver supports MMC cards but the chip detects MMC cards in hardware
  2340. * and directs them to the MMC controller - so the SDHCI driver never sees
  2341. * them.
  2342. *
  2343. * To get around this, we must disable the useless MMC controller.
  2344. * At that point, the SDHCI controller will start seeing them
  2345. * It seems to be the case that the relevant PCI registers to deactivate the
  2346. * MMC controller live on PCI function 0, which might be the cardbus controller
  2347. * or the firewire controller, depending on the particular chip in question
  2348. *
  2349. * This has to be done early, because as soon as we disable the MMC controller
  2350. * other pci functions shift up one level, e.g. function #2 becomes function
  2351. * #1, and this will confuse the pci core.
  2352. */
  2353. #ifdef CONFIG_MMC_RICOH_MMC
  2354. static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
  2355. {
  2356. /* disable via cardbus interface */
  2357. u8 write_enable;
  2358. u8 write_target;
  2359. u8 disable;
  2360. /* disable must be done via function #0 */
  2361. if (PCI_FUNC(dev->devfn))
  2362. return;
  2363. pci_read_config_byte(dev, 0xB7, &disable);
  2364. if (disable & 0x02)
  2365. return;
  2366. pci_read_config_byte(dev, 0x8E, &write_enable);
  2367. pci_write_config_byte(dev, 0x8E, 0xAA);
  2368. pci_read_config_byte(dev, 0x8D, &write_target);
  2369. pci_write_config_byte(dev, 0x8D, 0xB7);
  2370. pci_write_config_byte(dev, 0xB7, disable | 0x02);
  2371. pci_write_config_byte(dev, 0x8E, write_enable);
  2372. pci_write_config_byte(dev, 0x8D, write_target);
  2373. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
  2374. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2375. }
  2376. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2377. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2378. static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
  2379. {
  2380. /* disable via firewire interface */
  2381. u8 write_enable;
  2382. u8 disable;
  2383. /* disable must be done via function #0 */
  2384. if (PCI_FUNC(dev->devfn))
  2385. return;
  2386. /*
  2387. * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
  2388. * certain types of SD/MMC cards. Lowering the SD base
  2389. * clock frequency from 200Mhz to 50Mhz fixes this issue.
  2390. *
  2391. * 0x150 - SD2.0 mode enable for changing base clock
  2392. * frequency to 50Mhz
  2393. * 0xe1 - Base clock frequency
  2394. * 0x32 - 50Mhz new clock frequency
  2395. * 0xf9 - Key register for 0x150
  2396. * 0xfc - key register for 0xe1
  2397. */
  2398. if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
  2399. dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
  2400. pci_write_config_byte(dev, 0xf9, 0xfc);
  2401. pci_write_config_byte(dev, 0x150, 0x10);
  2402. pci_write_config_byte(dev, 0xf9, 0x00);
  2403. pci_write_config_byte(dev, 0xfc, 0x01);
  2404. pci_write_config_byte(dev, 0xe1, 0x32);
  2405. pci_write_config_byte(dev, 0xfc, 0x00);
  2406. dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
  2407. }
  2408. pci_read_config_byte(dev, 0xCB, &disable);
  2409. if (disable & 0x02)
  2410. return;
  2411. pci_read_config_byte(dev, 0xCA, &write_enable);
  2412. pci_write_config_byte(dev, 0xCA, 0x57);
  2413. pci_write_config_byte(dev, 0xCB, disable | 0x02);
  2414. pci_write_config_byte(dev, 0xCA, write_enable);
  2415. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
  2416. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2417. }
  2418. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2419. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2420. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2421. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2422. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2423. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2424. #endif /*CONFIG_MMC_RICOH_MMC*/
  2425. #ifdef CONFIG_DMAR_TABLE
  2426. #define VTUNCERRMSK_REG 0x1ac
  2427. #define VTD_MSK_SPEC_ERRORS (1 << 31)
  2428. /*
  2429. * This is a quirk for masking vt-d spec defined errors to platform error
  2430. * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
  2431. * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
  2432. * on the RAS config settings of the platform) when a vt-d fault happens.
  2433. * The resulting SMI caused the system to hang.
  2434. *
  2435. * VT-d spec related errors are already handled by the VT-d OS code, so no
  2436. * need to report the same error through other channels.
  2437. */
  2438. static void vtd_mask_spec_errors(struct pci_dev *dev)
  2439. {
  2440. u32 word;
  2441. pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
  2442. pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
  2443. }
  2444. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
  2445. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
  2446. #endif
  2447. static void fixup_ti816x_class(struct pci_dev *dev)
  2448. {
  2449. /* TI 816x devices do not have class code set when in PCIe boot mode */
  2450. dev_info(&dev->dev, "Setting PCI class for 816x PCIe device\n");
  2451. dev->class = PCI_CLASS_MULTIMEDIA_VIDEO;
  2452. }
  2453. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
  2454. PCI_CLASS_NOT_DEFINED, 0, fixup_ti816x_class);
  2455. /* Some PCIe devices do not work reliably with the claimed maximum
  2456. * payload size supported.
  2457. */
  2458. static void fixup_mpss_256(struct pci_dev *dev)
  2459. {
  2460. dev->pcie_mpss = 1; /* 256 bytes */
  2461. }
  2462. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2463. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
  2464. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2465. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
  2466. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2467. PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
  2468. /* Intel 5000 and 5100 Memory controllers have an errata with read completion
  2469. * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
  2470. * Since there is no way of knowing what the PCIE MPS on each fabric will be
  2471. * until all of the devices are discovered and buses walked, read completion
  2472. * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
  2473. * it is possible to hotplug a device with MPS of 256B.
  2474. */
  2475. static void quirk_intel_mc_errata(struct pci_dev *dev)
  2476. {
  2477. int err;
  2478. u16 rcc;
  2479. if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
  2480. return;
  2481. /* Intel errata specifies bits to change but does not say what they are.
  2482. * Keeping them magical until such time as the registers and values can
  2483. * be explained.
  2484. */
  2485. err = pci_read_config_word(dev, 0x48, &rcc);
  2486. if (err) {
  2487. dev_err(&dev->dev, "Error attempting to read the read completion coalescing register\n");
  2488. return;
  2489. }
  2490. if (!(rcc & (1 << 10)))
  2491. return;
  2492. rcc &= ~(1 << 10);
  2493. err = pci_write_config_word(dev, 0x48, rcc);
  2494. if (err) {
  2495. dev_err(&dev->dev, "Error attempting to write the read completion coalescing register\n");
  2496. return;
  2497. }
  2498. pr_info_once("Read completion coalescing disabled due to hardware errata relating to 256B MPS\n");
  2499. }
  2500. /* Intel 5000 series memory controllers and ports 2-7 */
  2501. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
  2502. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
  2503. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
  2504. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
  2505. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
  2506. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
  2507. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
  2508. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
  2509. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
  2510. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
  2511. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
  2512. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
  2513. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
  2514. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
  2515. /* Intel 5100 series memory controllers and ports 2-7 */
  2516. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
  2517. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
  2518. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
  2519. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
  2520. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
  2521. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
  2522. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
  2523. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
  2524. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
  2525. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
  2526. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
  2527. /*
  2528. * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. To
  2529. * work around this, query the size it should be configured to by the device and
  2530. * modify the resource end to correspond to this new size.
  2531. */
  2532. static void quirk_intel_ntb(struct pci_dev *dev)
  2533. {
  2534. int rc;
  2535. u8 val;
  2536. rc = pci_read_config_byte(dev, 0x00D0, &val);
  2537. if (rc)
  2538. return;
  2539. dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
  2540. rc = pci_read_config_byte(dev, 0x00D1, &val);
  2541. if (rc)
  2542. return;
  2543. dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
  2544. }
  2545. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
  2546. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
  2547. static ktime_t fixup_debug_start(struct pci_dev *dev,
  2548. void (*fn)(struct pci_dev *dev))
  2549. {
  2550. ktime_t calltime = ktime_set(0, 0);
  2551. dev_dbg(&dev->dev, "calling %pF\n", fn);
  2552. if (initcall_debug) {
  2553. pr_debug("calling %pF @ %i for %s\n",
  2554. fn, task_pid_nr(current), dev_name(&dev->dev));
  2555. calltime = ktime_get();
  2556. }
  2557. return calltime;
  2558. }
  2559. static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
  2560. void (*fn)(struct pci_dev *dev))
  2561. {
  2562. ktime_t delta, rettime;
  2563. unsigned long long duration;
  2564. if (initcall_debug) {
  2565. rettime = ktime_get();
  2566. delta = ktime_sub(rettime, calltime);
  2567. duration = (unsigned long long) ktime_to_ns(delta) >> 10;
  2568. pr_debug("pci fixup %pF returned after %lld usecs for %s\n",
  2569. fn, duration, dev_name(&dev->dev));
  2570. }
  2571. }
  2572. /*
  2573. * Some BIOS implementations leave the Intel GPU interrupts enabled,
  2574. * even though no one is handling them (f.e. i915 driver is never loaded).
  2575. * Additionally the interrupt destination is not set up properly
  2576. * and the interrupt ends up -somewhere-.
  2577. *
  2578. * These spurious interrupts are "sticky" and the kernel disables
  2579. * the (shared) interrupt line after 100.000+ generated interrupts.
  2580. *
  2581. * Fix it by disabling the still enabled interrupts.
  2582. * This resolves crashes often seen on monitor unplug.
  2583. */
  2584. #define I915_DEIER_REG 0x4400c
  2585. static void disable_igfx_irq(struct pci_dev *dev)
  2586. {
  2587. void __iomem *regs = pci_iomap(dev, 0, 0);
  2588. if (regs == NULL) {
  2589. dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
  2590. return;
  2591. }
  2592. /* Check if any interrupt line is still enabled */
  2593. if (readl(regs + I915_DEIER_REG) != 0) {
  2594. dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
  2595. writel(0, regs + I915_DEIER_REG);
  2596. }
  2597. pci_iounmap(dev, regs);
  2598. }
  2599. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
  2600. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
  2601. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
  2602. /*
  2603. * PCI devices which are on Intel chips can skip the 10ms delay
  2604. * before entering D3 mode.
  2605. */
  2606. static void quirk_remove_d3_delay(struct pci_dev *dev)
  2607. {
  2608. dev->d3_delay = 0;
  2609. }
  2610. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
  2611. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
  2612. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
  2613. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
  2614. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
  2615. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
  2616. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
  2617. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
  2618. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
  2619. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
  2620. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
  2621. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
  2622. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
  2623. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
  2624. /*
  2625. * Some devices may pass our check in pci_intx_mask_supported if
  2626. * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
  2627. * support this feature.
  2628. */
  2629. static void quirk_broken_intx_masking(struct pci_dev *dev)
  2630. {
  2631. dev->broken_intx_masking = 1;
  2632. }
  2633. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, 0x0030,
  2634. quirk_broken_intx_masking);
  2635. DECLARE_PCI_FIXUP_HEADER(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
  2636. quirk_broken_intx_masking);
  2637. /*
  2638. * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
  2639. * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
  2640. *
  2641. * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
  2642. */
  2643. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_REALTEK, 0x8169,
  2644. quirk_broken_intx_masking);
  2645. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  2646. struct pci_fixup *end)
  2647. {
  2648. ktime_t calltime;
  2649. for (; f < end; f++)
  2650. if ((f->class == (u32) (dev->class >> f->class_shift) ||
  2651. f->class == (u32) PCI_ANY_ID) &&
  2652. (f->vendor == dev->vendor ||
  2653. f->vendor == (u16) PCI_ANY_ID) &&
  2654. (f->device == dev->device ||
  2655. f->device == (u16) PCI_ANY_ID)) {
  2656. calltime = fixup_debug_start(dev, f->hook);
  2657. f->hook(dev);
  2658. fixup_debug_report(dev, calltime, f->hook);
  2659. }
  2660. }
  2661. extern struct pci_fixup __start_pci_fixups_early[];
  2662. extern struct pci_fixup __end_pci_fixups_early[];
  2663. extern struct pci_fixup __start_pci_fixups_header[];
  2664. extern struct pci_fixup __end_pci_fixups_header[];
  2665. extern struct pci_fixup __start_pci_fixups_final[];
  2666. extern struct pci_fixup __end_pci_fixups_final[];
  2667. extern struct pci_fixup __start_pci_fixups_enable[];
  2668. extern struct pci_fixup __end_pci_fixups_enable[];
  2669. extern struct pci_fixup __start_pci_fixups_resume[];
  2670. extern struct pci_fixup __end_pci_fixups_resume[];
  2671. extern struct pci_fixup __start_pci_fixups_resume_early[];
  2672. extern struct pci_fixup __end_pci_fixups_resume_early[];
  2673. extern struct pci_fixup __start_pci_fixups_suspend[];
  2674. extern struct pci_fixup __end_pci_fixups_suspend[];
  2675. static bool pci_apply_fixup_final_quirks;
  2676. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  2677. {
  2678. struct pci_fixup *start, *end;
  2679. switch (pass) {
  2680. case pci_fixup_early:
  2681. start = __start_pci_fixups_early;
  2682. end = __end_pci_fixups_early;
  2683. break;
  2684. case pci_fixup_header:
  2685. start = __start_pci_fixups_header;
  2686. end = __end_pci_fixups_header;
  2687. break;
  2688. case pci_fixup_final:
  2689. if (!pci_apply_fixup_final_quirks)
  2690. return;
  2691. start = __start_pci_fixups_final;
  2692. end = __end_pci_fixups_final;
  2693. break;
  2694. case pci_fixup_enable:
  2695. start = __start_pci_fixups_enable;
  2696. end = __end_pci_fixups_enable;
  2697. break;
  2698. case pci_fixup_resume:
  2699. start = __start_pci_fixups_resume;
  2700. end = __end_pci_fixups_resume;
  2701. break;
  2702. case pci_fixup_resume_early:
  2703. start = __start_pci_fixups_resume_early;
  2704. end = __end_pci_fixups_resume_early;
  2705. break;
  2706. case pci_fixup_suspend:
  2707. start = __start_pci_fixups_suspend;
  2708. end = __end_pci_fixups_suspend;
  2709. break;
  2710. default:
  2711. /* stupid compiler warning, you would think with an enum... */
  2712. return;
  2713. }
  2714. pci_do_fixups(dev, start, end);
  2715. }
  2716. EXPORT_SYMBOL(pci_fixup_device);
  2717. static int __init pci_apply_final_quirks(void)
  2718. {
  2719. struct pci_dev *dev = NULL;
  2720. u8 cls = 0;
  2721. u8 tmp;
  2722. if (pci_cache_line_size)
  2723. printk(KERN_DEBUG "PCI: CLS %u bytes\n",
  2724. pci_cache_line_size << 2);
  2725. pci_apply_fixup_final_quirks = true;
  2726. for_each_pci_dev(dev) {
  2727. pci_fixup_device(pci_fixup_final, dev);
  2728. /*
  2729. * If arch hasn't set it explicitly yet, use the CLS
  2730. * value shared by all PCI devices. If there's a
  2731. * mismatch, fall back to the default value.
  2732. */
  2733. if (!pci_cache_line_size) {
  2734. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
  2735. if (!cls)
  2736. cls = tmp;
  2737. if (!tmp || cls == tmp)
  2738. continue;
  2739. printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
  2740. cls << 2, tmp << 2,
  2741. pci_dfl_cache_line_size << 2);
  2742. pci_cache_line_size = pci_dfl_cache_line_size;
  2743. }
  2744. }
  2745. if (!pci_cache_line_size) {
  2746. printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
  2747. cls << 2, pci_dfl_cache_line_size << 2);
  2748. pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
  2749. }
  2750. return 0;
  2751. }
  2752. fs_initcall_sync(pci_apply_final_quirks);
  2753. /*
  2754. * Followings are device-specific reset methods which can be used to
  2755. * reset a single function if other methods (e.g. FLR, PM D0->D3) are
  2756. * not available.
  2757. */
  2758. static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
  2759. {
  2760. int pos;
  2761. /* only implement PCI_CLASS_SERIAL_USB at present */
  2762. if (dev->class == PCI_CLASS_SERIAL_USB) {
  2763. pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
  2764. if (!pos)
  2765. return -ENOTTY;
  2766. if (probe)
  2767. return 0;
  2768. pci_write_config_byte(dev, pos + 0x4, 1);
  2769. msleep(100);
  2770. return 0;
  2771. } else {
  2772. return -ENOTTY;
  2773. }
  2774. }
  2775. static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
  2776. {
  2777. /*
  2778. * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
  2779. *
  2780. * The 82599 supports FLR on VFs, but FLR support is reported only
  2781. * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
  2782. * Therefore, we can't use pcie_flr(), which checks the VF DEVCAP.
  2783. */
  2784. if (probe)
  2785. return 0;
  2786. if (!pci_wait_for_pending_transaction(dev))
  2787. dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
  2788. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  2789. msleep(100);
  2790. return 0;
  2791. }
  2792. #include "../gpu/drm/i915/i915_reg.h"
  2793. #define MSG_CTL 0x45010
  2794. #define NSDE_PWR_STATE 0xd0100
  2795. #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
  2796. static int reset_ivb_igd(struct pci_dev *dev, int probe)
  2797. {
  2798. void __iomem *mmio_base;
  2799. unsigned long timeout;
  2800. u32 val;
  2801. if (probe)
  2802. return 0;
  2803. mmio_base = pci_iomap(dev, 0, 0);
  2804. if (!mmio_base)
  2805. return -ENOMEM;
  2806. iowrite32(0x00000002, mmio_base + MSG_CTL);
  2807. /*
  2808. * Clobbering SOUTH_CHICKEN2 register is fine only if the next
  2809. * driver loaded sets the right bits. However, this's a reset and
  2810. * the bits have been set by i915 previously, so we clobber
  2811. * SOUTH_CHICKEN2 register directly here.
  2812. */
  2813. iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
  2814. val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
  2815. iowrite32(val, mmio_base + PCH_PP_CONTROL);
  2816. timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
  2817. do {
  2818. val = ioread32(mmio_base + PCH_PP_STATUS);
  2819. if ((val & 0xb0000000) == 0)
  2820. goto reset_complete;
  2821. msleep(10);
  2822. } while (time_before(jiffies, timeout));
  2823. dev_warn(&dev->dev, "timeout during reset\n");
  2824. reset_complete:
  2825. iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
  2826. pci_iounmap(dev, mmio_base);
  2827. return 0;
  2828. }
  2829. /*
  2830. * Device-specific reset method for Chelsio T4-based adapters.
  2831. */
  2832. static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
  2833. {
  2834. u16 old_command;
  2835. u16 msix_flags;
  2836. /*
  2837. * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
  2838. * that we have no device-specific reset method.
  2839. */
  2840. if ((dev->device & 0xf000) != 0x4000)
  2841. return -ENOTTY;
  2842. /*
  2843. * If this is the "probe" phase, return 0 indicating that we can
  2844. * reset this device.
  2845. */
  2846. if (probe)
  2847. return 0;
  2848. /*
  2849. * T4 can wedge if there are DMAs in flight within the chip and Bus
  2850. * Master has been disabled. We need to have it on till the Function
  2851. * Level Reset completes. (BUS_MASTER is disabled in
  2852. * pci_reset_function()).
  2853. */
  2854. pci_read_config_word(dev, PCI_COMMAND, &old_command);
  2855. pci_write_config_word(dev, PCI_COMMAND,
  2856. old_command | PCI_COMMAND_MASTER);
  2857. /*
  2858. * Perform the actual device function reset, saving and restoring
  2859. * configuration information around the reset.
  2860. */
  2861. pci_save_state(dev);
  2862. /*
  2863. * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
  2864. * are disabled when an MSI-X interrupt message needs to be delivered.
  2865. * So we briefly re-enable MSI-X interrupts for the duration of the
  2866. * FLR. The pci_restore_state() below will restore the original
  2867. * MSI-X state.
  2868. */
  2869. pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
  2870. if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
  2871. pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
  2872. msix_flags |
  2873. PCI_MSIX_FLAGS_ENABLE |
  2874. PCI_MSIX_FLAGS_MASKALL);
  2875. /*
  2876. * Start of pcie_flr() code sequence. This reset code is a copy of
  2877. * the guts of pcie_flr() because that's not an exported function.
  2878. */
  2879. if (!pci_wait_for_pending_transaction(dev))
  2880. dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
  2881. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  2882. msleep(100);
  2883. /*
  2884. * End of pcie_flr() code sequence.
  2885. */
  2886. /*
  2887. * Restore the configuration information (BAR values, etc.) including
  2888. * the original PCI Configuration Space Command word, and return
  2889. * success.
  2890. */
  2891. pci_restore_state(dev);
  2892. pci_write_config_word(dev, PCI_COMMAND, old_command);
  2893. return 0;
  2894. }
  2895. #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
  2896. #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
  2897. #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
  2898. static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
  2899. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
  2900. reset_intel_82599_sfp_virtfn },
  2901. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
  2902. reset_ivb_igd },
  2903. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
  2904. reset_ivb_igd },
  2905. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  2906. reset_intel_generic_dev },
  2907. { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
  2908. reset_chelsio_generic_dev },
  2909. { 0 }
  2910. };
  2911. /*
  2912. * These device-specific reset methods are here rather than in a driver
  2913. * because when a host assigns a device to a guest VM, the host may need
  2914. * to reset the device but probably doesn't have a driver for it.
  2915. */
  2916. int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  2917. {
  2918. const struct pci_dev_reset_methods *i;
  2919. for (i = pci_dev_reset_methods; i->reset; i++) {
  2920. if ((i->vendor == dev->vendor ||
  2921. i->vendor == (u16)PCI_ANY_ID) &&
  2922. (i->device == dev->device ||
  2923. i->device == (u16)PCI_ANY_ID))
  2924. return i->reset(dev, probe);
  2925. }
  2926. return -ENOTTY;
  2927. }
  2928. static void quirk_dma_func0_alias(struct pci_dev *dev)
  2929. {
  2930. if (PCI_FUNC(dev->devfn) != 0) {
  2931. dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 0);
  2932. dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
  2933. }
  2934. }
  2935. /*
  2936. * https://bugzilla.redhat.com/show_bug.cgi?id=605888
  2937. *
  2938. * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
  2939. */
  2940. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
  2941. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
  2942. static void quirk_dma_func1_alias(struct pci_dev *dev)
  2943. {
  2944. if (PCI_FUNC(dev->devfn) != 1) {
  2945. dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 1);
  2946. dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
  2947. }
  2948. }
  2949. /*
  2950. * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
  2951. * SKUs function 1 is present and is a legacy IDE controller, in other
  2952. * SKUs this function is not present, making this a ghost requester.
  2953. * https://bugzilla.kernel.org/show_bug.cgi?id=42679
  2954. */
  2955. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
  2956. quirk_dma_func1_alias);
  2957. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
  2958. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
  2959. quirk_dma_func1_alias);
  2960. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
  2961. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
  2962. quirk_dma_func1_alias);
  2963. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
  2964. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
  2965. quirk_dma_func1_alias);
  2966. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
  2967. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
  2968. quirk_dma_func1_alias);
  2969. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
  2970. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
  2971. quirk_dma_func1_alias);
  2972. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
  2973. quirk_dma_func1_alias);
  2974. /* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
  2975. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
  2976. PCI_DEVICE_ID_JMICRON_JMB388_ESD,
  2977. quirk_dma_func1_alias);
  2978. /*
  2979. * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
  2980. * using the wrong DMA alias for the device. Some of these devices can be
  2981. * used as either forward or reverse bridges, so we need to test whether the
  2982. * device is operating in the correct mode. We could probably apply this
  2983. * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
  2984. * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
  2985. * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
  2986. */
  2987. static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
  2988. {
  2989. if (!pci_is_root_bus(pdev->bus) &&
  2990. pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  2991. !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
  2992. pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
  2993. pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
  2994. }
  2995. /* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
  2996. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
  2997. quirk_use_pcie_bridge_dma_alias);
  2998. /* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
  2999. DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
  3000. /* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
  3001. DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
  3002. static struct pci_dev *pci_func_0_dma_source(struct pci_dev *dev)
  3003. {
  3004. if (!PCI_FUNC(dev->devfn))
  3005. return pci_dev_get(dev);
  3006. return pci_get_slot(dev->bus, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  3007. }
  3008. static const struct pci_dev_dma_source {
  3009. u16 vendor;
  3010. u16 device;
  3011. struct pci_dev *(*dma_source)(struct pci_dev *dev);
  3012. } pci_dev_dma_source[] = {
  3013. /*
  3014. * https://bugzilla.redhat.com/show_bug.cgi?id=605888
  3015. *
  3016. * Some Ricoh devices use the function 0 source ID for DMA on
  3017. * other functions of a multifunction device. The DMA devices
  3018. * is therefore function 0, which will have implications of the
  3019. * iommu grouping of these devices.
  3020. */
  3021. { PCI_VENDOR_ID_RICOH, 0xe822, pci_func_0_dma_source },
  3022. { PCI_VENDOR_ID_RICOH, 0xe230, pci_func_0_dma_source },
  3023. { PCI_VENDOR_ID_RICOH, 0xe832, pci_func_0_dma_source },
  3024. { PCI_VENDOR_ID_RICOH, 0xe476, pci_func_0_dma_source },
  3025. { 0 }
  3026. };
  3027. /*
  3028. * IOMMUs with isolation capabilities need to be programmed with the
  3029. * correct source ID of a device. In most cases, the source ID matches
  3030. * the device doing the DMA, but sometimes hardware is broken and will
  3031. * tag the DMA as being sourced from a different device. This function
  3032. * allows that translation. Note that the reference count of the
  3033. * returned device is incremented on all paths.
  3034. */
  3035. struct pci_dev *pci_get_dma_source(struct pci_dev *dev)
  3036. {
  3037. const struct pci_dev_dma_source *i;
  3038. for (i = pci_dev_dma_source; i->dma_source; i++) {
  3039. if ((i->vendor == dev->vendor ||
  3040. i->vendor == (u16)PCI_ANY_ID) &&
  3041. (i->device == dev->device ||
  3042. i->device == (u16)PCI_ANY_ID))
  3043. return i->dma_source(dev);
  3044. }
  3045. return pci_dev_get(dev);
  3046. }
  3047. /*
  3048. * AMD has indicated that the devices below do not support peer-to-peer
  3049. * in any system where they are found in the southbridge with an AMD
  3050. * IOMMU in the system. Multifunction devices that do not support
  3051. * peer-to-peer between functions can claim to support a subset of ACS.
  3052. * Such devices effectively enable request redirect (RR) and completion
  3053. * redirect (CR) since all transactions are redirected to the upstream
  3054. * root complex.
  3055. *
  3056. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
  3057. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
  3058. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
  3059. *
  3060. * 1002:4385 SBx00 SMBus Controller
  3061. * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
  3062. * 1002:4383 SBx00 Azalia (Intel HDA)
  3063. * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
  3064. * 1002:4384 SBx00 PCI to PCI Bridge
  3065. * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
  3066. */
  3067. static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
  3068. {
  3069. #ifdef CONFIG_ACPI
  3070. struct acpi_table_header *header = NULL;
  3071. acpi_status status;
  3072. /* Targeting multifunction devices on the SB (appears on root bus) */
  3073. if (!dev->multifunction || !pci_is_root_bus(dev->bus))
  3074. return -ENODEV;
  3075. /* The IVRS table describes the AMD IOMMU */
  3076. status = acpi_get_table("IVRS", 0, &header);
  3077. if (ACPI_FAILURE(status))
  3078. return -ENODEV;
  3079. /* Filter out flags not applicable to multifunction */
  3080. acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
  3081. return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
  3082. #else
  3083. return -ENODEV;
  3084. #endif
  3085. }
  3086. /*
  3087. * Many Intel PCH root ports do provide ACS-like features to disable peer
  3088. * transactions and validate bus numbers in requests, but do not provide an
  3089. * actual PCIe ACS capability. This is the list of device IDs known to fall
  3090. * into that category as provided by Intel in Red Hat bugzilla 1037684.
  3091. */
  3092. static const u16 pci_quirk_intel_pch_acs_ids[] = {
  3093. /* Ibexpeak PCH */
  3094. 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
  3095. 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
  3096. /* Cougarpoint PCH */
  3097. 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
  3098. 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
  3099. /* Pantherpoint PCH */
  3100. 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
  3101. 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
  3102. /* Lynxpoint-H PCH */
  3103. 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
  3104. 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
  3105. /* Lynxpoint-LP PCH */
  3106. 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
  3107. 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
  3108. /* Wildcat PCH */
  3109. 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
  3110. 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
  3111. /* Patsburg (X79) PCH */
  3112. 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
  3113. };
  3114. static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
  3115. {
  3116. int i;
  3117. /* Filter out a few obvious non-matches first */
  3118. if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
  3119. return false;
  3120. for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
  3121. if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
  3122. return true;
  3123. return false;
  3124. }
  3125. #define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
  3126. static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
  3127. {
  3128. u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
  3129. INTEL_PCH_ACS_FLAGS : 0;
  3130. if (!pci_quirk_intel_pch_acs_match(dev))
  3131. return -ENOTTY;
  3132. return acs_flags & ~flags ? 0 : 1;
  3133. }
  3134. static const struct pci_dev_acs_enabled {
  3135. u16 vendor;
  3136. u16 device;
  3137. int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
  3138. } pci_dev_acs_enabled[] = {
  3139. { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
  3140. { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
  3141. { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
  3142. { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
  3143. { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
  3144. { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
  3145. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
  3146. { 0 }
  3147. };
  3148. int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
  3149. {
  3150. const struct pci_dev_acs_enabled *i;
  3151. int ret;
  3152. /*
  3153. * Allow devices that do not expose standard PCIe ACS capabilities
  3154. * or control to indicate their support here. Multi-function express
  3155. * devices which do not allow internal peer-to-peer between functions,
  3156. * but do not implement PCIe ACS may wish to return true here.
  3157. */
  3158. for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
  3159. if ((i->vendor == dev->vendor ||
  3160. i->vendor == (u16)PCI_ANY_ID) &&
  3161. (i->device == dev->device ||
  3162. i->device == (u16)PCI_ANY_ID)) {
  3163. ret = i->acs_enabled(dev, acs_flags);
  3164. if (ret >= 0)
  3165. return ret;
  3166. }
  3167. }
  3168. return -ENOTTY;
  3169. }
  3170. /* Config space offset of Root Complex Base Address register */
  3171. #define INTEL_LPC_RCBA_REG 0xf0
  3172. /* 31:14 RCBA address */
  3173. #define INTEL_LPC_RCBA_MASK 0xffffc000
  3174. /* RCBA Enable */
  3175. #define INTEL_LPC_RCBA_ENABLE (1 << 0)
  3176. /* Backbone Scratch Pad Register */
  3177. #define INTEL_BSPR_REG 0x1104
  3178. /* Backbone Peer Non-Posted Disable */
  3179. #define INTEL_BSPR_REG_BPNPD (1 << 8)
  3180. /* Backbone Peer Posted Disable */
  3181. #define INTEL_BSPR_REG_BPPD (1 << 9)
  3182. /* Upstream Peer Decode Configuration Register */
  3183. #define INTEL_UPDCR_REG 0x1114
  3184. /* 5:0 Peer Decode Enable bits */
  3185. #define INTEL_UPDCR_REG_MASK 0x3f
  3186. static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
  3187. {
  3188. u32 rcba, bspr, updcr;
  3189. void __iomem *rcba_mem;
  3190. /*
  3191. * Read the RCBA register from the LPC (D31:F0). PCH root ports
  3192. * are D28:F* and therefore get probed before LPC, thus we can't
  3193. * use pci_get_slot/pci_read_config_dword here.
  3194. */
  3195. pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
  3196. INTEL_LPC_RCBA_REG, &rcba);
  3197. if (!(rcba & INTEL_LPC_RCBA_ENABLE))
  3198. return -EINVAL;
  3199. rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
  3200. PAGE_ALIGN(INTEL_UPDCR_REG));
  3201. if (!rcba_mem)
  3202. return -ENOMEM;
  3203. /*
  3204. * The BSPR can disallow peer cycles, but it's set by soft strap and
  3205. * therefore read-only. If both posted and non-posted peer cycles are
  3206. * disallowed, we're ok. If either are allowed, then we need to use
  3207. * the UPDCR to disable peer decodes for each port. This provides the
  3208. * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
  3209. */
  3210. bspr = readl(rcba_mem + INTEL_BSPR_REG);
  3211. bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
  3212. if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
  3213. updcr = readl(rcba_mem + INTEL_UPDCR_REG);
  3214. if (updcr & INTEL_UPDCR_REG_MASK) {
  3215. dev_info(&dev->dev, "Disabling UPDCR peer decodes\n");
  3216. updcr &= ~INTEL_UPDCR_REG_MASK;
  3217. writel(updcr, rcba_mem + INTEL_UPDCR_REG);
  3218. }
  3219. }
  3220. iounmap(rcba_mem);
  3221. return 0;
  3222. }
  3223. /* Miscellaneous Port Configuration register */
  3224. #define INTEL_MPC_REG 0xd8
  3225. /* MPC: Invalid Receive Bus Number Check Enable */
  3226. #define INTEL_MPC_REG_IRBNCE (1 << 26)
  3227. static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
  3228. {
  3229. u32 mpc;
  3230. /*
  3231. * When enabled, the IRBNCE bit of the MPC register enables the
  3232. * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
  3233. * ensures that requester IDs fall within the bus number range
  3234. * of the bridge. Enable if not already.
  3235. */
  3236. pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
  3237. if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
  3238. dev_info(&dev->dev, "Enabling MPC IRBNCE\n");
  3239. mpc |= INTEL_MPC_REG_IRBNCE;
  3240. pci_write_config_word(dev, INTEL_MPC_REG, mpc);
  3241. }
  3242. }
  3243. static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
  3244. {
  3245. if (!pci_quirk_intel_pch_acs_match(dev))
  3246. return -ENOTTY;
  3247. if (pci_quirk_enable_intel_lpc_acs(dev)) {
  3248. dev_warn(&dev->dev, "Failed to enable Intel PCH ACS quirk\n");
  3249. return 0;
  3250. }
  3251. pci_quirk_enable_intel_rp_mpc_acs(dev);
  3252. dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
  3253. dev_info(&dev->dev, "Intel PCH root port ACS workaround enabled\n");
  3254. return 0;
  3255. }
  3256. static const struct pci_dev_enable_acs {
  3257. u16 vendor;
  3258. u16 device;
  3259. int (*enable_acs)(struct pci_dev *dev);
  3260. } pci_dev_enable_acs[] = {
  3261. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_pch_acs },
  3262. { 0 }
  3263. };
  3264. void pci_dev_specific_enable_acs(struct pci_dev *dev)
  3265. {
  3266. const struct pci_dev_enable_acs *i;
  3267. int ret;
  3268. for (i = pci_dev_enable_acs; i->enable_acs; i++) {
  3269. if ((i->vendor == dev->vendor ||
  3270. i->vendor == (u16)PCI_ANY_ID) &&
  3271. (i->device == dev->device ||
  3272. i->device == (u16)PCI_ANY_ID)) {
  3273. ret = i->enable_acs(dev);
  3274. if (ret >= 0)
  3275. return;
  3276. }
  3277. }
  3278. }