pwrseqcmd.h 2.8 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2014 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #ifndef __RTL8723BE_PWRSEQCMD_H__
  26. #define __RTL8723BE_PWRSEQCMD_H__
  27. #include "../wifi.h"
  28. /*---------------------------------------------*/
  29. /*The value of cmd: 4 bits */
  30. /*---------------------------------------------*/
  31. #define PWR_CMD_READ 0x00
  32. #define PWR_CMD_WRITE 0x01
  33. #define PWR_CMD_POLLING 0x02
  34. #define PWR_CMD_DELAY 0x03
  35. #define PWR_CMD_END 0x04
  36. /* define the base address of each block */
  37. #define PWR_BASEADDR_MAC 0x00
  38. #define PWR_BASEADDR_USB 0x01
  39. #define PWR_BASEADDR_PCIE 0x02
  40. #define PWR_BASEADDR_SDIO 0x03
  41. #define PWR_INTF_SDIO_MSK BIT(0)
  42. #define PWR_INTF_USB_MSK BIT(1)
  43. #define PWR_INTF_PCI_MSK BIT(2)
  44. #define PWR_INTF_ALL_MSK (BIT(0) | BIT(1) | BIT(2) | BIT(3))
  45. #define PWR_FAB_TSMC_MSK BIT(0)
  46. #define PWR_FAB_UMC_MSK BIT(1)
  47. #define PWR_FAB_ALL_MSK (BIT(0) | BIT(1) | BIT(2) | BIT(3))
  48. #define PWR_CUT_TESTCHIP_MSK BIT(0)
  49. #define PWR_CUT_A_MSK BIT(1)
  50. #define PWR_CUT_B_MSK BIT(2)
  51. #define PWR_CUT_C_MSK BIT(3)
  52. #define PWR_CUT_D_MSK BIT(4)
  53. #define PWR_CUT_E_MSK BIT(5)
  54. #define PWR_CUT_F_MSK BIT(6)
  55. #define PWR_CUT_G_MSK BIT(7)
  56. #define PWR_CUT_ALL_MSK 0xFF
  57. enum pwrseq_delay_unit {
  58. PWRSEQ_DELAY_US,
  59. PWRSEQ_DELAY_MS,
  60. };
  61. struct wlan_pwr_cfg {
  62. u16 offset;
  63. u8 cut_msk;
  64. u8 fab_msk:4;
  65. u8 interface_msk:4;
  66. u8 base:4;
  67. u8 cmd:4;
  68. u8 msk;
  69. u8 value;
  70. };
  71. #define GET_PWR_CFG_OFFSET(__PWR_CMD) __PWR_CMD.offset
  72. #define GET_PWR_CFG_CUT_MASK(__PWR_CMD) __PWR_CMD.cut_msk
  73. #define GET_PWR_CFG_FAB_MASK(__PWR_CMD) __PWR_CMD.fab_msk
  74. #define GET_PWR_CFG_INTF_MASK(__PWR_CMD) __PWR_CMD.interface_msk
  75. #define GET_PWR_CFG_BASE(__PWR_CMD) __PWR_CMD.base
  76. #define GET_PWR_CFG_CMD(__PWR_CMD) __PWR_CMD.cmd
  77. #define GET_PWR_CFG_MASK(__PWR_CMD) __PWR_CMD.msk
  78. #define GET_PWR_CFG_VALUE(__PWR_CMD) __PWR_CMD.value
  79. bool rtlbe_hal_pwrseqcmdparsing(struct rtl_priv *rtlpriv, u8 cut_version,
  80. u8 fab_version, u8 interface_type,
  81. struct wlan_pwr_cfg pwrcfgcmd[]);
  82. #endif