pwrseq.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2014 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #ifndef __RTL8723BE_PWRSEQ_H__
  26. #define __RTL8723BE_PWRSEQ_H__
  27. /* Check document WM-20130425-JackieLau-RTL8723B_Power_Architecture v05.vsd
  28. * There are 6 HW Power States:
  29. * 0: POFF--Power Off
  30. * 1: PDN--Power Down
  31. * 2: CARDEMU--Card Emulation
  32. * 3: ACT--Active Mode
  33. * 4: LPS--Low Power State
  34. * 5: SUS--Suspend
  35. *
  36. * The transition from different states are defined below
  37. * TRANS_CARDEMU_TO_ACT
  38. * TRANS_ACT_TO_CARDEMU
  39. * TRANS_CARDEMU_TO_SUS
  40. * TRANS_SUS_TO_CARDEMU
  41. * TRANS_CARDEMU_TO_PDN
  42. * TRANS_ACT_TO_LPS
  43. * TRANS_LPS_TO_ACT
  44. *
  45. * TRANS_END
  46. */
  47. #define RTL8723B_TRANS_CARDEMU_TO_ACT_STEPS 23
  48. #define RTL8723B_TRANS_ACT_TO_CARDEMU_STEPS 15
  49. #define RTL8723B_TRANS_CARDEMU_TO_SUS_STEPS 15
  50. #define RTL8723B_TRANS_SUS_TO_CARDEMU_STEPS 15
  51. #define RTL8723B_TRANS_CARDEMU_TO_PDN_STEPS 15
  52. #define RTL8723B_TRANS_PDN_TO_CARDEMU_STEPS 15
  53. #define RTL8723B_TRANS_ACT_TO_LPS_STEPS 15
  54. #define RTL8723B_TRANS_LPS_TO_ACT_STEPS 15
  55. #define RTL8723B_TRANS_END_STEPS 1
  56. #define RTL8723B_TRANS_CARDEMU_TO_ACT \
  57. {0x0020, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  58. PWR_INTF_USB_MSK | PWR_INTF_SDIO_MSK, \
  59. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), BIT(0)}, \
  60. {0x0067, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  61. PWR_INTF_USB_MSK | PWR_INTF_SDIO_MSK, \
  62. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), 0}, \
  63. {0x0001, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  64. PWR_INTF_USB_MSK | PWR_INTF_SDIO_MSK, \
  65. PWR_BASEADDR_MAC, PWR_CMD_DELAY, 1, PWRSEQ_DELAY_MS}, \
  66. {0x0000, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  67. PWR_INTF_USB_MSK | PWR_INTF_SDIO_MSK, \
  68. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(5), 0}, \
  69. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  70. PWR_BASEADDR_MAC, PWR_CMD_WRITE, (BIT(4)|BIT(3)|BIT(2)), 0}, \
  71. {0x0075, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, \
  72. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0) , 0}, \
  73. {0x0006, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  74. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(1), BIT(1)}, \
  75. {0x0075, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, \
  76. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0) , BIT(0)}, \
  77. {0x0006, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  78. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), BIT(0)}, \
  79. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  80. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), 0}, \
  81. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  82. PWR_BASEADDR_MAC, PWR_CMD_WRITE, (BIT(4)|BIT(3)), 0}, \
  83. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  84. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), BIT(0)}, \
  85. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  86. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(0), 0}, \
  87. {0x0010, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  88. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(6), BIT(6)}, \
  89. {0x0049, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  90. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), BIT(1)}, \
  91. {0x0063, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  92. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), BIT(1)}, \
  93. {0x0062, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  94. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), 0}, \
  95. {0x0058, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  96. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), BIT(0)}, \
  97. {0x005A, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  98. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), BIT(1)}, \
  99. {0x0068, PWR_CUT_TESTCHIP_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  100. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3), BIT(3)}, \
  101. {0x0069, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  102. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(6), BIT(6)},
  103. #define RTL8723B_TRANS_ACT_TO_CARDEMU \
  104. {0x001F, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  105. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0}, \
  106. {0x004F, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  107. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), 0}, \
  108. {0x0049, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  109. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), 0}, \
  110. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  111. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), BIT(1)}, \
  112. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  113. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(1), 0}, \
  114. {0x0010, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  115. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(6), 0}, \
  116. {0x0000, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  117. PWR_INTF_USB_MSK | PWR_INTF_SDIO_MSK, PWR_BASEADDR_MAC, \
  118. PWR_CMD_WRITE, BIT(5), BIT(5)}, \
  119. {0x0020, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  120. PWR_INTF_USB_MSK | PWR_INTF_SDIO_MSK, PWR_BASEADDR_MAC, \
  121. PWR_CMD_WRITE, BIT(0), 0},
  122. #define RTL8723B_TRANS_CARDEMU_TO_SUS \
  123. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, \
  124. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4) | BIT(3), (BIT(4) | BIT(3))}, \
  125. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  126. PWR_INTF_USB_MSK | PWR_INTF_SDIO_MSK, PWR_BASEADDR_MAC, \
  127. PWR_CMD_WRITE, BIT(3) | BIT(4), BIT(3)}, \
  128. {0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  129. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), BIT(4)}, \
  130. {0x0007, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  131. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x20}, \
  132. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, \
  133. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3) | BIT(4), BIT(3) | BIT(4)},\
  134. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  135. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), BIT(0)}, \
  136. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  137. PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT(1), 0},
  138. #define RTL8723B_TRANS_SUS_TO_CARDEMU \
  139. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  140. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3) | BIT(7), 0}, \
  141. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  142. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), 0}, \
  143. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  144. PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT(1), BIT(1)}, \
  145. {0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  146. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), 0}, \
  147. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  148. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3)|BIT(4), 0},
  149. #define RTL8723B_TRANS_CARDEMU_TO_CARDDIS \
  150. {0x0007, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  151. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x20}, \
  152. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  153. PWR_INTF_USB_MSK | PWR_INTF_SDIO_MSK, \
  154. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3)|BIT(4), BIT(3)}, \
  155. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, \
  156. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(2), BIT(2)}, \
  157. {0x004A, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK, \
  158. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), 1}, \
  159. {0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  160. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), BIT(4)}, \
  161. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  162. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), BIT(0)}, \
  163. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  164. PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT(1), 0},
  165. #define RTL8723B_TRANS_CARDDIS_TO_CARDEMU \
  166. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  167. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3) | BIT(7), 0}, \
  168. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  169. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), 0}, \
  170. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  171. PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT(1), BIT(1)}, \
  172. {0x004A, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK, \
  173. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), 0}, \
  174. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  175. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3)|BIT(4), 0}, \
  176. {0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  177. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), 0}, \
  178. {0x0301, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, \
  179. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0},
  180. #define RTL8723B_TRANS_CARDEMU_TO_PDN \
  181. {0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  182. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), BIT(4)}, \
  183. {0x0007, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  184. PWR_INTF_SDIO_MSK | PWR_INTF_USB_MSK, PWR_BASEADDR_MAC, \
  185. PWR_CMD_WRITE, 0xFF, 0x20}, \
  186. {0x0006, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  187. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), 0}, \
  188. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  189. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), BIT(7)},
  190. #define RTL8723B_TRANS_PDN_TO_CARDEMU \
  191. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  192. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), 0},
  193. #define RTL8723B_TRANS_ACT_TO_LPS \
  194. {0x0301, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, \
  195. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0xFF}, \
  196. {0x0522, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  197. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0xFF}, \
  198. {0x05F8, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  199. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0}, \
  200. {0x05F9, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  201. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0}, \
  202. {0x05FA, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  203. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0}, \
  204. {0x05FB, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  205. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0}, \
  206. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  207. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), 0}, \
  208. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  209. PWR_BASEADDR_MAC, PWR_CMD_DELAY, 0, PWRSEQ_DELAY_US}, \
  210. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  211. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), 0}, \
  212. {0x0100, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  213. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x03}, \
  214. {0x0101, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  215. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), 0}, \
  216. {0x0093, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  217. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x00}, \
  218. {0x0553, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  219. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(5), BIT(5)},
  220. #define RTL8723B_TRANS_LPS_TO_ACT \
  221. {0x0080, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  222. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, 0xFF, 0x84}, \
  223. {0xFE58, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK, \
  224. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x84}, \
  225. {0x0361, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, \
  226. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x84}, \
  227. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  228. PWR_BASEADDR_MAC, PWR_CMD_DELAY, 0, PWRSEQ_DELAY_MS}, \
  229. {0x0008, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  230. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), 0}, \
  231. {0x0109, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  232. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(7), 0}, \
  233. {0x0029, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  234. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(6)|BIT(7), 0}, \
  235. {0x0101, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  236. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), BIT(1)}, \
  237. {0x0100, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  238. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0xFF}, \
  239. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  240. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1) | BIT(0), BIT(1) | BIT(0)}, \
  241. {0x0522, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  242. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0},
  243. #define RTL8723B_TRANS_END \
  244. {0xFFFF, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, 0, \
  245. PWR_CMD_END, 0, 0},
  246. extern struct wlan_pwr_cfg rtl8723B_power_on_flow
  247. [RTL8723B_TRANS_CARDEMU_TO_ACT_STEPS +
  248. RTL8723B_TRANS_END_STEPS];
  249. extern struct wlan_pwr_cfg rtl8723B_radio_off_flow
  250. [RTL8723B_TRANS_ACT_TO_CARDEMU_STEPS +
  251. RTL8723B_TRANS_END_STEPS];
  252. extern struct wlan_pwr_cfg rtl8723B_card_disable_flow
  253. [RTL8723B_TRANS_ACT_TO_CARDEMU_STEPS +
  254. RTL8723B_TRANS_CARDEMU_TO_PDN_STEPS +
  255. RTL8723B_TRANS_END_STEPS];
  256. extern struct wlan_pwr_cfg rtl8723B_card_enable_flow
  257. [RTL8723B_TRANS_ACT_TO_CARDEMU_STEPS +
  258. RTL8723B_TRANS_CARDEMU_TO_PDN_STEPS +
  259. RTL8723B_TRANS_END_STEPS];
  260. extern struct wlan_pwr_cfg rtl8723B_suspend_flow
  261. [RTL8723B_TRANS_ACT_TO_CARDEMU_STEPS +
  262. RTL8723B_TRANS_CARDEMU_TO_SUS_STEPS +
  263. RTL8723B_TRANS_END_STEPS];
  264. extern struct wlan_pwr_cfg rtl8723B_resume_flow
  265. [RTL8723B_TRANS_ACT_TO_CARDEMU_STEPS +
  266. RTL8723B_TRANS_CARDEMU_TO_SUS_STEPS +
  267. RTL8723B_TRANS_END_STEPS];
  268. extern struct wlan_pwr_cfg rtl8723B_hwpdn_flow
  269. [RTL8723B_TRANS_ACT_TO_CARDEMU_STEPS +
  270. RTL8723B_TRANS_CARDEMU_TO_PDN_STEPS +
  271. RTL8723B_TRANS_END_STEPS];
  272. extern struct wlan_pwr_cfg rtl8723B_enter_lps_flow
  273. [RTL8723B_TRANS_ACT_TO_LPS_STEPS +
  274. RTL8723B_TRANS_END_STEPS];
  275. extern struct wlan_pwr_cfg rtl8723B_leave_lps_flow
  276. [RTL8723B_TRANS_LPS_TO_ACT_STEPS +
  277. RTL8723B_TRANS_END_STEPS];
  278. /* RTL8723 Power Configuration CMDs for PCIe interface */
  279. #define RTL8723_NIC_PWR_ON_FLOW rtl8723B_power_on_flow
  280. #define RTL8723_NIC_RF_OFF_FLOW rtl8723B_radio_off_flow
  281. #define RTL8723_NIC_DISABLE_FLOW rtl8723B_card_disable_flow
  282. #define RTL8723_NIC_ENABLE_FLOW rtl8723B_card_enable_flow
  283. #define RTL8723_NIC_SUSPEND_FLOW rtl8723B_suspend_flow
  284. #define RTL8723_NIC_RESUME_FLOW rtl8723B_resume_flow
  285. #define RTL8723_NIC_PDN_FLOW rtl8723B_hwpdn_flow
  286. #define RTL8723_NIC_LPS_ENTER_FLOW rtl8723B_enter_lps_flow
  287. #define RTL8723_NIC_LPS_LEAVE_FLOW rtl8723B_leave_lps_flow
  288. #endif