dm.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2014 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "../base.h"
  27. #include "../pci.h"
  28. #include "reg.h"
  29. #include "def.h"
  30. #include "phy.h"
  31. #include "dm.h"
  32. #include "../rtl8723com/dm_common.h"
  33. #include "fw.h"
  34. #include "../rtl8723com/fw_common.h"
  35. #include "trx.h"
  36. #include "../btcoexist/rtl_btc.h"
  37. static const u32 ofdmswing_table[] = {
  38. 0x0b40002d, /* 0, -15.0dB */
  39. 0x0c000030, /* 1, -14.5dB */
  40. 0x0cc00033, /* 2, -14.0dB */
  41. 0x0d800036, /* 3, -13.5dB */
  42. 0x0e400039, /* 4, -13.0dB */
  43. 0x0f00003c, /* 5, -12.5dB */
  44. 0x10000040, /* 6, -12.0dB */
  45. 0x11000044, /* 7, -11.5dB */
  46. 0x12000048, /* 8, -11.0dB */
  47. 0x1300004c, /* 9, -10.5dB */
  48. 0x14400051, /* 10, -10.0dB */
  49. 0x15800056, /* 11, -9.5dB */
  50. 0x16c0005b, /* 12, -9.0dB */
  51. 0x18000060, /* 13, -8.5dB */
  52. 0x19800066, /* 14, -8.0dB */
  53. 0x1b00006c, /* 15, -7.5dB */
  54. 0x1c800072, /* 16, -7.0dB */
  55. 0x1e400079, /* 17, -6.5dB */
  56. 0x20000080, /* 18, -6.0dB */
  57. 0x22000088, /* 19, -5.5dB */
  58. 0x24000090, /* 20, -5.0dB */
  59. 0x26000098, /* 21, -4.5dB */
  60. 0x288000a2, /* 22, -4.0dB */
  61. 0x2ac000ab, /* 23, -3.5dB */
  62. 0x2d4000b5, /* 24, -3.0dB */
  63. 0x300000c0, /* 25, -2.5dB */
  64. 0x32c000cb, /* 26, -2.0dB */
  65. 0x35c000d7, /* 27, -1.5dB */
  66. 0x390000e4, /* 28, -1.0dB */
  67. 0x3c8000f2, /* 29, -0.5dB */
  68. 0x40000100, /* 30, +0dB */
  69. 0x43c0010f, /* 31, +0.5dB */
  70. 0x47c0011f, /* 32, +1.0dB */
  71. 0x4c000130, /* 33, +1.5dB */
  72. 0x50800142, /* 34, +2.0dB */
  73. 0x55400155, /* 35, +2.5dB */
  74. 0x5a400169, /* 36, +3.0dB */
  75. 0x5fc0017f, /* 37, +3.5dB */
  76. 0x65400195, /* 38, +4.0dB */
  77. 0x6b8001ae, /* 39, +4.5dB */
  78. 0x71c001c7, /* 40, +5.0dB */
  79. 0x788001e2, /* 41, +5.5dB */
  80. 0x7f8001fe /* 42, +6.0dB */
  81. };
  82. static const u8 cckswing_table_ch1ch13[CCK_TABLE_SIZE][8] = {
  83. {0x09, 0x08, 0x07, 0x06, 0x04, 0x03, 0x01, 0x01}, /* 0, -16.0dB */
  84. {0x09, 0x09, 0x08, 0x06, 0x05, 0x03, 0x01, 0x01}, /* 1, -15.5dB */
  85. {0x0a, 0x09, 0x08, 0x07, 0x05, 0x03, 0x02, 0x01}, /* 2, -15.0dB */
  86. {0x0a, 0x0a, 0x09, 0x07, 0x05, 0x03, 0x02, 0x01}, /* 3, -14.5dB */
  87. {0x0b, 0x0a, 0x09, 0x08, 0x06, 0x04, 0x02, 0x01}, /* 4, -14.0dB */
  88. {0x0b, 0x0b, 0x0a, 0x08, 0x06, 0x04, 0x02, 0x01}, /* 5, -13.5dB */
  89. {0x0c, 0x0c, 0x0a, 0x09, 0x06, 0x04, 0x02, 0x01}, /* 6, -13.0dB */
  90. {0x0d, 0x0c, 0x0b, 0x09, 0x07, 0x04, 0x02, 0x01}, /* 7, -12.5dB */
  91. {0x0d, 0x0d, 0x0c, 0x0a, 0x07, 0x05, 0x02, 0x01}, /* 8, -12.0dB */
  92. {0x0e, 0x0e, 0x0c, 0x0a, 0x08, 0x05, 0x02, 0x01}, /* 9, -11.5dB */
  93. {0x0f, 0x0f, 0x0d, 0x0b, 0x08, 0x05, 0x03, 0x01}, /* 10, -11.0dB */
  94. {0x10, 0x10, 0x0e, 0x0b, 0x08, 0x05, 0x03, 0x01}, /* 11, -10.5dB */
  95. {0x11, 0x11, 0x0f, 0x0c, 0x09, 0x06, 0x03, 0x01}, /* 12, -10.0dB */
  96. {0x12, 0x12, 0x0f, 0x0c, 0x09, 0x06, 0x03, 0x01}, /* 13, -9.5dB */
  97. {0x13, 0x13, 0x10, 0x0d, 0x0a, 0x06, 0x03, 0x01}, /* 14, -9.0dB */
  98. {0x14, 0x14, 0x11, 0x0e, 0x0b, 0x07, 0x03, 0x02}, /* 15, -8.5dB */
  99. {0x16, 0x15, 0x12, 0x0f, 0x0b, 0x07, 0x04, 0x01}, /* 16, -8.0dB */
  100. {0x17, 0x16, 0x13, 0x10, 0x0c, 0x08, 0x04, 0x02}, /* 17, -7.5dB */
  101. {0x18, 0x17, 0x15, 0x11, 0x0c, 0x08, 0x04, 0x02}, /* 18, -7.0dB */
  102. {0x1a, 0x19, 0x16, 0x12, 0x0d, 0x09, 0x04, 0x02}, /* 19, -6.5dB */
  103. {0x1b, 0x1a, 0x17, 0x13, 0x0e, 0x09, 0x04, 0x02}, /* 20, -6.0dB */
  104. {0x1d, 0x1c, 0x18, 0x14, 0x0f, 0x0a, 0x05, 0x02}, /* 21, -5.5dB */
  105. {0x1f, 0x1e, 0x1a, 0x15, 0x10, 0x0a, 0x05, 0x02}, /* 22, -5.0dB */
  106. {0x20, 0x20, 0x1b, 0x16, 0x11, 0x08, 0x05, 0x02}, /* 23, -4.5dB */
  107. {0x22, 0x21, 0x1d, 0x18, 0x11, 0x0b, 0x06, 0x02}, /* 24, -4.0dB */
  108. {0x24, 0x23, 0x1f, 0x19, 0x13, 0x0c, 0x06, 0x03}, /* 25, -3.5dB */
  109. {0x26, 0x25, 0x21, 0x1b, 0x14, 0x0d, 0x06, 0x03}, /* 26, -3.0dB */
  110. {0x28, 0x28, 0x22, 0x1c, 0x15, 0x0d, 0x07, 0x03}, /* 27, -2.5dB */
  111. {0x2b, 0x2a, 0x25, 0x1e, 0x16, 0x0e, 0x07, 0x03}, /* 28, -2.0dB */
  112. {0x2d, 0x2d, 0x27, 0x1f, 0x18, 0x0f, 0x08, 0x03}, /* 29, -1.5dB */
  113. {0x30, 0x2f, 0x29, 0x21, 0x19, 0x10, 0x08, 0x03}, /* 30, -1.0dB */
  114. {0x33, 0x32, 0x2b, 0x23, 0x1a, 0x11, 0x08, 0x04}, /* 31, -0.5dB */
  115. {0x36, 0x35, 0x2e, 0x25, 0x1c, 0x12, 0x09, 0x04} /* 32, +0dB */
  116. };
  117. static const u8 cckswing_table_ch14[CCK_TABLE_SIZE][8] = {
  118. {0x09, 0x08, 0x07, 0x04, 0x00, 0x00, 0x00, 0x00}, /* 0, -16.0dB */
  119. {0x09, 0x09, 0x08, 0x05, 0x00, 0x00, 0x00, 0x00}, /* 1, -15.5dB */
  120. {0x0a, 0x09, 0x08, 0x05, 0x00, 0x00, 0x00, 0x00}, /* 2, -15.0dB */
  121. {0x0a, 0x0a, 0x09, 0x05, 0x00, 0x00, 0x00, 0x00}, /* 3, -14.5dB */
  122. {0x0b, 0x0a, 0x09, 0x05, 0x00, 0x00, 0x00, 0x00}, /* 4, -14.0dB */
  123. {0x0b, 0x0b, 0x0a, 0x06, 0x00, 0x00, 0x00, 0x00}, /* 5, -13.5dB */
  124. {0x0c, 0x0c, 0x0a, 0x06, 0x00, 0x00, 0x00, 0x00}, /* 6, -13.0dB */
  125. {0x0d, 0x0c, 0x0b, 0x06, 0x00, 0x00, 0x00, 0x00}, /* 7, -12.5dB */
  126. {0x0d, 0x0d, 0x0c, 0x07, 0x00, 0x00, 0x00, 0x00}, /* 8, -12.0dB */
  127. {0x0e, 0x0e, 0x0c, 0x07, 0x00, 0x00, 0x00, 0x00}, /* 9, -11.5dB */
  128. {0x0f, 0x0f, 0x0d, 0x08, 0x00, 0x00, 0x00, 0x00}, /* 10, -11.0dB */
  129. {0x10, 0x10, 0x0e, 0x08, 0x00, 0x00, 0x00, 0x00}, /* 11, -10.5dB */
  130. {0x11, 0x11, 0x0f, 0x09, 0x00, 0x00, 0x00, 0x00}, /* 12, -10.0dB */
  131. {0x12, 0x12, 0x0f, 0x09, 0x00, 0x00, 0x00, 0x00}, /* 13, -9.5dB */
  132. {0x13, 0x13, 0x10, 0x0a, 0x00, 0x00, 0x00, 0x00}, /* 14, -9.0dB */
  133. {0x14, 0x14, 0x11, 0x0a, 0x00, 0x00, 0x00, 0x00}, /* 15, -8.5dB */
  134. {0x16, 0x15, 0x12, 0x0b, 0x00, 0x00, 0x00, 0x00}, /* 16, -8.0dB */
  135. {0x17, 0x16, 0x13, 0x0b, 0x00, 0x00, 0x00, 0x00}, /* 17, -7.5dB */
  136. {0x18, 0x17, 0x15, 0x0c, 0x00, 0x00, 0x00, 0x00}, /* 18, -7.0dB */
  137. {0x1a, 0x19, 0x16, 0x0d, 0x00, 0x00, 0x00, 0x00}, /* 19, -6.5dB */
  138. {0x1b, 0x1a, 0x17, 0x0e, 0x00, 0x00, 0x00, 0x00}, /* 20, -6.0dB */
  139. {0x1d, 0x1c, 0x18, 0x0e, 0x00, 0x00, 0x00, 0x00}, /* 21, -5.5dB */
  140. {0x1f, 0x1e, 0x1a, 0x0f, 0x00, 0x00, 0x00, 0x00}, /* 22, -5.0dB */
  141. {0x20, 0x20, 0x1b, 0x10, 0x00, 0x00, 0x00, 0x00}, /* 23, -4.5dB */
  142. {0x22, 0x21, 0x1d, 0x11, 0x00, 0x00, 0x00, 0x00}, /* 24, -4.0dB */
  143. {0x24, 0x23, 0x1f, 0x12, 0x00, 0x00, 0x00, 0x00}, /* 25, -3.5dB */
  144. {0x26, 0x25, 0x21, 0x13, 0x00, 0x00, 0x00, 0x00}, /* 26, -3.0dB */
  145. {0x28, 0x28, 0x24, 0x14, 0x00, 0x00, 0x00, 0x00}, /* 27, -2.5dB */
  146. {0x2b, 0x2a, 0x25, 0x15, 0x00, 0x00, 0x00, 0x00}, /* 28, -2.0dB */
  147. {0x2d, 0x2d, 0x17, 0x17, 0x00, 0x00, 0x00, 0x00}, /* 29, -1.5dB */
  148. {0x30, 0x2f, 0x29, 0x18, 0x00, 0x00, 0x00, 0x00}, /* 30, -1.0dB */
  149. {0x33, 0x32, 0x2b, 0x19, 0x00, 0x00, 0x00, 0x00}, /* 31, -0.5dB */
  150. {0x36, 0x35, 0x2e, 0x1b, 0x00, 0x00, 0x00, 0x00} /* 32, +0dB */
  151. };
  152. static const u32 edca_setting_dl[PEER_MAX] = {
  153. 0xa44f, /* 0 UNKNOWN */
  154. 0x5ea44f, /* 1 REALTEK_90 */
  155. 0x5e4322, /* 2 REALTEK_92SE */
  156. 0x5ea42b, /* 3 BROAD */
  157. 0xa44f, /* 4 RAL */
  158. 0xa630, /* 5 ATH */
  159. 0x5ea630, /* 6 CISCO */
  160. 0x5ea42b, /* 7 MARVELL */
  161. };
  162. static const u32 edca_setting_ul[PEER_MAX] = {
  163. 0x5e4322, /* 0 UNKNOWN */
  164. 0xa44f, /* 1 REALTEK_90 */
  165. 0x5ea44f, /* 2 REALTEK_92SE */
  166. 0x5ea32b, /* 3 BROAD */
  167. 0x5ea422, /* 4 RAL */
  168. 0x5ea322, /* 5 ATH */
  169. 0x3ea430, /* 6 CISCO */
  170. 0x5ea44f, /* 7 MARV */
  171. };
  172. void rtl8723be_dm_txpower_track_adjust(struct ieee80211_hw *hw, u8 type,
  173. u8 *pdirection, u32 *poutwrite_val)
  174. {
  175. struct rtl_priv *rtlpriv = rtl_priv(hw);
  176. struct rtl_dm *rtldm = rtl_dm(rtl_priv(hw));
  177. u8 pwr_val = 0;
  178. u8 ofdm_base = rtlpriv->dm.swing_idx_ofdm_base[RF90_PATH_A];
  179. u8 ofdm_val = rtlpriv->dm.swing_idx_ofdm[RF90_PATH_A];
  180. u8 cck_base = rtldm->swing_idx_cck_base;
  181. u8 cck_val = rtldm->swing_idx_cck;
  182. if (type == 0) {
  183. if (ofdm_val <= ofdm_base) {
  184. *pdirection = 1;
  185. pwr_val = ofdm_base - ofdm_val;
  186. } else {
  187. *pdirection = 2;
  188. pwr_val = ofdm_val - ofdm_base;
  189. }
  190. } else if (type == 1) {
  191. if (cck_val <= cck_base) {
  192. *pdirection = 1;
  193. pwr_val = cck_base - cck_val;
  194. } else {
  195. *pdirection = 2;
  196. pwr_val = cck_val - cck_base;
  197. }
  198. }
  199. if (pwr_val >= TXPWRTRACK_MAX_IDX && (*pdirection == 1))
  200. pwr_val = TXPWRTRACK_MAX_IDX;
  201. *poutwrite_val = pwr_val | (pwr_val << 8) |
  202. (pwr_val << 16) | (pwr_val << 24);
  203. }
  204. static void rtl8723be_dm_diginit(struct ieee80211_hw *hw)
  205. {
  206. struct rtl_priv *rtlpriv = rtl_priv(hw);
  207. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  208. dm_digtable->dig_enable_flag = true;
  209. dm_digtable->cur_igvalue = rtl_get_bbreg(hw,
  210. ROFDM0_XAAGCCORE1, 0x7f);
  211. dm_digtable->rssi_lowthresh = DM_DIG_THRESH_LOW;
  212. dm_digtable->rssi_highthresh = DM_DIG_THRESH_HIGH;
  213. dm_digtable->fa_lowthresh = DM_FALSEALARM_THRESH_LOW;
  214. dm_digtable->fa_highthresh = DM_FALSEALARM_THRESH_HIGH;
  215. dm_digtable->rx_gain_max = DM_DIG_MAX;
  216. dm_digtable->rx_gain_min = DM_DIG_MIN;
  217. dm_digtable->back_val = DM_DIG_BACKOFF_DEFAULT;
  218. dm_digtable->back_range_max = DM_DIG_BACKOFF_MAX;
  219. dm_digtable->back_range_min = DM_DIG_BACKOFF_MIN;
  220. dm_digtable->pre_cck_cca_thres = 0xff;
  221. dm_digtable->cur_cck_cca_thres = 0x83;
  222. dm_digtable->forbidden_igi = DM_DIG_MIN;
  223. dm_digtable->large_fa_hit = 0;
  224. dm_digtable->recover_cnt = 0;
  225. dm_digtable->dig_min_0 = DM_DIG_MIN;
  226. dm_digtable->dig_min_1 = DM_DIG_MIN;
  227. dm_digtable->media_connect_0 = false;
  228. dm_digtable->media_connect_1 = false;
  229. rtlpriv->dm.dm_initialgain_enable = true;
  230. dm_digtable->bt30_cur_igi = 0x32;
  231. }
  232. void rtl8723be_dm_init_rate_adaptive_mask(struct ieee80211_hw *hw)
  233. {
  234. struct rtl_priv *rtlpriv = rtl_priv(hw);
  235. struct rate_adaptive *ra = &(rtlpriv->ra);
  236. ra->ratr_state = DM_RATR_STA_INIT;
  237. ra->pre_ratr_state = DM_RATR_STA_INIT;
  238. if (rtlpriv->dm.dm_type == DM_TYPE_BYDRIVER)
  239. rtlpriv->dm.useramask = true;
  240. else
  241. rtlpriv->dm.useramask = false;
  242. ra->high_rssi_thresh_for_ra = 50;
  243. ra->low_rssi_thresh_for_ra40m = 20;
  244. }
  245. static void rtl8723be_dm_init_txpower_tracking(struct ieee80211_hw *hw)
  246. {
  247. struct rtl_priv *rtlpriv = rtl_priv(hw);
  248. rtlpriv->dm.txpower_tracking = true;
  249. rtlpriv->dm.txpower_track_control = true;
  250. rtlpriv->dm.thermalvalue = 0;
  251. rtlpriv->dm.ofdm_index[0] = 30;
  252. rtlpriv->dm.cck_index = 20;
  253. rtlpriv->dm.swing_idx_cck_base = rtlpriv->dm.cck_index;
  254. rtlpriv->dm.swing_idx_ofdm_base[0] = rtlpriv->dm.ofdm_index[0];
  255. rtlpriv->dm.delta_power_index[RF90_PATH_A] = 0;
  256. rtlpriv->dm.delta_power_index_last[RF90_PATH_A] = 0;
  257. rtlpriv->dm.power_index_offset[RF90_PATH_A] = 0;
  258. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  259. " rtlpriv->dm.txpower_tracking = %d\n",
  260. rtlpriv->dm.txpower_tracking);
  261. }
  262. static void rtl8723be_dm_init_dynamic_atc_switch(struct ieee80211_hw *hw)
  263. {
  264. struct rtl_priv *rtlpriv = rtl_priv(hw);
  265. rtlpriv->dm.crystal_cap = rtlpriv->efuse.crystalcap;
  266. rtlpriv->dm.atc_status = rtl_get_bbreg(hw, ROFDM1_CFOTRACKING, 0x800);
  267. rtlpriv->dm.cfo_threshold = CFO_THRESHOLD_XTAL;
  268. }
  269. void rtl8723be_dm_init(struct ieee80211_hw *hw)
  270. {
  271. struct rtl_priv *rtlpriv = rtl_priv(hw);
  272. rtlpriv->dm.dm_type = DM_TYPE_BYDRIVER;
  273. rtl8723be_dm_diginit(hw);
  274. rtl8723be_dm_init_rate_adaptive_mask(hw);
  275. rtl8723_dm_init_edca_turbo(hw);
  276. rtl8723_dm_init_dynamic_bb_powersaving(hw);
  277. rtl8723_dm_init_dynamic_txpower(hw);
  278. rtl8723be_dm_init_txpower_tracking(hw);
  279. rtl8723be_dm_init_dynamic_atc_switch(hw);
  280. }
  281. static void rtl8723be_dm_find_minimum_rssi(struct ieee80211_hw *hw)
  282. {
  283. struct rtl_priv *rtlpriv = rtl_priv(hw);
  284. struct dig_t *rtl_dm_dig = &(rtlpriv->dm_digtable);
  285. struct rtl_mac *mac = rtl_mac(rtlpriv);
  286. /* Determine the minimum RSSI */
  287. if ((mac->link_state < MAC80211_LINKED) &&
  288. (rtlpriv->dm.entry_min_undec_sm_pwdb == 0)) {
  289. rtl_dm_dig->min_undec_pwdb_for_dm = 0;
  290. RT_TRACE(rtlpriv, COMP_BB_POWERSAVING, DBG_LOUD,
  291. "Not connected to any\n");
  292. }
  293. if (mac->link_state >= MAC80211_LINKED) {
  294. if (mac->opmode == NL80211_IFTYPE_AP ||
  295. mac->opmode == NL80211_IFTYPE_ADHOC) {
  296. rtl_dm_dig->min_undec_pwdb_for_dm =
  297. rtlpriv->dm.entry_min_undec_sm_pwdb;
  298. RT_TRACE(rtlpriv, COMP_BB_POWERSAVING, DBG_LOUD,
  299. "AP Client PWDB = 0x%lx\n",
  300. rtlpriv->dm.entry_min_undec_sm_pwdb);
  301. } else {
  302. rtl_dm_dig->min_undec_pwdb_for_dm =
  303. rtlpriv->dm.undec_sm_pwdb;
  304. RT_TRACE(rtlpriv, COMP_BB_POWERSAVING, DBG_LOUD,
  305. "STA Default Port PWDB = 0x%x\n",
  306. rtl_dm_dig->min_undec_pwdb_for_dm);
  307. }
  308. } else {
  309. rtl_dm_dig->min_undec_pwdb_for_dm =
  310. rtlpriv->dm.entry_min_undec_sm_pwdb;
  311. RT_TRACE(rtlpriv, COMP_BB_POWERSAVING, DBG_LOUD,
  312. "AP Ext Port or disconnet PWDB = 0x%x\n",
  313. rtl_dm_dig->min_undec_pwdb_for_dm);
  314. }
  315. RT_TRACE(rtlpriv, COMP_DIG, DBG_LOUD, "MinUndecoratedPWDBForDM =%d\n",
  316. rtl_dm_dig->min_undec_pwdb_for_dm);
  317. }
  318. static void rtl8723be_dm_check_rssi_monitor(struct ieee80211_hw *hw)
  319. {
  320. struct rtl_priv *rtlpriv = rtl_priv(hw);
  321. struct rtl_sta_info *drv_priv;
  322. u8 h2c_parameter[3] = { 0 };
  323. long tmp_entry_max_pwdb = 0, tmp_entry_min_pwdb = 0xff;
  324. /* AP & ADHOC & MESH */
  325. spin_lock_bh(&rtlpriv->locks.entry_list_lock);
  326. list_for_each_entry(drv_priv, &rtlpriv->entry_list, list) {
  327. if (drv_priv->rssi_stat.undec_sm_pwdb <
  328. tmp_entry_min_pwdb)
  329. tmp_entry_min_pwdb =
  330. drv_priv->rssi_stat.undec_sm_pwdb;
  331. if (drv_priv->rssi_stat.undec_sm_pwdb >
  332. tmp_entry_max_pwdb)
  333. tmp_entry_max_pwdb =
  334. drv_priv->rssi_stat.undec_sm_pwdb;
  335. }
  336. spin_unlock_bh(&rtlpriv->locks.entry_list_lock);
  337. /* If associated entry is found */
  338. if (tmp_entry_max_pwdb != 0) {
  339. rtlpriv->dm.entry_max_undec_sm_pwdb = tmp_entry_max_pwdb;
  340. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  341. "EntryMaxPWDB = 0x%lx(%ld)\n",
  342. tmp_entry_max_pwdb, tmp_entry_max_pwdb);
  343. } else {
  344. rtlpriv->dm.entry_max_undec_sm_pwdb = 0;
  345. }
  346. /* If associated entry is found */
  347. if (tmp_entry_min_pwdb != 0xff) {
  348. rtlpriv->dm.entry_min_undec_sm_pwdb = tmp_entry_min_pwdb;
  349. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  350. "EntryMinPWDB = 0x%lx(%ld)\n",
  351. tmp_entry_min_pwdb, tmp_entry_min_pwdb);
  352. } else {
  353. rtlpriv->dm.entry_min_undec_sm_pwdb = 0;
  354. }
  355. /* Indicate Rx signal strength to FW. */
  356. if (rtlpriv->dm.useramask) {
  357. h2c_parameter[2] = (u8) (rtlpriv->dm.undec_sm_pwdb & 0xFF);
  358. h2c_parameter[1] = 0x20;
  359. h2c_parameter[0] = 0;
  360. rtl8723be_fill_h2c_cmd(hw, H2C_RSSI_REPORT, 3, h2c_parameter);
  361. } else {
  362. rtl_write_byte(rtlpriv, 0x4fe, rtlpriv->dm.undec_sm_pwdb);
  363. }
  364. rtl8723be_dm_find_minimum_rssi(hw);
  365. rtlpriv->dm_digtable.rssi_val_min =
  366. rtlpriv->dm_digtable.min_undec_pwdb_for_dm;
  367. }
  368. void rtl8723be_dm_write_dig(struct ieee80211_hw *hw, u8 current_igi)
  369. {
  370. struct rtl_priv *rtlpriv = rtl_priv(hw);
  371. if (rtlpriv->dm_digtable.cur_igvalue != current_igi) {
  372. rtl_set_bbreg(hw, ROFDM0_XAAGCCORE1, 0x7f, current_igi);
  373. if (rtlpriv->phy.rf_type != RF_1T1R)
  374. rtl_set_bbreg(hw, ROFDM0_XBAGCCORE1, 0x7f, current_igi);
  375. }
  376. rtlpriv->dm_digtable.pre_igvalue = rtlpriv->dm_digtable.cur_igvalue;
  377. rtlpriv->dm_digtable.cur_igvalue = current_igi;
  378. }
  379. static void rtl8723be_dm_dig(struct ieee80211_hw *hw)
  380. {
  381. struct rtl_priv *rtlpriv = rtl_priv(hw);
  382. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  383. struct dig_t *dm_digtable = &(rtlpriv->dm_digtable);
  384. u8 dig_dynamic_min, dig_maxofmin;
  385. bool firstconnect, firstdisconnect;
  386. u8 dm_dig_max, dm_dig_min;
  387. u8 current_igi = dm_digtable->cur_igvalue;
  388. u8 offset;
  389. /* AP, BT */
  390. if (mac->act_scanning)
  391. return;
  392. dig_dynamic_min = dm_digtable->dig_min_0;
  393. firstconnect = (mac->link_state >= MAC80211_LINKED) &&
  394. !dm_digtable->media_connect_0;
  395. firstdisconnect = (mac->link_state < MAC80211_LINKED) &&
  396. dm_digtable->media_connect_0;
  397. dm_dig_max = 0x5a;
  398. dm_dig_min = DM_DIG_MIN;
  399. dig_maxofmin = DM_DIG_MAX_AP;
  400. if (mac->link_state >= MAC80211_LINKED) {
  401. if ((dm_digtable->rssi_val_min + 10) > dm_dig_max)
  402. dm_digtable->rx_gain_max = dm_dig_max;
  403. else if ((dm_digtable->rssi_val_min + 10) < dm_dig_min)
  404. dm_digtable->rx_gain_max = dm_dig_min;
  405. else
  406. dm_digtable->rx_gain_max =
  407. dm_digtable->rssi_val_min + 10;
  408. if (rtlpriv->dm.one_entry_only) {
  409. offset = 12;
  410. if (dm_digtable->rssi_val_min - offset < dm_dig_min)
  411. dig_dynamic_min = dm_dig_min;
  412. else if (dm_digtable->rssi_val_min - offset >
  413. dig_maxofmin)
  414. dig_dynamic_min = dig_maxofmin;
  415. else
  416. dig_dynamic_min =
  417. dm_digtable->rssi_val_min - offset;
  418. } else {
  419. dig_dynamic_min = dm_dig_min;
  420. }
  421. } else {
  422. dm_digtable->rx_gain_max = dm_dig_max;
  423. dig_dynamic_min = dm_dig_min;
  424. RT_TRACE(rtlpriv, COMP_DIG, DBG_LOUD, "no link\n");
  425. }
  426. if (rtlpriv->falsealm_cnt.cnt_all > 10000) {
  427. if (dm_digtable->large_fa_hit != 3)
  428. dm_digtable->large_fa_hit++;
  429. if (dm_digtable->forbidden_igi < current_igi) {
  430. dm_digtable->forbidden_igi = current_igi;
  431. dm_digtable->large_fa_hit = 1;
  432. }
  433. if (dm_digtable->large_fa_hit >= 3) {
  434. if ((dm_digtable->forbidden_igi + 1) >
  435. dm_digtable->rx_gain_max)
  436. dm_digtable->rx_gain_min =
  437. dm_digtable->rx_gain_max;
  438. else
  439. dm_digtable->rx_gain_min =
  440. dm_digtable->forbidden_igi + 1;
  441. dm_digtable->recover_cnt = 3600;
  442. }
  443. } else {
  444. if (dm_digtable->recover_cnt != 0) {
  445. dm_digtable->recover_cnt--;
  446. } else {
  447. if (dm_digtable->large_fa_hit < 3) {
  448. if ((dm_digtable->forbidden_igi - 1) <
  449. dig_dynamic_min) {
  450. dm_digtable->forbidden_igi =
  451. dig_dynamic_min;
  452. dm_digtable->rx_gain_min =
  453. dig_dynamic_min;
  454. } else {
  455. dm_digtable->forbidden_igi--;
  456. dm_digtable->rx_gain_min =
  457. dm_digtable->forbidden_igi + 1;
  458. }
  459. } else {
  460. dm_digtable->large_fa_hit = 0;
  461. }
  462. }
  463. }
  464. if (dm_digtable->rx_gain_min > dm_digtable->rx_gain_max)
  465. dm_digtable->rx_gain_min = dm_digtable->rx_gain_max;
  466. if (mac->link_state >= MAC80211_LINKED) {
  467. if (firstconnect) {
  468. if (dm_digtable->rssi_val_min <= dig_maxofmin)
  469. current_igi = dm_digtable->rssi_val_min;
  470. else
  471. current_igi = dig_maxofmin;
  472. dm_digtable->large_fa_hit = 0;
  473. } else {
  474. if (rtlpriv->falsealm_cnt.cnt_all > DM_DIG_FA_TH2)
  475. current_igi += 4;
  476. else if (rtlpriv->falsealm_cnt.cnt_all > DM_DIG_FA_TH1)
  477. current_igi += 2;
  478. else if (rtlpriv->falsealm_cnt.cnt_all < DM_DIG_FA_TH0)
  479. current_igi -= 2;
  480. }
  481. } else {
  482. if (firstdisconnect) {
  483. current_igi = dm_digtable->rx_gain_min;
  484. } else {
  485. if (rtlpriv->falsealm_cnt.cnt_all > 10000)
  486. current_igi += 4;
  487. else if (rtlpriv->falsealm_cnt.cnt_all > 8000)
  488. current_igi += 2;
  489. else if (rtlpriv->falsealm_cnt.cnt_all < 500)
  490. current_igi -= 2;
  491. }
  492. }
  493. if (current_igi > dm_digtable->rx_gain_max)
  494. current_igi = dm_digtable->rx_gain_max;
  495. else if (current_igi < dm_digtable->rx_gain_min)
  496. current_igi = dm_digtable->rx_gain_min;
  497. rtl8723be_dm_write_dig(hw, current_igi);
  498. dm_digtable->media_connect_0 =
  499. ((mac->link_state >= MAC80211_LINKED) ? true : false);
  500. dm_digtable->dig_min_0 = dig_dynamic_min;
  501. }
  502. static void rtl8723be_dm_false_alarm_counter_statistics(struct ieee80211_hw *hw)
  503. {
  504. u32 ret_value;
  505. struct rtl_priv *rtlpriv = rtl_priv(hw);
  506. struct false_alarm_statistics *falsealm_cnt = &(rtlpriv->falsealm_cnt);
  507. rtl_set_bbreg(hw, DM_REG_OFDM_FA_HOLDC_11N, BIT(31), 1);
  508. rtl_set_bbreg(hw, DM_REG_OFDM_FA_RSTD_11N, BIT(31), 1);
  509. ret_value = rtl_get_bbreg(hw, DM_REG_OFDM_FA_TYPE1_11N, MASKDWORD);
  510. falsealm_cnt->cnt_fast_fsync_fail = ret_value & 0xffff;
  511. falsealm_cnt->cnt_sb_search_fail = (ret_value & 0xffff0000) >> 16;
  512. ret_value = rtl_get_bbreg(hw, DM_REG_OFDM_FA_TYPE2_11N, MASKDWORD);
  513. falsealm_cnt->cnt_ofdm_cca = ret_value & 0xffff;
  514. falsealm_cnt->cnt_parity_fail = (ret_value & 0xffff0000) >> 16;
  515. ret_value = rtl_get_bbreg(hw, DM_REG_OFDM_FA_TYPE3_11N, MASKDWORD);
  516. falsealm_cnt->cnt_rate_illegal = ret_value & 0xffff;
  517. falsealm_cnt->cnt_crc8_fail = (ret_value & 0xffff0000) >> 16;
  518. ret_value = rtl_get_bbreg(hw, DM_REG_OFDM_FA_TYPE4_11N, MASKDWORD);
  519. falsealm_cnt->cnt_mcs_fail = ret_value & 0xffff;
  520. falsealm_cnt->cnt_ofdm_fail = falsealm_cnt->cnt_parity_fail +
  521. falsealm_cnt->cnt_rate_illegal +
  522. falsealm_cnt->cnt_crc8_fail +
  523. falsealm_cnt->cnt_mcs_fail +
  524. falsealm_cnt->cnt_fast_fsync_fail +
  525. falsealm_cnt->cnt_sb_search_fail;
  526. rtl_set_bbreg(hw, DM_REG_CCK_FA_RST_11N, BIT(12), 1);
  527. rtl_set_bbreg(hw, DM_REG_CCK_FA_RST_11N, BIT(14), 1);
  528. ret_value = rtl_get_bbreg(hw, DM_REG_CCK_FA_RST_11N, MASKBYTE0);
  529. falsealm_cnt->cnt_cck_fail = ret_value;
  530. ret_value = rtl_get_bbreg(hw, DM_REG_CCK_FA_MSB_11N, MASKBYTE3);
  531. falsealm_cnt->cnt_cck_fail += (ret_value & 0xff) << 8;
  532. ret_value = rtl_get_bbreg(hw, DM_REG_CCK_CCA_CNT_11N, MASKDWORD);
  533. falsealm_cnt->cnt_cck_cca = ((ret_value & 0xff) << 8) |
  534. ((ret_value & 0xff00) >> 8);
  535. falsealm_cnt->cnt_all = falsealm_cnt->cnt_fast_fsync_fail +
  536. falsealm_cnt->cnt_sb_search_fail +
  537. falsealm_cnt->cnt_parity_fail +
  538. falsealm_cnt->cnt_rate_illegal +
  539. falsealm_cnt->cnt_crc8_fail +
  540. falsealm_cnt->cnt_mcs_fail +
  541. falsealm_cnt->cnt_cck_fail;
  542. falsealm_cnt->cnt_cca_all = falsealm_cnt->cnt_ofdm_cca +
  543. falsealm_cnt->cnt_cck_cca;
  544. rtl_set_bbreg(hw, DM_REG_OFDM_FA_RSTC_11N, BIT(31), 1);
  545. rtl_set_bbreg(hw, DM_REG_OFDM_FA_RSTC_11N, BIT(31), 0);
  546. rtl_set_bbreg(hw, DM_REG_OFDM_FA_RSTD_11N, BIT(27), 1);
  547. rtl_set_bbreg(hw, DM_REG_OFDM_FA_RSTD_11N, BIT(27), 0);
  548. rtl_set_bbreg(hw, DM_REG_OFDM_FA_HOLDC_11N, BIT(31), 0);
  549. rtl_set_bbreg(hw, DM_REG_OFDM_FA_RSTD_11N, BIT(31), 0);
  550. rtl_set_bbreg(hw, DM_REG_CCK_FA_RST_11N, BIT(13) | BIT(12), 0);
  551. rtl_set_bbreg(hw, DM_REG_CCK_FA_RST_11N, BIT(13) | BIT(12), 2);
  552. rtl_set_bbreg(hw, DM_REG_CCK_FA_RST_11N, BIT(15) | BIT(14), 0);
  553. rtl_set_bbreg(hw, DM_REG_CCK_FA_RST_11N, BIT(15) | BIT(14), 2);
  554. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  555. "cnt_parity_fail = %d, cnt_rate_illegal = %d, "
  556. "cnt_crc8_fail = %d, cnt_mcs_fail = %d\n",
  557. falsealm_cnt->cnt_parity_fail,
  558. falsealm_cnt->cnt_rate_illegal,
  559. falsealm_cnt->cnt_crc8_fail,
  560. falsealm_cnt->cnt_mcs_fail);
  561. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  562. "cnt_ofdm_fail = %x, cnt_cck_fail = %x,"
  563. " cnt_all = %x\n",
  564. falsealm_cnt->cnt_ofdm_fail,
  565. falsealm_cnt->cnt_cck_fail,
  566. falsealm_cnt->cnt_all);
  567. }
  568. static void rtl8723be_dm_dynamic_txpower(struct ieee80211_hw *hw)
  569. {
  570. /* 8723BE does not support ODM_BB_DYNAMIC_TXPWR*/
  571. return;
  572. }
  573. static void rtl8723be_set_iqk_matrix(struct ieee80211_hw *hw, u8 ofdm_index,
  574. u8 rfpath, long iqk_result_x,
  575. long iqk_result_y)
  576. {
  577. long ele_a = 0, ele_d, ele_c = 0, value32;
  578. if (ofdm_index >= 43)
  579. ofdm_index = 43 - 1;
  580. ele_d = (ofdmswing_table[ofdm_index] & 0xFFC00000) >> 22;
  581. if (iqk_result_x != 0) {
  582. if ((iqk_result_x & 0x00000200) != 0)
  583. iqk_result_x = iqk_result_x | 0xFFFFFC00;
  584. ele_a = ((iqk_result_x * ele_d) >> 8) & 0x000003FF;
  585. if ((iqk_result_y & 0x00000200) != 0)
  586. iqk_result_y = iqk_result_y | 0xFFFFFC00;
  587. ele_c = ((iqk_result_y * ele_d) >> 8) & 0x000003FF;
  588. switch (rfpath) {
  589. case RF90_PATH_A:
  590. value32 = (ele_d << 22) |
  591. ((ele_c & 0x3F) << 16) | ele_a;
  592. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, MASKDWORD,
  593. value32);
  594. value32 = (ele_c & 0x000003C0) >> 6;
  595. rtl_set_bbreg(hw, ROFDM0_XCTXAFE, MASKH4BITS, value32);
  596. value32 = ((iqk_result_x * ele_d) >> 7) & 0x01;
  597. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(24),
  598. value32);
  599. break;
  600. default:
  601. break;
  602. }
  603. } else {
  604. switch (rfpath) {
  605. case RF90_PATH_A:
  606. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, MASKDWORD,
  607. ofdmswing_table[ofdm_index]);
  608. rtl_set_bbreg(hw, ROFDM0_XCTXAFE, MASKH4BITS, 0x00);
  609. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(24), 0x00);
  610. break;
  611. default:
  612. break;
  613. }
  614. }
  615. }
  616. static void rtl8723be_dm_tx_power_track_set_power(struct ieee80211_hw *hw,
  617. enum pwr_track_control_method method,
  618. u8 rfpath, u8 idx)
  619. {
  620. struct rtl_priv *rtlpriv = rtl_priv(hw);
  621. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  622. struct rtl_dm *rtldm = rtl_dm(rtl_priv(hw));
  623. u8 swing_idx_ofdm_limit = 36;
  624. if (method == TXAGC) {
  625. rtl8723be_phy_set_txpower_level(hw, rtlphy->current_channel);
  626. } else if (method == BBSWING) {
  627. if (rtldm->swing_idx_cck >= CCK_TABLE_SIZE)
  628. rtldm->swing_idx_cck = CCK_TABLE_SIZE - 1;
  629. if (!rtldm->cck_inch14) {
  630. rtl_write_byte(rtlpriv, 0xa22,
  631. cckswing_table_ch1ch13[rtldm->swing_idx_cck][0]);
  632. rtl_write_byte(rtlpriv, 0xa23,
  633. cckswing_table_ch1ch13[rtldm->swing_idx_cck][1]);
  634. rtl_write_byte(rtlpriv, 0xa24,
  635. cckswing_table_ch1ch13[rtldm->swing_idx_cck][2]);
  636. rtl_write_byte(rtlpriv, 0xa25,
  637. cckswing_table_ch1ch13[rtldm->swing_idx_cck][3]);
  638. rtl_write_byte(rtlpriv, 0xa26,
  639. cckswing_table_ch1ch13[rtldm->swing_idx_cck][4]);
  640. rtl_write_byte(rtlpriv, 0xa27,
  641. cckswing_table_ch1ch13[rtldm->swing_idx_cck][5]);
  642. rtl_write_byte(rtlpriv, 0xa28,
  643. cckswing_table_ch1ch13[rtldm->swing_idx_cck][6]);
  644. rtl_write_byte(rtlpriv, 0xa29,
  645. cckswing_table_ch1ch13[rtldm->swing_idx_cck][7]);
  646. } else {
  647. rtl_write_byte(rtlpriv, 0xa22,
  648. cckswing_table_ch14[rtldm->swing_idx_cck][0]);
  649. rtl_write_byte(rtlpriv, 0xa23,
  650. cckswing_table_ch14[rtldm->swing_idx_cck][1]);
  651. rtl_write_byte(rtlpriv, 0xa24,
  652. cckswing_table_ch14[rtldm->swing_idx_cck][2]);
  653. rtl_write_byte(rtlpriv, 0xa25,
  654. cckswing_table_ch14[rtldm->swing_idx_cck][3]);
  655. rtl_write_byte(rtlpriv, 0xa26,
  656. cckswing_table_ch14[rtldm->swing_idx_cck][4]);
  657. rtl_write_byte(rtlpriv, 0xa27,
  658. cckswing_table_ch14[rtldm->swing_idx_cck][5]);
  659. rtl_write_byte(rtlpriv, 0xa28,
  660. cckswing_table_ch14[rtldm->swing_idx_cck][6]);
  661. rtl_write_byte(rtlpriv, 0xa29,
  662. cckswing_table_ch14[rtldm->swing_idx_cck][7]);
  663. }
  664. if (rfpath == RF90_PATH_A) {
  665. if (rtldm->swing_idx_ofdm[RF90_PATH_A] <
  666. swing_idx_ofdm_limit)
  667. swing_idx_ofdm_limit =
  668. rtldm->swing_idx_ofdm[RF90_PATH_A];
  669. rtl8723be_set_iqk_matrix(hw,
  670. rtldm->swing_idx_ofdm[rfpath], rfpath,
  671. rtlphy->iqk_matrix[idx].value[0][0],
  672. rtlphy->iqk_matrix[idx].value[0][1]);
  673. } else if (rfpath == RF90_PATH_B) {
  674. if (rtldm->swing_idx_ofdm[RF90_PATH_B] <
  675. swing_idx_ofdm_limit)
  676. swing_idx_ofdm_limit =
  677. rtldm->swing_idx_ofdm[RF90_PATH_B];
  678. rtl8723be_set_iqk_matrix(hw,
  679. rtldm->swing_idx_ofdm[rfpath], rfpath,
  680. rtlphy->iqk_matrix[idx].value[0][4],
  681. rtlphy->iqk_matrix[idx].value[0][5]);
  682. }
  683. } else {
  684. return;
  685. }
  686. }
  687. static void txpwr_track_cb_therm(struct ieee80211_hw *hw)
  688. {
  689. struct rtl_priv *rtlpriv = rtl_priv(hw);
  690. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  691. struct rtl_dm *rtldm = rtl_dm(rtl_priv(hw));
  692. u8 thermalvalue = 0, delta, delta_lck, delta_iqk;
  693. u8 thermalvalue_avg_count = 0;
  694. u32 thermalvalue_avg = 0;
  695. int i = 0;
  696. u8 ofdm_min_index = 6;
  697. u8 index = 0;
  698. char delta_swing_table_idx_tup_a[] = {
  699. 0, 0, 1, 2, 2, 2, 3, 3, 3, 4, 5,
  700. 5, 6, 6, 7, 7, 8, 8, 9, 9, 9, 10,
  701. 10, 11, 11, 12, 12, 13, 14, 15};
  702. char delta_swing_table_idx_tdown_a[] = {
  703. 0, 0, 1, 2, 2, 2, 3, 3, 3, 4, 5,
  704. 5, 6, 6, 6, 6, 7, 7, 7, 8, 8, 9,
  705. 9, 10, 10, 11, 12, 13, 14, 15};
  706. /*Initilization ( 7 steps in total)*/
  707. rtlpriv->dm.txpower_trackinginit = true;
  708. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  709. "rtl8723be_dm_txpower_tracking"
  710. "_callback_thermalmeter\n");
  711. thermalvalue = (u8)rtl_get_rfreg(hw, RF90_PATH_A, RF_T_METER, 0xfc00);
  712. if (!rtlpriv->dm.txpower_track_control || thermalvalue == 0 ||
  713. rtlefuse->eeprom_thermalmeter == 0xFF)
  714. return;
  715. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  716. "Readback Thermal Meter = 0x%x pre thermal meter 0x%x "
  717. "eeprom_thermalmeter 0x%x\n",
  718. thermalvalue, rtldm->thermalvalue,
  719. rtlefuse->eeprom_thermalmeter);
  720. /*3 Initialize ThermalValues of RFCalibrateInfo*/
  721. if (!rtldm->thermalvalue) {
  722. rtlpriv->dm.thermalvalue_lck = thermalvalue;
  723. rtlpriv->dm.thermalvalue_iqk = thermalvalue;
  724. }
  725. /*4 Calculate average thermal meter*/
  726. rtldm->thermalvalue_avg[rtldm->thermalvalue_avg_index] = thermalvalue;
  727. rtldm->thermalvalue_avg_index++;
  728. if (rtldm->thermalvalue_avg_index == AVG_THERMAL_NUM_8723BE)
  729. rtldm->thermalvalue_avg_index = 0;
  730. for (i = 0; i < AVG_THERMAL_NUM_8723BE; i++) {
  731. if (rtldm->thermalvalue_avg[i]) {
  732. thermalvalue_avg += rtldm->thermalvalue_avg[i];
  733. thermalvalue_avg_count++;
  734. }
  735. }
  736. if (thermalvalue_avg_count)
  737. thermalvalue = (u8)(thermalvalue_avg / thermalvalue_avg_count);
  738. /* 5 Calculate delta, delta_LCK, delta_IQK.*/
  739. delta = (thermalvalue > rtlpriv->dm.thermalvalue) ?
  740. (thermalvalue - rtlpriv->dm.thermalvalue) :
  741. (rtlpriv->dm.thermalvalue - thermalvalue);
  742. delta_lck = (thermalvalue > rtlpriv->dm.thermalvalue_lck) ?
  743. (thermalvalue - rtlpriv->dm.thermalvalue_lck) :
  744. (rtlpriv->dm.thermalvalue_lck - thermalvalue);
  745. delta_iqk = (thermalvalue > rtlpriv->dm.thermalvalue_iqk) ?
  746. (thermalvalue - rtlpriv->dm.thermalvalue_iqk) :
  747. (rtlpriv->dm.thermalvalue_iqk - thermalvalue);
  748. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  749. "Readback Thermal Meter = 0x%x pre thermal meter 0x%x "
  750. "eeprom_thermalmeter 0x%x delta 0x%x "
  751. "delta_lck 0x%x delta_iqk 0x%x\n",
  752. thermalvalue, rtlpriv->dm.thermalvalue,
  753. rtlefuse->eeprom_thermalmeter, delta, delta_lck, delta_iqk);
  754. /* 6 If necessary, do LCK.*/
  755. if (delta_lck >= IQK_THRESHOLD) {
  756. rtlpriv->dm.thermalvalue_lck = thermalvalue;
  757. rtl8723be_phy_lc_calibrate(hw);
  758. }
  759. /* 7 If necessary, move the index of
  760. * swing table to adjust Tx power.
  761. */
  762. if (delta > 0 && rtlpriv->dm.txpower_track_control) {
  763. delta = (thermalvalue > rtlefuse->eeprom_thermalmeter) ?
  764. (thermalvalue - rtlefuse->eeprom_thermalmeter) :
  765. (rtlefuse->eeprom_thermalmeter - thermalvalue);
  766. if (delta >= TXSCALE_TABLE_SIZE)
  767. delta = TXSCALE_TABLE_SIZE - 1;
  768. /* 7.1 Get the final CCK_index and
  769. * OFDM_index for each swing table.
  770. */
  771. if (thermalvalue > rtlefuse->eeprom_thermalmeter) {
  772. rtldm->delta_power_index_last[RF90_PATH_A] =
  773. rtldm->delta_power_index[RF90_PATH_A];
  774. rtldm->delta_power_index[RF90_PATH_A] =
  775. delta_swing_table_idx_tup_a[delta];
  776. } else {
  777. rtldm->delta_power_index_last[RF90_PATH_A] =
  778. rtldm->delta_power_index[RF90_PATH_A];
  779. rtldm->delta_power_index[RF90_PATH_A] =
  780. -1 * delta_swing_table_idx_tdown_a[delta];
  781. }
  782. /* 7.2 Handle boundary conditions of index.*/
  783. if (rtldm->delta_power_index[RF90_PATH_A] ==
  784. rtldm->delta_power_index_last[RF90_PATH_A])
  785. rtldm->power_index_offset[RF90_PATH_A] = 0;
  786. else
  787. rtldm->power_index_offset[RF90_PATH_A] =
  788. rtldm->delta_power_index[RF90_PATH_A] -
  789. rtldm->delta_power_index_last[RF90_PATH_A];
  790. rtldm->ofdm_index[0] =
  791. rtldm->swing_idx_ofdm_base[RF90_PATH_A] +
  792. rtldm->power_index_offset[RF90_PATH_A];
  793. rtldm->cck_index = rtldm->swing_idx_cck_base +
  794. rtldm->power_index_offset[RF90_PATH_A];
  795. rtldm->swing_idx_cck = rtldm->cck_index;
  796. rtldm->swing_idx_ofdm[0] = rtldm->ofdm_index[0];
  797. if (rtldm->ofdm_index[0] > OFDM_TABLE_SIZE - 1)
  798. rtldm->ofdm_index[0] = OFDM_TABLE_SIZE - 1;
  799. else if (rtldm->ofdm_index[0] < ofdm_min_index)
  800. rtldm->ofdm_index[0] = ofdm_min_index;
  801. if (rtldm->cck_index > CCK_TABLE_SIZE - 1)
  802. rtldm->cck_index = CCK_TABLE_SIZE - 1;
  803. else if (rtldm->cck_index < 0)
  804. rtldm->cck_index = 0;
  805. } else {
  806. rtldm->power_index_offset[RF90_PATH_A] = 0;
  807. }
  808. if ((rtldm->power_index_offset[RF90_PATH_A] != 0) &&
  809. (rtldm->txpower_track_control)) {
  810. rtldm->done_txpower = true;
  811. if (thermalvalue > rtlefuse->eeprom_thermalmeter)
  812. rtl8723be_dm_tx_power_track_set_power(hw, BBSWING, 0,
  813. index);
  814. else
  815. rtl8723be_dm_tx_power_track_set_power(hw, BBSWING, 0,
  816. index);
  817. rtldm->swing_idx_cck_base = rtldm->swing_idx_cck;
  818. rtldm->swing_idx_ofdm_base[RF90_PATH_A] =
  819. rtldm->swing_idx_ofdm[0];
  820. rtldm->thermalvalue = thermalvalue;
  821. }
  822. if (delta_iqk >= IQK_THRESHOLD) {
  823. rtldm->thermalvalue_iqk = thermalvalue;
  824. rtl8723be_phy_iq_calibrate(hw, false);
  825. }
  826. rtldm->txpowercount = 0;
  827. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD, "end\n");
  828. }
  829. void rtl8723be_dm_check_txpower_tracking(struct ieee80211_hw *hw)
  830. {
  831. struct rtl_priv *rtlpriv = rtl_priv(hw);
  832. static u8 tm_trigger;
  833. if (!rtlpriv->dm.txpower_tracking)
  834. return;
  835. if (!tm_trigger) {
  836. rtl_set_rfreg(hw, RF90_PATH_A, RF_T_METER, BIT(17) | BIT(16),
  837. 0x03);
  838. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  839. "Trigger 8723be Thermal Meter!!\n");
  840. tm_trigger = 1;
  841. return;
  842. } else {
  843. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  844. "Schedule TxPowerTracking !!\n");
  845. txpwr_track_cb_therm(hw);
  846. tm_trigger = 0;
  847. }
  848. }
  849. static void rtl8723be_dm_refresh_rate_adaptive_mask(struct ieee80211_hw *hw)
  850. {
  851. struct rtl_priv *rtlpriv = rtl_priv(hw);
  852. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  853. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  854. struct rate_adaptive *ra = &(rtlpriv->ra);
  855. struct ieee80211_sta *sta = NULL;
  856. u32 low_rssithresh_for_ra = ra->low2high_rssi_thresh_for_ra40m;
  857. u32 high_rssithresh_for_ra = ra->high_rssi_thresh_for_ra;
  858. u8 go_up_gap = 5;
  859. if (is_hal_stop(rtlhal)) {
  860. RT_TRACE(rtlpriv, COMP_RATE, DBG_LOUD,
  861. "driver is going to unload\n");
  862. return;
  863. }
  864. if (!rtlpriv->dm.useramask) {
  865. RT_TRACE(rtlpriv, COMP_RATE, DBG_LOUD,
  866. "driver does not control rate adaptive mask\n");
  867. return;
  868. }
  869. if (mac->link_state == MAC80211_LINKED &&
  870. mac->opmode == NL80211_IFTYPE_STATION) {
  871. switch (ra->pre_ratr_state) {
  872. case DM_RATR_STA_MIDDLE:
  873. high_rssithresh_for_ra += go_up_gap;
  874. break;
  875. case DM_RATR_STA_LOW:
  876. high_rssithresh_for_ra += go_up_gap;
  877. low_rssithresh_for_ra += go_up_gap;
  878. break;
  879. default:
  880. break;
  881. }
  882. if (rtlpriv->dm.undec_sm_pwdb >
  883. (long)high_rssithresh_for_ra)
  884. ra->ratr_state = DM_RATR_STA_HIGH;
  885. else if (rtlpriv->dm.undec_sm_pwdb >
  886. (long)low_rssithresh_for_ra)
  887. ra->ratr_state = DM_RATR_STA_MIDDLE;
  888. else
  889. ra->ratr_state = DM_RATR_STA_LOW;
  890. if (ra->pre_ratr_state != ra->ratr_state) {
  891. RT_TRACE(rtlpriv, COMP_RATE, DBG_LOUD,
  892. "RSSI = %ld\n",
  893. rtlpriv->dm.undec_sm_pwdb);
  894. RT_TRACE(rtlpriv, COMP_RATE, DBG_LOUD,
  895. "RSSI_LEVEL = %d\n", ra->ratr_state);
  896. RT_TRACE(rtlpriv, COMP_RATE, DBG_LOUD,
  897. "PreState = %d, CurState = %d\n",
  898. ra->pre_ratr_state, ra->ratr_state);
  899. rcu_read_lock();
  900. sta = rtl_find_sta(hw, mac->bssid);
  901. if (sta)
  902. rtlpriv->cfg->ops->update_rate_tbl(hw, sta,
  903. ra->ratr_state);
  904. rcu_read_unlock();
  905. ra->pre_ratr_state = ra->ratr_state;
  906. }
  907. }
  908. }
  909. static bool rtl8723be_dm_is_edca_turbo_disable(struct ieee80211_hw *hw)
  910. {
  911. struct rtl_priv *rtlpriv = rtl_priv(hw);
  912. if (rtlpriv->cfg->ops->get_btc_status()) {
  913. if (rtlpriv->btcoexist.btc_ops->btc_is_disable_edca_turbo(rtlpriv))
  914. return true;
  915. }
  916. if (rtlpriv->mac80211.mode == WIRELESS_MODE_B)
  917. return true;
  918. return false;
  919. }
  920. static void rtl8723be_dm_check_edca_turbo(struct ieee80211_hw *hw)
  921. {
  922. struct rtl_priv *rtlpriv = rtl_priv(hw);
  923. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  924. static u64 last_txok_cnt;
  925. static u64 last_rxok_cnt;
  926. u64 cur_txok_cnt = 0;
  927. u64 cur_rxok_cnt = 0;
  928. u32 edca_be_ul = 0x6ea42b;
  929. u32 edca_be_dl = 0x6ea42b;/*not sure*/
  930. u32 edca_be = 0x5ea42b;
  931. u32 iot_peer = 0;
  932. bool is_cur_rdlstate;
  933. bool last_is_cur_rdlstate = false;
  934. bool bias_on_rx = false;
  935. bool edca_turbo_on = false;
  936. last_is_cur_rdlstate = rtlpriv->dm.is_cur_rdlstate;
  937. cur_txok_cnt = rtlpriv->stats.txbytesunicast - last_txok_cnt;
  938. cur_rxok_cnt = rtlpriv->stats.rxbytesunicast - last_rxok_cnt;
  939. iot_peer = rtlpriv->mac80211.vendor;
  940. bias_on_rx = (iot_peer == PEER_RAL || iot_peer == PEER_ATH) ?
  941. true : false;
  942. edca_turbo_on = ((!rtlpriv->dm.is_any_nonbepkts) &&
  943. (!rtlpriv->dm.disable_framebursting)) ?
  944. true : false;
  945. if ((iot_peer == PEER_CISCO) &&
  946. (mac->mode == WIRELESS_MODE_N_24G)) {
  947. edca_be_dl = edca_setting_dl[iot_peer];
  948. edca_be_ul = edca_setting_ul[iot_peer];
  949. }
  950. if (rtl8723be_dm_is_edca_turbo_disable(hw))
  951. goto exit;
  952. if (edca_turbo_on) {
  953. if (bias_on_rx)
  954. is_cur_rdlstate = (cur_txok_cnt > cur_rxok_cnt * 4) ?
  955. false : true;
  956. else
  957. is_cur_rdlstate = (cur_rxok_cnt > cur_txok_cnt * 4) ?
  958. true : false;
  959. edca_be = (is_cur_rdlstate) ? edca_be_dl : edca_be_ul;
  960. rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, edca_be);
  961. rtlpriv->dm.is_cur_rdlstate = is_cur_rdlstate;
  962. rtlpriv->dm.current_turbo_edca = true;
  963. } else {
  964. if (rtlpriv->dm.current_turbo_edca) {
  965. u8 tmp = AC0_BE;
  966. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AC_PARAM,
  967. &tmp);
  968. }
  969. rtlpriv->dm.current_turbo_edca = false;
  970. }
  971. exit:
  972. rtlpriv->dm.is_any_nonbepkts = false;
  973. last_txok_cnt = rtlpriv->stats.txbytesunicast;
  974. last_rxok_cnt = rtlpriv->stats.rxbytesunicast;
  975. }
  976. static void rtl8723be_dm_cck_packet_detection_thresh(struct ieee80211_hw *hw)
  977. {
  978. struct rtl_priv *rtlpriv = rtl_priv(hw);
  979. u8 cur_cck_cca_thresh;
  980. if (rtlpriv->mac80211.link_state >= MAC80211_LINKED) {
  981. if (rtlpriv->dm_digtable.rssi_val_min > 25) {
  982. cur_cck_cca_thresh = 0xcd;
  983. } else if ((rtlpriv->dm_digtable.rssi_val_min <= 25) &&
  984. (rtlpriv->dm_digtable.rssi_val_min > 10)) {
  985. cur_cck_cca_thresh = 0x83;
  986. } else {
  987. if (rtlpriv->falsealm_cnt.cnt_cck_fail > 1000)
  988. cur_cck_cca_thresh = 0x83;
  989. else
  990. cur_cck_cca_thresh = 0x40;
  991. }
  992. } else {
  993. if (rtlpriv->falsealm_cnt.cnt_cck_fail > 1000)
  994. cur_cck_cca_thresh = 0x83;
  995. else
  996. cur_cck_cca_thresh = 0x40;
  997. }
  998. if (rtlpriv->dm_digtable.cur_cck_cca_thres != cur_cck_cca_thresh)
  999. rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2, cur_cck_cca_thresh);
  1000. rtlpriv->dm_digtable.pre_cck_cca_thres = rtlpriv->dm_digtable.cur_cck_cca_thres;
  1001. rtlpriv->dm_digtable.cur_cck_cca_thres = cur_cck_cca_thresh;
  1002. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  1003. "CCK cca thresh hold =%x\n",
  1004. rtlpriv->dm_digtable.cur_cck_cca_thres);
  1005. }
  1006. static void rtl8723be_dm_dynamic_edcca(struct ieee80211_hw *hw)
  1007. {
  1008. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1009. u8 reg_c50, reg_c58;
  1010. bool fw_current_in_ps_mode = false;
  1011. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  1012. (u8 *)(&fw_current_in_ps_mode));
  1013. if (fw_current_in_ps_mode)
  1014. return;
  1015. reg_c50 = rtl_get_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0);
  1016. reg_c58 = rtl_get_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0);
  1017. if (reg_c50 > 0x28 && reg_c58 > 0x28) {
  1018. if (!rtlpriv->rtlhal.pre_edcca_enable) {
  1019. rtl_write_byte(rtlpriv, ROFDM0_ECCATHRESHOLD, 0x03);
  1020. rtl_write_byte(rtlpriv, ROFDM0_ECCATHRESHOLD + 2, 0x00);
  1021. }
  1022. } else if (reg_c50 < 0x25 && reg_c58 < 0x25) {
  1023. if (rtlpriv->rtlhal.pre_edcca_enable) {
  1024. rtl_write_byte(rtlpriv, ROFDM0_ECCATHRESHOLD, 0x7f);
  1025. rtl_write_byte(rtlpriv, ROFDM0_ECCATHRESHOLD + 2, 0x7f);
  1026. }
  1027. }
  1028. }
  1029. static void rtl8723be_dm_dynamic_atc_switch(struct ieee80211_hw *hw)
  1030. {
  1031. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1032. struct rtl_dm *rtldm = rtl_dm(rtl_priv(hw));
  1033. u8 crystal_cap;
  1034. u32 packet_count;
  1035. int cfo_khz_a, cfo_khz_b, cfo_ave = 0, adjust_xtal = 0;
  1036. int cfo_ave_diff;
  1037. if (rtlpriv->mac80211.link_state < MAC80211_LINKED) {
  1038. if (rtldm->atc_status == ATC_STATUS_OFF) {
  1039. rtl_set_bbreg(hw, ROFDM1_CFOTRACKING, BIT(11),
  1040. ATC_STATUS_ON);
  1041. rtldm->atc_status = ATC_STATUS_ON;
  1042. }
  1043. if (rtlpriv->cfg->ops->get_btc_status()) {
  1044. if (!rtlpriv->btcoexist.btc_ops->btc_is_bt_disabled(rtlpriv)) {
  1045. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_LOUD,
  1046. "odm_DynamicATCSwitch(): Disable"
  1047. " CFO tracking for BT!!\n");
  1048. return;
  1049. }
  1050. }
  1051. if (rtldm->crystal_cap != rtlpriv->efuse.crystalcap) {
  1052. rtldm->crystal_cap = rtlpriv->efuse.crystalcap;
  1053. crystal_cap = rtldm->crystal_cap & 0x3f;
  1054. rtl_set_bbreg(hw, REG_MAC_PHY_CTRL, 0xFFF000,
  1055. (crystal_cap | (crystal_cap << 6)));
  1056. }
  1057. } else {
  1058. cfo_khz_a = (int)(rtldm->cfo_tail[0] * 3125) / 1280;
  1059. cfo_khz_b = (int)(rtldm->cfo_tail[1] * 3125) / 1280;
  1060. packet_count = rtldm->packet_count;
  1061. if (packet_count == rtldm->packet_count_pre)
  1062. return;
  1063. rtldm->packet_count_pre = packet_count;
  1064. if (rtlpriv->phy.rf_type == RF_1T1R)
  1065. cfo_ave = cfo_khz_a;
  1066. else
  1067. cfo_ave = (int)(cfo_khz_a + cfo_khz_b) >> 1;
  1068. cfo_ave_diff = (rtldm->cfo_ave_pre >= cfo_ave) ?
  1069. (rtldm->cfo_ave_pre - cfo_ave) :
  1070. (cfo_ave - rtldm->cfo_ave_pre);
  1071. if (cfo_ave_diff > 20 && rtldm->large_cfo_hit == 0) {
  1072. rtldm->large_cfo_hit = 1;
  1073. return;
  1074. } else {
  1075. rtldm->large_cfo_hit = 0;
  1076. }
  1077. rtldm->cfo_ave_pre = cfo_ave;
  1078. if (cfo_ave >= -rtldm->cfo_threshold &&
  1079. cfo_ave <= rtldm->cfo_threshold && rtldm->is_freeze == 0) {
  1080. if (rtldm->cfo_threshold == CFO_THRESHOLD_XTAL) {
  1081. rtldm->cfo_threshold = CFO_THRESHOLD_XTAL + 10;
  1082. rtldm->is_freeze = 1;
  1083. } else {
  1084. rtldm->cfo_threshold = CFO_THRESHOLD_XTAL;
  1085. }
  1086. }
  1087. if (cfo_ave > rtldm->cfo_threshold && rtldm->crystal_cap < 0x3f)
  1088. adjust_xtal = ((cfo_ave - CFO_THRESHOLD_XTAL) >> 1) + 1;
  1089. else if ((cfo_ave < -rtlpriv->dm.cfo_threshold) &&
  1090. rtlpriv->dm.crystal_cap > 0)
  1091. adjust_xtal = ((cfo_ave + CFO_THRESHOLD_XTAL) >> 1) - 1;
  1092. if (adjust_xtal != 0) {
  1093. rtldm->is_freeze = 0;
  1094. rtldm->crystal_cap += adjust_xtal;
  1095. if (rtldm->crystal_cap > 0x3f)
  1096. rtldm->crystal_cap = 0x3f;
  1097. else if (rtldm->crystal_cap < 0)
  1098. rtldm->crystal_cap = 0;
  1099. crystal_cap = rtldm->crystal_cap & 0x3f;
  1100. rtl_set_bbreg(hw, REG_MAC_PHY_CTRL, 0xFFF000,
  1101. (crystal_cap | (crystal_cap << 6)));
  1102. }
  1103. if (cfo_ave < CFO_THRESHOLD_ATC &&
  1104. cfo_ave > -CFO_THRESHOLD_ATC) {
  1105. if (rtldm->atc_status == ATC_STATUS_ON) {
  1106. rtl_set_bbreg(hw, ROFDM1_CFOTRACKING, BIT(11),
  1107. ATC_STATUS_OFF);
  1108. rtldm->atc_status = ATC_STATUS_OFF;
  1109. }
  1110. } else {
  1111. if (rtldm->atc_status == ATC_STATUS_OFF) {
  1112. rtl_set_bbreg(hw, ROFDM1_CFOTRACKING, BIT(11),
  1113. ATC_STATUS_ON);
  1114. rtldm->atc_status = ATC_STATUS_ON;
  1115. }
  1116. }
  1117. }
  1118. }
  1119. static void rtl8723be_dm_common_info_self_update(struct ieee80211_hw *hw)
  1120. {
  1121. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1122. struct rtl_sta_info *drv_priv;
  1123. u8 cnt = 0;
  1124. rtlpriv->dm.one_entry_only = false;
  1125. if (rtlpriv->mac80211.opmode == NL80211_IFTYPE_STATION &&
  1126. rtlpriv->mac80211.link_state >= MAC80211_LINKED) {
  1127. rtlpriv->dm.one_entry_only = true;
  1128. return;
  1129. }
  1130. if (rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP ||
  1131. rtlpriv->mac80211.opmode == NL80211_IFTYPE_ADHOC ||
  1132. rtlpriv->mac80211.opmode == NL80211_IFTYPE_MESH_POINT) {
  1133. spin_lock_bh(&rtlpriv->locks.entry_list_lock);
  1134. list_for_each_entry(drv_priv, &rtlpriv->entry_list, list) {
  1135. cnt++;
  1136. }
  1137. spin_unlock_bh(&rtlpriv->locks.entry_list_lock);
  1138. if (cnt == 1)
  1139. rtlpriv->dm.one_entry_only = true;
  1140. }
  1141. }
  1142. void rtl8723be_dm_watchdog(struct ieee80211_hw *hw)
  1143. {
  1144. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1145. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1146. bool fw_current_inpsmode = false;
  1147. bool fw_ps_awake = true;
  1148. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  1149. (u8 *)(&fw_current_inpsmode));
  1150. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_FWLPS_RF_ON,
  1151. (u8 *)(&fw_ps_awake));
  1152. if (ppsc->p2p_ps_info.p2p_ps_mode)
  1153. fw_ps_awake = false;
  1154. if ((ppsc->rfpwr_state == ERFON) &&
  1155. ((!fw_current_inpsmode) && fw_ps_awake) &&
  1156. (!ppsc->rfchange_inprogress)) {
  1157. rtl8723be_dm_common_info_self_update(hw);
  1158. rtl8723be_dm_false_alarm_counter_statistics(hw);
  1159. rtl8723be_dm_check_rssi_monitor(hw);
  1160. rtl8723be_dm_dig(hw);
  1161. rtl8723be_dm_dynamic_edcca(hw);
  1162. rtl8723be_dm_cck_packet_detection_thresh(hw);
  1163. rtl8723be_dm_refresh_rate_adaptive_mask(hw);
  1164. rtl8723be_dm_check_edca_turbo(hw);
  1165. rtl8723be_dm_dynamic_atc_switch(hw);
  1166. rtl8723be_dm_check_txpower_tracking(hw);
  1167. rtl8723be_dm_dynamic_txpower(hw);
  1168. if (rtlpriv->cfg->ops->get_btc_status())
  1169. rtlpriv->btcoexist.btc_ops->btc_periodical(rtlpriv);
  1170. }
  1171. rtlpriv->dm.dbginfo.num_qry_beacon_pkt = 0;
  1172. }