def.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2014 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #ifndef __RTL8723BE_DEF_H__
  26. #define __RTL8723BE_DEF_H__
  27. #define HAL_RETRY_LIMIT_INFRA 48
  28. #define HAL_RETRY_LIMIT_AP_ADHOC 7
  29. #define RESET_DELAY_8185 20
  30. #define RT_IBSS_INT_MASKS (IMR_BCNINT | IMR_TBDOK | IMR_TBDER)
  31. #define RT_AC_INT_MASKS (IMR_VIDOK | IMR_VODOK | IMR_BEDOK|IMR_BKDOK)
  32. #define NUM_OF_FIRMWARE_QUEUE 10
  33. #define NUM_OF_PAGES_IN_FW 0x100
  34. #define NUM_OF_PAGE_IN_FW_QUEUE_BK 0x07
  35. #define NUM_OF_PAGE_IN_FW_QUEUE_BE 0x07
  36. #define NUM_OF_PAGE_IN_FW_QUEUE_VI 0x07
  37. #define NUM_OF_PAGE_IN_FW_QUEUE_VO 0x07
  38. #define NUM_OF_PAGE_IN_FW_QUEUE_HCCA 0x0
  39. #define NUM_OF_PAGE_IN_FW_QUEUE_CMD 0x0
  40. #define NUM_OF_PAGE_IN_FW_QUEUE_MGNT 0x02
  41. #define NUM_OF_PAGE_IN_FW_QUEUE_HIGH 0x02
  42. #define NUM_OF_PAGE_IN_FW_QUEUE_BCN 0x2
  43. #define NUM_OF_PAGE_IN_FW_QUEUE_PUB 0xA1
  44. #define NUM_OF_PAGE_IN_FW_QUEUE_BK_DTM 0x026
  45. #define NUM_OF_PAGE_IN_FW_QUEUE_BE_DTM 0x048
  46. #define NUM_OF_PAGE_IN_FW_QUEUE_VI_DTM 0x048
  47. #define NUM_OF_PAGE_IN_FW_QUEUE_VO_DTM 0x026
  48. #define NUM_OF_PAGE_IN_FW_QUEUE_PUB_DTM 0x00
  49. #define MAX_LINES_HWCONFIG_TXT 1000
  50. #define MAX_BYTES_LINE_HWCONFIG_TXT 256
  51. #define SW_THREE_WIRE 0
  52. #define HW_THREE_WIRE 2
  53. #define BT_DEMO_BOARD 0
  54. #define BT_QA_BOARD 1
  55. #define BT_FPGA 2
  56. #define HAL_PRIME_CHNL_OFFSET_DONT_CARE 0
  57. #define HAL_PRIME_CHNL_OFFSET_LOWER 1
  58. #define HAL_PRIME_CHNL_OFFSET_UPPER 2
  59. #define MAX_H2C_QUEUE_NUM 10
  60. #define RX_MPDU_QUEUE 0
  61. #define RX_CMD_QUEUE 1
  62. #define RX_MAX_QUEUE 2
  63. #define AC2QUEUEID(_AC) (_AC)
  64. #define C2H_RX_CMD_HDR_LEN 8
  65. #define GET_C2H_CMD_CMD_LEN(__prxhdr) \
  66. LE_BITS_TO_4BYTE((__prxhdr), 0, 16)
  67. #define GET_C2H_CMD_ELEMENT_ID(__prxhdr) \
  68. LE_BITS_TO_4BYTE((__prxhdr), 16, 8)
  69. #define GET_C2H_CMD_CMD_SEQ(__prxhdr) \
  70. LE_BITS_TO_4BYTE((__prxhdr), 24, 7)
  71. #define GET_C2H_CMD_CONTINUE(__prxhdr) \
  72. LE_BITS_TO_4BYTE((__prxhdr), 31, 1)
  73. #define GET_C2H_CMD_CONTENT(__prxhdr) \
  74. ((u8 *)(__prxhdr) + C2H_RX_CMD_HDR_LEN)
  75. #define GET_C2H_CMD_FEEDBACK_ELEMENT_ID(__pcmdfbhdr) \
  76. LE_BITS_TO_4BYTE((__pcmdfbhdr), 0, 8)
  77. #define GET_C2H_CMD_FEEDBACK_CCX_LEN(__pcmdfbhdr) \
  78. LE_BITS_TO_4BYTE((__pcmdfbhdr), 8, 8)
  79. #define GET_C2H_CMD_FEEDBACK_CCX_CMD_CNT(__pcmdfbhdr) \
  80. LE_BITS_TO_4BYTE((__pcmdfbhdr), 16, 16)
  81. #define GET_C2H_CMD_FEEDBACK_CCX_MAC_ID(__pcmdfbhdr) \
  82. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 0, 5)
  83. #define GET_C2H_CMD_FEEDBACK_CCX_VALID(__pcmdfbhdr) \
  84. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 7, 1)
  85. #define GET_C2H_CMD_FEEDBACK_CCX_RETRY_CNT(__pcmdfbhdr) \
  86. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 8, 5)
  87. #define GET_C2H_CMD_FEEDBACK_CCX_TOK(__pcmdfbhdr) \
  88. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 15, 1)
  89. #define GET_C2H_CMD_FEEDBACK_CCX_QSEL(__pcmdfbhdr) \
  90. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 16, 4)
  91. #define GET_C2H_CMD_FEEDBACK_CCX_SEQ(__pcmdfbhdr) \
  92. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 20, 12)
  93. #define CHIP_BONDING_IDENTIFIER(_value) (((_value)>>22)&0x3)
  94. #define CHIP_BONDING_92C_1T2R 0x1
  95. #define CHIP_8723 BIT(0)
  96. #define CHIP_8723B (BIT(1) | BIT(2))
  97. #define NORMAL_CHIP BIT(3)
  98. #define RF_TYPE_1T1R (~(BIT(4) | BIT(5) | BIT(6)))
  99. #define RF_TYPE_1T2R BIT(4)
  100. #define RF_TYPE_2T2R BIT(5)
  101. #define CHIP_VENDOR_UMC BIT(7)
  102. #define B_CUT_VERSION BIT(12)
  103. #define C_CUT_VERSION BIT(13)
  104. #define D_CUT_VERSION ((BIT(12) | BIT(13)))
  105. #define E_CUT_VERSION BIT(14)
  106. #define RF_RL_ID (BIT(31) | BIT(30) | BIT(29) | BIT(28))
  107. /* MASK */
  108. #define IC_TYPE_MASK (BIT(0) | BIT(1) | BIT(2))
  109. #define CHIP_TYPE_MASK BIT(3)
  110. #define RF_TYPE_MASK (BIT(4) | BIT(5) | BIT(6))
  111. #define MANUFACTUER_MASK BIT(7)
  112. #define ROM_VERSION_MASK (BIT(11) | BIT(10) | BIT(9) | BIT(8))
  113. #define CUT_VERSION_MASK (BIT(15) | BIT(14) | BIT(13) | BIT(12))
  114. /* Get element */
  115. #define GET_CVID_IC_TYPE(version) ((version) & IC_TYPE_MASK)
  116. #define GET_CVID_CHIP_TYPE(version) ((version) & CHIP_TYPE_MASK)
  117. #define GET_CVID_RF_TYPE(version) ((version) & RF_TYPE_MASK)
  118. #define GET_CVID_MANUFACTUER(version) ((version) & MANUFACTUER_MASK)
  119. #define GET_CVID_ROM_VERSION(version) ((version) & ROM_VERSION_MASK)
  120. #define GET_CVID_CUT_VERSION(version) ((version) & CUT_VERSION_MASK)
  121. #define IS_92C_SERIAL(version) ((IS_81XXC(version) && IS_2T2R(version)) ?\
  122. true : false)
  123. #define IS_81XXC(version) ((GET_CVID_IC_TYPE(version) == 0) ?\
  124. true : false)
  125. #define IS_8723_SERIES(version) ((GET_CVID_IC_TYPE(version) == CHIP_8723) ?\
  126. true : false)
  127. #define IS_1T1R(version) ((GET_CVID_RF_TYPE(version)) ? false : true)
  128. #define IS_1T2R(version) ((GET_CVID_RF_TYPE(version) == RF_TYPE_1T2R)\
  129. ? true : false)
  130. #define IS_2T2R(version) ((GET_CVID_RF_TYPE(version) == RF_TYPE_2T2R)\
  131. ? true : false)
  132. enum rf_optype {
  133. RF_OP_BY_SW_3WIRE = 0,
  134. RF_OP_BY_FW,
  135. RF_OP_MAX
  136. };
  137. enum rf_power_state {
  138. RF_ON,
  139. RF_OFF,
  140. RF_SLEEP,
  141. RF_SHUT_DOWN,
  142. };
  143. enum power_save_mode {
  144. POWER_SAVE_MODE_ACTIVE,
  145. POWER_SAVE_MODE_SAVE,
  146. };
  147. enum power_polocy_config {
  148. POWERCFG_MAX_POWER_SAVINGS,
  149. POWERCFG_GLOBAL_POWER_SAVINGS,
  150. POWERCFG_LOCAL_POWER_SAVINGS,
  151. POWERCFG_LENOVO,
  152. };
  153. enum interface_select_pci {
  154. INTF_SEL1_MINICARD = 0,
  155. INTF_SEL0_PCIE = 1,
  156. INTF_SEL2_RSV = 2,
  157. INTF_SEL3_RSV = 3,
  158. };
  159. enum rtl_desc_qsel {
  160. QSLT_BK = 0x2,
  161. QSLT_BE = 0x0,
  162. QSLT_VI = 0x5,
  163. QSLT_VO = 0x7,
  164. QSLT_BEACON = 0x10,
  165. QSLT_HIGH = 0x11,
  166. QSLT_MGNT = 0x12,
  167. QSLT_CMD = 0x13,
  168. };
  169. enum rtl_desc8723e_rate {
  170. DESC92C_RATE1M = 0x00,
  171. DESC92C_RATE2M = 0x01,
  172. DESC92C_RATE5_5M = 0x02,
  173. DESC92C_RATE11M = 0x03,
  174. DESC92C_RATE6M = 0x04,
  175. DESC92C_RATE9M = 0x05,
  176. DESC92C_RATE12M = 0x06,
  177. DESC92C_RATE18M = 0x07,
  178. DESC92C_RATE24M = 0x08,
  179. DESC92C_RATE36M = 0x09,
  180. DESC92C_RATE48M = 0x0a,
  181. DESC92C_RATE54M = 0x0b,
  182. DESC92C_RATEMCS0 = 0x0c,
  183. DESC92C_RATEMCS1 = 0x0d,
  184. DESC92C_RATEMCS2 = 0x0e,
  185. DESC92C_RATEMCS3 = 0x0f,
  186. DESC92C_RATEMCS4 = 0x10,
  187. DESC92C_RATEMCS5 = 0x11,
  188. DESC92C_RATEMCS6 = 0x12,
  189. DESC92C_RATEMCS7 = 0x13,
  190. DESC92C_RATEMCS8 = 0x14,
  191. DESC92C_RATEMCS9 = 0x15,
  192. DESC92C_RATEMCS10 = 0x16,
  193. DESC92C_RATEMCS11 = 0x17,
  194. DESC92C_RATEMCS12 = 0x18,
  195. DESC92C_RATEMCS13 = 0x19,
  196. DESC92C_RATEMCS14 = 0x1a,
  197. DESC92C_RATEMCS15 = 0x1b,
  198. DESC92C_RATEMCS15_SG = 0x1c,
  199. DESC92C_RATEMCS32 = 0x20,
  200. };
  201. enum rx_packet_type {
  202. NORMAL_RX,
  203. TX_REPORT1,
  204. TX_REPORT2,
  205. HIS_REPORT,
  206. };
  207. struct phy_sts_cck_8723e_t {
  208. u8 adc_pwdb_X[4];
  209. u8 sq_rpt;
  210. u8 cck_agc_rpt;
  211. };
  212. struct h2c_cmd_8723e {
  213. u8 element_id;
  214. u32 cmd_len;
  215. u8 *p_cmdbuffer;
  216. };
  217. #endif