pwrseq.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #ifndef __RTL8723E_PWRSEQ_H__
  30. #define __RTL8723E_PWRSEQ_H__
  31. /*
  32. Check document WM-20110607-Paul-RTL8723A_Power_Architecture-R02.vsd
  33. There are 6 HW Power States:
  34. 0: POFF--Power Off
  35. 1: PDN--Power Down
  36. 2: CARDEMU--Card Emulation
  37. 3: ACT--Active Mode
  38. 4: LPS--Low Power State
  39. 5: SUS--Suspend
  40. The transision from different states are defined below
  41. TRANS_CARDEMU_TO_ACT
  42. TRANS_ACT_TO_CARDEMU
  43. TRANS_CARDEMU_TO_SUS
  44. TRANS_SUS_TO_CARDEMU
  45. TRANS_CARDEMU_TO_PDN
  46. TRANS_ACT_TO_LPS
  47. TRANS_LPS_TO_ACT
  48. TRANS_END
  49. */
  50. #define RTL8723A_TRANS_CARDEMU_TO_ACT_STPS 10
  51. #define RTL8723A_TRANS_ACT_TO_CARDEMU_STPS 10
  52. #define RTL8723A_TRANS_CARDEMU_TO_SUS_STPS 10
  53. #define RTL8723A_TRANS_SUS_TO_CARDEMU_STPS 10
  54. #define RTL8723A_TRANS_CARDEMU_TO_PDN_STPS 10
  55. #define RTL8723A_TRANS_PDN_TO_CARDEMU_STPS 10
  56. #define RTL8723A_TRANS_ACT_TO_LPS_STPS 15
  57. #define RTL8723A_TRANS_LPS_TO_ACT_STPS 15
  58. #define RTL8723A_TRANS_END_STPS 1
  59. #define RTL8723A_TRANS_CARDEMU_TO_ACT \
  60. /* format */ \
  61. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value }, \
  62. * comments here*/ \
  63. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  64. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(2), 0}, \
  65. /* disable SW LPS 0x04[10]=0*/ \
  66. {0x0006, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  67. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(1), BIT(1)}, \
  68. /* wait till 0x04[17] = 1 power ready*/ \
  69. {0x0006, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  70. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), BIT(0)}, \
  71. /* release WLON reset 0x04[16]=1*/ \
  72. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  73. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), 0}, \
  74. /* disable HWPDN 0x04[15]=0*/ \
  75. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  76. PWR_BASEADDR_MAC, PWR_CMD_WRITE, (BIT(4)|BIT(3)), 0}, \
  77. /* disable WL suspend*/ \
  78. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  79. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), BIT(0)}, \
  80. /* polling until return 0*/ \
  81. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  82. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(0), 0}
  83. #define RTL8723A_TRANS_ACT_TO_CARDEMU \
  84. /* format */ \
  85. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value }, \
  86. * comments here*/ \
  87. {0x001F, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  88. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0}, \
  89. /*0x1F[7:0] = 0 turn off RF*/ \
  90. {0x004E, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  91. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), 0}, \
  92. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  93. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), BIT(1)}, \
  94. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  95. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(1), 0}
  96. #define RTL8723A_TRANS_CARDEMU_TO_SUS \
  97. /* format */ \
  98. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value }, \
  99. * comments here*/ \
  100. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, \
  101. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4)|BIT(3), \
  102. (BIT(4)|BIT(3))}, \
  103. /*0x04[12:11] = 2b'11 enable WL suspend for PCIe*/ \
  104. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK | \
  105. PWR_INTF_SDIO_MSK, \
  106. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3)|BIT(4), BIT(3)},\
  107. /*0x04[12:11] = 2b'01 enable WL suspend*/ \
  108. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, \
  109. PWR_BASEADDR_MAC, \
  110. PWR_CMD_WRITE, BIT(3)|BIT(4), BIT(3)|BIT(4)}, \
  111. /*0x04[12:11] = 2b'11 enable WL suspend for PCIe*/ \
  112. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  113. PWR_BASEADDR_SDIO, \
  114. PWR_CMD_WRITE, BIT(0), BIT(0)}, \
  115. /*Set SDIO suspend local register*/ \
  116. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  117. PWR_BASEADDR_SDIO, \
  118. PWR_CMD_POLLING, BIT(1), 0} \
  119. /*wait power state to suspend*/
  120. #define RTL8723A_TRANS_SUS_TO_CARDEMU \
  121. /* format */ \
  122. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value }, */\
  123. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  124. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), 0}, \
  125. /*Set SDIO suspend local register*/ \
  126. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  127. PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT(1), BIT(1)}, \
  128. /*wait power state to suspend*/ \
  129. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  130. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3)|BIT(4), 0} \
  131. /*0x04[12:11] = 2b'01enable WL suspend*/
  132. #define RTL8723A_TRANS_CARDEMU_TO_CARDDIS \
  133. /* format */ \
  134. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value }, */\
  135. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  136. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, \
  137. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3)|BIT(4), BIT(3)},\
  138. /*0x04[12:11] = 2b'01 enable WL suspend*/ \
  139. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, \
  140. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(2), BIT(2)}, \
  141. /*0x04[10] = 1, enable SW LPS*/ \
  142. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  143. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), BIT(0)}, \
  144. /*Set SDIO suspend local register*/ \
  145. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  146. PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT(1), 0} \
  147. /*wait power state to suspend*/
  148. #define RTL8723A_TRANS_CARDDIS_TO_CARDEMU \
  149. /* format */ \
  150. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value }, */\
  151. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  152. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), 0}, \
  153. /*Set SDIO suspend local register*/ \
  154. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  155. PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT(1), BIT(1)}, \
  156. /*wait power state to suspend*/ \
  157. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  158. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3)|BIT(4), 0}, \
  159. /*0x04[12:11] = 2b'00enable WL suspend*/ \
  160. {0x0301, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  161. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0} \
  162. /*PCIe DMA start*/
  163. #define RTL8723A_TRANS_CARDEMU_TO_PDN \
  164. /* format */ \
  165. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value }, */\
  166. {0x0006, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  167. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), 0}, \
  168. /* 0x04[16] = 0*/\
  169. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  170. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), BIT(7)} \
  171. /* 0x04[15] = 1*/
  172. #define RTL8723A_TRANS_PDN_TO_CARDEMU \
  173. /* format */ \
  174. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value }, */\
  175. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  176. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), 0} \
  177. /* 0x04[15] = 0*/
  178. #define RTL8723A_TRANS_ACT_TO_LPS \
  179. /* format */ \
  180. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value }, */\
  181. {0x0301, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  182. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0xFF}, \
  183. /*PCIe DMA stop*/ \
  184. {0x0522, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  185. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x7F}, \
  186. /*Tx Pause*/ \
  187. {0x05F8, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  188. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0}, \
  189. /*Should be zero if no packet is transmitting*/ \
  190. {0x05F9, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  191. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0}, \
  192. /*Should be zero if no packet is transmitting*/ \
  193. {0x05FA, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  194. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0}, \
  195. /*Should be zero if no packet is transmitting*/ \
  196. {0x05FB, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  197. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0}, \
  198. /*Should be zero if no packet is transmitting*/ \
  199. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  200. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), 0}, \
  201. /*CCK and OFDM are disabled,and clock are gated*/ \
  202. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  203. PWR_BASEADDR_MAC, PWR_CMD_DELAY, 0, PWRSEQ_DELAY_US}, \
  204. /*Delay 1us*/ \
  205. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  206. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), 0}, \
  207. /*Whole BB is reset*/ \
  208. {0x0100, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  209. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x3F}, \
  210. /*Reset MAC TRX*/ \
  211. {0x0101, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  212. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), 0}, \
  213. /*check if removed later*/ \
  214. {0x0553, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  215. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(5), BIT(5)} \
  216. /*Respond TxOK to scheduler*/
  217. #define RTL8723A_TRANS_LPS_TO_ACT \
  218. /* format */ \
  219. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value }, */\
  220. {0x0080, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  221. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, 0xFF, 0x84}, \
  222. /*SDIO RPWM*/ \
  223. {0xFE58, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK, \
  224. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x84}, \
  225. /*USB RPWM*/ \
  226. {0x0361, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, \
  227. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x84}, \
  228. /*PCIe RPWM*/ \
  229. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  230. PWR_BASEADDR_MAC, PWR_CMD_DELAY, 0, PWRSEQ_DELAY_MS}, \
  231. /*Delay*/ \
  232. {0x0008, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  233. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), 0}, \
  234. /* 0x08[4] = 0 switch TSF to 40M*/ \
  235. {0x0109, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  236. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(7), 0}, \
  237. /*Polling 0x109[7]=0 TSF in 40M*/ \
  238. {0x0029, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  239. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(6)|BIT(7), 0}, \
  240. /*. 0x29[7:6] = 2b'00 enable BB clock*/ \
  241. {0x0101, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  242. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), BIT(1)}, \
  243. /*. 0x101[1] = 1*/ \
  244. {0x0100, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  245. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0xFF}, \
  246. /* 0x100[7:0] = 0xFF enable WMAC TRX*/ \
  247. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  248. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1)|BIT(0), \
  249. BIT(1)|BIT(0)}, \
  250. /* 0x02[1:0] = 2b'11 enable BB macro*/ \
  251. {0x0522, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  252. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0} \
  253. /*. 0x522 = 0*/
  254. #define RTL8723A_TRANS_END \
  255. /* format */ \
  256. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value }, */\
  257. {0xFFFF, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  258. 0, PWR_CMD_END, 0, 0}
  259. extern struct
  260. wlan_pwr_cfg rtl8723A_power_on_flow[RTL8723A_TRANS_CARDEMU_TO_ACT_STPS
  261. + RTL8723A_TRANS_END_STPS];
  262. extern struct
  263. wlan_pwr_cfg rtl8723A_radio_off_flow[RTL8723A_TRANS_ACT_TO_CARDEMU_STPS
  264. + RTL8723A_TRANS_END_STPS];
  265. extern struct
  266. wlan_pwr_cfg rtl8723A_card_disable_flow[RTL8723A_TRANS_ACT_TO_CARDEMU_STPS
  267. + RTL8723A_TRANS_CARDEMU_TO_PDN_STPS
  268. + RTL8723A_TRANS_END_STPS];
  269. extern struct
  270. wlan_pwr_cfg rtl8723A_card_enable_flow[RTL8723A_TRANS_ACT_TO_CARDEMU_STPS
  271. + RTL8723A_TRANS_CARDEMU_TO_PDN_STPS
  272. + RTL8723A_TRANS_END_STPS];
  273. extern struct
  274. wlan_pwr_cfg rtl8723A_suspend_flow[RTL8723A_TRANS_ACT_TO_CARDEMU_STPS
  275. + RTL8723A_TRANS_CARDEMU_TO_SUS_STPS
  276. + RTL8723A_TRANS_END_STPS];
  277. extern struct
  278. wlan_pwr_cfg rtl8723A_resume_flow[RTL8723A_TRANS_ACT_TO_CARDEMU_STPS
  279. + RTL8723A_TRANS_CARDEMU_TO_SUS_STPS
  280. + RTL8723A_TRANS_END_STPS];
  281. extern struct
  282. wlan_pwr_cfg rtl8723A_hwpdn_flow[RTL8723A_TRANS_ACT_TO_CARDEMU_STPS
  283. + RTL8723A_TRANS_CARDEMU_TO_PDN_STPS
  284. + RTL8723A_TRANS_END_STPS];
  285. extern struct
  286. wlan_pwr_cfg rtl8723A_enter_lps_flow[RTL8723A_TRANS_ACT_TO_LPS_STPS
  287. + RTL8723A_TRANS_END_STPS];
  288. extern struct
  289. wlan_pwr_cfg rtl8723A_leave_lps_flow[RTL8723A_TRANS_LPS_TO_ACT_STPS
  290. + RTL8723A_TRANS_END_STPS];
  291. /* RTL8723 Power Configuration CMDs for PCIe interface */
  292. #define Rtl8723_NIC_PWR_ON_FLOW rtl8723A_power_on_flow
  293. #define Rtl8723_NIC_RF_OFF_FLOW rtl8723A_radio_off_flow
  294. #define Rtl8723_NIC_DISABLE_FLOW rtl8723A_card_disable_flow
  295. #define Rtl8723_NIC_ENABLE_FLOW rtl8723A_card_enable_flow
  296. #define Rtl8723_NIC_SUSPEND_FLOW rtl8723A_suspend_flow
  297. #define Rtl8723_NIC_RESUME_FLOW rtl8723A_resume_flow
  298. #define Rtl8723_NIC_PDN_FLOW rtl8723A_hwpdn_flow
  299. #define Rtl8723_NIC_LPS_ENTER_FLOW rtl8723A_enter_lps_flow
  300. #define Rtl8723_NIC_LPS_LEAVE_FLOW rtl8723A_leave_lps_flow
  301. #endif