phy.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #ifndef __RTL92C_PHY_H__
  30. #define __RTL92C_PHY_H__
  31. #define MAX_PRECMD_CNT 16
  32. #define MAX_RFDEPENDCMD_CNT 16
  33. #define MAX_POSTCMD_CNT 16
  34. #define MAX_DOZE_WAITING_TIMES_9x 64
  35. #define RT_CANNOT_IO(hw) false
  36. #define HIGHPOWER_RADIOA_ARRAYLEN 22
  37. #define MAX_TOLERANCE 5
  38. #define IQK_DELAY_TIME 1
  39. #define APK_BB_REG_NUM 5
  40. #define APK_AFE_REG_NUM 16
  41. #define APK_CURVE_REG_NUM 4
  42. #define PATH_NUM 2
  43. #define LOOP_LIMIT 5
  44. #define MAX_STALL_TIME 50
  45. #define AntennaDiversityValue 0x80
  46. #define MAX_TXPWR_IDX_NMODE_92S 63
  47. #define Reset_Cnt_Limit 3
  48. #define IQK_MAC_REG_NUM 4
  49. #define RF6052_MAX_PATH 2
  50. #define CT_OFFSET_MAC_ADDR 0X16
  51. #define CT_OFFSET_CCK_TX_PWR_IDX 0x5A
  52. #define CT_OFFSET_HT401S_TX_PWR_IDX 0x60
  53. #define CT_OFFSET_HT402S_TX_PWR_IDX_DIFF 0x66
  54. #define CT_OFFSET_HT20_TX_PWR_IDX_DIFF 0x69
  55. #define CT_OFFSET_OFDM_TX_PWR_IDX_DIFF 0x6C
  56. #define CT_OFFSET_HT40_MAX_PWR_OFFSET 0x6F
  57. #define CT_OFFSET_HT20_MAX_PWR_OFFSET 0x72
  58. #define CT_OFFSET_CHANNEL_PLAH 0x75
  59. #define CT_OFFSET_THERMAL_METER 0x78
  60. #define CT_OFFSET_RF_OPTION 0x79
  61. #define CT_OFFSET_VERSION 0x7E
  62. #define CT_OFFSET_CUSTOMER_ID 0x7F
  63. #define RTL92C_MAX_PATH_NUM 2
  64. enum hw90_block_e {
  65. HW90_BLOCK_MAC = 0,
  66. HW90_BLOCK_PHY0 = 1,
  67. HW90_BLOCK_PHY1 = 2,
  68. HW90_BLOCK_RF = 3,
  69. HW90_BLOCK_MAXIMUM = 4,
  70. };
  71. enum baseband_config_type {
  72. BASEBAND_CONFIG_PHY_REG = 0,
  73. BASEBAND_CONFIG_AGC_TAB = 1,
  74. };
  75. enum ra_offset_area {
  76. RA_OFFSET_LEGACY_OFDM1,
  77. RA_OFFSET_LEGACY_OFDM2,
  78. RA_OFFSET_HT_OFDM1,
  79. RA_OFFSET_HT_OFDM2,
  80. RA_OFFSET_HT_OFDM3,
  81. RA_OFFSET_HT_OFDM4,
  82. RA_OFFSET_HT_CCK,
  83. };
  84. enum antenna_path {
  85. ANTENNA_NONE,
  86. ANTENNA_D,
  87. ANTENNA_C,
  88. ANTENNA_CD,
  89. ANTENNA_B,
  90. ANTENNA_BD,
  91. ANTENNA_BC,
  92. ANTENNA_BCD,
  93. ANTENNA_A,
  94. ANTENNA_AD,
  95. ANTENNA_AC,
  96. ANTENNA_ACD,
  97. ANTENNA_AB,
  98. ANTENNA_ABD,
  99. ANTENNA_ABC,
  100. ANTENNA_ABCD
  101. };
  102. struct r_antenna_select_ofdm {
  103. u32 r_tx_antenna:4;
  104. u32 r_ant_l:4;
  105. u32 r_ant_non_ht:4;
  106. u32 r_ant_ht1:4;
  107. u32 r_ant_ht2:4;
  108. u32 r_ant_ht_s1:4;
  109. u32 r_ant_non_ht_s1:4;
  110. u32 ofdm_txsc:2;
  111. u32 reserved:2;
  112. };
  113. struct r_antenna_select_cck {
  114. u8 r_cckrx_enable_2:2;
  115. u8 r_cckrx_enable:2;
  116. u8 r_ccktx_enable:4;
  117. };
  118. struct efuse_contents {
  119. u8 mac_addr[ETH_ALEN];
  120. u8 cck_tx_power_idx[6];
  121. u8 ht40_1s_tx_power_idx[6];
  122. u8 ht40_2s_tx_power_idx_diff[3];
  123. u8 ht20_tx_power_idx_diff[3];
  124. u8 ofdm_tx_power_idx_diff[3];
  125. u8 ht40_max_power_offset[3];
  126. u8 ht20_max_power_offset[3];
  127. u8 channel_plan;
  128. u8 thermal_meter;
  129. u8 rf_option[5];
  130. u8 version;
  131. u8 oem_id;
  132. u8 regulatory;
  133. };
  134. struct tx_power_struct {
  135. u8 cck[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
  136. u8 ht40_1s[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
  137. u8 ht40_2s[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
  138. u8 ht20_diff[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
  139. u8 legacy_ht_diff[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
  140. u8 legacy_ht_txpowerdiff;
  141. u8 groupht20[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
  142. u8 groupht40[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
  143. u8 pwrgroup_cnt;
  144. u32 mcs_original_offset[4][16];
  145. };
  146. u32 rtl8723ae_phy_query_rf_reg(struct ieee80211_hw *hw,
  147. enum radio_path rfpath, u32 regaddr,
  148. u32 bitmask);
  149. void rtl8723ae_phy_set_rf_reg(struct ieee80211_hw *hw,
  150. enum radio_path rfpath, u32 regaddr,
  151. u32 bitmask, u32 data);
  152. bool rtl8723ae_phy_mac_config(struct ieee80211_hw *hw);
  153. bool rtl8723ae_phy_bb_config(struct ieee80211_hw *hw);
  154. bool rtl8723ae_phy_rf_config(struct ieee80211_hw *hw);
  155. bool rtl92c_phy_config_rf_with_feaderfile(struct ieee80211_hw *hw,
  156. enum radio_path rfpath);
  157. void rtl8723ae_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw);
  158. void rtl8723ae_phy_get_txpower_level(struct ieee80211_hw *hw,
  159. long *powerlevel);
  160. void rtl8723ae_phy_set_txpower_level(struct ieee80211_hw *hw,
  161. u8 channel);
  162. bool rtl8723ae_phy_update_txpower_dbm(struct ieee80211_hw *hw,
  163. long power_indbm);
  164. void rtl8723ae_phy_set_bw_mode_callback(struct ieee80211_hw *hw);
  165. void rtl8723ae_phy_set_bw_mode(struct ieee80211_hw *hw,
  166. enum nl80211_channel_type ch_type);
  167. void rtl8723ae_phy_sw_chnl_callback(struct ieee80211_hw *hw);
  168. u8 rtl8723ae_phy_sw_chnl(struct ieee80211_hw *hw);
  169. void rtl8723ae_phy_iq_calibrate(struct ieee80211_hw *hw, bool recovery);
  170. void rtl8723ae_phy_lc_calibrate(struct ieee80211_hw *hw);
  171. void rtl8723ae_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool bmain);
  172. bool rtl8723ae_phy_config_rf_with_headerfile(struct ieee80211_hw *hw,
  173. enum radio_path rfpath);
  174. bool rtl8723ae_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype);
  175. bool rtl8723ae_phy_set_rf_power_state(struct ieee80211_hw *hw,
  176. enum rf_pwrstate rfpwr_state);
  177. #endif