hw.c 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../efuse.h"
  31. #include "../base.h"
  32. #include "../regd.h"
  33. #include "../cam.h"
  34. #include "../ps.h"
  35. #include "../pci.h"
  36. #include "reg.h"
  37. #include "def.h"
  38. #include "phy.h"
  39. #include "dm.h"
  40. #include "../rtl8723com/dm_common.h"
  41. #include "fw.h"
  42. #include "../rtl8723com/fw_common.h"
  43. #include "led.h"
  44. #include "hw.h"
  45. #include "pwrseq.h"
  46. #include "btc.h"
  47. static void _rtl8723ae_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  48. u8 set_bits, u8 clear_bits)
  49. {
  50. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  51. struct rtl_priv *rtlpriv = rtl_priv(hw);
  52. rtlpci->reg_bcn_ctrl_val |= set_bits;
  53. rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
  54. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
  55. }
  56. static void _rtl8723ae_stop_tx_beacon(struct ieee80211_hw *hw)
  57. {
  58. struct rtl_priv *rtlpriv = rtl_priv(hw);
  59. u8 tmp1byte;
  60. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  61. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
  62. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  63. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  64. tmp1byte &= ~(BIT(0));
  65. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  66. }
  67. static void _rtl8723ae_resume_tx_beacon(struct ieee80211_hw *hw)
  68. {
  69. struct rtl_priv *rtlpriv = rtl_priv(hw);
  70. u8 tmp1byte;
  71. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  72. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
  73. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  74. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  75. tmp1byte |= BIT(1);
  76. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  77. }
  78. static void _rtl8723ae_enable_bcn_sufunc(struct ieee80211_hw *hw)
  79. {
  80. _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(1));
  81. }
  82. static void _rtl8723ae_disable_bcn_sufunc(struct ieee80211_hw *hw)
  83. {
  84. _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(1), 0);
  85. }
  86. void rtl8723ae_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  87. {
  88. struct rtl_priv *rtlpriv = rtl_priv(hw);
  89. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  90. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  91. switch (variable) {
  92. case HW_VAR_RCR:
  93. *((u32 *) (val)) = rtlpci->receive_config;
  94. break;
  95. case HW_VAR_RF_STATE:
  96. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  97. break;
  98. case HW_VAR_FWLPS_RF_ON:{
  99. enum rf_pwrstate rfState;
  100. u32 val_rcr;
  101. rtlpriv->cfg->ops->get_hw_reg(hw,
  102. HW_VAR_RF_STATE,
  103. (u8 *) (&rfState));
  104. if (rfState == ERFOFF) {
  105. *((bool *) (val)) = true;
  106. } else {
  107. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  108. val_rcr &= 0x00070000;
  109. if (val_rcr)
  110. *((bool *) (val)) = false;
  111. else
  112. *((bool *) (val)) = true;
  113. }
  114. break; }
  115. case HW_VAR_FW_PSMODE_STATUS:
  116. *((bool *) (val)) = ppsc->fw_current_inpsmode;
  117. break;
  118. case HW_VAR_CORRECT_TSF:{
  119. u64 tsf;
  120. u32 *ptsf_low = (u32 *)&tsf;
  121. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  122. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  123. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  124. *((u64 *) (val)) = tsf;
  125. break; }
  126. default:
  127. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  128. "switch case not process\n");
  129. break;
  130. }
  131. }
  132. void rtl8723ae_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  133. {
  134. struct rtl_priv *rtlpriv = rtl_priv(hw);
  135. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  136. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  137. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  138. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  139. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  140. u8 idx;
  141. switch (variable) {
  142. case HW_VAR_ETHER_ADDR:
  143. for (idx = 0; idx < ETH_ALEN; idx++) {
  144. rtl_write_byte(rtlpriv, (REG_MACID + idx),
  145. val[idx]);
  146. }
  147. break;
  148. case HW_VAR_BASIC_RATE:{
  149. u16 rate_cfg = ((u16 *) val)[0];
  150. u8 rate_index = 0;
  151. rate_cfg = rate_cfg & 0x15f;
  152. rate_cfg |= 0x01;
  153. rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
  154. rtl_write_byte(rtlpriv, REG_RRSR + 1,
  155. (rate_cfg >> 8) & 0xff);
  156. while (rate_cfg > 0x1) {
  157. rate_cfg = (rate_cfg >> 1);
  158. rate_index++;
  159. }
  160. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
  161. rate_index);
  162. break; }
  163. case HW_VAR_BSSID:
  164. for (idx = 0; idx < ETH_ALEN; idx++) {
  165. rtl_write_byte(rtlpriv, (REG_BSSID + idx),
  166. val[idx]);
  167. }
  168. break;
  169. case HW_VAR_SIFS:
  170. rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
  171. rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
  172. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  173. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  174. if (!mac->ht_enable)
  175. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  176. 0x0e0e);
  177. else
  178. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  179. *((u16 *) val));
  180. break;
  181. case HW_VAR_SLOT_TIME:{
  182. u8 e_aci;
  183. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  184. "HW_VAR_SLOT_TIME %x\n", val[0]);
  185. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  186. for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
  187. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AC_PARAM,
  188. &e_aci);
  189. }
  190. break; }
  191. case HW_VAR_ACK_PREAMBLE:{
  192. u8 reg_tmp;
  193. u8 short_preamble = (bool)*val;
  194. reg_tmp = (mac->cur_40_prime_sc) << 5;
  195. if (short_preamble)
  196. reg_tmp |= 0x80;
  197. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
  198. break; }
  199. case HW_VAR_AMPDU_MIN_SPACE:{
  200. u8 min_spacing_to_set;
  201. u8 sec_min_space;
  202. min_spacing_to_set = *val;
  203. if (min_spacing_to_set <= 7) {
  204. sec_min_space = 0;
  205. if (min_spacing_to_set < sec_min_space)
  206. min_spacing_to_set = sec_min_space;
  207. mac->min_space_cfg = ((mac->min_space_cfg &
  208. 0xf8) |
  209. min_spacing_to_set);
  210. *val = min_spacing_to_set;
  211. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  212. "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  213. mac->min_space_cfg);
  214. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  215. mac->min_space_cfg);
  216. }
  217. break; }
  218. case HW_VAR_SHORTGI_DENSITY:{
  219. u8 density_to_set;
  220. density_to_set = *val;
  221. mac->min_space_cfg |= (density_to_set << 3);
  222. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  223. "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  224. mac->min_space_cfg);
  225. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  226. mac->min_space_cfg);
  227. break; }
  228. case HW_VAR_AMPDU_FACTOR:{
  229. u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
  230. u8 regtoset_bt[4] = {0x31, 0x74, 0x42, 0x97};
  231. u8 factor_toset;
  232. u8 *p_regtoset = NULL;
  233. u8 index;
  234. if ((pcipriv->bt_coexist.bt_coexistence) &&
  235. (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
  236. p_regtoset = regtoset_bt;
  237. else
  238. p_regtoset = regtoset_normal;
  239. factor_toset = *val;
  240. if (factor_toset <= 3) {
  241. factor_toset = (1 << (factor_toset + 2));
  242. if (factor_toset > 0xf)
  243. factor_toset = 0xf;
  244. for (index = 0; index < 4; index++) {
  245. if ((p_regtoset[index] & 0xf0) >
  246. (factor_toset << 4))
  247. p_regtoset[index] =
  248. (p_regtoset[index] & 0x0f) |
  249. (factor_toset << 4);
  250. if ((p_regtoset[index] & 0x0f) >
  251. factor_toset)
  252. p_regtoset[index] =
  253. (p_regtoset[index] & 0xf0) |
  254. (factor_toset);
  255. rtl_write_byte(rtlpriv,
  256. (REG_AGGLEN_LMT + index),
  257. p_regtoset[index]);
  258. }
  259. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  260. "Set HW_VAR_AMPDU_FACTOR: %#x\n",
  261. factor_toset);
  262. }
  263. break; }
  264. case HW_VAR_AC_PARAM:{
  265. u8 e_aci = *val;
  266. rtl8723_dm_init_edca_turbo(hw);
  267. if (rtlpci->acm_method != EACMWAY2_SW)
  268. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ACM_CTRL,
  269. &e_aci);
  270. break; }
  271. case HW_VAR_ACM_CTRL:{
  272. u8 e_aci = *val;
  273. union aci_aifsn *p_aci_aifsn =
  274. (union aci_aifsn *)(&(mac->ac[0].aifs));
  275. u8 acm = p_aci_aifsn->f.acm;
  276. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  277. acm_ctrl |= ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
  278. if (acm) {
  279. switch (e_aci) {
  280. case AC0_BE:
  281. acm_ctrl |= AcmHw_BeqEn;
  282. break;
  283. case AC2_VI:
  284. acm_ctrl |= AcmHw_ViqEn;
  285. break;
  286. case AC3_VO:
  287. acm_ctrl |= AcmHw_VoqEn;
  288. break;
  289. default:
  290. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  291. "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
  292. acm);
  293. break;
  294. }
  295. } else {
  296. switch (e_aci) {
  297. case AC0_BE:
  298. acm_ctrl &= (~AcmHw_BeqEn);
  299. break;
  300. case AC2_VI:
  301. acm_ctrl &= (~AcmHw_ViqEn);
  302. break;
  303. case AC3_VO:
  304. acm_ctrl &= (~AcmHw_BeqEn);
  305. break;
  306. default:
  307. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  308. "switch case not processed\n");
  309. break;
  310. }
  311. }
  312. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  313. "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
  314. acm_ctrl);
  315. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  316. break; }
  317. case HW_VAR_RCR:
  318. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
  319. rtlpci->receive_config = ((u32 *) (val))[0];
  320. break;
  321. case HW_VAR_RETRY_LIMIT:{
  322. u8 retry_limit = *val;
  323. rtl_write_word(rtlpriv, REG_RL,
  324. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  325. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  326. break; }
  327. case HW_VAR_DUAL_TSF_RST:
  328. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  329. break;
  330. case HW_VAR_EFUSE_BYTES:
  331. rtlefuse->efuse_usedbytes = *((u16 *) val);
  332. break;
  333. case HW_VAR_EFUSE_USAGE:
  334. rtlefuse->efuse_usedpercentage = *val;
  335. break;
  336. case HW_VAR_IO_CMD:
  337. rtl8723ae_phy_set_io_cmd(hw, (*(enum io_type *)val));
  338. break;
  339. case HW_VAR_WPA_CONFIG:
  340. rtl_write_byte(rtlpriv, REG_SECCFG, *val);
  341. break;
  342. case HW_VAR_SET_RPWM:{
  343. u8 rpwm_val;
  344. rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
  345. udelay(1);
  346. if (rpwm_val & BIT(7)) {
  347. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM, *val);
  348. } else {
  349. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM, *val | BIT(7));
  350. }
  351. break; }
  352. case HW_VAR_H2C_FW_PWRMODE:{
  353. u8 psmode = *val;
  354. if (psmode != FW_PS_ACTIVE_MODE)
  355. rtl8723ae_dm_rf_saving(hw, true);
  356. rtl8723ae_set_fw_pwrmode_cmd(hw, *val);
  357. break; }
  358. case HW_VAR_FW_PSMODE_STATUS:
  359. ppsc->fw_current_inpsmode = *((bool *) val);
  360. break;
  361. case HW_VAR_H2C_FW_JOINBSSRPT:{
  362. u8 mstatus = *val;
  363. u8 tmp_regcr, tmp_reg422;
  364. bool recover = false;
  365. if (mstatus == RT_MEDIA_CONNECT) {
  366. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID, NULL);
  367. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  368. rtl_write_byte(rtlpriv, REG_CR + 1,
  369. (tmp_regcr | BIT(0)));
  370. _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(3));
  371. _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(4), 0);
  372. tmp_reg422 = rtl_read_byte(rtlpriv,
  373. REG_FWHW_TXQ_CTRL + 2);
  374. if (tmp_reg422 & BIT(6))
  375. recover = true;
  376. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  377. tmp_reg422 & (~BIT(6)));
  378. rtl8723ae_set_fw_rsvdpagepkt(hw, 0);
  379. _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(3), 0);
  380. _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(4));
  381. if (recover)
  382. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  383. tmp_reg422);
  384. rtl_write_byte(rtlpriv, REG_CR + 1,
  385. (tmp_regcr & ~(BIT(0))));
  386. }
  387. rtl8723ae_set_fw_joinbss_report_cmd(hw, *val);
  388. break; }
  389. case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:
  390. rtl8723ae_set_p2p_ps_offload_cmd(hw, *val);
  391. break;
  392. case HW_VAR_AID:{
  393. u16 u2btmp;
  394. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  395. u2btmp &= 0xC000;
  396. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
  397. mac->assoc_id));
  398. break; }
  399. case HW_VAR_CORRECT_TSF:{
  400. u8 btype_ibss = *val;
  401. if (btype_ibss == true)
  402. _rtl8723ae_stop_tx_beacon(hw);
  403. _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(3));
  404. rtl_write_dword(rtlpriv, REG_TSFTR,
  405. (u32) (mac->tsf & 0xffffffff));
  406. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  407. (u32) ((mac->tsf >> 32) & 0xffffffff));
  408. _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(3), 0);
  409. if (btype_ibss == true)
  410. _rtl8723ae_resume_tx_beacon(hw);
  411. break; }
  412. case HW_VAR_FW_LPS_ACTION: {
  413. bool enter_fwlps = *((bool *)val);
  414. u8 rpwm_val, fw_pwrmode;
  415. bool fw_current_inps;
  416. if (enter_fwlps) {
  417. rpwm_val = 0x02; /* RF off */
  418. fw_current_inps = true;
  419. rtlpriv->cfg->ops->set_hw_reg(hw,
  420. HW_VAR_FW_PSMODE_STATUS,
  421. (u8 *)(&fw_current_inps));
  422. rtlpriv->cfg->ops->set_hw_reg(hw,
  423. HW_VAR_H2C_FW_PWRMODE,
  424. &ppsc->fwctrl_psmode);
  425. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
  426. &rpwm_val);
  427. } else {
  428. rpwm_val = 0x0C; /* RF on */
  429. fw_pwrmode = FW_PS_ACTIVE_MODE;
  430. fw_current_inps = false;
  431. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
  432. &rpwm_val);
  433. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  434. &fw_pwrmode);
  435. rtlpriv->cfg->ops->set_hw_reg(hw,
  436. HW_VAR_FW_PSMODE_STATUS,
  437. (u8 *)(&fw_current_inps));
  438. }
  439. break; }
  440. default:
  441. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  442. "switch case not processed\n");
  443. break;
  444. }
  445. }
  446. static bool _rtl8723ae_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
  447. {
  448. struct rtl_priv *rtlpriv = rtl_priv(hw);
  449. bool status = true;
  450. long count = 0;
  451. u32 value = _LLT_INIT_ADDR(address) |
  452. _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
  453. rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
  454. do {
  455. value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
  456. if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
  457. break;
  458. if (count > POLLING_LLT_THRESHOLD) {
  459. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  460. "Failed to polling write LLT done at address %d!\n",
  461. address);
  462. status = false;
  463. break;
  464. }
  465. } while (++count);
  466. return status;
  467. }
  468. static bool _rtl8723ae_llt_table_init(struct ieee80211_hw *hw)
  469. {
  470. struct rtl_priv *rtlpriv = rtl_priv(hw);
  471. unsigned short i;
  472. u8 txpktbuf_bndy;
  473. u8 maxPage;
  474. bool status;
  475. u8 ubyte;
  476. maxPage = 255;
  477. txpktbuf_bndy = 246;
  478. rtl_write_byte(rtlpriv, REG_CR, 0x8B);
  479. rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
  480. rtl_write_dword(rtlpriv, REG_RQPN, 0x80ac1c29);
  481. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x03);
  482. rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
  483. rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
  484. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  485. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  486. rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
  487. rtl_write_byte(rtlpriv, REG_PBP, 0x11);
  488. rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
  489. for (i = 0; i < (txpktbuf_bndy - 1); i++) {
  490. status = _rtl8723ae_llt_write(hw, i, i + 1);
  491. if (true != status)
  492. return status;
  493. }
  494. status = _rtl8723ae_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
  495. if (true != status)
  496. return status;
  497. for (i = txpktbuf_bndy; i < maxPage; i++) {
  498. status = _rtl8723ae_llt_write(hw, i, (i + 1));
  499. if (true != status)
  500. return status;
  501. }
  502. status = _rtl8723ae_llt_write(hw, maxPage, txpktbuf_bndy);
  503. if (true != status)
  504. return status;
  505. rtl_write_byte(rtlpriv, REG_CR, 0xff);
  506. ubyte = rtl_read_byte(rtlpriv, REG_RQPN + 3);
  507. rtl_write_byte(rtlpriv, REG_RQPN + 3, ubyte | BIT(7));
  508. return true;
  509. }
  510. static void _rtl8723ae_gen_refresh_led_state(struct ieee80211_hw *hw)
  511. {
  512. struct rtl_priv *rtlpriv = rtl_priv(hw);
  513. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  514. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  515. struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
  516. if (rtlpriv->rtlhal.up_first_time)
  517. return;
  518. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  519. rtl8723ae_sw_led_on(hw, pLed0);
  520. else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
  521. rtl8723ae_sw_led_on(hw, pLed0);
  522. else
  523. rtl8723ae_sw_led_off(hw, pLed0);
  524. }
  525. static bool _rtl8712e_init_mac(struct ieee80211_hw *hw)
  526. {
  527. struct rtl_priv *rtlpriv = rtl_priv(hw);
  528. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  529. unsigned char bytetmp;
  530. unsigned short wordtmp;
  531. u16 retry = 0;
  532. u16 tmpu2b;
  533. bool mac_func_enable;
  534. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
  535. bytetmp = rtl_read_byte(rtlpriv, REG_CR);
  536. if (bytetmp == 0xFF)
  537. mac_func_enable = true;
  538. else
  539. mac_func_enable = false;
  540. /* HW Power on sequence */
  541. if (!rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  542. PWR_INTF_PCI_MSK, Rtl8723_NIC_ENABLE_FLOW))
  543. return false;
  544. bytetmp = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG+2);
  545. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+2, bytetmp | BIT(4));
  546. /* eMAC time out function enable, 0x369[7]=1 */
  547. bytetmp = rtl_read_byte(rtlpriv, 0x369);
  548. rtl_write_byte(rtlpriv, 0x369, bytetmp | BIT(7));
  549. /* ePHY reg 0x1e bit[4]=1 using MDIO interface,
  550. * we should do this before Enabling ASPM backdoor.
  551. */
  552. do {
  553. rtl_write_word(rtlpriv, 0x358, 0x5e);
  554. udelay(100);
  555. rtl_write_word(rtlpriv, 0x356, 0xc280);
  556. rtl_write_word(rtlpriv, 0x354, 0xc290);
  557. rtl_write_word(rtlpriv, 0x358, 0x3e);
  558. udelay(100);
  559. rtl_write_word(rtlpriv, 0x358, 0x5e);
  560. udelay(100);
  561. tmpu2b = rtl_read_word(rtlpriv, 0x356);
  562. retry++;
  563. } while (tmpu2b != 0xc290 && retry < 100);
  564. if (retry >= 100) {
  565. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  566. "InitMAC(): ePHY configure fail!!!\n");
  567. return false;
  568. }
  569. rtl_write_word(rtlpriv, REG_CR, 0x2ff);
  570. rtl_write_word(rtlpriv, REG_CR + 1, 0x06);
  571. if (!mac_func_enable) {
  572. if (_rtl8723ae_llt_table_init(hw) == false)
  573. return false;
  574. }
  575. rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
  576. rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
  577. rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
  578. wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL) & 0xf;
  579. wordtmp |= 0xF771;
  580. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
  581. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
  582. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  583. rtl_write_word(rtlpriv, REG_RXFLTMAP2, 0xFFFF);
  584. rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
  585. rtl_write_byte(rtlpriv, 0x4d0, 0x0);
  586. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  587. ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
  588. DMA_BIT_MASK(32));
  589. rtl_write_dword(rtlpriv, REG_MGQ_DESA,
  590. (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
  591. DMA_BIT_MASK(32));
  592. rtl_write_dword(rtlpriv, REG_VOQ_DESA,
  593. (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
  594. rtl_write_dword(rtlpriv, REG_VIQ_DESA,
  595. (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
  596. rtl_write_dword(rtlpriv, REG_BEQ_DESA,
  597. (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
  598. rtl_write_dword(rtlpriv, REG_BKQ_DESA,
  599. (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
  600. rtl_write_dword(rtlpriv, REG_HQ_DESA,
  601. (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
  602. DMA_BIT_MASK(32));
  603. rtl_write_dword(rtlpriv, REG_RX_DESA,
  604. (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
  605. DMA_BIT_MASK(32));
  606. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x74);
  607. rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
  608. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  609. rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
  610. do {
  611. retry++;
  612. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  613. } while ((retry < 200) && (bytetmp & BIT(7)));
  614. _rtl8723ae_gen_refresh_led_state(hw);
  615. rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
  616. return true;
  617. }
  618. static void _rtl8723ae_hw_configure(struct ieee80211_hw *hw)
  619. {
  620. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  621. struct rtl_priv *rtlpriv = rtl_priv(hw);
  622. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  623. u8 reg_bw_opmode;
  624. u32 reg_prsr;
  625. reg_bw_opmode = BW_OPMODE_20MHZ;
  626. reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
  627. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
  628. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  629. rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
  630. rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
  631. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
  632. rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
  633. rtl_write_word(rtlpriv, REG_RL, 0x0707);
  634. rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
  635. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
  636. rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
  637. rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
  638. rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
  639. rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
  640. if ((pcipriv->bt_coexist.bt_coexistence) &&
  641. (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
  642. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0x97427431);
  643. else
  644. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
  645. rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
  646. rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
  647. rtlpci->reg_bcn_ctrl_val = 0x1f;
  648. rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
  649. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  650. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  651. rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
  652. rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
  653. if ((pcipriv->bt_coexist.bt_coexistence) &&
  654. (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4)) {
  655. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  656. rtl_write_word(rtlpriv, REG_PROT_MODE_CTRL, 0x0402);
  657. } else {
  658. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  659. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  660. }
  661. if ((pcipriv->bt_coexist.bt_coexistence) &&
  662. (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
  663. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
  664. else
  665. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
  666. rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
  667. rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
  668. rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
  669. rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
  670. rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
  671. rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
  672. rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
  673. rtl_write_dword(rtlpriv, 0x394, 0x1);
  674. }
  675. static void _rtl8723ae_enable_aspm_back_door(struct ieee80211_hw *hw)
  676. {
  677. struct rtl_priv *rtlpriv = rtl_priv(hw);
  678. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  679. rtl_write_byte(rtlpriv, 0x34b, 0x93);
  680. rtl_write_word(rtlpriv, 0x350, 0x870c);
  681. rtl_write_byte(rtlpriv, 0x352, 0x1);
  682. if (ppsc->support_backdoor)
  683. rtl_write_byte(rtlpriv, 0x349, 0x1b);
  684. else
  685. rtl_write_byte(rtlpriv, 0x349, 0x03);
  686. rtl_write_word(rtlpriv, 0x350, 0x2718);
  687. rtl_write_byte(rtlpriv, 0x352, 0x1);
  688. }
  689. void rtl8723ae_enable_hw_security_config(struct ieee80211_hw *hw)
  690. {
  691. struct rtl_priv *rtlpriv = rtl_priv(hw);
  692. u8 sec_reg_value;
  693. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  694. "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  695. rtlpriv->sec.pairwise_enc_algorithm,
  696. rtlpriv->sec.group_enc_algorithm);
  697. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  698. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  699. "not open hw encryption\n");
  700. return;
  701. }
  702. sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
  703. if (rtlpriv->sec.use_defaultkey) {
  704. sec_reg_value |= SCR_TxUseDK;
  705. sec_reg_value |= SCR_RxUseDK;
  706. }
  707. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  708. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  709. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  710. "The SECR-value %x\n", sec_reg_value);
  711. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  712. }
  713. int rtl8723ae_hw_init(struct ieee80211_hw *hw)
  714. {
  715. struct rtl_priv *rtlpriv = rtl_priv(hw);
  716. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  717. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  718. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  719. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  720. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  721. bool rtstatus = true;
  722. int err;
  723. u8 tmp_u1b;
  724. unsigned long flags;
  725. rtlpriv->rtlhal.being_init_adapter = true;
  726. /* As this function can take a very long time (up to 350 ms)
  727. * and can be called with irqs disabled, reenable the irqs
  728. * to let the other devices continue being serviced.
  729. *
  730. * It is safe doing so since our own interrupts will only be enabled
  731. * in a subsequent step.
  732. */
  733. local_save_flags(flags);
  734. local_irq_enable();
  735. rtlpriv->intf_ops->disable_aspm(hw);
  736. rtstatus = _rtl8712e_init_mac(hw);
  737. if (rtstatus != true) {
  738. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Init MAC failed\n");
  739. err = 1;
  740. goto exit;
  741. }
  742. err = rtl8723_download_fw(hw, false);
  743. if (err) {
  744. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  745. "Failed to download FW. Init HW without FW now..\n");
  746. err = 1;
  747. goto exit;
  748. } else {
  749. rtlhal->fw_ready = true;
  750. }
  751. rtlhal->last_hmeboxnum = 0;
  752. rtl8723ae_phy_mac_config(hw);
  753. /* because the last function modifies RCR, we update
  754. * rcr var here, or TP will be unstable as ther receive_config
  755. * is wrong, RX RCR_ACRC32 will cause TP unstable & Rx
  756. * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252
  757. */
  758. rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
  759. rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
  760. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  761. rtl8723ae_phy_bb_config(hw);
  762. rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
  763. rtl8723ae_phy_rf_config(hw);
  764. if (IS_VENDOR_UMC_A_CUT(rtlhal->version)) {
  765. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD, 0x30255);
  766. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G2, MASKDWORD, 0x50a00);
  767. } else if (IS_81xxC_VENDOR_UMC_B_CUT(rtlhal->version)) {
  768. rtl_set_rfreg(hw, RF90_PATH_A, 0x0C, MASKDWORD, 0x894AE);
  769. rtl_set_rfreg(hw, RF90_PATH_A, 0x0A, MASKDWORD, 0x1AF31);
  770. rtl_set_rfreg(hw, RF90_PATH_A, RF_IPA, MASKDWORD, 0x8F425);
  771. rtl_set_rfreg(hw, RF90_PATH_A, RF_SYN_G2, MASKDWORD, 0x4F200);
  772. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK1, MASKDWORD, 0x44053);
  773. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK2, MASKDWORD, 0x80201);
  774. }
  775. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
  776. RF_CHNLBW, RFREG_OFFSET_MASK);
  777. rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
  778. RF_CHNLBW, RFREG_OFFSET_MASK);
  779. rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
  780. rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
  781. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
  782. _rtl8723ae_hw_configure(hw);
  783. rtl_cam_reset_all_entry(hw);
  784. rtl8723ae_enable_hw_security_config(hw);
  785. ppsc->rfpwr_state = ERFON;
  786. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  787. _rtl8723ae_enable_aspm_back_door(hw);
  788. rtlpriv->intf_ops->enable_aspm(hw);
  789. rtl8723ae_bt_hw_init(hw);
  790. if (ppsc->rfpwr_state == ERFON) {
  791. rtl8723ae_phy_set_rfpath_switch(hw, 1);
  792. if (rtlphy->iqk_initialized) {
  793. rtl8723ae_phy_iq_calibrate(hw, true);
  794. } else {
  795. rtl8723ae_phy_iq_calibrate(hw, false);
  796. rtlphy->iqk_initialized = true;
  797. }
  798. rtl8723ae_phy_lc_calibrate(hw);
  799. }
  800. tmp_u1b = efuse_read_1byte(hw, 0x1FA);
  801. if (!(tmp_u1b & BIT(0))) {
  802. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
  803. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path A\n");
  804. }
  805. if (!(tmp_u1b & BIT(4))) {
  806. tmp_u1b = rtl_read_byte(rtlpriv, 0x16) & 0x0F;
  807. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
  808. udelay(10);
  809. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
  810. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "under 1.5V\n");
  811. }
  812. rtl8723ae_dm_init(hw);
  813. exit:
  814. local_irq_restore(flags);
  815. rtlpriv->rtlhal.being_init_adapter = false;
  816. return err;
  817. }
  818. static enum version_8723e _rtl8723ae_read_chip_version(struct ieee80211_hw *hw)
  819. {
  820. struct rtl_priv *rtlpriv = rtl_priv(hw);
  821. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  822. enum version_8723e version = 0x0000;
  823. u32 value32;
  824. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
  825. if (value32 & TRP_VAUX_EN) {
  826. version = (enum version_8723e)(version |
  827. ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
  828. /* RTL8723 with BT function. */
  829. version = (enum version_8723e)(version |
  830. ((value32 & BT_FUNC) ? CHIP_8723 : 0));
  831. } else {
  832. /* Normal mass production chip. */
  833. version = (enum version_8723e) NORMAL_CHIP;
  834. version = (enum version_8723e)(version |
  835. ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
  836. /* RTL8723 with BT function. */
  837. version = (enum version_8723e)(version |
  838. ((value32 & BT_FUNC) ? CHIP_8723 : 0));
  839. if (IS_CHIP_VENDOR_UMC(version))
  840. version = (enum version_8723e)(version |
  841. ((value32 & CHIP_VER_RTL_MASK)));/* IC version (CUT) */
  842. if (IS_8723_SERIES(version)) {
  843. value32 = rtl_read_dword(rtlpriv, REG_GPIO_OUTSTS);
  844. /* ROM code version */
  845. version = (enum version_8723e)(version |
  846. ((value32 & RF_RL_ID)>>20));
  847. }
  848. }
  849. if (IS_8723_SERIES(version)) {
  850. value32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
  851. rtlphy->polarity_ctl = ((value32 & WL_HWPDN_SL) ?
  852. RT_POLARITY_HIGH_ACT :
  853. RT_POLARITY_LOW_ACT);
  854. }
  855. switch (version) {
  856. case VERSION_TEST_UMC_CHIP_8723:
  857. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  858. "Chip Version ID: VERSION_TEST_UMC_CHIP_8723.\n");
  859. break;
  860. case VERSION_NORMAL_UMC_CHIP_8723_1T1R_A_CUT:
  861. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  862. "Chip Version ID: VERSION_NORMAL_UMC_CHIP_8723_1T1R_A_CUT.\n");
  863. break;
  864. case VERSION_NORMAL_UMC_CHIP_8723_1T1R_B_CUT:
  865. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  866. "Chip Version ID: VERSION_NORMAL_UMC_CHIP_8723_1T1R_B_CUT.\n");
  867. break;
  868. default:
  869. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  870. "Chip Version ID: Unknown. Bug?\n");
  871. break;
  872. }
  873. if (IS_8723_SERIES(version))
  874. rtlphy->rf_type = RF_1T1R;
  875. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Chip RF Type: %s\n",
  876. (rtlphy->rf_type == RF_2T2R) ? "RF_2T2R" : "RF_1T1R");
  877. return version;
  878. }
  879. static int _rtl8723ae_set_media_status(struct ieee80211_hw *hw,
  880. enum nl80211_iftype type)
  881. {
  882. struct rtl_priv *rtlpriv = rtl_priv(hw);
  883. u8 bt_msr = rtl_read_byte(rtlpriv, MSR) & 0xfc;
  884. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  885. rtl_write_dword(rtlpriv, REG_BCN_CTRL, 0);
  886. RT_TRACE(rtlpriv, COMP_BEACON, DBG_LOUD,
  887. "clear 0x550 when set HW_VAR_MEDIA_STATUS\n");
  888. if (type == NL80211_IFTYPE_UNSPECIFIED ||
  889. type == NL80211_IFTYPE_STATION) {
  890. _rtl8723ae_stop_tx_beacon(hw);
  891. _rtl8723ae_enable_bcn_sufunc(hw);
  892. } else if (type == NL80211_IFTYPE_ADHOC ||
  893. type == NL80211_IFTYPE_AP) {
  894. _rtl8723ae_resume_tx_beacon(hw);
  895. _rtl8723ae_disable_bcn_sufunc(hw);
  896. } else {
  897. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  898. "Set HW_VAR_MEDIA_STATUS: No such media status(%x).\n",
  899. type);
  900. }
  901. switch (type) {
  902. case NL80211_IFTYPE_UNSPECIFIED:
  903. bt_msr |= MSR_NOLINK;
  904. ledaction = LED_CTL_LINK;
  905. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  906. "Set Network type to NO LINK!\n");
  907. break;
  908. case NL80211_IFTYPE_ADHOC:
  909. bt_msr |= MSR_ADHOC;
  910. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  911. "Set Network type to Ad Hoc!\n");
  912. break;
  913. case NL80211_IFTYPE_STATION:
  914. bt_msr |= MSR_INFRA;
  915. ledaction = LED_CTL_LINK;
  916. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  917. "Set Network type to STA!\n");
  918. break;
  919. case NL80211_IFTYPE_AP:
  920. bt_msr |= MSR_AP;
  921. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  922. "Set Network type to AP!\n");
  923. break;
  924. default:
  925. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  926. "Network type %d not supported!\n",
  927. type);
  928. return 1;
  929. break;
  930. }
  931. rtl_write_byte(rtlpriv, (MSR), bt_msr);
  932. rtlpriv->cfg->ops->led_control(hw, ledaction);
  933. if ((bt_msr & 0x03) == MSR_AP)
  934. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  935. else
  936. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  937. return 0;
  938. }
  939. void rtl8723ae_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
  940. {
  941. struct rtl_priv *rtlpriv = rtl_priv(hw);
  942. u32 reg_rcr;
  943. if (rtlpriv->psc.rfpwr_state != ERFON)
  944. return;
  945. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RCR, (u8 *)(&reg_rcr));
  946. if (check_bssid == true) {
  947. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  948. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  949. (u8 *)(&reg_rcr));
  950. _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(4));
  951. } else if (check_bssid == false) {
  952. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  953. _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(4), 0);
  954. rtlpriv->cfg->ops->set_hw_reg(hw,
  955. HW_VAR_RCR, (u8 *) (&reg_rcr));
  956. }
  957. }
  958. int rtl8723ae_set_network_type(struct ieee80211_hw *hw,
  959. enum nl80211_iftype type)
  960. {
  961. struct rtl_priv *rtlpriv = rtl_priv(hw);
  962. if (_rtl8723ae_set_media_status(hw, type))
  963. return -EOPNOTSUPP;
  964. if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
  965. if (type != NL80211_IFTYPE_AP)
  966. rtl8723ae_set_check_bssid(hw, true);
  967. } else {
  968. rtl8723ae_set_check_bssid(hw, false);
  969. }
  970. return 0;
  971. }
  972. /* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
  973. void rtl8723ae_set_qos(struct ieee80211_hw *hw, int aci)
  974. {
  975. struct rtl_priv *rtlpriv = rtl_priv(hw);
  976. rtl8723_dm_init_edca_turbo(hw);
  977. switch (aci) {
  978. case AC1_BK:
  979. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
  980. break;
  981. case AC0_BE:
  982. /* rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4ac_param); */
  983. break;
  984. case AC2_VI:
  985. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
  986. break;
  987. case AC3_VO:
  988. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
  989. break;
  990. default:
  991. RT_ASSERT(false, "invalid aci: %d !\n", aci);
  992. break;
  993. }
  994. }
  995. void rtl8723ae_enable_interrupt(struct ieee80211_hw *hw)
  996. {
  997. struct rtl_priv *rtlpriv = rtl_priv(hw);
  998. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  999. rtl_write_dword(rtlpriv, 0x3a8, rtlpci->irq_mask[0] & 0xFFFFFFFF);
  1000. rtl_write_dword(rtlpriv, 0x3ac, rtlpci->irq_mask[1] & 0xFFFFFFFF);
  1001. rtlpci->irq_enabled = true;
  1002. }
  1003. void rtl8723ae_disable_interrupt(struct ieee80211_hw *hw)
  1004. {
  1005. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1006. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1007. rtl_write_dword(rtlpriv, 0x3a8, IMR8190_DISABLED);
  1008. rtl_write_dword(rtlpriv, 0x3ac, IMR8190_DISABLED);
  1009. rtlpci->irq_enabled = false;
  1010. synchronize_irq(rtlpci->pdev->irq);
  1011. }
  1012. static void _rtl8723ae_poweroff_adapter(struct ieee80211_hw *hw)
  1013. {
  1014. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1015. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1016. u8 u1tmp;
  1017. /* Combo (PCIe + USB) Card and PCIe-MF Card */
  1018. /* 1. Run LPS WL RFOFF flow */
  1019. rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  1020. PWR_INTF_PCI_MSK, Rtl8723_NIC_LPS_ENTER_FLOW);
  1021. /* 2. 0x1F[7:0] = 0 */
  1022. /* turn off RF */
  1023. rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
  1024. if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) && rtlhal->fw_ready)
  1025. rtl8723ae_firmware_selfreset(hw);
  1026. /* Reset MCU. Suggested by Filen. */
  1027. u1tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN+1);
  1028. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN+1, (u1tmp & (~BIT(2))));
  1029. /* g. MCUFWDL 0x80[1:0]=0 */
  1030. /* reset MCU ready status */
  1031. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
  1032. /* HW card disable configuration. */
  1033. rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  1034. PWR_INTF_PCI_MSK, Rtl8723_NIC_DISABLE_FLOW);
  1035. /* Reset MCU IO Wrapper */
  1036. u1tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
  1037. rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, (u1tmp & (~BIT(0))));
  1038. u1tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
  1039. rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, u1tmp | BIT(0));
  1040. /* 7. RSV_CTRL 0x1C[7:0] = 0x0E */
  1041. /* lock ISO/CLK/Power control register */
  1042. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
  1043. }
  1044. void rtl8723ae_card_disable(struct ieee80211_hw *hw)
  1045. {
  1046. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1047. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1048. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1049. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1050. enum nl80211_iftype opmode;
  1051. mac->link_state = MAC80211_NOLINK;
  1052. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1053. _rtl8723ae_set_media_status(hw, opmode);
  1054. if (rtlpci->driver_is_goingto_unload ||
  1055. ppsc->rfoff_reason > RF_CHANGE_BY_PS)
  1056. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1057. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1058. _rtl8723ae_poweroff_adapter(hw);
  1059. /* after power off we should do iqk again */
  1060. rtlpriv->phy.iqk_initialized = false;
  1061. }
  1062. void rtl8723ae_interrupt_recognized(struct ieee80211_hw *hw,
  1063. u32 *p_inta, u32 *p_intb)
  1064. {
  1065. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1066. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1067. *p_inta = rtl_read_dword(rtlpriv, 0x3a0) & rtlpci->irq_mask[0];
  1068. rtl_write_dword(rtlpriv, 0x3a0, *p_inta);
  1069. }
  1070. void rtl8723ae_set_beacon_related_registers(struct ieee80211_hw *hw)
  1071. {
  1072. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1073. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1074. u16 bcn_interval, atim_window;
  1075. bcn_interval = mac->beacon_interval;
  1076. atim_window = 2; /*FIX MERGE */
  1077. rtl8723ae_disable_interrupt(hw);
  1078. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1079. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1080. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
  1081. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
  1082. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
  1083. rtl_write_byte(rtlpriv, 0x606, 0x30);
  1084. rtl8723ae_enable_interrupt(hw);
  1085. }
  1086. void rtl8723ae_set_beacon_interval(struct ieee80211_hw *hw)
  1087. {
  1088. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1089. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1090. u16 bcn_interval = mac->beacon_interval;
  1091. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
  1092. "beacon_interval:%d\n", bcn_interval);
  1093. rtl8723ae_disable_interrupt(hw);
  1094. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1095. rtl8723ae_enable_interrupt(hw);
  1096. }
  1097. void rtl8723ae_update_interrupt_mask(struct ieee80211_hw *hw,
  1098. u32 add_msr, u32 rm_msr)
  1099. {
  1100. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1101. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1102. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
  1103. "add_msr:%x, rm_msr:%x\n", add_msr, rm_msr);
  1104. if (add_msr)
  1105. rtlpci->irq_mask[0] |= add_msr;
  1106. if (rm_msr)
  1107. rtlpci->irq_mask[0] &= (~rm_msr);
  1108. rtl8723ae_disable_interrupt(hw);
  1109. rtl8723ae_enable_interrupt(hw);
  1110. }
  1111. static u8 _rtl8723ae_get_chnl_group(u8 chnl)
  1112. {
  1113. u8 group;
  1114. if (chnl < 3)
  1115. group = 0;
  1116. else if (chnl < 9)
  1117. group = 1;
  1118. else
  1119. group = 2;
  1120. return group;
  1121. }
  1122. static void _rtl8723ae_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  1123. bool autoload_fail,
  1124. u8 *hwinfo)
  1125. {
  1126. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1127. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1128. u8 rf_path, index, tempval;
  1129. u16 i;
  1130. for (rf_path = 0; rf_path < 1; rf_path++) {
  1131. for (i = 0; i < 3; i++) {
  1132. if (!autoload_fail) {
  1133. rtlefuse->eeprom_chnlarea_txpwr_cck
  1134. [rf_path][i] =
  1135. hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
  1136. rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
  1137. [rf_path][i] =
  1138. hwinfo[EEPROM_TXPOWERHT40_1S + rf_path *
  1139. 3 + i];
  1140. } else {
  1141. rtlefuse->eeprom_chnlarea_txpwr_cck
  1142. [rf_path][i] =
  1143. EEPROM_DEFAULT_TXPOWERLEVEL;
  1144. rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
  1145. [rf_path][i] =
  1146. EEPROM_DEFAULT_TXPOWERLEVEL;
  1147. }
  1148. }
  1149. }
  1150. for (i = 0; i < 3; i++) {
  1151. if (!autoload_fail)
  1152. tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
  1153. else
  1154. tempval = EEPROM_DEFAULT_HT40_2SDIFF;
  1155. rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_A][i] =
  1156. (tempval & 0xf);
  1157. rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_B][i] =
  1158. ((tempval & 0xf0) >> 4);
  1159. }
  1160. for (rf_path = 0; rf_path < 2; rf_path++)
  1161. for (i = 0; i < 3; i++)
  1162. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1163. "RF(%d) EEPROM CCK Area(%d) = 0x%x\n", rf_path,
  1164. i, rtlefuse->eeprom_chnlarea_txpwr_cck
  1165. [rf_path][i]);
  1166. for (rf_path = 0; rf_path < 2; rf_path++)
  1167. for (i = 0; i < 3; i++)
  1168. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1169. "RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
  1170. rf_path, i,
  1171. rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
  1172. [rf_path][i]);
  1173. for (rf_path = 0; rf_path < 2; rf_path++)
  1174. for (i = 0; i < 3; i++)
  1175. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1176. "RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
  1177. rf_path, i,
  1178. rtlefuse->eprom_chnl_txpwr_ht40_2sdf
  1179. [rf_path][i]);
  1180. for (rf_path = 0; rf_path < 2; rf_path++) {
  1181. for (i = 0; i < 14; i++) {
  1182. index = _rtl8723ae_get_chnl_group((u8) i);
  1183. rtlefuse->txpwrlevel_cck[rf_path][i] =
  1184. rtlefuse->eeprom_chnlarea_txpwr_cck
  1185. [rf_path][index];
  1186. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  1187. rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
  1188. [rf_path][index];
  1189. if ((rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
  1190. [rf_path][index] -
  1191. rtlefuse->eprom_chnl_txpwr_ht40_2sdf[rf_path]
  1192. [index]) > 0) {
  1193. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
  1194. rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
  1195. [rf_path][index] -
  1196. rtlefuse->eprom_chnl_txpwr_ht40_2sdf
  1197. [rf_path][index];
  1198. } else {
  1199. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
  1200. }
  1201. }
  1202. for (i = 0; i < 14; i++) {
  1203. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1204. "RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = "
  1205. "[0x%x / 0x%x / 0x%x]\n", rf_path, i,
  1206. rtlefuse->txpwrlevel_cck[rf_path][i],
  1207. rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
  1208. rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
  1209. }
  1210. }
  1211. for (i = 0; i < 3; i++) {
  1212. if (!autoload_fail) {
  1213. rtlefuse->eeprom_pwrlimit_ht40[i] =
  1214. hwinfo[EEPROM_TXPWR_GROUP + i];
  1215. rtlefuse->eeprom_pwrlimit_ht20[i] =
  1216. hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
  1217. } else {
  1218. rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
  1219. rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
  1220. }
  1221. }
  1222. for (rf_path = 0; rf_path < 2; rf_path++) {
  1223. for (i = 0; i < 14; i++) {
  1224. index = _rtl8723ae_get_chnl_group((u8) i);
  1225. if (rf_path == RF90_PATH_A) {
  1226. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1227. (rtlefuse->eeprom_pwrlimit_ht20[index] &
  1228. 0xf);
  1229. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1230. (rtlefuse->eeprom_pwrlimit_ht40[index] &
  1231. 0xf);
  1232. } else if (rf_path == RF90_PATH_B) {
  1233. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1234. ((rtlefuse->eeprom_pwrlimit_ht20[index] &
  1235. 0xf0) >> 4);
  1236. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1237. ((rtlefuse->eeprom_pwrlimit_ht40[index] &
  1238. 0xf0) >> 4);
  1239. }
  1240. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1241. "RF-%d pwrgroup_ht20[%d] = 0x%x\n", rf_path, i,
  1242. rtlefuse->pwrgroup_ht20[rf_path][i]);
  1243. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1244. "RF-%d pwrgroup_ht40[%d] = 0x%x\n", rf_path, i,
  1245. rtlefuse->pwrgroup_ht40[rf_path][i]);
  1246. }
  1247. }
  1248. for (i = 0; i < 14; i++) {
  1249. index = _rtl8723ae_get_chnl_group((u8) i);
  1250. if (!autoload_fail)
  1251. tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
  1252. else
  1253. tempval = EEPROM_DEFAULT_HT20_DIFF;
  1254. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
  1255. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
  1256. ((tempval >> 4) & 0xF);
  1257. if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
  1258. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
  1259. if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
  1260. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
  1261. index = _rtl8723ae_get_chnl_group((u8) i);
  1262. if (!autoload_fail)
  1263. tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
  1264. else
  1265. tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
  1266. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
  1267. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
  1268. ((tempval >> 4) & 0xF);
  1269. }
  1270. rtlefuse->legacy_ht_txpowerdiff =
  1271. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
  1272. for (i = 0; i < 14; i++)
  1273. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1274. "RF-A Ht20 to HT40 Diff[%d] = 0x%x\n", i,
  1275. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
  1276. for (i = 0; i < 14; i++)
  1277. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1278. "RF-A Legacy to Ht40 Diff[%d] = 0x%x\n", i,
  1279. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
  1280. for (i = 0; i < 14; i++)
  1281. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1282. "RF-B Ht20 to HT40 Diff[%d] = 0x%x\n", i,
  1283. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
  1284. for (i = 0; i < 14; i++)
  1285. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1286. "RF-B Legacy to HT40 Diff[%d] = 0x%x\n", i,
  1287. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
  1288. if (!autoload_fail)
  1289. rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
  1290. else
  1291. rtlefuse->eeprom_regulatory = 0;
  1292. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1293. "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
  1294. if (!autoload_fail)
  1295. rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
  1296. else
  1297. rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
  1298. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1299. "TSSI_A = 0x%x, TSSI_B = 0x%x\n",
  1300. rtlefuse->eeprom_tssi[RF90_PATH_A],
  1301. rtlefuse->eeprom_tssi[RF90_PATH_B]);
  1302. if (!autoload_fail)
  1303. tempval = hwinfo[EEPROM_THERMAL_METER];
  1304. else
  1305. tempval = EEPROM_DEFAULT_THERMALMETER;
  1306. rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
  1307. if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
  1308. rtlefuse->apk_thermalmeterignore = true;
  1309. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  1310. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1311. "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
  1312. }
  1313. static void _rtl8723ae_read_adapter_info(struct ieee80211_hw *hw,
  1314. bool pseudo_test)
  1315. {
  1316. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1317. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1318. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1319. u16 i, usvalue;
  1320. u8 hwinfo[HWSET_MAX_SIZE];
  1321. u16 eeprom_id;
  1322. if (pseudo_test) {
  1323. /* need add */
  1324. return;
  1325. }
  1326. if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
  1327. rtl_efuse_shadow_map_update(hw);
  1328. memcpy(hwinfo, &rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
  1329. HWSET_MAX_SIZE);
  1330. } else if (rtlefuse->epromtype == EEPROM_93C46) {
  1331. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1332. "RTL819X Not boot from eeprom, check it !!");
  1333. }
  1334. RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, ("MAP\n"),
  1335. hwinfo, HWSET_MAX_SIZE);
  1336. eeprom_id = *((u16 *)&hwinfo[0]);
  1337. if (eeprom_id != RTL8190_EEPROM_ID) {
  1338. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1339. "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
  1340. rtlefuse->autoload_failflag = true;
  1341. } else {
  1342. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1343. rtlefuse->autoload_failflag = false;
  1344. }
  1345. if (rtlefuse->autoload_failflag == true)
  1346. return;
  1347. rtlefuse->eeprom_vid = *(u16 *) &hwinfo[EEPROM_VID];
  1348. rtlefuse->eeprom_did = *(u16 *) &hwinfo[EEPROM_DID];
  1349. rtlefuse->eeprom_svid = *(u16 *) &hwinfo[EEPROM_SVID];
  1350. rtlefuse->eeprom_smid = *(u16 *) &hwinfo[EEPROM_SMID];
  1351. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1352. "EEPROMId = 0x%4x\n", eeprom_id);
  1353. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1354. "EEPROM VID = 0x%4x\n", rtlefuse->eeprom_vid);
  1355. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1356. "EEPROM DID = 0x%4x\n", rtlefuse->eeprom_did);
  1357. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1358. "EEPROM SVID = 0x%4x\n", rtlefuse->eeprom_svid);
  1359. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1360. "EEPROM SMID = 0x%4x\n", rtlefuse->eeprom_smid);
  1361. for (i = 0; i < 6; i += 2) {
  1362. usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
  1363. *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
  1364. }
  1365. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1366. "dev_addr: %pM\n", rtlefuse->dev_addr);
  1367. _rtl8723ae_read_txpower_info_from_hwpg(hw,
  1368. rtlefuse->autoload_failflag, hwinfo);
  1369. rtl8723ae_read_bt_coexist_info_from_hwpg(hw,
  1370. rtlefuse->autoload_failflag, hwinfo);
  1371. rtlefuse->eeprom_channelplan = hwinfo[EEPROM_CHANNELPLAN];
  1372. rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
  1373. rtlefuse->txpwr_fromeprom = true;
  1374. rtlefuse->eeprom_oemid = hwinfo[EEPROM_CUSTOMER_ID];
  1375. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1376. "EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid);
  1377. /* set channel paln to world wide 13 */
  1378. rtlefuse->channel_plan = COUNTRY_CODE_WORLD_WIDE_13;
  1379. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  1380. switch (rtlefuse->eeprom_oemid) {
  1381. case EEPROM_CID_DEFAULT:
  1382. if (rtlefuse->eeprom_did == 0x8176) {
  1383. if (CHK_SVID_SMID(0x10EC, 0x6151) ||
  1384. CHK_SVID_SMID(0x10EC, 0x6152) ||
  1385. CHK_SVID_SMID(0x10EC, 0x6154) ||
  1386. CHK_SVID_SMID(0x10EC, 0x6155) ||
  1387. CHK_SVID_SMID(0x10EC, 0x6177) ||
  1388. CHK_SVID_SMID(0x10EC, 0x6178) ||
  1389. CHK_SVID_SMID(0x10EC, 0x6179) ||
  1390. CHK_SVID_SMID(0x10EC, 0x6180) ||
  1391. CHK_SVID_SMID(0x10EC, 0x8151) ||
  1392. CHK_SVID_SMID(0x10EC, 0x8152) ||
  1393. CHK_SVID_SMID(0x10EC, 0x8154) ||
  1394. CHK_SVID_SMID(0x10EC, 0x8155) ||
  1395. CHK_SVID_SMID(0x10EC, 0x8181) ||
  1396. CHK_SVID_SMID(0x10EC, 0x8182) ||
  1397. CHK_SVID_SMID(0x10EC, 0x8184) ||
  1398. CHK_SVID_SMID(0x10EC, 0x8185) ||
  1399. CHK_SVID_SMID(0x10EC, 0x9151) ||
  1400. CHK_SVID_SMID(0x10EC, 0x9152) ||
  1401. CHK_SVID_SMID(0x10EC, 0x9154) ||
  1402. CHK_SVID_SMID(0x10EC, 0x9155) ||
  1403. CHK_SVID_SMID(0x10EC, 0x9181) ||
  1404. CHK_SVID_SMID(0x10EC, 0x9182) ||
  1405. CHK_SVID_SMID(0x10EC, 0x9184) ||
  1406. CHK_SVID_SMID(0x10EC, 0x9185))
  1407. rtlhal->oem_id = RT_CID_TOSHIBA;
  1408. else if (rtlefuse->eeprom_svid == 0x1025)
  1409. rtlhal->oem_id = RT_CID_819X_ACER;
  1410. else if (CHK_SVID_SMID(0x10EC, 0x6191) ||
  1411. CHK_SVID_SMID(0x10EC, 0x6192) ||
  1412. CHK_SVID_SMID(0x10EC, 0x6193) ||
  1413. CHK_SVID_SMID(0x10EC, 0x7191) ||
  1414. CHK_SVID_SMID(0x10EC, 0x7192) ||
  1415. CHK_SVID_SMID(0x10EC, 0x7193) ||
  1416. CHK_SVID_SMID(0x10EC, 0x8191) ||
  1417. CHK_SVID_SMID(0x10EC, 0x8192) ||
  1418. CHK_SVID_SMID(0x10EC, 0x8193))
  1419. rtlhal->oem_id = RT_CID_819X_SAMSUNG;
  1420. else if (CHK_SVID_SMID(0x10EC, 0x8195) ||
  1421. CHK_SVID_SMID(0x10EC, 0x9195) ||
  1422. CHK_SVID_SMID(0x10EC, 0x7194) ||
  1423. CHK_SVID_SMID(0x10EC, 0x8200) ||
  1424. CHK_SVID_SMID(0x10EC, 0x8201) ||
  1425. CHK_SVID_SMID(0x10EC, 0x8202) ||
  1426. CHK_SVID_SMID(0x10EC, 0x9200))
  1427. rtlhal->oem_id = RT_CID_819X_LENOVO;
  1428. else if (CHK_SVID_SMID(0x10EC, 0x8197) ||
  1429. CHK_SVID_SMID(0x10EC, 0x9196))
  1430. rtlhal->oem_id = RT_CID_819X_CLEVO;
  1431. else if (CHK_SVID_SMID(0x1028, 0x8194) ||
  1432. CHK_SVID_SMID(0x1028, 0x8198) ||
  1433. CHK_SVID_SMID(0x1028, 0x9197) ||
  1434. CHK_SVID_SMID(0x1028, 0x9198))
  1435. rtlhal->oem_id = RT_CID_819X_DELL;
  1436. else if (CHK_SVID_SMID(0x103C, 0x1629))
  1437. rtlhal->oem_id = RT_CID_819X_HP;
  1438. else if (CHK_SVID_SMID(0x1A32, 0x2315))
  1439. rtlhal->oem_id = RT_CID_819X_QMI;
  1440. else if (CHK_SVID_SMID(0x10EC, 0x8203))
  1441. rtlhal->oem_id = RT_CID_819X_PRONETS;
  1442. else if (CHK_SVID_SMID(0x1043, 0x84B5))
  1443. rtlhal->oem_id =
  1444. RT_CID_819X_EDIMAX_ASUS;
  1445. else
  1446. rtlhal->oem_id = RT_CID_DEFAULT;
  1447. } else if (rtlefuse->eeprom_did == 0x8178) {
  1448. if (CHK_SVID_SMID(0x10EC, 0x6181) ||
  1449. CHK_SVID_SMID(0x10EC, 0x6182) ||
  1450. CHK_SVID_SMID(0x10EC, 0x6184) ||
  1451. CHK_SVID_SMID(0x10EC, 0x6185) ||
  1452. CHK_SVID_SMID(0x10EC, 0x7181) ||
  1453. CHK_SVID_SMID(0x10EC, 0x7182) ||
  1454. CHK_SVID_SMID(0x10EC, 0x7184) ||
  1455. CHK_SVID_SMID(0x10EC, 0x7185) ||
  1456. CHK_SVID_SMID(0x10EC, 0x8181) ||
  1457. CHK_SVID_SMID(0x10EC, 0x8182) ||
  1458. CHK_SVID_SMID(0x10EC, 0x8184) ||
  1459. CHK_SVID_SMID(0x10EC, 0x8185) ||
  1460. CHK_SVID_SMID(0x10EC, 0x9181) ||
  1461. CHK_SVID_SMID(0x10EC, 0x9182) ||
  1462. CHK_SVID_SMID(0x10EC, 0x9184) ||
  1463. CHK_SVID_SMID(0x10EC, 0x9185))
  1464. rtlhal->oem_id = RT_CID_TOSHIBA;
  1465. else if (rtlefuse->eeprom_svid == 0x1025)
  1466. rtlhal->oem_id = RT_CID_819X_ACER;
  1467. else if (CHK_SVID_SMID(0x10EC, 0x8186))
  1468. rtlhal->oem_id = RT_CID_819X_PRONETS;
  1469. else if (CHK_SVID_SMID(0x1043, 0x8486))
  1470. rtlhal->oem_id =
  1471. RT_CID_819X_EDIMAX_ASUS;
  1472. else
  1473. rtlhal->oem_id = RT_CID_DEFAULT;
  1474. } else {
  1475. rtlhal->oem_id = RT_CID_DEFAULT;
  1476. }
  1477. break;
  1478. case EEPROM_CID_TOSHIBA:
  1479. rtlhal->oem_id = RT_CID_TOSHIBA;
  1480. break;
  1481. case EEPROM_CID_CCX:
  1482. rtlhal->oem_id = RT_CID_CCX;
  1483. break;
  1484. case EEPROM_CID_QMI:
  1485. rtlhal->oem_id = RT_CID_819X_QMI;
  1486. break;
  1487. case EEPROM_CID_WHQL:
  1488. break;
  1489. default:
  1490. rtlhal->oem_id = RT_CID_DEFAULT;
  1491. break;
  1492. }
  1493. }
  1494. }
  1495. static void _rtl8723ae_hal_customized_behavior(struct ieee80211_hw *hw)
  1496. {
  1497. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1498. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1499. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1500. pcipriv->ledctl.led_opendrain = true;
  1501. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1502. "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
  1503. }
  1504. void rtl8723ae_read_eeprom_info(struct ieee80211_hw *hw)
  1505. {
  1506. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1507. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1508. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1509. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1510. u8 tmp_u1b;
  1511. u32 value32;
  1512. value32 = rtl_read_dword(rtlpriv, rtlpriv->cfg->maps[EFUSE_TEST]);
  1513. value32 = (value32 & ~EFUSE_SEL_MASK) | EFUSE_SEL(EFUSE_WIFI_SEL_0);
  1514. rtl_write_dword(rtlpriv, rtlpriv->cfg->maps[EFUSE_TEST], value32);
  1515. rtlhal->version = _rtl8723ae_read_chip_version(hw);
  1516. if (get_rf_type(rtlphy) == RF_1T1R)
  1517. rtlpriv->dm.rfpath_rxenable[0] = true;
  1518. else
  1519. rtlpriv->dm.rfpath_rxenable[0] =
  1520. rtlpriv->dm.rfpath_rxenable[1] = true;
  1521. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
  1522. rtlhal->version);
  1523. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  1524. if (tmp_u1b & BIT(4)) {
  1525. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
  1526. rtlefuse->epromtype = EEPROM_93C46;
  1527. } else {
  1528. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
  1529. rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
  1530. }
  1531. if (tmp_u1b & BIT(5)) {
  1532. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1533. rtlefuse->autoload_failflag = false;
  1534. _rtl8723ae_read_adapter_info(hw, false);
  1535. } else {
  1536. rtlefuse->autoload_failflag = true;
  1537. _rtl8723ae_read_adapter_info(hw, false);
  1538. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Autoload ERR!!\n");
  1539. }
  1540. _rtl8723ae_hal_customized_behavior(hw);
  1541. }
  1542. static void rtl8723ae_update_hal_rate_table(struct ieee80211_hw *hw,
  1543. struct ieee80211_sta *sta)
  1544. {
  1545. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1546. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1547. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1548. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1549. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1550. u32 ratr_value;
  1551. u8 ratr_index = 0;
  1552. u8 nmode = mac->ht_enable;
  1553. u8 mimo_ps = IEEE80211_SMPS_OFF;
  1554. u8 curtxbw_40mhz = mac->bw_40;
  1555. u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1556. 1 : 0;
  1557. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1558. 1 : 0;
  1559. enum wireless_mode wirelessmode = mac->mode;
  1560. if (rtlhal->current_bandtype == BAND_ON_5G)
  1561. ratr_value = sta->supp_rates[1] << 4;
  1562. else
  1563. ratr_value = sta->supp_rates[0];
  1564. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  1565. ratr_value = 0xfff;
  1566. ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1567. sta->ht_cap.mcs.rx_mask[0] << 12);
  1568. switch (wirelessmode) {
  1569. case WIRELESS_MODE_B:
  1570. if (ratr_value & 0x0000000c)
  1571. ratr_value &= 0x0000000d;
  1572. else
  1573. ratr_value &= 0x0000000f;
  1574. break;
  1575. case WIRELESS_MODE_G:
  1576. ratr_value &= 0x00000FF5;
  1577. break;
  1578. case WIRELESS_MODE_N_24G:
  1579. case WIRELESS_MODE_N_5G:
  1580. nmode = 1;
  1581. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  1582. ratr_value &= 0x0007F005;
  1583. } else {
  1584. u32 ratr_mask;
  1585. if (get_rf_type(rtlphy) == RF_1T2R ||
  1586. get_rf_type(rtlphy) == RF_1T1R)
  1587. ratr_mask = 0x000ff005;
  1588. else
  1589. ratr_mask = 0x0f0ff005;
  1590. ratr_value &= ratr_mask;
  1591. }
  1592. break;
  1593. default:
  1594. if (rtlphy->rf_type == RF_1T2R)
  1595. ratr_value &= 0x000ff0ff;
  1596. else
  1597. ratr_value &= 0x0f0ff0ff;
  1598. break;
  1599. }
  1600. if ((pcipriv->bt_coexist.bt_coexistence) &&
  1601. (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) &&
  1602. (pcipriv->bt_coexist.bt_cur_state) &&
  1603. (pcipriv->bt_coexist.bt_ant_isolation) &&
  1604. ((pcipriv->bt_coexist.bt_service == BT_SCO) ||
  1605. (pcipriv->bt_coexist.bt_service == BT_BUSY)))
  1606. ratr_value &= 0x0fffcfc0;
  1607. else
  1608. ratr_value &= 0x0FFFFFFF;
  1609. if (nmode && ((curtxbw_40mhz && curshortgi_40mhz) ||
  1610. (!curtxbw_40mhz && curshortgi_20mhz)))
  1611. ratr_value |= 0x10000000;
  1612. rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
  1613. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1614. "%x\n", rtl_read_dword(rtlpriv, REG_ARFR0));
  1615. }
  1616. static void rtl8723ae_update_hal_rate_mask(struct ieee80211_hw *hw,
  1617. struct ieee80211_sta *sta, u8 rssi_level)
  1618. {
  1619. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1620. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1621. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1622. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1623. struct rtl_sta_info *sta_entry = NULL;
  1624. u32 ratr_bitmap;
  1625. u8 ratr_index;
  1626. u8 curtxbw_40mhz = (sta->bandwidth >= IEEE80211_STA_RX_BW_40) ? 1 : 0;
  1627. u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1628. 1 : 0;
  1629. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1630. 1 : 0;
  1631. enum wireless_mode wirelessmode = 0;
  1632. bool shortgi = false;
  1633. u8 rate_mask[5];
  1634. u8 macid = 0;
  1635. u8 mimo_ps = IEEE80211_SMPS_OFF;
  1636. sta_entry = (struct rtl_sta_info *) sta->drv_priv;
  1637. wirelessmode = sta_entry->wireless_mode;
  1638. if (mac->opmode == NL80211_IFTYPE_STATION)
  1639. curtxbw_40mhz = mac->bw_40;
  1640. else if (mac->opmode == NL80211_IFTYPE_AP ||
  1641. mac->opmode == NL80211_IFTYPE_ADHOC)
  1642. macid = sta->aid + 1;
  1643. if (rtlhal->current_bandtype == BAND_ON_5G)
  1644. ratr_bitmap = sta->supp_rates[1] << 4;
  1645. else
  1646. ratr_bitmap = sta->supp_rates[0];
  1647. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  1648. ratr_bitmap = 0xfff;
  1649. ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1650. sta->ht_cap.mcs.rx_mask[0] << 12);
  1651. switch (wirelessmode) {
  1652. case WIRELESS_MODE_B:
  1653. ratr_index = RATR_INX_WIRELESS_B;
  1654. if (ratr_bitmap & 0x0000000c)
  1655. ratr_bitmap &= 0x0000000d;
  1656. else
  1657. ratr_bitmap &= 0x0000000f;
  1658. break;
  1659. case WIRELESS_MODE_G:
  1660. ratr_index = RATR_INX_WIRELESS_GB;
  1661. if (rssi_level == 1)
  1662. ratr_bitmap &= 0x00000f00;
  1663. else if (rssi_level == 2)
  1664. ratr_bitmap &= 0x00000ff0;
  1665. else
  1666. ratr_bitmap &= 0x00000ff5;
  1667. break;
  1668. case WIRELESS_MODE_A:
  1669. ratr_index = RATR_INX_WIRELESS_A;
  1670. ratr_bitmap &= 0x00000ff0;
  1671. break;
  1672. case WIRELESS_MODE_N_24G:
  1673. case WIRELESS_MODE_N_5G:
  1674. ratr_index = RATR_INX_WIRELESS_NGB;
  1675. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  1676. if (rssi_level == 1)
  1677. ratr_bitmap &= 0x00070000;
  1678. else if (rssi_level == 2)
  1679. ratr_bitmap &= 0x0007f000;
  1680. else
  1681. ratr_bitmap &= 0x0007f005;
  1682. } else {
  1683. if (rtlphy->rf_type == RF_1T2R ||
  1684. rtlphy->rf_type == RF_1T1R) {
  1685. if (curtxbw_40mhz) {
  1686. if (rssi_level == 1)
  1687. ratr_bitmap &= 0x000f0000;
  1688. else if (rssi_level == 2)
  1689. ratr_bitmap &= 0x000ff000;
  1690. else
  1691. ratr_bitmap &= 0x000ff015;
  1692. } else {
  1693. if (rssi_level == 1)
  1694. ratr_bitmap &= 0x000f0000;
  1695. else if (rssi_level == 2)
  1696. ratr_bitmap &= 0x000ff000;
  1697. else
  1698. ratr_bitmap &= 0x000ff005;
  1699. }
  1700. } else {
  1701. if (curtxbw_40mhz) {
  1702. if (rssi_level == 1)
  1703. ratr_bitmap &= 0x0f0f0000;
  1704. else if (rssi_level == 2)
  1705. ratr_bitmap &= 0x0f0ff000;
  1706. else
  1707. ratr_bitmap &= 0x0f0ff015;
  1708. } else {
  1709. if (rssi_level == 1)
  1710. ratr_bitmap &= 0x0f0f0000;
  1711. else if (rssi_level == 2)
  1712. ratr_bitmap &= 0x0f0ff000;
  1713. else
  1714. ratr_bitmap &= 0x0f0ff005;
  1715. }
  1716. }
  1717. }
  1718. if ((curtxbw_40mhz && curshortgi_40mhz) ||
  1719. (!curtxbw_40mhz && curshortgi_20mhz)) {
  1720. if (macid == 0)
  1721. shortgi = true;
  1722. else if (macid == 1)
  1723. shortgi = false;
  1724. }
  1725. break;
  1726. default:
  1727. ratr_index = RATR_INX_WIRELESS_NGB;
  1728. if (rtlphy->rf_type == RF_1T2R)
  1729. ratr_bitmap &= 0x000ff0ff;
  1730. else
  1731. ratr_bitmap &= 0x0f0ff0ff;
  1732. break;
  1733. }
  1734. sta_entry->ratr_index = ratr_index;
  1735. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1736. "ratr_bitmap :%x\n", ratr_bitmap);
  1737. /* convert ratr_bitmap to le byte array */
  1738. rate_mask[0] = ratr_bitmap;
  1739. rate_mask[1] = (ratr_bitmap >>= 8);
  1740. rate_mask[2] = (ratr_bitmap >>= 8);
  1741. rate_mask[3] = ((ratr_bitmap >> 8) & 0x0f) | (ratr_index << 4);
  1742. rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
  1743. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1744. "Rate_index:%x, ratr_bitmap: %*phC\n",
  1745. ratr_index, 5, rate_mask);
  1746. rtl8723ae_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
  1747. }
  1748. void rtl8723ae_update_hal_rate_tbl(struct ieee80211_hw *hw,
  1749. struct ieee80211_sta *sta, u8 rssi_level)
  1750. {
  1751. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1752. if (rtlpriv->dm.useramask)
  1753. rtl8723ae_update_hal_rate_mask(hw, sta, rssi_level);
  1754. else
  1755. rtl8723ae_update_hal_rate_table(hw, sta);
  1756. }
  1757. void rtl8723ae_update_channel_access_setting(struct ieee80211_hw *hw)
  1758. {
  1759. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1760. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1761. u16 sifs_timer;
  1762. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME, &mac->slot_time);
  1763. if (!mac->ht_enable)
  1764. sifs_timer = 0x0a0a;
  1765. else
  1766. sifs_timer = 0x1010;
  1767. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  1768. }
  1769. bool rtl8723ae_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
  1770. {
  1771. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1772. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1773. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1774. enum rf_pwrstate e_rfpowerstate_toset;
  1775. u8 u1tmp;
  1776. bool actuallyset = false;
  1777. if (rtlpriv->rtlhal.being_init_adapter)
  1778. return false;
  1779. if (ppsc->swrf_processing)
  1780. return false;
  1781. spin_lock(&rtlpriv->locks.rf_ps_lock);
  1782. if (ppsc->rfchange_inprogress) {
  1783. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1784. return false;
  1785. } else {
  1786. ppsc->rfchange_inprogress = true;
  1787. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1788. }
  1789. rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL_2,
  1790. rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL_2)&~(BIT(1)));
  1791. u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL_2);
  1792. if (rtlphy->polarity_ctl)
  1793. e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFOFF : ERFON;
  1794. else
  1795. e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFON : ERFOFF;
  1796. if ((ppsc->hwradiooff == true) && (e_rfpowerstate_toset == ERFON)) {
  1797. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1798. "GPIOChangeRF - HW Radio ON, RF ON\n");
  1799. e_rfpowerstate_toset = ERFON;
  1800. ppsc->hwradiooff = false;
  1801. actuallyset = true;
  1802. } else if ((ppsc->hwradiooff == false)
  1803. && (e_rfpowerstate_toset == ERFOFF)) {
  1804. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1805. "GPIOChangeRF - HW Radio OFF, RF OFF\n");
  1806. e_rfpowerstate_toset = ERFOFF;
  1807. ppsc->hwradiooff = true;
  1808. actuallyset = true;
  1809. }
  1810. if (actuallyset) {
  1811. spin_lock(&rtlpriv->locks.rf_ps_lock);
  1812. ppsc->rfchange_inprogress = false;
  1813. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1814. } else {
  1815. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
  1816. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1817. spin_lock(&rtlpriv->locks.rf_ps_lock);
  1818. ppsc->rfchange_inprogress = false;
  1819. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1820. }
  1821. *valid = 1;
  1822. return !ppsc->hwradiooff;
  1823. }
  1824. void rtl8723ae_set_key(struct ieee80211_hw *hw, u32 key_index,
  1825. u8 *p_macaddr, bool is_group, u8 enc_algo,
  1826. bool is_wepkey, bool clear_all)
  1827. {
  1828. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1829. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1830. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1831. u8 *macaddr = p_macaddr;
  1832. u32 entry_id = 0;
  1833. bool is_pairwise = false;
  1834. static u8 cam_const_addr[4][6] = {
  1835. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
  1836. {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
  1837. {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
  1838. {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
  1839. };
  1840. static u8 cam_const_broad[] = {
  1841. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  1842. };
  1843. if (clear_all) {
  1844. u8 idx = 0;
  1845. u8 cam_offset = 0;
  1846. u8 clear_number = 5;
  1847. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
  1848. for (idx = 0; idx < clear_number; idx++) {
  1849. rtl_cam_mark_invalid(hw, cam_offset + idx);
  1850. rtl_cam_empty_entry(hw, cam_offset + idx);
  1851. if (idx < 5) {
  1852. memset(rtlpriv->sec.key_buf[idx], 0,
  1853. MAX_KEY_LEN);
  1854. rtlpriv->sec.key_len[idx] = 0;
  1855. }
  1856. }
  1857. } else {
  1858. switch (enc_algo) {
  1859. case WEP40_ENCRYPTION:
  1860. enc_algo = CAM_WEP40;
  1861. break;
  1862. case WEP104_ENCRYPTION:
  1863. enc_algo = CAM_WEP104;
  1864. break;
  1865. case TKIP_ENCRYPTION:
  1866. enc_algo = CAM_TKIP;
  1867. break;
  1868. case AESCCMP_ENCRYPTION:
  1869. enc_algo = CAM_AES;
  1870. break;
  1871. default:
  1872. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1873. "switch case not processed\n");
  1874. enc_algo = CAM_TKIP;
  1875. break;
  1876. }
  1877. if (is_wepkey || rtlpriv->sec.use_defaultkey) {
  1878. macaddr = cam_const_addr[key_index];
  1879. entry_id = key_index;
  1880. } else {
  1881. if (is_group) {
  1882. macaddr = cam_const_broad;
  1883. entry_id = key_index;
  1884. } else {
  1885. if (mac->opmode == NL80211_IFTYPE_AP) {
  1886. entry_id = rtl_cam_get_free_entry(hw,
  1887. macaddr);
  1888. if (entry_id >= TOTAL_CAM_ENTRY) {
  1889. RT_TRACE(rtlpriv, COMP_SEC,
  1890. DBG_EMERG,
  1891. "Can not find free hw security cam entry\n");
  1892. return;
  1893. }
  1894. } else {
  1895. entry_id = CAM_PAIRWISE_KEY_POSITION;
  1896. }
  1897. key_index = PAIRWISE_KEYIDX;
  1898. is_pairwise = true;
  1899. }
  1900. }
  1901. if (rtlpriv->sec.key_len[key_index] == 0) {
  1902. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1903. "delete one entry, entry_id is %d\n",
  1904. entry_id);
  1905. if (mac->opmode == NL80211_IFTYPE_AP)
  1906. rtl_cam_del_entry(hw, p_macaddr);
  1907. rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
  1908. } else {
  1909. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1910. "add one entry\n");
  1911. if (is_pairwise) {
  1912. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1913. "set Pairwiase key\n");
  1914. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1915. entry_id, enc_algo,
  1916. CAM_CONFIG_NO_USEDK,
  1917. rtlpriv->sec.key_buf[key_index]);
  1918. } else {
  1919. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1920. "set group key\n");
  1921. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  1922. rtl_cam_add_one_entry(hw,
  1923. rtlefuse->dev_addr,
  1924. PAIRWISE_KEYIDX,
  1925. CAM_PAIRWISE_KEY_POSITION,
  1926. enc_algo,
  1927. CAM_CONFIG_NO_USEDK,
  1928. rtlpriv->sec.key_buf
  1929. [entry_id]);
  1930. }
  1931. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1932. entry_id, enc_algo,
  1933. CAM_CONFIG_NO_USEDK,
  1934. rtlpriv->sec.key_buf[entry_id]);
  1935. }
  1936. }
  1937. }
  1938. }
  1939. static void rtl8723ae_bt_var_init(struct ieee80211_hw *hw)
  1940. {
  1941. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1942. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1943. pcipriv->bt_coexist.bt_coexistence =
  1944. pcipriv->bt_coexist.eeprom_bt_coexist;
  1945. pcipriv->bt_coexist.bt_ant_num =
  1946. pcipriv->bt_coexist.eeprom_bt_ant_num;
  1947. pcipriv->bt_coexist.bt_coexist_type =
  1948. pcipriv->bt_coexist.eeprom_bt_type;
  1949. pcipriv->bt_coexist.bt_ant_isolation =
  1950. pcipriv->bt_coexist.eeprom_bt_ant_isol;
  1951. pcipriv->bt_coexist.bt_radio_shared_type =
  1952. pcipriv->bt_coexist.eeprom_bt_radio_shared;
  1953. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1954. "BT Coexistance = 0x%x\n",
  1955. pcipriv->bt_coexist.bt_coexistence);
  1956. if (pcipriv->bt_coexist.bt_coexistence) {
  1957. pcipriv->bt_coexist.bt_busy_traffic = false;
  1958. pcipriv->bt_coexist.bt_traffic_mode_set = false;
  1959. pcipriv->bt_coexist.bt_non_traffic_mode_set = false;
  1960. pcipriv->bt_coexist.cstate = 0;
  1961. pcipriv->bt_coexist.previous_state = 0;
  1962. if (pcipriv->bt_coexist.bt_ant_num == ANT_X2) {
  1963. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1964. "BlueTooth BT_Ant_Num = Antx2\n");
  1965. } else if (pcipriv->bt_coexist.bt_ant_num == ANT_X1) {
  1966. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1967. "BlueTooth BT_Ant_Num = Antx1\n");
  1968. }
  1969. switch (pcipriv->bt_coexist.bt_coexist_type) {
  1970. case BT_2WIRE:
  1971. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1972. "BlueTooth BT_CoexistType = BT_2Wire\n");
  1973. break;
  1974. case BT_ISSC_3WIRE:
  1975. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1976. "BlueTooth BT_CoexistType = BT_ISSC_3Wire\n");
  1977. break;
  1978. case BT_ACCEL:
  1979. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1980. "BlueTooth BT_CoexistType = BT_ACCEL\n");
  1981. break;
  1982. case BT_CSR_BC4:
  1983. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1984. "BlueTooth BT_CoexistType = BT_CSR_BC4\n");
  1985. break;
  1986. case BT_CSR_BC8:
  1987. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1988. "BlueTooth BT_CoexistType = BT_CSR_BC8\n");
  1989. break;
  1990. case BT_RTL8756:
  1991. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1992. "BlueTooth BT_CoexistType = BT_RTL8756\n");
  1993. break;
  1994. default:
  1995. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1996. "BlueTooth BT_CoexistType = Unknown\n");
  1997. break;
  1998. }
  1999. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  2000. "BlueTooth BT_Ant_isolation = %d\n",
  2001. pcipriv->bt_coexist.bt_ant_isolation);
  2002. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  2003. "BT_RadioSharedType = 0x%x\n",
  2004. pcipriv->bt_coexist.bt_radio_shared_type);
  2005. pcipriv->bt_coexist.bt_active_zero_cnt = 0;
  2006. pcipriv->bt_coexist.cur_bt_disabled = false;
  2007. pcipriv->bt_coexist.pre_bt_disabled = false;
  2008. }
  2009. }
  2010. void rtl8723ae_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
  2011. bool auto_load_fail, u8 *hwinfo)
  2012. {
  2013. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  2014. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2015. u8 value;
  2016. u32 tmpu_32;
  2017. if (!auto_load_fail) {
  2018. tmpu_32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
  2019. if (tmpu_32 & BIT(18))
  2020. pcipriv->bt_coexist.eeprom_bt_coexist = 1;
  2021. else
  2022. pcipriv->bt_coexist.eeprom_bt_coexist = 0;
  2023. value = hwinfo[RF_OPTION4];
  2024. pcipriv->bt_coexist.eeprom_bt_type = BT_RTL8723A;
  2025. pcipriv->bt_coexist.eeprom_bt_ant_num = (value & 0x1);
  2026. pcipriv->bt_coexist.eeprom_bt_ant_isol = ((value & 0x10) >> 4);
  2027. pcipriv->bt_coexist.eeprom_bt_radio_shared =
  2028. ((value & 0x20) >> 5);
  2029. } else {
  2030. pcipriv->bt_coexist.eeprom_bt_coexist = 0;
  2031. pcipriv->bt_coexist.eeprom_bt_type = BT_RTL8723A;
  2032. pcipriv->bt_coexist.eeprom_bt_ant_num = ANT_X2;
  2033. pcipriv->bt_coexist.eeprom_bt_ant_isol = 0;
  2034. pcipriv->bt_coexist.eeprom_bt_radio_shared = BT_RADIO_SHARED;
  2035. }
  2036. rtl8723ae_bt_var_init(hw);
  2037. }
  2038. void rtl8723ae_bt_reg_init(struct ieee80211_hw *hw)
  2039. {
  2040. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  2041. /* 0:Low, 1:High, 2:From Efuse. */
  2042. pcipriv->bt_coexist.reg_bt_iso = 2;
  2043. /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
  2044. pcipriv->bt_coexist.reg_bt_sco = 3;
  2045. /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
  2046. pcipriv->bt_coexist.reg_bt_sco = 0;
  2047. }
  2048. void rtl8723ae_bt_hw_init(struct ieee80211_hw *hw)
  2049. {
  2050. }
  2051. void rtl8723ae_suspend(struct ieee80211_hw *hw)
  2052. {
  2053. }
  2054. void rtl8723ae_resume(struct ieee80211_hw *hw)
  2055. {
  2056. }