phy.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../pci.h"
  31. #include "../ps.h"
  32. #include "../core.h"
  33. #include "reg.h"
  34. #include "def.h"
  35. #include "phy.h"
  36. #include "rf.h"
  37. #include "dm.h"
  38. #include "table.h"
  39. u32 rtl92cu_phy_query_rf_reg(struct ieee80211_hw *hw,
  40. enum radio_path rfpath, u32 regaddr, u32 bitmask)
  41. {
  42. struct rtl_priv *rtlpriv = rtl_priv(hw);
  43. u32 original_value, readback_value, bitshift;
  44. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  45. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  46. "regaddr(%#x), rfpath(%#x), bitmask(%#x)\n",
  47. regaddr, rfpath, bitmask);
  48. if (rtlphy->rf_mode != RF_OP_BY_FW) {
  49. original_value = _rtl92c_phy_rf_serial_read(hw,
  50. rfpath, regaddr);
  51. } else {
  52. original_value = _rtl92c_phy_fw_rf_serial_read(hw,
  53. rfpath, regaddr);
  54. }
  55. bitshift = _rtl92c_phy_calculate_bit_shift(bitmask);
  56. readback_value = (original_value & bitmask) >> bitshift;
  57. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  58. "regaddr(%#x), rfpath(%#x), bitmask(%#x), original_value(%#x)\n",
  59. regaddr, rfpath, bitmask, original_value);
  60. return readback_value;
  61. }
  62. void rtl92cu_phy_set_rf_reg(struct ieee80211_hw *hw,
  63. enum radio_path rfpath,
  64. u32 regaddr, u32 bitmask, u32 data)
  65. {
  66. struct rtl_priv *rtlpriv = rtl_priv(hw);
  67. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  68. u32 original_value, bitshift;
  69. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  70. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  71. regaddr, bitmask, data, rfpath);
  72. if (rtlphy->rf_mode != RF_OP_BY_FW) {
  73. if (bitmask != RFREG_OFFSET_MASK) {
  74. original_value = _rtl92c_phy_rf_serial_read(hw,
  75. rfpath,
  76. regaddr);
  77. bitshift = _rtl92c_phy_calculate_bit_shift(bitmask);
  78. data =
  79. ((original_value & (~bitmask)) |
  80. (data << bitshift));
  81. }
  82. _rtl92c_phy_rf_serial_write(hw, rfpath, regaddr, data);
  83. } else {
  84. if (bitmask != RFREG_OFFSET_MASK) {
  85. original_value = _rtl92c_phy_fw_rf_serial_read(hw,
  86. rfpath,
  87. regaddr);
  88. bitshift = _rtl92c_phy_calculate_bit_shift(bitmask);
  89. data =
  90. ((original_value & (~bitmask)) |
  91. (data << bitshift));
  92. }
  93. _rtl92c_phy_fw_rf_serial_write(hw, rfpath, regaddr, data);
  94. }
  95. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  96. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  97. regaddr, bitmask, data, rfpath);
  98. }
  99. bool rtl92cu_phy_mac_config(struct ieee80211_hw *hw)
  100. {
  101. bool rtstatus;
  102. struct rtl_priv *rtlpriv = rtl_priv(hw);
  103. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  104. bool is92c = IS_92C_SERIAL(rtlhal->version);
  105. rtstatus = _rtl92cu_phy_config_mac_with_headerfile(hw);
  106. if (is92c && IS_HARDWARE_TYPE_8192CE(rtlhal))
  107. rtl_write_byte(rtlpriv, 0x14, 0x71);
  108. return rtstatus;
  109. }
  110. bool rtl92cu_phy_bb_config(struct ieee80211_hw *hw)
  111. {
  112. bool rtstatus = true;
  113. struct rtl_priv *rtlpriv = rtl_priv(hw);
  114. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  115. u16 regval;
  116. u32 regval32;
  117. u8 b_reg_hwparafile = 1;
  118. _rtl92c_phy_init_bb_rf_register_definition(hw);
  119. regval = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
  120. rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, regval | BIT(13) |
  121. BIT(0) | BIT(1));
  122. rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x83);
  123. rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL + 1, 0xdb);
  124. rtl_write_byte(rtlpriv, REG_RF_CTRL, RF_EN | RF_RSTB | RF_SDMRSTB);
  125. if (IS_HARDWARE_TYPE_8192CE(rtlhal)) {
  126. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, FEN_PPLL | FEN_PCIEA |
  127. FEN_DIO_PCIE | FEN_BB_GLB_RSTn | FEN_BBRSTB);
  128. } else if (IS_HARDWARE_TYPE_8192CU(rtlhal)) {
  129. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, FEN_USBA | FEN_USBD |
  130. FEN_BB_GLB_RSTn | FEN_BBRSTB);
  131. }
  132. regval32 = rtl_read_dword(rtlpriv, 0x87c);
  133. rtl_write_dword(rtlpriv, 0x87c, regval32 & (~BIT(31)));
  134. if (IS_HARDWARE_TYPE_8192CU(rtlhal))
  135. rtl_write_byte(rtlpriv, REG_LDOHCI12_CTRL, 0x0f);
  136. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL + 1, 0x80);
  137. if (b_reg_hwparafile == 1)
  138. rtstatus = _rtl92c_phy_bb8192c_config_parafile(hw);
  139. return rtstatus;
  140. }
  141. bool _rtl92cu_phy_config_mac_with_headerfile(struct ieee80211_hw *hw)
  142. {
  143. struct rtl_priv *rtlpriv = rtl_priv(hw);
  144. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  145. u32 i;
  146. u32 arraylength;
  147. u32 *ptrarray;
  148. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Read Rtl819XMACPHY_Array\n");
  149. arraylength = rtlphy->hwparam_tables[MAC_REG].length ;
  150. ptrarray = rtlphy->hwparam_tables[MAC_REG].pdata;
  151. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Img:RTL8192CEMAC_2T_ARRAY\n");
  152. for (i = 0; i < arraylength; i = i + 2)
  153. rtl_write_byte(rtlpriv, ptrarray[i], (u8) ptrarray[i + 1]);
  154. return true;
  155. }
  156. bool _rtl92cu_phy_config_bb_with_headerfile(struct ieee80211_hw *hw,
  157. u8 configtype)
  158. {
  159. int i;
  160. u32 *phy_regarray_table;
  161. u32 *agctab_array_table;
  162. u16 phy_reg_arraylen, agctab_arraylen;
  163. struct rtl_priv *rtlpriv = rtl_priv(hw);
  164. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  165. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  166. if (IS_92C_SERIAL(rtlhal->version)) {
  167. agctab_arraylen = rtlphy->hwparam_tables[AGCTAB_2T].length;
  168. agctab_array_table = rtlphy->hwparam_tables[AGCTAB_2T].pdata;
  169. phy_reg_arraylen = rtlphy->hwparam_tables[PHY_REG_2T].length;
  170. phy_regarray_table = rtlphy->hwparam_tables[PHY_REG_2T].pdata;
  171. } else {
  172. agctab_arraylen = rtlphy->hwparam_tables[AGCTAB_1T].length;
  173. agctab_array_table = rtlphy->hwparam_tables[AGCTAB_1T].pdata;
  174. phy_reg_arraylen = rtlphy->hwparam_tables[PHY_REG_1T].length;
  175. phy_regarray_table = rtlphy->hwparam_tables[PHY_REG_1T].pdata;
  176. }
  177. if (configtype == BASEBAND_CONFIG_PHY_REG) {
  178. for (i = 0; i < phy_reg_arraylen; i = i + 2) {
  179. rtl_addr_delay(phy_regarray_table[i]);
  180. rtl_set_bbreg(hw, phy_regarray_table[i], MASKDWORD,
  181. phy_regarray_table[i + 1]);
  182. udelay(1);
  183. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  184. "The phy_regarray_table[0] is %x Rtl819XPHY_REGArray[1] is %x\n",
  185. phy_regarray_table[i],
  186. phy_regarray_table[i + 1]);
  187. }
  188. } else if (configtype == BASEBAND_CONFIG_AGC_TAB) {
  189. for (i = 0; i < agctab_arraylen; i = i + 2) {
  190. rtl_set_bbreg(hw, agctab_array_table[i], MASKDWORD,
  191. agctab_array_table[i + 1]);
  192. udelay(1);
  193. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  194. "The agctab_array_table[0] is %x Rtl819XPHY_REGArray[1] is %x\n",
  195. agctab_array_table[i],
  196. agctab_array_table[i + 1]);
  197. }
  198. }
  199. return true;
  200. }
  201. bool _rtl92cu_phy_config_bb_with_pgheaderfile(struct ieee80211_hw *hw,
  202. u8 configtype)
  203. {
  204. struct rtl_priv *rtlpriv = rtl_priv(hw);
  205. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  206. int i;
  207. u32 *phy_regarray_table_pg;
  208. u16 phy_regarray_pg_len;
  209. rtlphy->pwrgroup_cnt = 0;
  210. phy_regarray_pg_len = rtlphy->hwparam_tables[PHY_REG_PG].length;
  211. phy_regarray_table_pg = rtlphy->hwparam_tables[PHY_REG_PG].pdata;
  212. if (configtype == BASEBAND_CONFIG_PHY_REG) {
  213. for (i = 0; i < phy_regarray_pg_len; i = i + 3) {
  214. rtl_addr_delay(phy_regarray_table_pg[i]);
  215. _rtl92c_store_pwrIndex_diffrate_offset(hw,
  216. phy_regarray_table_pg[i],
  217. phy_regarray_table_pg[i + 1],
  218. phy_regarray_table_pg[i + 2]);
  219. }
  220. } else {
  221. RT_TRACE(rtlpriv, COMP_SEND, DBG_TRACE,
  222. "configtype != BaseBand_Config_PHY_REG\n");
  223. }
  224. return true;
  225. }
  226. bool rtl92cu_phy_config_rf_with_headerfile(struct ieee80211_hw *hw,
  227. enum radio_path rfpath)
  228. {
  229. int i;
  230. u32 *radioa_array_table;
  231. u32 *radiob_array_table;
  232. u16 radioa_arraylen, radiob_arraylen;
  233. struct rtl_priv *rtlpriv = rtl_priv(hw);
  234. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  235. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  236. if (IS_92C_SERIAL(rtlhal->version)) {
  237. radioa_arraylen = rtlphy->hwparam_tables[RADIOA_2T].length;
  238. radioa_array_table = rtlphy->hwparam_tables[RADIOA_2T].pdata;
  239. radiob_arraylen = rtlphy->hwparam_tables[RADIOB_2T].length;
  240. radiob_array_table = rtlphy->hwparam_tables[RADIOB_2T].pdata;
  241. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  242. "Radio_A:RTL8192CERADIOA_2TARRAY\n");
  243. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  244. "Radio_B:RTL8192CE_RADIOB_2TARRAY\n");
  245. } else {
  246. radioa_arraylen = rtlphy->hwparam_tables[RADIOA_1T].length;
  247. radioa_array_table = rtlphy->hwparam_tables[RADIOA_1T].pdata;
  248. radiob_arraylen = rtlphy->hwparam_tables[RADIOB_1T].length;
  249. radiob_array_table = rtlphy->hwparam_tables[RADIOB_1T].pdata;
  250. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  251. "Radio_A:RTL8192CE_RADIOA_1TARRAY\n");
  252. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  253. "Radio_B:RTL8192CE_RADIOB_1TARRAY\n");
  254. }
  255. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Radio No %x\n", rfpath);
  256. switch (rfpath) {
  257. case RF90_PATH_A:
  258. for (i = 0; i < radioa_arraylen; i = i + 2) {
  259. rtl_rfreg_delay(hw, rfpath, radioa_array_table[i],
  260. RFREG_OFFSET_MASK,
  261. radioa_array_table[i + 1]);
  262. }
  263. break;
  264. case RF90_PATH_B:
  265. for (i = 0; i < radiob_arraylen; i = i + 2) {
  266. rtl_rfreg_delay(hw, rfpath, radiob_array_table[i],
  267. RFREG_OFFSET_MASK,
  268. radiob_array_table[i + 1]);
  269. }
  270. break;
  271. case RF90_PATH_C:
  272. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  273. "switch case not processed\n");
  274. break;
  275. case RF90_PATH_D:
  276. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  277. "switch case not processed\n");
  278. break;
  279. default:
  280. break;
  281. }
  282. return true;
  283. }
  284. void rtl92cu_phy_set_bw_mode_callback(struct ieee80211_hw *hw)
  285. {
  286. struct rtl_priv *rtlpriv = rtl_priv(hw);
  287. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  288. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  289. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  290. u8 reg_bw_opmode;
  291. u8 reg_prsr_rsc;
  292. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "Switch to %s bandwidth\n",
  293. rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20 ?
  294. "20MHz" : "40MHz");
  295. if (is_hal_stop(rtlhal)) {
  296. rtlphy->set_bwmode_inprogress = false;
  297. return;
  298. }
  299. reg_bw_opmode = rtl_read_byte(rtlpriv, REG_BWOPMODE);
  300. reg_prsr_rsc = rtl_read_byte(rtlpriv, REG_RRSR + 2);
  301. switch (rtlphy->current_chan_bw) {
  302. case HT_CHANNEL_WIDTH_20:
  303. reg_bw_opmode |= BW_OPMODE_20MHZ;
  304. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  305. break;
  306. case HT_CHANNEL_WIDTH_20_40:
  307. reg_bw_opmode &= ~BW_OPMODE_20MHZ;
  308. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  309. reg_prsr_rsc =
  310. (reg_prsr_rsc & 0x90) | (mac->cur_40_prime_sc << 5);
  311. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_prsr_rsc);
  312. break;
  313. default:
  314. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  315. "unknown bandwidth: %#X\n", rtlphy->current_chan_bw);
  316. break;
  317. }
  318. switch (rtlphy->current_chan_bw) {
  319. case HT_CHANNEL_WIDTH_20:
  320. rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x0);
  321. rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x0);
  322. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
  323. break;
  324. case HT_CHANNEL_WIDTH_20_40:
  325. rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x1);
  326. rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x1);
  327. rtl_set_bbreg(hw, RCCK0_SYSTEM, BCCK_SIDEBAND,
  328. (mac->cur_40_prime_sc >> 1));
  329. rtl_set_bbreg(hw, ROFDM1_LSTF, 0xC00, mac->cur_40_prime_sc);
  330. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 0);
  331. rtl_set_bbreg(hw, 0x818, (BIT(26) | BIT(27)),
  332. (mac->cur_40_prime_sc ==
  333. HAL_PRIME_CHNL_OFFSET_LOWER) ? 2 : 1);
  334. break;
  335. default:
  336. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  337. "unknown bandwidth: %#X\n", rtlphy->current_chan_bw);
  338. break;
  339. }
  340. rtl92cu_phy_rf6052_set_bandwidth(hw, rtlphy->current_chan_bw);
  341. rtlphy->set_bwmode_inprogress = false;
  342. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "<==\n");
  343. }
  344. void rtl92cu_bb_block_on(struct ieee80211_hw *hw)
  345. {
  346. struct rtl_priv *rtlpriv = rtl_priv(hw);
  347. mutex_lock(&rtlpriv->io.bb_mutex);
  348. rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
  349. rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
  350. mutex_unlock(&rtlpriv->io.bb_mutex);
  351. }
  352. void _rtl92cu_phy_lc_calibrate(struct ieee80211_hw *hw, bool is2t)
  353. {
  354. u8 tmpreg;
  355. u32 rf_a_mode = 0, rf_b_mode = 0, lc_cal;
  356. struct rtl_priv *rtlpriv = rtl_priv(hw);
  357. tmpreg = rtl_read_byte(rtlpriv, 0xd03);
  358. if ((tmpreg & 0x70) != 0)
  359. rtl_write_byte(rtlpriv, 0xd03, tmpreg & 0x8F);
  360. else
  361. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  362. if ((tmpreg & 0x70) != 0) {
  363. rf_a_mode = rtl_get_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS);
  364. if (is2t)
  365. rf_b_mode = rtl_get_rfreg(hw, RF90_PATH_B, 0x00,
  366. MASK12BITS);
  367. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS,
  368. (rf_a_mode & 0x8FFFF) | 0x10000);
  369. if (is2t)
  370. rtl_set_rfreg(hw, RF90_PATH_B, 0x00, MASK12BITS,
  371. (rf_b_mode & 0x8FFFF) | 0x10000);
  372. }
  373. lc_cal = rtl_get_rfreg(hw, RF90_PATH_A, 0x18, MASK12BITS);
  374. rtl_set_rfreg(hw, RF90_PATH_A, 0x18, MASK12BITS, lc_cal | 0x08000);
  375. mdelay(100);
  376. if ((tmpreg & 0x70) != 0) {
  377. rtl_write_byte(rtlpriv, 0xd03, tmpreg);
  378. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS, rf_a_mode);
  379. if (is2t)
  380. rtl_set_rfreg(hw, RF90_PATH_B, 0x00, MASK12BITS,
  381. rf_b_mode);
  382. } else {
  383. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  384. }
  385. }
  386. static bool _rtl92cu_phy_set_rf_power_state(struct ieee80211_hw *hw,
  387. enum rf_pwrstate rfpwr_state)
  388. {
  389. struct rtl_priv *rtlpriv = rtl_priv(hw);
  390. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  391. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  392. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  393. bool bresult = true;
  394. u8 i, queue_id;
  395. struct rtl8192_tx_ring *ring = NULL;
  396. switch (rfpwr_state) {
  397. case ERFON:
  398. if ((ppsc->rfpwr_state == ERFOFF) &&
  399. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC)) {
  400. bool rtstatus;
  401. u32 InitializeCount = 0;
  402. do {
  403. InitializeCount++;
  404. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  405. "IPS Set eRf nic enable\n");
  406. rtstatus = rtl_ps_enable_nic(hw);
  407. } while (!rtstatus && (InitializeCount < 10));
  408. RT_CLEAR_PS_LEVEL(ppsc,
  409. RT_RF_OFF_LEVL_HALT_NIC);
  410. } else {
  411. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  412. "Set ERFON sleeped:%d ms\n",
  413. jiffies_to_msecs(jiffies -
  414. ppsc->last_sleep_jiffies));
  415. ppsc->last_awake_jiffies = jiffies;
  416. rtl92ce_phy_set_rf_on(hw);
  417. }
  418. if (mac->link_state == MAC80211_LINKED) {
  419. rtlpriv->cfg->ops->led_control(hw,
  420. LED_CTL_LINK);
  421. } else {
  422. rtlpriv->cfg->ops->led_control(hw,
  423. LED_CTL_NO_LINK);
  424. }
  425. break;
  426. case ERFOFF:
  427. for (queue_id = 0, i = 0;
  428. queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
  429. ring = &pcipriv->dev.tx_ring[queue_id];
  430. if (skb_queue_len(&ring->queue) == 0 ||
  431. queue_id == BEACON_QUEUE) {
  432. queue_id++;
  433. continue;
  434. } else {
  435. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  436. "eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
  437. i + 1,
  438. queue_id,
  439. skb_queue_len(&ring->queue));
  440. udelay(10);
  441. i++;
  442. }
  443. if (i >= MAX_DOZE_WAITING_TIMES_9x) {
  444. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  445. "ERFOFF: %d times TcbBusyQueue[%d] = %d !\n",
  446. MAX_DOZE_WAITING_TIMES_9x,
  447. queue_id,
  448. skb_queue_len(&ring->queue));
  449. break;
  450. }
  451. }
  452. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC) {
  453. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  454. "IPS Set eRf nic disable\n");
  455. rtl_ps_disable_nic(hw);
  456. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  457. } else {
  458. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS) {
  459. rtlpriv->cfg->ops->led_control(hw,
  460. LED_CTL_NO_LINK);
  461. } else {
  462. rtlpriv->cfg->ops->led_control(hw,
  463. LED_CTL_POWER_OFF);
  464. }
  465. }
  466. break;
  467. case ERFSLEEP:
  468. if (ppsc->rfpwr_state == ERFOFF)
  469. return false;
  470. for (queue_id = 0, i = 0;
  471. queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
  472. ring = &pcipriv->dev.tx_ring[queue_id];
  473. if (skb_queue_len(&ring->queue) == 0) {
  474. queue_id++;
  475. continue;
  476. } else {
  477. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  478. "eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
  479. i + 1, queue_id,
  480. skb_queue_len(&ring->queue));
  481. udelay(10);
  482. i++;
  483. }
  484. if (i >= MAX_DOZE_WAITING_TIMES_9x) {
  485. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  486. "ERFSLEEP: %d times TcbBusyQueue[%d] = %d !\n",
  487. MAX_DOZE_WAITING_TIMES_9x,
  488. queue_id,
  489. skb_queue_len(&ring->queue));
  490. break;
  491. }
  492. }
  493. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  494. "Set ERFSLEEP awaked:%d ms\n",
  495. jiffies_to_msecs(jiffies - ppsc->last_awake_jiffies));
  496. ppsc->last_sleep_jiffies = jiffies;
  497. _rtl92c_phy_set_rf_sleep(hw);
  498. break;
  499. default:
  500. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  501. "switch case not processed\n");
  502. bresult = false;
  503. break;
  504. }
  505. if (bresult)
  506. ppsc->rfpwr_state = rfpwr_state;
  507. return bresult;
  508. }
  509. bool rtl92cu_phy_set_rf_power_state(struct ieee80211_hw *hw,
  510. enum rf_pwrstate rfpwr_state)
  511. {
  512. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  513. bool bresult = false;
  514. if (rfpwr_state == ppsc->rfpwr_state)
  515. return bresult;
  516. bresult = _rtl92cu_phy_set_rf_power_state(hw, rfpwr_state);
  517. return bresult;
  518. }