pwrseq.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2013 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #ifndef __RTL8723E_PWRSEQ_H__
  30. #define __RTL8723E_PWRSEQ_H__
  31. /*
  32. Check document WM-20110607-Paul-RTL8188E_Power_Architecture-R02.vsd
  33. There are 6 HW Power States:
  34. 0: POFF--Power Off
  35. 1: PDN--Power Down
  36. 2: CARDEMU--Card Emulation
  37. 3: ACT--Active Mode
  38. 4: LPS--Low Power State
  39. 5: SUS--Suspend
  40. The transision from different states are defined below
  41. TRANS_CARDEMU_TO_ACT
  42. TRANS_ACT_TO_CARDEMU
  43. TRANS_CARDEMU_TO_SUS
  44. TRANS_SUS_TO_CARDEMU
  45. TRANS_CARDEMU_TO_PDN
  46. TRANS_ACT_TO_LPS
  47. TRANS_LPS_TO_ACT
  48. TRANS_END
  49. PWR SEQ Version: rtl8188e_PwrSeq_V09.h
  50. */
  51. #define RTL8188E_TRANS_CARDEMU_TO_ACT_STEPS 10
  52. #define RTL8188E_TRANS_ACT_TO_CARDEMU_STEPS 10
  53. #define RTL8188E_TRANS_CARDEMU_TO_SUS_STEPS 10
  54. #define RTL8188E_TRANS_SUS_TO_CARDEMU_STEPS 10
  55. #define RTL8188E_TRANS_CARDEMU_TO_PDN_STEPS 10
  56. #define RTL8188E_TRANS_PDN_TO_CARDEMU_STEPS 10
  57. #define RTL8188E_TRANS_ACT_TO_LPS_STEPS 15
  58. #define RTL8188E_TRANS_LPS_TO_ACT_STEPS 15
  59. #define RTL8188E_TRANS_END_STEPS 1
  60. #define RTL8188E_TRANS_CARDEMU_TO_ACT \
  61. /* format */ \
  62. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value },*/\
  63. {0x0006, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  64. /* wait till 0x04[17] = 1 power ready*/ \
  65. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(1), BIT(1)}, \
  66. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  67. /* 0x02[1:0] = 0 reset BB*/ \
  68. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0)|BIT(1), 0}, \
  69. {0x0026, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  70. /*0x24[23] = 2b'01 schmit trigger */ \
  71. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), BIT(7)}, \
  72. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  73. /* 0x04[15] = 0 disable HWPDN (control by DRV)*/ \
  74. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), 0}, \
  75. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  76. /*0x04[12:11] = 2b'00 disable WL suspend*/ \
  77. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4)|BIT(3), 0}, \
  78. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  79. /*0x04[8] = 1 polling until return 0*/ \
  80. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), BIT(0)}, \
  81. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  82. /*wait till 0x04[8] = 0*/ \
  83. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(0), 0}, \
  84. {0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  85. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), 0}, /*LDO normal mode*/\
  86. {0x0074, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  87. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), BIT(4)}, /*SDIO Driving*/\
  88. #define RTL8188E_TRANS_ACT_TO_CARDEMU \
  89. /* format */ \
  90. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value },*/\
  91. {0x001F, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  92. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0},/*0x1F[7:0] = 0 turn off RF*/\
  93. {0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  94. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), BIT(4)}, /*LDO Sleep mode*/\
  95. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  96. /*0x04[9] = 1 turn off MAC by HW state machine*/ \
  97. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), BIT(1)}, \
  98. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  99. /*wait till 0x04[9] = 0 polling until return 0 to disable*/ \
  100. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(1), 0}, \
  101. #define RTL8188E_TRANS_CARDEMU_TO_SUS \
  102. /* format */ \
  103. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value },*/\
  104. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  105. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, \
  106. /*0x04[12:11] = 2b'01enable WL suspend*/ \
  107. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3)|BIT(4), BIT(3)}, \
  108. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, \
  109. /*0x04[12:11] = 2b'11enable WL suspend for PCIe*/ \
  110. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3)|BIT(4), BIT(3)|BIT(4)},\
  111. {0x0007, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  112. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, \
  113. /* 0x04[31:30] = 2b'10 enable enable bandgap mbias in suspend */\
  114. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, BIT(7)}, \
  115. {0x0041, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  116. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, \
  117. /*Clear SIC_EN register 0x40[12] = 1'b0 */ \
  118. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), 0}, \
  119. {0xfe10, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  120. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, \
  121. /*Set USB suspend enable local register 0xfe10[4]= 1 */ \
  122. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), BIT(4)}, \
  123. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  124. /*Set SDIO suspend local register*/ \
  125. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), BIT(0)}, \
  126. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  127. /*wait power state to suspend*/ \
  128. PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT(1), 0},
  129. #define RTL8188E_TRANS_SUS_TO_CARDEMU \
  130. /* format */ \
  131. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value }, */\
  132. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  133. /*Set SDIO suspend local register*/ \
  134. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), 0}, \
  135. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  136. /*wait power state to suspend*/ \
  137. PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT(1), BIT(1)}, \
  138. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  139. /*0x04[12:11] = 2b'01enable WL suspend*/ \
  140. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3)|BIT(4), 0},
  141. #define RTL8188E_TRANS_CARDEMU_TO_CARDDIS \
  142. /* format */ \
  143. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value }, */\
  144. {0x0026, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  145. /*0x24[23] = 2b'01 schmit trigger */ \
  146. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), BIT(7)}, \
  147. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  148. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, \
  149. /*0x04[12:11] = 2b'01 enable WL suspend*/ \
  150. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3)|BIT(4), BIT(3)}, \
  151. {0x0007, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  152. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, \
  153. /* 0x04[31:30] = 2b'10 enable enable bandgap mbias in suspend */\
  154. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0}, \
  155. {0x0041, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  156. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, \
  157. /*Clear SIC_EN register 0x40[12] = 1'b0 */ \
  158. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), 0}, \
  159. {0xfe10, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK, \
  160. /*Set USB suspend enable local register 0xfe10[4]= 1 */ \
  161. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), BIT(4)}, \
  162. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  163. /*Set SDIO suspend local register*/ \
  164. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), BIT(0)}, \
  165. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  166. PWR_CMD_POLLING, BIT(1), 0}, /*wait power state to suspend*/
  167. #define RTL8188E_TRANS_CARDDIS_TO_CARDEMU \
  168. /* format */ \
  169. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value }, */\
  170. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  171. PWR_BASEADDR_SDIO,\
  172. PWR_CMD_WRITE, BIT(0), 0}, /*Set SDIO suspend local register*/ \
  173. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  174. PWR_BASEADDR_SDIO,\
  175. PWR_CMD_POLLING, BIT(1), BIT(1)}, /*wait power state to suspend*/\
  176. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  177. PWR_BASEADDR_MAC, \
  178. PWR_CMD_WRITE, BIT(3)|BIT(4), 0}, \
  179. /*0x04[12:11] = 2b'01enable WL suspend*/
  180. #define RTL8188E_TRANS_CARDEMU_TO_PDN \
  181. /* format */ \
  182. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value }, */\
  183. {0x0006, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  184. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), 0},/* 0x04[16] = 0*/ \
  185. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  186. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), BIT(7)},/* 0x04[15] = 1*/
  187. #define RTL8188E_TRANS_PDN_TO_CARDEMU \
  188. /* format */ \
  189. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value }, */\
  190. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  191. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), 0},/* 0x04[15] = 0*/
  192. #define RTL8188E_TRANS_ACT_TO_LPS \
  193. /* format */ \
  194. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value },*/\
  195. {0x0522, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  196. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x7F},/*Tx Pause*/ \
  197. {0x05F8, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  198. /*zero if no pkt is tx*/\
  199. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0}, \
  200. {0x05F9, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  201. /*Should be zero if no packet is transmitting*/ \
  202. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0}, \
  203. {0x05FA, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  204. /*Should be zero if no packet is transmitting*/ \
  205. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0}, \
  206. {0x05FB, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  207. /*Should be zero if no packet is transmitting*/ \
  208. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0}, \
  209. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  210. /*CCK and OFDM are disabled, and clock are gated*/ \
  211. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), 0}, \
  212. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  213. PWR_BASEADDR_MAC, PWR_CMD_DELAY, 0, PWRSEQ_DELAY_US},/*Delay 1us*/\
  214. {0x0100, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  215. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x3F},/*Reset MAC TRX*/ \
  216. {0x0101, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  217. /*check if removed later*/ \
  218. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), 0}, \
  219. {0x0553, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  220. /*Respond TxOK to scheduler*/ \
  221. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(5), BIT(5)}, \
  222. #define RTL8188E_TRANS_LPS_TO_ACT \
  223. /* format */ \
  224. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value }, */\
  225. {0x0080, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  226. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, 0xFF, 0x84}, /*SDIO RPWM*/ \
  227. {0xFE58, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK, \
  228. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x84}, /*USB RPWM*/ \
  229. {0x0361, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, \
  230. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x84}, /*PCIe RPWM*/ \
  231. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  232. PWR_BASEADDR_MAC, PWR_CMD_DELAY, 0, PWRSEQ_DELAY_MS}, /*Delay*/ \
  233. {0x0008, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  234. /*. 0x08[4] = 0 switch TSF to 40M*/ \
  235. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), 0}, \
  236. {0x0109, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  237. /*Polling 0x109[7]= 0 TSF in 40M*/ \
  238. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(7), 0}, \
  239. {0x0029, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  240. /*. 0x29[7:6] = 2b'00 enable BB clock*/ \
  241. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(6)|BIT(7), 0}, \
  242. {0x0101, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  243. /*. 0x101[1] = 1*/\
  244. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), BIT(1)}, \
  245. {0x0100, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  246. /*. 0x100[7:0] = 0xFF enable WMAC TRX*/\
  247. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0xFF}, \
  248. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  249. /*. 0x02[1:0] = 2b'11 enable BB macro*/\
  250. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1)|BIT(0), BIT(1)|BIT(0)}, \
  251. {0x0522, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  252. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0}, /*. 0x522 = 0*/
  253. #define RTL8188E_TRANS_END \
  254. /* format */ \
  255. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value },*/\
  256. {0xFFFF, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  257. 0, PWR_CMD_END, 0, 0}
  258. extern struct wlan_pwr_cfg rtl8188e_power_on_flow
  259. [RTL8188E_TRANS_CARDEMU_TO_ACT_STEPS +
  260. RTL8188E_TRANS_END_STEPS];
  261. extern struct wlan_pwr_cfg rtl8188e_radio_off_flow
  262. [RTL8188E_TRANS_ACT_TO_CARDEMU_STEPS +
  263. RTL8188E_TRANS_END_STEPS];
  264. extern struct wlan_pwr_cfg rtl8188e_card_disable_flow
  265. [RTL8188E_TRANS_ACT_TO_CARDEMU_STEPS +
  266. RTL8188E_TRANS_CARDEMU_TO_PDN_STEPS +
  267. RTL8188E_TRANS_END_STEPS];
  268. extern struct wlan_pwr_cfg rtl8188e_card_enable_flow
  269. [RTL8188E_TRANS_ACT_TO_CARDEMU_STEPS +
  270. RTL8188E_TRANS_CARDEMU_TO_PDN_STEPS +
  271. RTL8188E_TRANS_END_STEPS];
  272. extern struct wlan_pwr_cfg rtl8188e_suspend_flow
  273. [RTL8188E_TRANS_ACT_TO_CARDEMU_STEPS +
  274. RTL8188E_TRANS_CARDEMU_TO_SUS_STEPS +
  275. RTL8188E_TRANS_END_STEPS];
  276. extern struct wlan_pwr_cfg rtl8188e_resume_flow
  277. [RTL8188E_TRANS_ACT_TO_CARDEMU_STEPS +
  278. RTL8188E_TRANS_CARDEMU_TO_SUS_STEPS +
  279. RTL8188E_TRANS_END_STEPS];
  280. extern struct wlan_pwr_cfg rtl8188e_hwpdn_flow
  281. [RTL8188E_TRANS_ACT_TO_CARDEMU_STEPS +
  282. RTL8188E_TRANS_CARDEMU_TO_PDN_STEPS +
  283. RTL8188E_TRANS_END_STEPS];
  284. extern struct wlan_pwr_cfg rtl8188e_enter_lps_flow
  285. [RTL8188E_TRANS_ACT_TO_LPS_STEPS +
  286. RTL8188E_TRANS_END_STEPS];
  287. extern struct wlan_pwr_cfg rtl8188e_leave_lps_flow
  288. [RTL8188E_TRANS_LPS_TO_ACT_STEPS +
  289. RTL8188E_TRANS_END_STEPS];
  290. /* RTL8723 Power Configuration CMDs for PCIe interface */
  291. #define Rtl8188E_NIC_PWR_ON_FLOW rtl8188e_power_on_flow
  292. #define Rtl8188E_NIC_RF_OFF_FLOW rtl8188e_radio_off_flow
  293. #define Rtl8188E_NIC_DISABLE_FLOW rtl8188e_card_disable_flow
  294. #define Rtl8188E_NIC_ENABLE_FLOW rtl8188e_card_enable_flow
  295. #define Rtl8188E_NIC_SUSPEND_FLOW rtl8188e_suspend_flow
  296. #define Rtl8188E_NIC_RESUME_FLOW rtl8188e_resume_flow
  297. #define Rtl8188E_NIC_PDN_FLOW rtl8188e_hwpdn_flow
  298. #define Rtl8188E_NIC_LPS_ENTER_FLOW rtl8188e_enter_lps_flow
  299. #define Rtl8188E_NIC_LPS_LEAVE_FLOW rtl8188e_leave_lps_flow
  300. #endif