pci.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "wifi.h"
  30. #include "core.h"
  31. #include "pci.h"
  32. #include "base.h"
  33. #include "ps.h"
  34. #include "efuse.h"
  35. #include <linux/export.h>
  36. #include <linux/kmemleak.h>
  37. #include <linux/module.h>
  38. MODULE_AUTHOR("lizhaoming <chaoming_li@realsil.com.cn>");
  39. MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
  40. MODULE_AUTHOR("Larry Finger <Larry.FInger@lwfinger.net>");
  41. MODULE_LICENSE("GPL");
  42. MODULE_DESCRIPTION("PCI basic driver for rtlwifi");
  43. static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
  44. PCI_VENDOR_ID_INTEL,
  45. PCI_VENDOR_ID_ATI,
  46. PCI_VENDOR_ID_AMD,
  47. PCI_VENDOR_ID_SI
  48. };
  49. static const u8 ac_to_hwq[] = {
  50. VO_QUEUE,
  51. VI_QUEUE,
  52. BE_QUEUE,
  53. BK_QUEUE
  54. };
  55. static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw,
  56. struct sk_buff *skb)
  57. {
  58. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  59. __le16 fc = rtl_get_fc(skb);
  60. u8 queue_index = skb_get_queue_mapping(skb);
  61. if (unlikely(ieee80211_is_beacon(fc)))
  62. return BEACON_QUEUE;
  63. if (ieee80211_is_mgmt(fc) || ieee80211_is_ctl(fc))
  64. return MGNT_QUEUE;
  65. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  66. if (ieee80211_is_nullfunc(fc))
  67. return HIGH_QUEUE;
  68. return ac_to_hwq[queue_index];
  69. }
  70. /* Update PCI dependent default settings*/
  71. static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
  72. {
  73. struct rtl_priv *rtlpriv = rtl_priv(hw);
  74. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  75. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  76. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  77. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  78. u8 init_aspm;
  79. ppsc->reg_rfps_level = 0;
  80. ppsc->support_aspm = false;
  81. /*Update PCI ASPM setting */
  82. ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
  83. switch (rtlpci->const_pci_aspm) {
  84. case 0:
  85. /*No ASPM */
  86. break;
  87. case 1:
  88. /*ASPM dynamically enabled/disable. */
  89. ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
  90. break;
  91. case 2:
  92. /*ASPM with Clock Req dynamically enabled/disable. */
  93. ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
  94. RT_RF_OFF_LEVL_CLK_REQ);
  95. break;
  96. case 3:
  97. /*
  98. * Always enable ASPM and Clock Req
  99. * from initialization to halt.
  100. * */
  101. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
  102. ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
  103. RT_RF_OFF_LEVL_CLK_REQ);
  104. break;
  105. case 4:
  106. /*
  107. * Always enable ASPM without Clock Req
  108. * from initialization to halt.
  109. * */
  110. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
  111. RT_RF_OFF_LEVL_CLK_REQ);
  112. ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
  113. break;
  114. }
  115. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  116. /*Update Radio OFF setting */
  117. switch (rtlpci->const_hwsw_rfoff_d3) {
  118. case 1:
  119. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  120. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  121. break;
  122. case 2:
  123. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  124. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  125. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  126. break;
  127. case 3:
  128. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
  129. break;
  130. }
  131. /*Set HW definition to determine if it supports ASPM. */
  132. switch (rtlpci->const_support_pciaspm) {
  133. case 0:{
  134. /*Not support ASPM. */
  135. bool support_aspm = false;
  136. ppsc->support_aspm = support_aspm;
  137. break;
  138. }
  139. case 1:{
  140. /*Support ASPM. */
  141. bool support_aspm = true;
  142. bool support_backdoor = true;
  143. ppsc->support_aspm = support_aspm;
  144. /*if (priv->oem_id == RT_CID_TOSHIBA &&
  145. !priv->ndis_adapter.amd_l1_patch)
  146. support_backdoor = false; */
  147. ppsc->support_backdoor = support_backdoor;
  148. break;
  149. }
  150. case 2:
  151. /*ASPM value set by chipset. */
  152. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL) {
  153. bool support_aspm = true;
  154. ppsc->support_aspm = support_aspm;
  155. }
  156. break;
  157. default:
  158. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  159. "switch case not processed\n");
  160. break;
  161. }
  162. /* toshiba aspm issue, toshiba will set aspm selfly
  163. * so we should not set aspm in driver */
  164. pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
  165. if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
  166. init_aspm == 0x43)
  167. ppsc->support_aspm = false;
  168. }
  169. static bool _rtl_pci_platform_switch_device_pci_aspm(
  170. struct ieee80211_hw *hw,
  171. u8 value)
  172. {
  173. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  174. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  175. if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
  176. value |= 0x40;
  177. pci_write_config_byte(rtlpci->pdev, 0x80, value);
  178. return false;
  179. }
  180. /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
  181. static void _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
  182. {
  183. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  184. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  185. pci_write_config_byte(rtlpci->pdev, 0x81, value);
  186. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  187. udelay(100);
  188. }
  189. /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
  190. static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
  191. {
  192. struct rtl_priv *rtlpriv = rtl_priv(hw);
  193. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  194. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  195. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  196. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  197. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  198. /*Retrieve original configuration settings. */
  199. u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
  200. u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
  201. pcibridge_linkctrlreg;
  202. u16 aspmlevel = 0;
  203. u8 tmp_u1b = 0;
  204. if (!ppsc->support_aspm)
  205. return;
  206. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  207. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  208. "PCI(Bridge) UNKNOWN\n");
  209. return;
  210. }
  211. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  212. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  213. _rtl_pci_switch_clk_req(hw, 0x0);
  214. }
  215. /*for promising device will in L0 state after an I/O. */
  216. pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
  217. /*Set corresponding value. */
  218. aspmlevel |= BIT(0) | BIT(1);
  219. linkctrl_reg &= ~aspmlevel;
  220. pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
  221. _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
  222. udelay(50);
  223. /*4 Disable Pci Bridge ASPM */
  224. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  225. pcibridge_linkctrlreg);
  226. udelay(50);
  227. }
  228. /*
  229. *Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
  230. *power saving We should follow the sequence to enable
  231. *RTL8192SE first then enable Pci Bridge ASPM
  232. *or the system will show bluescreen.
  233. */
  234. static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
  235. {
  236. struct rtl_priv *rtlpriv = rtl_priv(hw);
  237. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  238. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  239. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  240. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  241. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  242. u16 aspmlevel;
  243. u8 u_pcibridge_aspmsetting;
  244. u8 u_device_aspmsetting;
  245. if (!ppsc->support_aspm)
  246. return;
  247. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  248. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  249. "PCI(Bridge) UNKNOWN\n");
  250. return;
  251. }
  252. /*4 Enable Pci Bridge ASPM */
  253. u_pcibridge_aspmsetting =
  254. pcipriv->ndis_adapter.pcibridge_linkctrlreg |
  255. rtlpci->const_hostpci_aspm_setting;
  256. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  257. u_pcibridge_aspmsetting &= ~BIT(0);
  258. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  259. u_pcibridge_aspmsetting);
  260. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  261. "PlatformEnableASPM(): Write reg[%x] = %x\n",
  262. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
  263. u_pcibridge_aspmsetting);
  264. udelay(50);
  265. /*Get ASPM level (with/without Clock Req) */
  266. aspmlevel = rtlpci->const_devicepci_aspm_setting;
  267. u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
  268. /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
  269. /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
  270. u_device_aspmsetting |= aspmlevel;
  271. _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
  272. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  273. _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
  274. RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
  275. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  276. }
  277. udelay(100);
  278. }
  279. static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
  280. {
  281. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  282. bool status = false;
  283. u8 offset_e0;
  284. unsigned offset_e4;
  285. pci_write_config_byte(rtlpci->pdev, 0xe0, 0xa0);
  286. pci_read_config_byte(rtlpci->pdev, 0xe0, &offset_e0);
  287. if (offset_e0 == 0xA0) {
  288. pci_read_config_dword(rtlpci->pdev, 0xe4, &offset_e4);
  289. if (offset_e4 & BIT(23))
  290. status = true;
  291. }
  292. return status;
  293. }
  294. static bool rtl_pci_check_buddy_priv(struct ieee80211_hw *hw,
  295. struct rtl_priv **buddy_priv)
  296. {
  297. struct rtl_priv *rtlpriv = rtl_priv(hw);
  298. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  299. bool find_buddy_priv = false;
  300. struct rtl_priv *tpriv = NULL;
  301. struct rtl_pci_priv *tpcipriv = NULL;
  302. if (!list_empty(&rtlpriv->glb_var->glb_priv_list)) {
  303. list_for_each_entry(tpriv, &rtlpriv->glb_var->glb_priv_list,
  304. list) {
  305. if (tpriv) {
  306. tpcipriv = (struct rtl_pci_priv *)tpriv->priv;
  307. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  308. "pcipriv->ndis_adapter.funcnumber %x\n",
  309. pcipriv->ndis_adapter.funcnumber);
  310. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  311. "tpcipriv->ndis_adapter.funcnumber %x\n",
  312. tpcipriv->ndis_adapter.funcnumber);
  313. if ((pcipriv->ndis_adapter.busnumber ==
  314. tpcipriv->ndis_adapter.busnumber) &&
  315. (pcipriv->ndis_adapter.devnumber ==
  316. tpcipriv->ndis_adapter.devnumber) &&
  317. (pcipriv->ndis_adapter.funcnumber !=
  318. tpcipriv->ndis_adapter.funcnumber)) {
  319. find_buddy_priv = true;
  320. break;
  321. }
  322. }
  323. }
  324. }
  325. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  326. "find_buddy_priv %d\n", find_buddy_priv);
  327. if (find_buddy_priv)
  328. *buddy_priv = tpriv;
  329. return find_buddy_priv;
  330. }
  331. static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
  332. {
  333. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  334. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  335. u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
  336. u8 linkctrl_reg;
  337. u8 num4bbytes;
  338. num4bbytes = (capabilityoffset + 0x10) / 4;
  339. /*Read Link Control Register */
  340. pci_read_config_byte(rtlpci->pdev, (num4bbytes << 2), &linkctrl_reg);
  341. pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
  342. }
  343. static void rtl_pci_parse_configuration(struct pci_dev *pdev,
  344. struct ieee80211_hw *hw)
  345. {
  346. struct rtl_priv *rtlpriv = rtl_priv(hw);
  347. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  348. u8 tmp;
  349. u16 linkctrl_reg;
  350. /*Link Control Register */
  351. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &linkctrl_reg);
  352. pcipriv->ndis_adapter.linkctrl_reg = (u8)linkctrl_reg;
  353. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Link Control Register =%x\n",
  354. pcipriv->ndis_adapter.linkctrl_reg);
  355. pci_read_config_byte(pdev, 0x98, &tmp);
  356. tmp |= BIT(4);
  357. pci_write_config_byte(pdev, 0x98, tmp);
  358. tmp = 0x17;
  359. pci_write_config_byte(pdev, 0x70f, tmp);
  360. }
  361. static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
  362. {
  363. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  364. _rtl_pci_update_default_setting(hw);
  365. if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
  366. /*Always enable ASPM & Clock Req. */
  367. rtl_pci_enable_aspm(hw);
  368. RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
  369. }
  370. }
  371. static void _rtl_pci_io_handler_init(struct device *dev,
  372. struct ieee80211_hw *hw)
  373. {
  374. struct rtl_priv *rtlpriv = rtl_priv(hw);
  375. rtlpriv->io.dev = dev;
  376. rtlpriv->io.write8_async = pci_write8_async;
  377. rtlpriv->io.write16_async = pci_write16_async;
  378. rtlpriv->io.write32_async = pci_write32_async;
  379. rtlpriv->io.read8_sync = pci_read8_sync;
  380. rtlpriv->io.read16_sync = pci_read16_sync;
  381. rtlpriv->io.read32_sync = pci_read32_sync;
  382. }
  383. static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
  384. struct sk_buff *skb, struct rtl_tcb_desc *tcb_desc, u8 tid)
  385. {
  386. struct rtl_priv *rtlpriv = rtl_priv(hw);
  387. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  388. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  389. struct sk_buff *next_skb;
  390. u8 additionlen = FCS_LEN;
  391. /* here open is 4, wep/tkip is 8, aes is 12*/
  392. if (info->control.hw_key)
  393. additionlen += info->control.hw_key->icv_len;
  394. /* The most skb num is 6 */
  395. tcb_desc->empkt_num = 0;
  396. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  397. skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
  398. struct ieee80211_tx_info *next_info;
  399. next_info = IEEE80211_SKB_CB(next_skb);
  400. if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
  401. tcb_desc->empkt_len[tcb_desc->empkt_num] =
  402. next_skb->len + additionlen;
  403. tcb_desc->empkt_num++;
  404. } else {
  405. break;
  406. }
  407. if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
  408. next_skb))
  409. break;
  410. if (tcb_desc->empkt_num >= rtlhal->max_earlymode_num)
  411. break;
  412. }
  413. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  414. return true;
  415. }
  416. /* just for early mode now */
  417. static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
  418. {
  419. struct rtl_priv *rtlpriv = rtl_priv(hw);
  420. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  421. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  422. struct sk_buff *skb = NULL;
  423. struct ieee80211_tx_info *info = NULL;
  424. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  425. int tid;
  426. if (!rtlpriv->rtlhal.earlymode_enable)
  427. return;
  428. if (rtlpriv->dm.supp_phymode_switch &&
  429. (rtlpriv->easy_concurrent_ctl.switch_in_process ||
  430. (rtlpriv->buddy_priv &&
  431. rtlpriv->buddy_priv->easy_concurrent_ctl.switch_in_process)))
  432. return;
  433. /* we juse use em for BE/BK/VI/VO */
  434. for (tid = 7; tid >= 0; tid--) {
  435. u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(tid)];
  436. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
  437. while (!mac->act_scanning &&
  438. rtlpriv->psc.rfpwr_state == ERFON) {
  439. struct rtl_tcb_desc tcb_desc;
  440. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  441. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  442. if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
  443. (ring->entries - skb_queue_len(&ring->queue) >
  444. rtlhal->max_earlymode_num)) {
  445. skb = skb_dequeue(&mac->skb_waitq[tid]);
  446. } else {
  447. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  448. break;
  449. }
  450. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  451. /* Some macaddr can't do early mode. like
  452. * multicast/broadcast/no_qos data */
  453. info = IEEE80211_SKB_CB(skb);
  454. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  455. _rtl_update_earlymode_info(hw, skb,
  456. &tcb_desc, tid);
  457. rtlpriv->intf_ops->adapter_tx(hw, NULL, skb, &tcb_desc);
  458. }
  459. }
  460. }
  461. static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
  462. {
  463. struct rtl_priv *rtlpriv = rtl_priv(hw);
  464. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  465. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  466. while (skb_queue_len(&ring->queue)) {
  467. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  468. struct sk_buff *skb;
  469. struct ieee80211_tx_info *info;
  470. __le16 fc;
  471. u8 tid;
  472. u8 own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) entry, true,
  473. HW_DESC_OWN);
  474. /*beacon packet will only use the first
  475. *descriptor by defaut, and the own may not
  476. *be cleared by the hardware
  477. */
  478. if (own)
  479. return;
  480. ring->idx = (ring->idx + 1) % ring->entries;
  481. skb = __skb_dequeue(&ring->queue);
  482. pci_unmap_single(rtlpci->pdev,
  483. rtlpriv->cfg->ops->
  484. get_desc((u8 *) entry, true,
  485. HW_DESC_TXBUFF_ADDR),
  486. skb->len, PCI_DMA_TODEVICE);
  487. /* remove early mode header */
  488. if (rtlpriv->rtlhal.earlymode_enable)
  489. skb_pull(skb, EM_HDR_LEN);
  490. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
  491. "new ring->idx:%d, free: skb_queue_len:%d, free: seq:%x\n",
  492. ring->idx,
  493. skb_queue_len(&ring->queue),
  494. *(u16 *) (skb->data + 22));
  495. if (prio == TXCMD_QUEUE) {
  496. dev_kfree_skb(skb);
  497. goto tx_status_ok;
  498. }
  499. /* for sw LPS, just after NULL skb send out, we can
  500. * sure AP knows we are sleeping, we should not let
  501. * rf sleep
  502. */
  503. fc = rtl_get_fc(skb);
  504. if (ieee80211_is_nullfunc(fc)) {
  505. if (ieee80211_has_pm(fc)) {
  506. rtlpriv->mac80211.offchan_delay = true;
  507. rtlpriv->psc.state_inap = true;
  508. } else {
  509. rtlpriv->psc.state_inap = false;
  510. }
  511. }
  512. if (ieee80211_is_action(fc)) {
  513. struct ieee80211_mgmt *action_frame =
  514. (struct ieee80211_mgmt *)skb->data;
  515. if (action_frame->u.action.u.ht_smps.action ==
  516. WLAN_HT_ACTION_SMPS) {
  517. dev_kfree_skb(skb);
  518. goto tx_status_ok;
  519. }
  520. }
  521. /* update tid tx pkt num */
  522. tid = rtl_get_tid(skb);
  523. if (tid <= 7)
  524. rtlpriv->link_info.tidtx_inperiod[tid]++;
  525. info = IEEE80211_SKB_CB(skb);
  526. ieee80211_tx_info_clear_status(info);
  527. info->flags |= IEEE80211_TX_STAT_ACK;
  528. /*info->status.rates[0].count = 1; */
  529. ieee80211_tx_status_irqsafe(hw, skb);
  530. if ((ring->entries - skb_queue_len(&ring->queue))
  531. == 2) {
  532. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  533. "more desc left, wake skb_queue@%d, ring->idx = %d, skb_queue_len = 0x%d\n",
  534. prio, ring->idx,
  535. skb_queue_len(&ring->queue));
  536. ieee80211_wake_queue(hw,
  537. skb_get_queue_mapping
  538. (skb));
  539. }
  540. tx_status_ok:
  541. skb = NULL;
  542. }
  543. if (((rtlpriv->link_info.num_rx_inperiod +
  544. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  545. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  546. rtlpriv->enter_ps = false;
  547. schedule_work(&rtlpriv->works.lps_change_work);
  548. }
  549. }
  550. static void _rtl_receive_one(struct ieee80211_hw *hw, struct sk_buff *skb,
  551. struct ieee80211_rx_status rx_status)
  552. {
  553. struct rtl_priv *rtlpriv = rtl_priv(hw);
  554. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  555. __le16 fc = rtl_get_fc(skb);
  556. bool unicast = false;
  557. struct sk_buff *uskb = NULL;
  558. u8 *pdata;
  559. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  560. if (is_broadcast_ether_addr(hdr->addr1)) {
  561. ;/*TODO*/
  562. } else if (is_multicast_ether_addr(hdr->addr1)) {
  563. ;/*TODO*/
  564. } else {
  565. unicast = true;
  566. rtlpriv->stats.rxbytesunicast += skb->len;
  567. }
  568. if (ieee80211_is_data(fc)) {
  569. rtlpriv->cfg->ops->led_control(hw, LED_CTL_RX);
  570. if (unicast)
  571. rtlpriv->link_info.num_rx_inperiod++;
  572. }
  573. /* static bcn for roaming */
  574. rtl_beacon_statistic(hw, skb);
  575. rtl_p2p_info(hw, (void *)skb->data, skb->len);
  576. /* for sw lps */
  577. rtl_swlps_beacon(hw, (void *)skb->data, skb->len);
  578. rtl_recognize_peer(hw, (void *)skb->data, skb->len);
  579. if ((rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP) &&
  580. (rtlpriv->rtlhal.current_bandtype == BAND_ON_2_4G) &&
  581. (ieee80211_is_beacon(fc) || ieee80211_is_probe_resp(fc)))
  582. return;
  583. if (unlikely(!rtl_action_proc(hw, skb, false)))
  584. return;
  585. uskb = dev_alloc_skb(skb->len + 128);
  586. if (!uskb)
  587. return; /* exit if allocation failed */
  588. memcpy(IEEE80211_SKB_RXCB(uskb), &rx_status, sizeof(rx_status));
  589. pdata = (u8 *)skb_put(uskb, skb->len);
  590. memcpy(pdata, skb->data, skb->len);
  591. ieee80211_rx_irqsafe(hw, uskb);
  592. }
  593. static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
  594. {
  595. struct rtl_priv *rtlpriv = rtl_priv(hw);
  596. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  597. int rx_queue_idx = RTL_PCI_RX_MPDU_QUEUE;
  598. struct ieee80211_rx_status rx_status = { 0 };
  599. unsigned int count = rtlpci->rxringcount;
  600. u8 own;
  601. u8 tmp_one;
  602. u32 bufferaddress;
  603. struct rtl_stats stats = {
  604. .signal = 0,
  605. .rate = 0,
  606. };
  607. int index = rtlpci->rx_ring[rx_queue_idx].idx;
  608. if (rtlpci->driver_is_goingto_unload)
  609. return;
  610. /*RX NORMAL PKT */
  611. while (count--) {
  612. /*rx descriptor */
  613. struct rtl_rx_desc *pdesc = &rtlpci->rx_ring[rx_queue_idx].desc[
  614. index];
  615. /*rx pkt */
  616. struct sk_buff *skb = rtlpci->rx_ring[rx_queue_idx].rx_buf[
  617. index];
  618. struct sk_buff *new_skb = NULL;
  619. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  620. false, HW_DESC_OWN);
  621. /*wait data to be filled by hardware */
  622. if (own)
  623. break;
  624. rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
  625. &rx_status,
  626. (u8 *) pdesc, skb);
  627. if (stats.crc || stats.hwerror)
  628. goto done;
  629. new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
  630. if (unlikely(!new_skb)) {
  631. RT_TRACE(rtlpriv, (COMP_INTR | COMP_RECV), DBG_DMESG,
  632. "can't alloc skb for rx\n");
  633. goto done;
  634. }
  635. kmemleak_not_leak(new_skb);
  636. pci_unmap_single(rtlpci->pdev,
  637. *((dma_addr_t *) skb->cb),
  638. rtlpci->rxbuffersize,
  639. PCI_DMA_FROMDEVICE);
  640. skb_put(skb, rtlpriv->cfg->ops->get_desc((u8 *) pdesc, false,
  641. HW_DESC_RXPKT_LEN));
  642. skb_reserve(skb, stats.rx_drvinfo_size + stats.rx_bufshift);
  643. /*
  644. * NOTICE This can not be use for mac80211,
  645. * this is done in mac80211 code,
  646. * if you done here sec DHCP will fail
  647. * skb_trim(skb, skb->len - 4);
  648. */
  649. _rtl_receive_one(hw, skb, rx_status);
  650. if (((rtlpriv->link_info.num_rx_inperiod +
  651. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  652. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  653. rtlpriv->enter_ps = false;
  654. schedule_work(&rtlpriv->works.lps_change_work);
  655. }
  656. dev_kfree_skb_any(skb);
  657. skb = new_skb;
  658. rtlpci->rx_ring[rx_queue_idx].rx_buf[index] = skb;
  659. *((dma_addr_t *) skb->cb) =
  660. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  661. rtlpci->rxbuffersize,
  662. PCI_DMA_FROMDEVICE);
  663. done:
  664. bufferaddress = (*((dma_addr_t *)skb->cb));
  665. if (pci_dma_mapping_error(rtlpci->pdev, bufferaddress))
  666. return;
  667. tmp_one = 1;
  668. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, false,
  669. HW_DESC_RXBUFF_ADDR,
  670. (u8 *)&bufferaddress);
  671. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, false,
  672. HW_DESC_RXPKT_LEN,
  673. (u8 *)&rtlpci->rxbuffersize);
  674. if (index == rtlpci->rxringcount - 1)
  675. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, false,
  676. HW_DESC_RXERO,
  677. &tmp_one);
  678. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, false, HW_DESC_RXOWN,
  679. &tmp_one);
  680. index = (index + 1) % rtlpci->rxringcount;
  681. }
  682. rtlpci->rx_ring[rx_queue_idx].idx = index;
  683. }
  684. static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
  685. {
  686. struct ieee80211_hw *hw = dev_id;
  687. struct rtl_priv *rtlpriv = rtl_priv(hw);
  688. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  689. unsigned long flags;
  690. u32 inta = 0;
  691. u32 intb = 0;
  692. irqreturn_t ret = IRQ_HANDLED;
  693. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  694. /*read ISR: 4/8bytes */
  695. rtlpriv->cfg->ops->interrupt_recognized(hw, &inta, &intb);
  696. /*Shared IRQ or HW disappared */
  697. if (!inta || inta == 0xffff) {
  698. ret = IRQ_NONE;
  699. goto done;
  700. }
  701. /*<1> beacon related */
  702. if (inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK]) {
  703. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  704. "beacon ok interrupt!\n");
  705. }
  706. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TBDER])) {
  707. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  708. "beacon err interrupt!\n");
  709. }
  710. if (inta & rtlpriv->cfg->maps[RTL_IMR_BDOK]) {
  711. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "beacon interrupt!\n");
  712. }
  713. if (inta & rtlpriv->cfg->maps[RTL_IMR_BCNINT]) {
  714. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  715. "prepare beacon for interrupt!\n");
  716. tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
  717. }
  718. /*<3> Tx related */
  719. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
  720. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "IMR_TXFOVW!\n");
  721. if (inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
  722. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  723. "Manage ok interrupt!\n");
  724. _rtl_pci_tx_isr(hw, MGNT_QUEUE);
  725. }
  726. if (inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
  727. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  728. "HIGH_QUEUE ok interrupt!\n");
  729. _rtl_pci_tx_isr(hw, HIGH_QUEUE);
  730. }
  731. if (inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
  732. rtlpriv->link_info.num_tx_inperiod++;
  733. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  734. "BK Tx OK interrupt!\n");
  735. _rtl_pci_tx_isr(hw, BK_QUEUE);
  736. }
  737. if (inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
  738. rtlpriv->link_info.num_tx_inperiod++;
  739. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  740. "BE TX OK interrupt!\n");
  741. _rtl_pci_tx_isr(hw, BE_QUEUE);
  742. }
  743. if (inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
  744. rtlpriv->link_info.num_tx_inperiod++;
  745. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  746. "VI TX OK interrupt!\n");
  747. _rtl_pci_tx_isr(hw, VI_QUEUE);
  748. }
  749. if (inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
  750. rtlpriv->link_info.num_tx_inperiod++;
  751. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  752. "Vo TX OK interrupt!\n");
  753. _rtl_pci_tx_isr(hw, VO_QUEUE);
  754. }
  755. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
  756. if (inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
  757. rtlpriv->link_info.num_tx_inperiod++;
  758. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  759. "CMD TX OK interrupt!\n");
  760. _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
  761. }
  762. }
  763. /*<2> Rx related */
  764. if (inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
  765. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "Rx ok interrupt!\n");
  766. _rtl_pci_rx_interrupt(hw);
  767. }
  768. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
  769. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  770. "rx descriptor unavailable!\n");
  771. _rtl_pci_rx_interrupt(hw);
  772. }
  773. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
  774. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "rx overflow !\n");
  775. _rtl_pci_rx_interrupt(hw);
  776. }
  777. /*fw related*/
  778. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8723AE) {
  779. if (inta & rtlpriv->cfg->maps[RTL_IMR_C2HCMD]) {
  780. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  781. "firmware interrupt!\n");
  782. queue_delayed_work(rtlpriv->works.rtl_wq,
  783. &rtlpriv->works.fwevt_wq, 0);
  784. }
  785. }
  786. if (rtlpriv->rtlhal.earlymode_enable)
  787. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  788. done:
  789. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  790. return ret;
  791. }
  792. static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
  793. {
  794. _rtl_pci_tx_chk_waitq(hw);
  795. }
  796. static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
  797. {
  798. struct rtl_priv *rtlpriv = rtl_priv(hw);
  799. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  800. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  801. struct rtl8192_tx_ring *ring = NULL;
  802. struct ieee80211_hdr *hdr = NULL;
  803. struct ieee80211_tx_info *info = NULL;
  804. struct sk_buff *pskb = NULL;
  805. struct rtl_tx_desc *pdesc = NULL;
  806. struct rtl_tcb_desc tcb_desc;
  807. /*This is for new trx flow*/
  808. struct rtl_tx_buffer_desc *pbuffer_desc = NULL;
  809. u8 temp_one = 1;
  810. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  811. ring = &rtlpci->tx_ring[BEACON_QUEUE];
  812. pskb = __skb_dequeue(&ring->queue);
  813. if (pskb) {
  814. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  815. pci_unmap_single(rtlpci->pdev, rtlpriv->cfg->ops->get_desc(
  816. (u8 *) entry, true, HW_DESC_TXBUFF_ADDR),
  817. pskb->len, PCI_DMA_TODEVICE);
  818. kfree_skb(pskb);
  819. }
  820. /*NB: the beacon data buffer must be 32-bit aligned. */
  821. pskb = ieee80211_beacon_get(hw, mac->vif);
  822. if (pskb == NULL)
  823. return;
  824. hdr = rtl_get_hdr(pskb);
  825. info = IEEE80211_SKB_CB(pskb);
  826. pdesc = &ring->desc[0];
  827. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *) pdesc,
  828. (u8 *)pbuffer_desc, info, NULL, pskb,
  829. BEACON_QUEUE, &tcb_desc);
  830. __skb_queue_tail(&ring->queue, pskb);
  831. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, true, HW_DESC_OWN,
  832. &temp_one);
  833. return;
  834. }
  835. static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
  836. {
  837. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  838. u8 i;
  839. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  840. rtlpci->txringcount[i] = RT_TXDESC_NUM;
  841. /*
  842. *we just alloc 2 desc for beacon queue,
  843. *because we just need first desc in hw beacon.
  844. */
  845. rtlpci->txringcount[BEACON_QUEUE] = 2;
  846. /*
  847. *BE queue need more descriptor for performance
  848. *consideration or, No more tx desc will happen,
  849. *and may cause mac80211 mem leakage.
  850. */
  851. rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
  852. rtlpci->rxbuffersize = 9100; /*2048/1024; */
  853. rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
  854. }
  855. static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
  856. struct pci_dev *pdev)
  857. {
  858. struct rtl_priv *rtlpriv = rtl_priv(hw);
  859. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  860. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  861. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  862. rtlpci->up_first_time = true;
  863. rtlpci->being_init_adapter = false;
  864. rtlhal->hw = hw;
  865. rtlpci->pdev = pdev;
  866. /*Tx/Rx related var */
  867. _rtl_pci_init_trx_var(hw);
  868. /*IBSS*/ mac->beacon_interval = 100;
  869. /*AMPDU*/
  870. mac->min_space_cfg = 0;
  871. mac->max_mss_density = 0;
  872. /*set sane AMPDU defaults */
  873. mac->current_ampdu_density = 7;
  874. mac->current_ampdu_factor = 3;
  875. /*QOS*/
  876. rtlpci->acm_method = EACMWAY2_SW;
  877. /*task */
  878. tasklet_init(&rtlpriv->works.irq_tasklet,
  879. (void (*)(unsigned long))_rtl_pci_irq_tasklet,
  880. (unsigned long)hw);
  881. tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
  882. (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
  883. (unsigned long)hw);
  884. INIT_WORK(&rtlpriv->works.lps_change_work,
  885. rtl_lps_change_work_callback);
  886. }
  887. static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
  888. unsigned int prio, unsigned int entries)
  889. {
  890. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  891. struct rtl_priv *rtlpriv = rtl_priv(hw);
  892. struct rtl_tx_desc *ring;
  893. dma_addr_t dma;
  894. u32 nextdescaddress;
  895. int i;
  896. ring = pci_alloc_consistent(rtlpci->pdev,
  897. sizeof(*ring) * entries, &dma);
  898. if (!ring || (unsigned long)ring & 0xFF) {
  899. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  900. "Cannot allocate TX ring (prio = %d)\n", prio);
  901. return -ENOMEM;
  902. }
  903. memset(ring, 0, sizeof(*ring) * entries);
  904. rtlpci->tx_ring[prio].desc = ring;
  905. rtlpci->tx_ring[prio].dma = dma;
  906. rtlpci->tx_ring[prio].idx = 0;
  907. rtlpci->tx_ring[prio].entries = entries;
  908. skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
  909. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "queue:%d, ring_addr:%p\n",
  910. prio, ring);
  911. for (i = 0; i < entries; i++) {
  912. nextdescaddress = (u32) dma +
  913. ((i + 1) % entries) *
  914. sizeof(*ring);
  915. rtlpriv->cfg->ops->set_desc(hw, (u8 *)&(ring[i]),
  916. true, HW_DESC_TX_NEXTDESC_ADDR,
  917. (u8 *)&nextdescaddress);
  918. }
  919. return 0;
  920. }
  921. static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw)
  922. {
  923. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  924. struct rtl_priv *rtlpriv = rtl_priv(hw);
  925. struct rtl_rx_desc *entry = NULL;
  926. int i, rx_queue_idx;
  927. u8 tmp_one = 1;
  928. /*
  929. *rx_queue_idx 0:RX_MPDU_QUEUE
  930. *rx_queue_idx 1:RX_CMD_QUEUE
  931. */
  932. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  933. rx_queue_idx++) {
  934. rtlpci->rx_ring[rx_queue_idx].desc =
  935. pci_alloc_consistent(rtlpci->pdev,
  936. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  937. desc) * rtlpci->rxringcount,
  938. &rtlpci->rx_ring[rx_queue_idx].dma);
  939. if (!rtlpci->rx_ring[rx_queue_idx].desc ||
  940. (unsigned long)rtlpci->rx_ring[rx_queue_idx].desc & 0xFF) {
  941. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  942. "Cannot allocate RX ring\n");
  943. return -ENOMEM;
  944. }
  945. memset(rtlpci->rx_ring[rx_queue_idx].desc, 0,
  946. sizeof(*rtlpci->rx_ring[rx_queue_idx].desc) *
  947. rtlpci->rxringcount);
  948. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  949. /* If amsdu_8k is disabled, set buffersize to 4096. This
  950. * change will reduce memory fragmentation.
  951. */
  952. if (rtlpci->rxbuffersize > 4096 &&
  953. rtlpriv->rtlhal.disable_amsdu_8k)
  954. rtlpci->rxbuffersize = 4096;
  955. for (i = 0; i < rtlpci->rxringcount; i++) {
  956. struct sk_buff *skb =
  957. dev_alloc_skb(rtlpci->rxbuffersize);
  958. u32 bufferaddress;
  959. if (!skb)
  960. return 0;
  961. kmemleak_not_leak(skb);
  962. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  963. /*skb->dev = dev; */
  964. rtlpci->rx_ring[rx_queue_idx].rx_buf[i] = skb;
  965. /*
  966. *just set skb->cb to mapping addr
  967. *for pci_unmap_single use
  968. */
  969. *((dma_addr_t *) skb->cb) =
  970. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  971. rtlpci->rxbuffersize,
  972. PCI_DMA_FROMDEVICE);
  973. bufferaddress = (*((dma_addr_t *)skb->cb));
  974. if (pci_dma_mapping_error(rtlpci->pdev, bufferaddress)) {
  975. dev_kfree_skb_any(skb);
  976. return 1;
  977. }
  978. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  979. HW_DESC_RXBUFF_ADDR,
  980. (u8 *)&bufferaddress);
  981. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  982. HW_DESC_RXPKT_LEN,
  983. (u8 *)&rtlpci->
  984. rxbuffersize);
  985. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  986. HW_DESC_RXOWN,
  987. &tmp_one);
  988. }
  989. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  990. HW_DESC_RXERO, &tmp_one);
  991. }
  992. return 0;
  993. }
  994. static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
  995. unsigned int prio)
  996. {
  997. struct rtl_priv *rtlpriv = rtl_priv(hw);
  998. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  999. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  1000. while (skb_queue_len(&ring->queue)) {
  1001. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  1002. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  1003. pci_unmap_single(rtlpci->pdev,
  1004. rtlpriv->cfg->
  1005. ops->get_desc((u8 *) entry, true,
  1006. HW_DESC_TXBUFF_ADDR),
  1007. skb->len, PCI_DMA_TODEVICE);
  1008. kfree_skb(skb);
  1009. ring->idx = (ring->idx + 1) % ring->entries;
  1010. }
  1011. if (ring->desc) {
  1012. pci_free_consistent(rtlpci->pdev,
  1013. sizeof(*ring->desc) * ring->entries,
  1014. ring->desc, ring->dma);
  1015. ring->desc = NULL;
  1016. }
  1017. }
  1018. static void _rtl_pci_free_rx_ring(struct rtl_pci *rtlpci)
  1019. {
  1020. int i, rx_queue_idx;
  1021. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  1022. /*rx_queue_idx 1:RX_CMD_QUEUE */
  1023. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  1024. rx_queue_idx++) {
  1025. for (i = 0; i < rtlpci->rxringcount; i++) {
  1026. struct sk_buff *skb =
  1027. rtlpci->rx_ring[rx_queue_idx].rx_buf[i];
  1028. if (!skb)
  1029. continue;
  1030. pci_unmap_single(rtlpci->pdev,
  1031. *((dma_addr_t *) skb->cb),
  1032. rtlpci->rxbuffersize,
  1033. PCI_DMA_FROMDEVICE);
  1034. kfree_skb(skb);
  1035. }
  1036. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1037. pci_free_consistent(rtlpci->pdev,
  1038. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  1039. desc) * rtlpci->rxringcount,
  1040. rtlpci->rx_ring[rx_queue_idx].desc,
  1041. rtlpci->rx_ring[rx_queue_idx].dma);
  1042. rtlpci->rx_ring[rx_queue_idx].desc = NULL;
  1043. }
  1044. }
  1045. }
  1046. static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
  1047. {
  1048. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1049. int ret;
  1050. int i;
  1051. ret = _rtl_pci_init_rx_ring(hw);
  1052. if (ret)
  1053. return ret;
  1054. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1055. ret = _rtl_pci_init_tx_ring(hw, i,
  1056. rtlpci->txringcount[i]);
  1057. if (ret)
  1058. goto err_free_rings;
  1059. }
  1060. return 0;
  1061. err_free_rings:
  1062. _rtl_pci_free_rx_ring(rtlpci);
  1063. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1064. if (rtlpci->tx_ring[i].desc)
  1065. _rtl_pci_free_tx_ring(hw, i);
  1066. return 1;
  1067. }
  1068. static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
  1069. {
  1070. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1071. u32 i;
  1072. /*free rx rings */
  1073. _rtl_pci_free_rx_ring(rtlpci);
  1074. /*free tx rings */
  1075. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1076. _rtl_pci_free_tx_ring(hw, i);
  1077. return 0;
  1078. }
  1079. int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
  1080. {
  1081. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1082. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1083. int i, rx_queue_idx;
  1084. unsigned long flags;
  1085. u8 tmp_one = 1;
  1086. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  1087. /*rx_queue_idx 1:RX_CMD_QUEUE */
  1088. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  1089. rx_queue_idx++) {
  1090. /*
  1091. *force the rx_ring[RX_MPDU_QUEUE/
  1092. *RX_CMD_QUEUE].idx to the first one
  1093. */
  1094. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1095. struct rtl_rx_desc *entry = NULL;
  1096. for (i = 0; i < rtlpci->rxringcount; i++) {
  1097. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  1098. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry,
  1099. false,
  1100. HW_DESC_RXOWN,
  1101. &tmp_one);
  1102. }
  1103. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  1104. }
  1105. }
  1106. /*
  1107. *after reset, release previous pending packet,
  1108. *and force the tx idx to the first one
  1109. */
  1110. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1111. if (rtlpci->tx_ring[i].desc) {
  1112. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
  1113. while (skb_queue_len(&ring->queue)) {
  1114. struct rtl_tx_desc *entry;
  1115. struct sk_buff *skb;
  1116. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock,
  1117. flags);
  1118. entry = &ring->desc[ring->idx];
  1119. skb = __skb_dequeue(&ring->queue);
  1120. pci_unmap_single(rtlpci->pdev,
  1121. rtlpriv->cfg->ops->
  1122. get_desc((u8 *)
  1123. entry,
  1124. true,
  1125. HW_DESC_TXBUFF_ADDR),
  1126. skb->len, PCI_DMA_TODEVICE);
  1127. ring->idx = (ring->idx + 1) % ring->entries;
  1128. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock,
  1129. flags);
  1130. kfree_skb(skb);
  1131. }
  1132. ring->idx = 0;
  1133. }
  1134. }
  1135. return 0;
  1136. }
  1137. static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
  1138. struct ieee80211_sta *sta,
  1139. struct sk_buff *skb)
  1140. {
  1141. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1142. struct rtl_sta_info *sta_entry = NULL;
  1143. u8 tid = rtl_get_tid(skb);
  1144. __le16 fc = rtl_get_fc(skb);
  1145. if (!sta)
  1146. return false;
  1147. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1148. if (!rtlpriv->rtlhal.earlymode_enable)
  1149. return false;
  1150. if (ieee80211_is_nullfunc(fc))
  1151. return false;
  1152. if (ieee80211_is_qos_nullfunc(fc))
  1153. return false;
  1154. if (ieee80211_is_pspoll(fc))
  1155. return false;
  1156. if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
  1157. return false;
  1158. if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
  1159. return false;
  1160. if (tid > 7)
  1161. return false;
  1162. /* maybe every tid should be checked */
  1163. if (!rtlpriv->link_info.higher_busytxtraffic[tid])
  1164. return false;
  1165. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  1166. skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
  1167. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  1168. return true;
  1169. }
  1170. static int rtl_pci_tx(struct ieee80211_hw *hw,
  1171. struct ieee80211_sta *sta,
  1172. struct sk_buff *skb,
  1173. struct rtl_tcb_desc *ptcb_desc)
  1174. {
  1175. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1176. struct rtl_sta_info *sta_entry = NULL;
  1177. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1178. struct rtl8192_tx_ring *ring;
  1179. struct rtl_tx_desc *pdesc;
  1180. struct rtl_tx_buffer_desc *ptx_bd_desc = NULL;
  1181. u8 idx;
  1182. u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
  1183. unsigned long flags;
  1184. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  1185. __le16 fc = rtl_get_fc(skb);
  1186. u8 *pda_addr = hdr->addr1;
  1187. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1188. /*ssn */
  1189. u8 tid = 0;
  1190. u16 seq_number = 0;
  1191. u8 own;
  1192. u8 temp_one = 1;
  1193. if (ieee80211_is_mgmt(fc))
  1194. rtl_tx_mgmt_proc(hw, skb);
  1195. if (rtlpriv->psc.sw_ps_enabled) {
  1196. if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
  1197. !ieee80211_has_pm(fc))
  1198. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  1199. }
  1200. rtl_action_proc(hw, skb, true);
  1201. if (is_multicast_ether_addr(pda_addr))
  1202. rtlpriv->stats.txbytesmulticast += skb->len;
  1203. else if (is_broadcast_ether_addr(pda_addr))
  1204. rtlpriv->stats.txbytesbroadcast += skb->len;
  1205. else
  1206. rtlpriv->stats.txbytesunicast += skb->len;
  1207. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1208. ring = &rtlpci->tx_ring[hw_queue];
  1209. if (hw_queue != BEACON_QUEUE)
  1210. idx = (ring->idx + skb_queue_len(&ring->queue)) %
  1211. ring->entries;
  1212. else
  1213. idx = 0;
  1214. pdesc = &ring->desc[idx];
  1215. if (rtlpriv->use_new_trx_flow) {
  1216. ptx_bd_desc = &ring->buffer_desc[idx];
  1217. } else {
  1218. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *)pdesc,
  1219. true, HW_DESC_OWN);
  1220. if ((own == 1) && (hw_queue != BEACON_QUEUE)) {
  1221. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1222. "No more TX desc@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%d\n",
  1223. hw_queue, ring->idx, idx,
  1224. skb_queue_len(&ring->queue));
  1225. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock,
  1226. flags);
  1227. return skb->len;
  1228. }
  1229. }
  1230. if (ieee80211_is_data_qos(fc)) {
  1231. tid = rtl_get_tid(skb);
  1232. if (sta) {
  1233. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1234. seq_number = (le16_to_cpu(hdr->seq_ctrl) &
  1235. IEEE80211_SCTL_SEQ) >> 4;
  1236. seq_number += 1;
  1237. if (!ieee80211_has_morefrags(hdr->frame_control))
  1238. sta_entry->tids[tid].seq_number = seq_number;
  1239. }
  1240. }
  1241. if (ieee80211_is_data(fc))
  1242. rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
  1243. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  1244. (u8 *)ptx_bd_desc, info, sta, skb, hw_queue, ptcb_desc);
  1245. __skb_queue_tail(&ring->queue, skb);
  1246. if (rtlpriv->use_new_trx_flow) {
  1247. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, true,
  1248. HW_DESC_OWN, &hw_queue);
  1249. } else {
  1250. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, true,
  1251. HW_DESC_OWN, &temp_one);
  1252. }
  1253. if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
  1254. hw_queue != BEACON_QUEUE) {
  1255. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1256. "less desc left, stop skb_queue@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%d\n",
  1257. hw_queue, ring->idx, idx,
  1258. skb_queue_len(&ring->queue));
  1259. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  1260. }
  1261. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1262. rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
  1263. return 0;
  1264. }
  1265. static void rtl_pci_flush(struct ieee80211_hw *hw, bool drop)
  1266. {
  1267. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1268. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1269. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1270. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1271. u16 i = 0;
  1272. int queue_id;
  1273. struct rtl8192_tx_ring *ring;
  1274. if (mac->skip_scan)
  1275. return;
  1276. for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
  1277. u32 queue_len;
  1278. ring = &pcipriv->dev.tx_ring[queue_id];
  1279. queue_len = skb_queue_len(&ring->queue);
  1280. if (queue_len == 0 || queue_id == BEACON_QUEUE ||
  1281. queue_id == TXCMD_QUEUE) {
  1282. queue_id--;
  1283. continue;
  1284. } else {
  1285. msleep(20);
  1286. i++;
  1287. }
  1288. /* we just wait 1s for all queues */
  1289. if (rtlpriv->psc.rfpwr_state == ERFOFF ||
  1290. is_hal_stop(rtlhal) || i >= 200)
  1291. return;
  1292. }
  1293. }
  1294. static void rtl_pci_deinit(struct ieee80211_hw *hw)
  1295. {
  1296. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1297. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1298. _rtl_pci_deinit_trx_ring(hw);
  1299. synchronize_irq(rtlpci->pdev->irq);
  1300. tasklet_kill(&rtlpriv->works.irq_tasklet);
  1301. cancel_work_sync(&rtlpriv->works.lps_change_work);
  1302. flush_workqueue(rtlpriv->works.rtl_wq);
  1303. destroy_workqueue(rtlpriv->works.rtl_wq);
  1304. }
  1305. static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
  1306. {
  1307. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1308. int err;
  1309. _rtl_pci_init_struct(hw, pdev);
  1310. err = _rtl_pci_init_trx_ring(hw);
  1311. if (err) {
  1312. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1313. "tx ring initialization failed\n");
  1314. return err;
  1315. }
  1316. return 0;
  1317. }
  1318. static int rtl_pci_start(struct ieee80211_hw *hw)
  1319. {
  1320. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1321. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1322. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1323. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1324. int err;
  1325. rtl_pci_reset_trx_ring(hw);
  1326. rtlpci->driver_is_goingto_unload = false;
  1327. err = rtlpriv->cfg->ops->hw_init(hw);
  1328. if (err) {
  1329. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1330. "Failed to config hardware!\n");
  1331. return err;
  1332. }
  1333. rtlpriv->cfg->ops->enable_interrupt(hw);
  1334. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "enable_interrupt OK\n");
  1335. rtl_init_rx_config(hw);
  1336. /*should be after adapter start and interrupt enable. */
  1337. set_hal_start(rtlhal);
  1338. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1339. rtlpci->up_first_time = false;
  1340. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "OK\n");
  1341. return 0;
  1342. }
  1343. static void rtl_pci_stop(struct ieee80211_hw *hw)
  1344. {
  1345. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1346. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1347. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1348. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1349. unsigned long flags;
  1350. u8 RFInProgressTimeOut = 0;
  1351. /*
  1352. *should be before disable interrupt&adapter
  1353. *and will do it immediately.
  1354. */
  1355. set_hal_stop(rtlhal);
  1356. rtlpci->driver_is_goingto_unload = true;
  1357. rtlpriv->cfg->ops->disable_interrupt(hw);
  1358. cancel_work_sync(&rtlpriv->works.lps_change_work);
  1359. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1360. while (ppsc->rfchange_inprogress) {
  1361. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1362. if (RFInProgressTimeOut > 100) {
  1363. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1364. break;
  1365. }
  1366. mdelay(1);
  1367. RFInProgressTimeOut++;
  1368. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1369. }
  1370. ppsc->rfchange_inprogress = true;
  1371. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1372. rtlpriv->cfg->ops->hw_disable(hw);
  1373. /* some things are not needed if firmware not available */
  1374. if (!rtlpriv->max_fw_size)
  1375. return;
  1376. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1377. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1378. ppsc->rfchange_inprogress = false;
  1379. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1380. rtl_pci_enable_aspm(hw);
  1381. }
  1382. static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
  1383. struct ieee80211_hw *hw)
  1384. {
  1385. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1386. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1387. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1388. struct pci_dev *bridge_pdev = pdev->bus->self;
  1389. u16 venderid;
  1390. u16 deviceid;
  1391. u8 revisionid;
  1392. u16 irqline;
  1393. u8 tmp;
  1394. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1395. venderid = pdev->vendor;
  1396. deviceid = pdev->device;
  1397. pci_read_config_byte(pdev, 0x8, &revisionid);
  1398. pci_read_config_word(pdev, 0x3C, &irqline);
  1399. /* PCI ID 0x10ec:0x8192 occurs for both RTL8192E, which uses
  1400. * r8192e_pci, and RTL8192SE, which uses this driver. If the
  1401. * revision ID is RTL_PCI_REVISION_ID_8192PCIE (0x01), then
  1402. * the correct driver is r8192e_pci, thus this routine should
  1403. * return false.
  1404. */
  1405. if (deviceid == RTL_PCI_8192SE_DID &&
  1406. revisionid == RTL_PCI_REVISION_ID_8192PCIE)
  1407. return false;
  1408. if (deviceid == RTL_PCI_8192_DID ||
  1409. deviceid == RTL_PCI_0044_DID ||
  1410. deviceid == RTL_PCI_0047_DID ||
  1411. deviceid == RTL_PCI_8192SE_DID ||
  1412. deviceid == RTL_PCI_8174_DID ||
  1413. deviceid == RTL_PCI_8173_DID ||
  1414. deviceid == RTL_PCI_8172_DID ||
  1415. deviceid == RTL_PCI_8171_DID) {
  1416. switch (revisionid) {
  1417. case RTL_PCI_REVISION_ID_8192PCIE:
  1418. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1419. "8192 PCI-E is found - vid/did=%x/%x\n",
  1420. venderid, deviceid);
  1421. rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
  1422. return false;
  1423. case RTL_PCI_REVISION_ID_8192SE:
  1424. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1425. "8192SE is found - vid/did=%x/%x\n",
  1426. venderid, deviceid);
  1427. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1428. break;
  1429. default:
  1430. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1431. "Err: Unknown device - vid/did=%x/%x\n",
  1432. venderid, deviceid);
  1433. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1434. break;
  1435. }
  1436. } else if (deviceid == RTL_PCI_8723AE_DID) {
  1437. rtlhal->hw_type = HARDWARE_TYPE_RTL8723AE;
  1438. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1439. "8723AE PCI-E is found - "
  1440. "vid/did=%x/%x\n", venderid, deviceid);
  1441. } else if (deviceid == RTL_PCI_8192CET_DID ||
  1442. deviceid == RTL_PCI_8192CE_DID ||
  1443. deviceid == RTL_PCI_8191CE_DID ||
  1444. deviceid == RTL_PCI_8188CE_DID) {
  1445. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
  1446. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1447. "8192C PCI-E is found - vid/did=%x/%x\n",
  1448. venderid, deviceid);
  1449. } else if (deviceid == RTL_PCI_8192DE_DID ||
  1450. deviceid == RTL_PCI_8192DE_DID2) {
  1451. rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
  1452. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1453. "8192D PCI-E is found - vid/did=%x/%x\n",
  1454. venderid, deviceid);
  1455. } else if (deviceid == RTL_PCI_8188EE_DID) {
  1456. rtlhal->hw_type = HARDWARE_TYPE_RTL8188EE;
  1457. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1458. "Find adapter, Hardware type is 8188EE\n");
  1459. } else {
  1460. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1461. "Err: Unknown device - vid/did=%x/%x\n",
  1462. venderid, deviceid);
  1463. rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
  1464. }
  1465. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
  1466. if (revisionid == 0 || revisionid == 1) {
  1467. if (revisionid == 0) {
  1468. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1469. "Find 92DE MAC0\n");
  1470. rtlhal->interfaceindex = 0;
  1471. } else if (revisionid == 1) {
  1472. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1473. "Find 92DE MAC1\n");
  1474. rtlhal->interfaceindex = 1;
  1475. }
  1476. } else {
  1477. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1478. "Unknown device - VendorID/DeviceID=%x/%x, Revision=%x\n",
  1479. venderid, deviceid, revisionid);
  1480. rtlhal->interfaceindex = 0;
  1481. }
  1482. }
  1483. /*find bus info */
  1484. pcipriv->ndis_adapter.busnumber = pdev->bus->number;
  1485. pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
  1486. pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
  1487. /* some ARM have no bridge_pdev and will crash here
  1488. * so we should check if bridge_pdev is NULL
  1489. */
  1490. if (bridge_pdev) {
  1491. /*find bridge info if available */
  1492. pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
  1493. for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
  1494. if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
  1495. pcipriv->ndis_adapter.pcibridge_vendor = tmp;
  1496. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1497. "Pci Bridge Vendor is found index: %d\n",
  1498. tmp);
  1499. break;
  1500. }
  1501. }
  1502. }
  1503. if (pcipriv->ndis_adapter.pcibridge_vendor !=
  1504. PCI_BRIDGE_VENDOR_UNKNOWN) {
  1505. pcipriv->ndis_adapter.pcibridge_busnum =
  1506. bridge_pdev->bus->number;
  1507. pcipriv->ndis_adapter.pcibridge_devnum =
  1508. PCI_SLOT(bridge_pdev->devfn);
  1509. pcipriv->ndis_adapter.pcibridge_funcnum =
  1510. PCI_FUNC(bridge_pdev->devfn);
  1511. pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
  1512. pci_pcie_cap(bridge_pdev);
  1513. pcipriv->ndis_adapter.num4bytes =
  1514. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
  1515. rtl_pci_get_linkcontrol_field(hw);
  1516. if (pcipriv->ndis_adapter.pcibridge_vendor ==
  1517. PCI_BRIDGE_VENDOR_AMD) {
  1518. pcipriv->ndis_adapter.amd_l1_patch =
  1519. rtl_pci_get_amd_l1_patch(hw);
  1520. }
  1521. }
  1522. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1523. "pcidev busnumber:devnumber:funcnumber:vendor:link_ctl %d:%d:%d:%x:%x\n",
  1524. pcipriv->ndis_adapter.busnumber,
  1525. pcipriv->ndis_adapter.devnumber,
  1526. pcipriv->ndis_adapter.funcnumber,
  1527. pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg);
  1528. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1529. "pci_bridge busnumber:devnumber:funcnumber:vendor:pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
  1530. pcipriv->ndis_adapter.pcibridge_busnum,
  1531. pcipriv->ndis_adapter.pcibridge_devnum,
  1532. pcipriv->ndis_adapter.pcibridge_funcnum,
  1533. pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
  1534. pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
  1535. pcipriv->ndis_adapter.pcibridge_linkctrlreg,
  1536. pcipriv->ndis_adapter.amd_l1_patch);
  1537. rtl_pci_parse_configuration(pdev, hw);
  1538. list_add_tail(&rtlpriv->list, &rtlpriv->glb_var->glb_priv_list);
  1539. return true;
  1540. }
  1541. static int rtl_pci_intr_mode_msi(struct ieee80211_hw *hw)
  1542. {
  1543. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1544. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1545. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1546. int ret;
  1547. ret = pci_enable_msi(rtlpci->pdev);
  1548. if (ret < 0)
  1549. return ret;
  1550. ret = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1551. IRQF_SHARED, KBUILD_MODNAME, hw);
  1552. if (ret < 0) {
  1553. pci_disable_msi(rtlpci->pdev);
  1554. return ret;
  1555. }
  1556. rtlpci->using_msi = true;
  1557. RT_TRACE(rtlpriv, COMP_INIT|COMP_INTR, DBG_DMESG,
  1558. "MSI Interrupt Mode!\n");
  1559. return 0;
  1560. }
  1561. static int rtl_pci_intr_mode_legacy(struct ieee80211_hw *hw)
  1562. {
  1563. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1564. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1565. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1566. int ret;
  1567. ret = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1568. IRQF_SHARED, KBUILD_MODNAME, hw);
  1569. if (ret < 0)
  1570. return ret;
  1571. rtlpci->using_msi = false;
  1572. RT_TRACE(rtlpriv, COMP_INIT|COMP_INTR, DBG_DMESG,
  1573. "Pin-based Interrupt Mode!\n");
  1574. return 0;
  1575. }
  1576. static int rtl_pci_intr_mode_decide(struct ieee80211_hw *hw)
  1577. {
  1578. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1579. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1580. int ret;
  1581. if (rtlpci->msi_support) {
  1582. ret = rtl_pci_intr_mode_msi(hw);
  1583. if (ret < 0)
  1584. ret = rtl_pci_intr_mode_legacy(hw);
  1585. } else {
  1586. ret = rtl_pci_intr_mode_legacy(hw);
  1587. }
  1588. return ret;
  1589. }
  1590. int rtl_pci_probe(struct pci_dev *pdev,
  1591. const struct pci_device_id *id)
  1592. {
  1593. struct ieee80211_hw *hw = NULL;
  1594. struct rtl_priv *rtlpriv = NULL;
  1595. struct rtl_pci_priv *pcipriv = NULL;
  1596. struct rtl_pci *rtlpci;
  1597. unsigned long pmem_start, pmem_len, pmem_flags;
  1598. int err;
  1599. err = pci_enable_device(pdev);
  1600. if (err) {
  1601. RT_ASSERT(false, "%s : Cannot enable new PCI device\n",
  1602. pci_name(pdev));
  1603. return err;
  1604. }
  1605. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1606. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1607. RT_ASSERT(false,
  1608. "Unable to obtain 32bit DMA for consistent allocations\n");
  1609. err = -ENOMEM;
  1610. goto fail1;
  1611. }
  1612. }
  1613. pci_set_master(pdev);
  1614. hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
  1615. sizeof(struct rtl_priv), &rtl_ops);
  1616. if (!hw) {
  1617. RT_ASSERT(false,
  1618. "%s : ieee80211 alloc failed\n", pci_name(pdev));
  1619. err = -ENOMEM;
  1620. goto fail1;
  1621. }
  1622. SET_IEEE80211_DEV(hw, &pdev->dev);
  1623. pci_set_drvdata(pdev, hw);
  1624. rtlpriv = hw->priv;
  1625. rtlpriv->hw = hw;
  1626. pcipriv = (void *)rtlpriv->priv;
  1627. pcipriv->dev.pdev = pdev;
  1628. init_completion(&rtlpriv->firmware_loading_complete);
  1629. /* init cfg & intf_ops */
  1630. rtlpriv->rtlhal.interface = INTF_PCI;
  1631. rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
  1632. rtlpriv->intf_ops = &rtl_pci_ops;
  1633. rtlpriv->glb_var = &rtl_global_var;
  1634. /*
  1635. *init dbgp flags before all
  1636. *other functions, because we will
  1637. *use it in other funtions like
  1638. *RT_TRACE/RT_PRINT/RTL_PRINT_DATA
  1639. *you can not use these macro
  1640. *before this
  1641. */
  1642. rtl_dbgp_flag_init(hw);
  1643. /* MEM map */
  1644. err = pci_request_regions(pdev, KBUILD_MODNAME);
  1645. if (err) {
  1646. RT_ASSERT(false, "Can't obtain PCI resources\n");
  1647. goto fail1;
  1648. }
  1649. pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
  1650. pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
  1651. pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
  1652. /*shared mem start */
  1653. rtlpriv->io.pci_mem_start =
  1654. (unsigned long)pci_iomap(pdev,
  1655. rtlpriv->cfg->bar_id, pmem_len);
  1656. if (rtlpriv->io.pci_mem_start == 0) {
  1657. RT_ASSERT(false, "Can't map PCI mem\n");
  1658. err = -ENOMEM;
  1659. goto fail2;
  1660. }
  1661. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1662. "mem mapped space: start: 0x%08lx len:%08lx flags:%08lx, after map:0x%08lx\n",
  1663. pmem_start, pmem_len, pmem_flags,
  1664. rtlpriv->io.pci_mem_start);
  1665. /* Disable Clk Request */
  1666. pci_write_config_byte(pdev, 0x81, 0);
  1667. /* leave D3 mode */
  1668. pci_write_config_byte(pdev, 0x44, 0);
  1669. pci_write_config_byte(pdev, 0x04, 0x06);
  1670. pci_write_config_byte(pdev, 0x04, 0x07);
  1671. /* find adapter */
  1672. if (!_rtl_pci_find_adapter(pdev, hw)) {
  1673. err = -ENODEV;
  1674. goto fail3;
  1675. }
  1676. /* Init IO handler */
  1677. _rtl_pci_io_handler_init(&pdev->dev, hw);
  1678. /*like read eeprom and so on */
  1679. rtlpriv->cfg->ops->read_eeprom_info(hw);
  1680. /*aspm */
  1681. rtl_pci_init_aspm(hw);
  1682. /* Init mac80211 sw */
  1683. err = rtl_init_core(hw);
  1684. if (err) {
  1685. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1686. "Can't allocate sw for mac80211\n");
  1687. goto fail3;
  1688. }
  1689. /* Init PCI sw */
  1690. err = rtl_pci_init(hw, pdev);
  1691. if (err) {
  1692. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Failed to init PCI\n");
  1693. goto fail3;
  1694. }
  1695. if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
  1696. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Can't init_sw_vars\n");
  1697. err = -ENODEV;
  1698. goto fail3;
  1699. }
  1700. rtlpriv->cfg->ops->init_sw_leds(hw);
  1701. err = sysfs_create_group(&pdev->dev.kobj, &rtl_attribute_group);
  1702. if (err) {
  1703. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1704. "failed to create sysfs device attributes\n");
  1705. goto fail3;
  1706. }
  1707. rtlpci = rtl_pcidev(pcipriv);
  1708. err = rtl_pci_intr_mode_decide(hw);
  1709. if (err) {
  1710. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1711. "%s: failed to register IRQ handler\n",
  1712. wiphy_name(hw->wiphy));
  1713. goto fail3;
  1714. }
  1715. rtlpci->irq_alloc = 1;
  1716. return 0;
  1717. fail3:
  1718. rtl_deinit_core(hw);
  1719. if (rtlpriv->io.pci_mem_start != 0)
  1720. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1721. fail2:
  1722. pci_release_regions(pdev);
  1723. complete(&rtlpriv->firmware_loading_complete);
  1724. fail1:
  1725. if (hw)
  1726. ieee80211_free_hw(hw);
  1727. pci_disable_device(pdev);
  1728. return err;
  1729. }
  1730. EXPORT_SYMBOL(rtl_pci_probe);
  1731. void rtl_pci_disconnect(struct pci_dev *pdev)
  1732. {
  1733. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1734. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1735. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1736. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1737. struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
  1738. /* just in case driver is removed before firmware callback */
  1739. wait_for_completion(&rtlpriv->firmware_loading_complete);
  1740. clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1741. sysfs_remove_group(&pdev->dev.kobj, &rtl_attribute_group);
  1742. /*ieee80211_unregister_hw will call ops_stop */
  1743. if (rtlmac->mac80211_registered == 1) {
  1744. ieee80211_unregister_hw(hw);
  1745. rtlmac->mac80211_registered = 0;
  1746. } else {
  1747. rtl_deinit_deferred_work(hw);
  1748. rtlpriv->intf_ops->adapter_stop(hw);
  1749. }
  1750. rtlpriv->cfg->ops->disable_interrupt(hw);
  1751. /*deinit rfkill */
  1752. rtl_deinit_rfkill(hw);
  1753. rtl_pci_deinit(hw);
  1754. rtl_deinit_core(hw);
  1755. rtlpriv->cfg->ops->deinit_sw_vars(hw);
  1756. if (rtlpci->irq_alloc) {
  1757. synchronize_irq(rtlpci->pdev->irq);
  1758. free_irq(rtlpci->pdev->irq, hw);
  1759. rtlpci->irq_alloc = 0;
  1760. }
  1761. if (rtlpci->using_msi)
  1762. pci_disable_msi(rtlpci->pdev);
  1763. list_del(&rtlpriv->list);
  1764. if (rtlpriv->io.pci_mem_start != 0) {
  1765. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1766. pci_release_regions(pdev);
  1767. }
  1768. pci_disable_device(pdev);
  1769. rtl_pci_disable_aspm(hw);
  1770. ieee80211_free_hw(hw);
  1771. }
  1772. EXPORT_SYMBOL(rtl_pci_disconnect);
  1773. #ifdef CONFIG_PM_SLEEP
  1774. /***************************************
  1775. kernel pci power state define:
  1776. PCI_D0 ((pci_power_t __force) 0)
  1777. PCI_D1 ((pci_power_t __force) 1)
  1778. PCI_D2 ((pci_power_t __force) 2)
  1779. PCI_D3hot ((pci_power_t __force) 3)
  1780. PCI_D3cold ((pci_power_t __force) 4)
  1781. PCI_UNKNOWN ((pci_power_t __force) 5)
  1782. This function is called when system
  1783. goes into suspend state mac80211 will
  1784. call rtl_mac_stop() from the mac80211
  1785. suspend function first, So there is
  1786. no need to call hw_disable here.
  1787. ****************************************/
  1788. int rtl_pci_suspend(struct device *dev)
  1789. {
  1790. struct pci_dev *pdev = to_pci_dev(dev);
  1791. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1792. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1793. rtlpriv->cfg->ops->hw_suspend(hw);
  1794. rtl_deinit_rfkill(hw);
  1795. return 0;
  1796. }
  1797. EXPORT_SYMBOL(rtl_pci_suspend);
  1798. int rtl_pci_resume(struct device *dev)
  1799. {
  1800. struct pci_dev *pdev = to_pci_dev(dev);
  1801. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1802. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1803. rtlpriv->cfg->ops->hw_resume(hw);
  1804. rtl_init_rfkill(hw);
  1805. return 0;
  1806. }
  1807. EXPORT_SYMBOL(rtl_pci_resume);
  1808. #endif /* CONFIG_PM_SLEEP */
  1809. struct rtl_intf_ops rtl_pci_ops = {
  1810. .read_efuse_byte = read_efuse_byte,
  1811. .adapter_start = rtl_pci_start,
  1812. .adapter_stop = rtl_pci_stop,
  1813. .check_buddy_priv = rtl_pci_check_buddy_priv,
  1814. .adapter_tx = rtl_pci_tx,
  1815. .flush = rtl_pci_flush,
  1816. .reset_trx_ring = rtl_pci_reset_trx_ring,
  1817. .waitq_insert = rtl_pci_tx_chk_waitq_insert,
  1818. .disable_aspm = rtl_pci_disable_aspm,
  1819. .enable_aspm = rtl_pci_enable_aspm,
  1820. };