internal.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #ifndef __iwl_trans_int_pcie_h__
  30. #define __iwl_trans_int_pcie_h__
  31. #include <linux/spinlock.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/wait.h>
  35. #include <linux/pci.h>
  36. #include <linux/timer.h>
  37. #include "iwl-fh.h"
  38. #include "iwl-csr.h"
  39. #include "iwl-trans.h"
  40. #include "iwl-debug.h"
  41. #include "iwl-io.h"
  42. #include "iwl-op-mode.h"
  43. struct iwl_host_cmd;
  44. /*This file includes the declaration that are internal to the
  45. * trans_pcie layer */
  46. struct iwl_rx_mem_buffer {
  47. dma_addr_t page_dma;
  48. struct page *page;
  49. struct list_head list;
  50. };
  51. /**
  52. * struct isr_statistics - interrupt statistics
  53. *
  54. */
  55. struct isr_statistics {
  56. u32 hw;
  57. u32 sw;
  58. u32 err_code;
  59. u32 sch;
  60. u32 alive;
  61. u32 rfkill;
  62. u32 ctkill;
  63. u32 wakeup;
  64. u32 rx;
  65. u32 tx;
  66. u32 unhandled;
  67. };
  68. /**
  69. * struct iwl_rxq - Rx queue
  70. * @bd: driver's pointer to buffer of receive buffer descriptors (rbd)
  71. * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
  72. * @pool:
  73. * @queue:
  74. * @read: Shared index to newest available Rx buffer
  75. * @write: Shared index to oldest written Rx packet
  76. * @free_count: Number of pre-allocated buffers in rx_free
  77. * @write_actual:
  78. * @rx_free: list of free SKBs for use
  79. * @rx_used: List of Rx buffers with no SKB
  80. * @need_update: flag to indicate we need to update read/write index
  81. * @rb_stts: driver's pointer to receive buffer status
  82. * @rb_stts_dma: bus address of receive buffer status
  83. * @lock:
  84. *
  85. * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers
  86. */
  87. struct iwl_rxq {
  88. __le32 *bd;
  89. dma_addr_t bd_dma;
  90. struct iwl_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
  91. struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE];
  92. u32 read;
  93. u32 write;
  94. u32 free_count;
  95. u32 write_actual;
  96. struct list_head rx_free;
  97. struct list_head rx_used;
  98. bool need_update;
  99. struct iwl_rb_status *rb_stts;
  100. dma_addr_t rb_stts_dma;
  101. spinlock_t lock;
  102. };
  103. struct iwl_dma_ptr {
  104. dma_addr_t dma;
  105. void *addr;
  106. size_t size;
  107. };
  108. /**
  109. * iwl_queue_inc_wrap - increment queue index, wrap back to beginning
  110. * @index -- current index
  111. */
  112. static inline int iwl_queue_inc_wrap(int index)
  113. {
  114. return ++index & (TFD_QUEUE_SIZE_MAX - 1);
  115. }
  116. /**
  117. * iwl_queue_dec_wrap - decrement queue index, wrap back to end
  118. * @index -- current index
  119. */
  120. static inline int iwl_queue_dec_wrap(int index)
  121. {
  122. return --index & (TFD_QUEUE_SIZE_MAX - 1);
  123. }
  124. struct iwl_cmd_meta {
  125. /* only for SYNC commands, iff the reply skb is wanted */
  126. struct iwl_host_cmd *source;
  127. u32 flags;
  128. };
  129. /*
  130. * Generic queue structure
  131. *
  132. * Contains common data for Rx and Tx queues.
  133. *
  134. * Note the difference between TFD_QUEUE_SIZE_MAX and n_window: the hardware
  135. * always assumes 256 descriptors, so TFD_QUEUE_SIZE_MAX is always 256 (unless
  136. * there might be HW changes in the future). For the normal TX
  137. * queues, n_window, which is the size of the software queue data
  138. * is also 256; however, for the command queue, n_window is only
  139. * 32 since we don't need so many commands pending. Since the HW
  140. * still uses 256 BDs for DMA though, TFD_QUEUE_SIZE_MAX stays 256. As a result,
  141. * the software buffers (in the variables @meta, @txb in struct
  142. * iwl_txq) only have 32 entries, while the HW buffers (@tfds in
  143. * the same struct) have 256.
  144. * This means that we end up with the following:
  145. * HW entries: | 0 | ... | N * 32 | ... | N * 32 + 31 | ... | 255 |
  146. * SW entries: | 0 | ... | 31 |
  147. * where N is a number between 0 and 7. This means that the SW
  148. * data is a window overlayed over the HW queue.
  149. */
  150. struct iwl_queue {
  151. int write_ptr; /* 1-st empty entry (index) host_w*/
  152. int read_ptr; /* last used entry (index) host_r*/
  153. /* use for monitoring and recovering the stuck queue */
  154. dma_addr_t dma_addr; /* physical addr for BD's */
  155. int n_window; /* safe queue window */
  156. u32 id;
  157. int low_mark; /* low watermark, resume queue if free
  158. * space more than this */
  159. int high_mark; /* high watermark, stop queue if free
  160. * space less than this */
  161. };
  162. #define TFD_TX_CMD_SLOTS 256
  163. #define TFD_CMD_SLOTS 32
  164. /*
  165. * The FH will write back to the first TB only, so we need
  166. * to copy some data into the buffer regardless of whether
  167. * it should be mapped or not. This indicates how big the
  168. * first TB must be to include the scratch buffer. Since
  169. * the scratch is 4 bytes at offset 12, it's 16 now. If we
  170. * make it bigger then allocations will be bigger and copy
  171. * slower, so that's probably not useful.
  172. */
  173. #define IWL_HCMD_SCRATCHBUF_SIZE 16
  174. struct iwl_pcie_txq_entry {
  175. struct iwl_device_cmd *cmd;
  176. struct sk_buff *skb;
  177. /* buffer to free after command completes */
  178. const void *free_buf;
  179. struct iwl_cmd_meta meta;
  180. };
  181. struct iwl_pcie_txq_scratch_buf {
  182. struct iwl_cmd_header hdr;
  183. u8 buf[8];
  184. __le32 scratch;
  185. };
  186. /**
  187. * struct iwl_txq - Tx Queue for DMA
  188. * @q: generic Rx/Tx queue descriptor
  189. * @tfds: transmit frame descriptors (DMA memory)
  190. * @scratchbufs: start of command headers, including scratch buffers, for
  191. * the writeback -- this is DMA memory and an array holding one buffer
  192. * for each command on the queue
  193. * @scratchbufs_dma: DMA address for the scratchbufs start
  194. * @entries: transmit entries (driver state)
  195. * @lock: queue lock
  196. * @stuck_timer: timer that fires if queue gets stuck
  197. * @trans_pcie: pointer back to transport (for timer)
  198. * @need_update: indicates need to update read/write index
  199. * @active: stores if queue is active
  200. * @ampdu: true if this queue is an ampdu queue for an specific RA/TID
  201. *
  202. * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame
  203. * descriptors) and required locking structures.
  204. */
  205. struct iwl_txq {
  206. struct iwl_queue q;
  207. struct iwl_tfd *tfds;
  208. struct iwl_pcie_txq_scratch_buf *scratchbufs;
  209. dma_addr_t scratchbufs_dma;
  210. struct iwl_pcie_txq_entry *entries;
  211. spinlock_t lock;
  212. struct timer_list stuck_timer;
  213. struct iwl_trans_pcie *trans_pcie;
  214. bool need_update;
  215. u8 active;
  216. bool ampdu;
  217. };
  218. static inline dma_addr_t
  219. iwl_pcie_get_scratchbuf_dma(struct iwl_txq *txq, int idx)
  220. {
  221. return txq->scratchbufs_dma +
  222. sizeof(struct iwl_pcie_txq_scratch_buf) * idx;
  223. }
  224. /**
  225. * struct iwl_trans_pcie - PCIe transport specific data
  226. * @rxq: all the RX queue data
  227. * @rx_replenish: work that will be called when buffers need to be allocated
  228. * @drv - pointer to iwl_drv
  229. * @trans: pointer to the generic transport area
  230. * @scd_base_addr: scheduler sram base address in SRAM
  231. * @scd_bc_tbls: pointer to the byte count table of the scheduler
  232. * @kw: keep warm address
  233. * @pci_dev: basic pci-network driver stuff
  234. * @hw_base: pci hardware address support
  235. * @ucode_write_complete: indicates that the ucode has been copied.
  236. * @ucode_write_waitq: wait queue for uCode load
  237. * @cmd_queue - command queue number
  238. * @rx_buf_size_8k: 8 kB RX buffer size
  239. * @bc_table_dword: true if the BC table expects DWORD (as opposed to bytes)
  240. * @rx_page_order: page order for receive buffer size
  241. * @wd_timeout: queue watchdog timeout (jiffies)
  242. * @reg_lock: protect hw register access
  243. * @cmd_in_flight: true when we have a host command in flight
  244. */
  245. struct iwl_trans_pcie {
  246. struct iwl_rxq rxq;
  247. struct work_struct rx_replenish;
  248. struct iwl_trans *trans;
  249. struct iwl_drv *drv;
  250. struct net_device napi_dev;
  251. struct napi_struct napi;
  252. /* INT ICT Table */
  253. __le32 *ict_tbl;
  254. dma_addr_t ict_tbl_dma;
  255. int ict_index;
  256. bool use_ict;
  257. struct isr_statistics isr_stats;
  258. spinlock_t irq_lock;
  259. u32 inta_mask;
  260. u32 scd_base_addr;
  261. struct iwl_dma_ptr scd_bc_tbls;
  262. struct iwl_dma_ptr kw;
  263. struct iwl_txq *txq;
  264. unsigned long queue_used[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
  265. unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
  266. /* PCI bus related data */
  267. struct pci_dev *pci_dev;
  268. void __iomem *hw_base;
  269. bool ucode_write_complete;
  270. wait_queue_head_t ucode_write_waitq;
  271. wait_queue_head_t wait_command_queue;
  272. u8 cmd_queue;
  273. u8 cmd_fifo;
  274. u8 n_no_reclaim_cmds;
  275. u8 no_reclaim_cmds[MAX_NO_RECLAIM_CMDS];
  276. bool rx_buf_size_8k;
  277. bool bc_table_dword;
  278. u32 rx_page_order;
  279. const char *const *command_names;
  280. /* queue watchdog */
  281. unsigned long wd_timeout;
  282. /*protect hw register */
  283. spinlock_t reg_lock;
  284. bool cmd_in_flight;
  285. };
  286. #define IWL_TRANS_GET_PCIE_TRANS(_iwl_trans) \
  287. ((struct iwl_trans_pcie *) ((_iwl_trans)->trans_specific))
  288. static inline struct iwl_trans *
  289. iwl_trans_pcie_get_trans(struct iwl_trans_pcie *trans_pcie)
  290. {
  291. return container_of((void *)trans_pcie, struct iwl_trans,
  292. trans_specific);
  293. }
  294. /*
  295. * Convention: trans API functions: iwl_trans_pcie_XXX
  296. * Other functions: iwl_pcie_XXX
  297. */
  298. struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
  299. const struct pci_device_id *ent,
  300. const struct iwl_cfg *cfg);
  301. void iwl_trans_pcie_free(struct iwl_trans *trans);
  302. /*****************************************************
  303. * RX
  304. ******************************************************/
  305. int iwl_pcie_rx_init(struct iwl_trans *trans);
  306. irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id);
  307. int iwl_pcie_rx_stop(struct iwl_trans *trans);
  308. void iwl_pcie_rx_free(struct iwl_trans *trans);
  309. /*****************************************************
  310. * ICT - interrupt handling
  311. ******************************************************/
  312. irqreturn_t iwl_pcie_isr(int irq, void *data);
  313. int iwl_pcie_alloc_ict(struct iwl_trans *trans);
  314. void iwl_pcie_free_ict(struct iwl_trans *trans);
  315. void iwl_pcie_reset_ict(struct iwl_trans *trans);
  316. void iwl_pcie_disable_ict(struct iwl_trans *trans);
  317. /*****************************************************
  318. * TX / HCMD
  319. ******************************************************/
  320. int iwl_pcie_tx_init(struct iwl_trans *trans);
  321. void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr);
  322. int iwl_pcie_tx_stop(struct iwl_trans *trans);
  323. void iwl_pcie_tx_free(struct iwl_trans *trans);
  324. void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, int fifo,
  325. int sta_id, int tid, int frame_limit, u16 ssn);
  326. void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int queue);
  327. int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
  328. struct iwl_device_cmd *dev_cmd, int txq_id);
  329. void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans);
  330. int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
  331. void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
  332. struct iwl_rx_cmd_buffer *rxb, int handler_status);
  333. void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
  334. struct sk_buff_head *skbs);
  335. void iwl_trans_pcie_tx_reset(struct iwl_trans *trans);
  336. static inline u16 iwl_pcie_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  337. {
  338. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  339. return le16_to_cpu(tb->hi_n_len) >> 4;
  340. }
  341. /*****************************************************
  342. * Error handling
  343. ******************************************************/
  344. void iwl_pcie_dump_csr(struct iwl_trans *trans);
  345. /*****************************************************
  346. * Helpers
  347. ******************************************************/
  348. static inline void iwl_disable_interrupts(struct iwl_trans *trans)
  349. {
  350. clear_bit(STATUS_INT_ENABLED, &trans->status);
  351. /* disable interrupts from uCode/NIC to host */
  352. iwl_write32(trans, CSR_INT_MASK, 0x00000000);
  353. /* acknowledge/clear/reset any interrupts still pending
  354. * from uCode or flow handler (Rx/Tx DMA) */
  355. iwl_write32(trans, CSR_INT, 0xffffffff);
  356. iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff);
  357. IWL_DEBUG_ISR(trans, "Disabled interrupts\n");
  358. }
  359. static inline void iwl_enable_interrupts(struct iwl_trans *trans)
  360. {
  361. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  362. IWL_DEBUG_ISR(trans, "Enabling interrupts\n");
  363. set_bit(STATUS_INT_ENABLED, &trans->status);
  364. trans_pcie->inta_mask = CSR_INI_SET_MASK;
  365. iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
  366. }
  367. static inline void iwl_enable_rfkill_int(struct iwl_trans *trans)
  368. {
  369. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  370. IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n");
  371. trans_pcie->inta_mask = CSR_INT_BIT_RF_KILL;
  372. iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
  373. }
  374. static inline void iwl_wake_queue(struct iwl_trans *trans,
  375. struct iwl_txq *txq)
  376. {
  377. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  378. if (test_and_clear_bit(txq->q.id, trans_pcie->queue_stopped)) {
  379. IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d\n", txq->q.id);
  380. iwl_op_mode_queue_not_full(trans->op_mode, txq->q.id);
  381. }
  382. }
  383. static inline void iwl_stop_queue(struct iwl_trans *trans,
  384. struct iwl_txq *txq)
  385. {
  386. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  387. if (!test_and_set_bit(txq->q.id, trans_pcie->queue_stopped)) {
  388. iwl_op_mode_queue_full(trans->op_mode, txq->q.id);
  389. IWL_DEBUG_TX_QUEUES(trans, "Stop hwq %d\n", txq->q.id);
  390. } else
  391. IWL_DEBUG_TX_QUEUES(trans, "hwq %d already stopped\n",
  392. txq->q.id);
  393. }
  394. static inline bool iwl_queue_used(const struct iwl_queue *q, int i)
  395. {
  396. return q->write_ptr >= q->read_ptr ?
  397. (i >= q->read_ptr && i < q->write_ptr) :
  398. !(i < q->read_ptr && i >= q->write_ptr);
  399. }
  400. static inline u8 get_cmd_index(struct iwl_queue *q, u32 index)
  401. {
  402. return index & (q->n_window - 1);
  403. }
  404. static inline const char *get_cmd_string(struct iwl_trans_pcie *trans_pcie,
  405. u8 cmd)
  406. {
  407. if (!trans_pcie->command_names || !trans_pcie->command_names[cmd])
  408. return "UNKNOWN";
  409. return trans_pcie->command_names[cmd];
  410. }
  411. static inline bool iwl_is_rfkill_set(struct iwl_trans *trans)
  412. {
  413. return !(iwl_read32(trans, CSR_GP_CNTRL) &
  414. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
  415. }
  416. static inline void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans,
  417. u32 reg, u32 mask, u32 value)
  418. {
  419. u32 v;
  420. #ifdef CONFIG_IWLWIFI_DEBUG
  421. WARN_ON_ONCE(value & ~mask);
  422. #endif
  423. v = iwl_read32(trans, reg);
  424. v &= ~mask;
  425. v |= value;
  426. iwl_write32(trans, reg, v);
  427. }
  428. static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans,
  429. u32 reg, u32 mask)
  430. {
  431. __iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0);
  432. }
  433. static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans,
  434. u32 reg, u32 mask)
  435. {
  436. __iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask);
  437. }
  438. void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state);
  439. #endif /* __iwl_trans_int_pcie_h__ */