wil6210.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537
  1. /*
  2. * Copyright (c) 2012 Qualcomm Atheros, Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef __WIL6210_H__
  17. #define __WIL6210_H__
  18. #include <linux/netdevice.h>
  19. #include <linux/wireless.h>
  20. #include <net/cfg80211.h>
  21. #define WIL_NAME "wil6210"
  22. /**
  23. * extract bits [@b0:@b1] (inclusive) from the value @x
  24. * it should be @b0 <= @b1, or result is incorrect
  25. */
  26. static inline u32 WIL_GET_BITS(u32 x, int b0, int b1)
  27. {
  28. return (x >> b0) & ((1 << (b1 - b0 + 1)) - 1);
  29. }
  30. #define WIL6210_MEM_SIZE (2*1024*1024UL)
  31. #define WIL6210_RX_RING_SIZE (128)
  32. #define WIL6210_TX_RING_SIZE (512)
  33. #define WIL6210_MAX_TX_RINGS (24) /* HW limit */
  34. #define WIL6210_MAX_CID (8) /* HW limit */
  35. #define WIL6210_NAPI_BUDGET (16) /* arbitrary */
  36. #define WIL6210_ITR_TRSH (10000) /* arbitrary - about 15 IRQs/msec */
  37. #define WIL6210_FW_RECOVERY_RETRIES (5) /* try to recover this many times */
  38. #define WIL6210_FW_RECOVERY_TO msecs_to_jiffies(5000)
  39. #define WIL6210_SCAN_TO msecs_to_jiffies(10000)
  40. /* Hardware definitions begin */
  41. /*
  42. * Mapping
  43. * RGF File | Host addr | FW addr
  44. * | |
  45. * user_rgf | 0x000000 | 0x880000
  46. * dma_rgf | 0x001000 | 0x881000
  47. * pcie_rgf | 0x002000 | 0x882000
  48. * | |
  49. */
  50. /* Where various structures placed in host address space */
  51. #define WIL6210_FW_HOST_OFF (0x880000UL)
  52. #define HOSTADDR(fwaddr) (fwaddr - WIL6210_FW_HOST_OFF)
  53. /*
  54. * Interrupt control registers block
  55. *
  56. * each interrupt controlled by the same bit in all registers
  57. */
  58. struct RGF_ICR {
  59. u32 ICC; /* Cause Control, RW: 0 - W1C, 1 - COR */
  60. u32 ICR; /* Cause, W1C/COR depending on ICC */
  61. u32 ICM; /* Cause masked (ICR & ~IMV), W1C/COR depending on ICC */
  62. u32 ICS; /* Cause Set, WO */
  63. u32 IMV; /* Mask, RW+S/C */
  64. u32 IMS; /* Mask Set, write 1 to set */
  65. u32 IMC; /* Mask Clear, write 1 to clear */
  66. } __packed;
  67. /* registers - FW addresses */
  68. #define RGF_USER_HW_MACHINE_STATE (0x8801dc)
  69. #define HW_MACHINE_BOOT_DONE (0x3fffffd)
  70. #define RGF_USER_USER_CPU_0 (0x8801e0)
  71. #define RGF_USER_MAC_CPU_0 (0x8801fc)
  72. #define RGF_USER_USER_SCRATCH_PAD (0x8802bc)
  73. #define RGF_USER_FW_REV_ID (0x880a8c) /* chip revision */
  74. #define RGF_USER_CLKS_CTL_0 (0x880abc)
  75. #define BIT_USER_CLKS_RST_PWGD BIT(11) /* reset on "power good" */
  76. #define RGF_USER_CLKS_CTL_SW_RST_VEC_0 (0x880b04)
  77. #define RGF_USER_CLKS_CTL_SW_RST_VEC_1 (0x880b08)
  78. #define RGF_USER_CLKS_CTL_SW_RST_VEC_2 (0x880b0c)
  79. #define RGF_USER_CLKS_CTL_SW_RST_VEC_3 (0x880b10)
  80. #define RGF_USER_CLKS_CTL_SW_RST_MASK_0 (0x880b14)
  81. #define RGF_USER_USER_ICR (0x880b4c) /* struct RGF_ICR */
  82. #define BIT_USER_USER_ICR_SW_INT_2 BIT(18)
  83. #define RGF_DMA_EP_TX_ICR (0x881bb4) /* struct RGF_ICR */
  84. #define BIT_DMA_EP_TX_ICR_TX_DONE BIT(0)
  85. #define BIT_DMA_EP_TX_ICR_TX_DONE_N(n) BIT(n+1) /* n = [0..23] */
  86. #define RGF_DMA_EP_RX_ICR (0x881bd0) /* struct RGF_ICR */
  87. #define BIT_DMA_EP_RX_ICR_RX_DONE BIT(0)
  88. #define RGF_DMA_EP_MISC_ICR (0x881bec) /* struct RGF_ICR */
  89. #define BIT_DMA_EP_MISC_ICR_RX_HTRSH BIT(0)
  90. #define BIT_DMA_EP_MISC_ICR_TX_NO_ACT BIT(1)
  91. #define BIT_DMA_EP_MISC_ICR_FW_INT(n) BIT(28+n) /* n = [0..3] */
  92. /* Interrupt moderation control */
  93. #define RGF_DMA_ITR_CNT_TRSH (0x881c5c)
  94. #define RGF_DMA_ITR_CNT_DATA (0x881c60)
  95. #define RGF_DMA_ITR_CNT_CRL (0x881c64)
  96. #define BIT_DMA_ITR_CNT_CRL_EN BIT(0)
  97. #define BIT_DMA_ITR_CNT_CRL_EXT_TICK BIT(1)
  98. #define BIT_DMA_ITR_CNT_CRL_FOREVER BIT(2)
  99. #define BIT_DMA_ITR_CNT_CRL_CLR BIT(3)
  100. #define BIT_DMA_ITR_CNT_CRL_REACH_TRSH BIT(4)
  101. #define RGF_DMA_PSEUDO_CAUSE (0x881c68)
  102. #define RGF_DMA_PSEUDO_CAUSE_MASK_SW (0x881c6c)
  103. #define RGF_DMA_PSEUDO_CAUSE_MASK_FW (0x881c70)
  104. #define BIT_DMA_PSEUDO_CAUSE_RX BIT(0)
  105. #define BIT_DMA_PSEUDO_CAUSE_TX BIT(1)
  106. #define BIT_DMA_PSEUDO_CAUSE_MISC BIT(2)
  107. #define RGF_PCIE_LOS_COUNTER_CTL (0x882dc4)
  108. /* popular locations */
  109. #define HOST_MBOX HOSTADDR(RGF_USER_USER_SCRATCH_PAD)
  110. #define HOST_SW_INT (HOSTADDR(RGF_USER_USER_ICR) + \
  111. offsetof(struct RGF_ICR, ICS))
  112. #define SW_INT_MBOX BIT_USER_USER_ICR_SW_INT_2
  113. /* ISR register bits */
  114. #define ISR_MISC_FW_READY BIT_DMA_EP_MISC_ICR_FW_INT(0)
  115. #define ISR_MISC_MBOX_EVT BIT_DMA_EP_MISC_ICR_FW_INT(1)
  116. #define ISR_MISC_FW_ERROR BIT_DMA_EP_MISC_ICR_FW_INT(3)
  117. /* Hardware definitions end */
  118. /**
  119. * mk_cidxtid - construct @cidxtid field
  120. * @cid: CID value
  121. * @tid: TID value
  122. *
  123. * @cidxtid field encoded as bits 0..3 - CID; 4..7 - TID
  124. */
  125. static inline u8 mk_cidxtid(u8 cid, u8 tid)
  126. {
  127. return ((tid & 0xf) << 4) | (cid & 0xf);
  128. }
  129. /**
  130. * parse_cidxtid - parse @cidxtid field
  131. * @cid: store CID value here
  132. * @tid: store TID value here
  133. *
  134. * @cidxtid field encoded as bits 0..3 - CID; 4..7 - TID
  135. */
  136. static inline void parse_cidxtid(u8 cidxtid, u8 *cid, u8 *tid)
  137. {
  138. *cid = cidxtid & 0xf;
  139. *tid = (cidxtid >> 4) & 0xf;
  140. }
  141. struct wil6210_mbox_ring {
  142. u32 base;
  143. u16 entry_size; /* max. size of mbox entry, incl. all headers */
  144. u16 size;
  145. u32 tail;
  146. u32 head;
  147. } __packed;
  148. struct wil6210_mbox_ring_desc {
  149. __le32 sync;
  150. __le32 addr;
  151. } __packed;
  152. /* at HOST_OFF_WIL6210_MBOX_CTL */
  153. struct wil6210_mbox_ctl {
  154. struct wil6210_mbox_ring tx;
  155. struct wil6210_mbox_ring rx;
  156. } __packed;
  157. struct wil6210_mbox_hdr {
  158. __le16 seq;
  159. __le16 len; /* payload, bytes after this header */
  160. __le16 type;
  161. u8 flags;
  162. u8 reserved;
  163. } __packed;
  164. #define WIL_MBOX_HDR_TYPE_WMI (0)
  165. /* max. value for wil6210_mbox_hdr.len */
  166. #define MAX_MBOXITEM_SIZE (240)
  167. /**
  168. * struct wil6210_mbox_hdr_wmi - WMI header
  169. *
  170. * @mid: MAC ID
  171. * 00 - default, created by FW
  172. * 01..0f - WiFi ports, driver to create
  173. * 10..fe - debug
  174. * ff - broadcast
  175. * @id: command/event ID
  176. * @timestamp: FW fills for events, free-running msec timer
  177. */
  178. struct wil6210_mbox_hdr_wmi {
  179. u8 mid;
  180. u8 reserved;
  181. __le16 id;
  182. __le32 timestamp;
  183. } __packed;
  184. struct pending_wmi_event {
  185. struct list_head list;
  186. struct {
  187. struct wil6210_mbox_hdr hdr;
  188. struct wil6210_mbox_hdr_wmi wmi;
  189. u8 data[0];
  190. } __packed event;
  191. };
  192. enum { /* for wil_ctx.mapped_as */
  193. wil_mapped_as_none = 0,
  194. wil_mapped_as_single = 1,
  195. wil_mapped_as_page = 2,
  196. };
  197. /**
  198. * struct wil_ctx - software context for Vring descriptor
  199. */
  200. struct wil_ctx {
  201. struct sk_buff *skb;
  202. u8 nr_frags;
  203. u8 mapped_as;
  204. };
  205. union vring_desc;
  206. struct vring {
  207. dma_addr_t pa;
  208. volatile union vring_desc *va; /* vring_desc[size], WriteBack by DMA */
  209. u16 size; /* number of vring_desc elements */
  210. u32 swtail;
  211. u32 swhead;
  212. u32 hwtail; /* write here to inform hw */
  213. struct wil_ctx *ctx; /* ctx[size] - software context */
  214. };
  215. /**
  216. * Additional data for Tx Vring
  217. */
  218. struct vring_tx_data {
  219. int enabled;
  220. };
  221. enum { /* for wil6210_priv.status */
  222. wil_status_fwready = 0,
  223. wil_status_fwconnecting,
  224. wil_status_fwconnected,
  225. wil_status_dontscan,
  226. wil_status_reset_done,
  227. wil_status_irqen, /* FIXME: interrupts enabled - for debug */
  228. wil_status_napi_en, /* NAPI enabled protected by wil->mutex */
  229. };
  230. struct pci_dev;
  231. /**
  232. * struct tid_ampdu_rx - TID aggregation information (Rx).
  233. *
  234. * @reorder_buf: buffer to reorder incoming aggregated MPDUs
  235. * @reorder_time: jiffies when skb was added
  236. * @session_timer: check if peer keeps Tx-ing on the TID (by timeout value)
  237. * @reorder_timer: releases expired frames from the reorder buffer.
  238. * @last_rx: jiffies of last rx activity
  239. * @head_seq_num: head sequence number in reordering buffer.
  240. * @stored_mpdu_num: number of MPDUs in reordering buffer
  241. * @ssn: Starting Sequence Number expected to be aggregated.
  242. * @buf_size: buffer size for incoming A-MPDUs
  243. * @timeout: reset timer value (in TUs).
  244. * @dialog_token: dialog token for aggregation session
  245. * @rcu_head: RCU head used for freeing this struct
  246. * @reorder_lock: serializes access to reorder buffer, see below.
  247. *
  248. * This structure's lifetime is managed by RCU, assignments to
  249. * the array holding it must hold the aggregation mutex.
  250. *
  251. * The @reorder_lock is used to protect the members of this
  252. * struct, except for @timeout, @buf_size and @dialog_token,
  253. * which are constant across the lifetime of the struct (the
  254. * dialog token being used only for debugging).
  255. */
  256. struct wil_tid_ampdu_rx {
  257. spinlock_t reorder_lock; /* see above */
  258. struct sk_buff **reorder_buf;
  259. unsigned long *reorder_time;
  260. struct timer_list session_timer;
  261. struct timer_list reorder_timer;
  262. unsigned long last_rx;
  263. u16 head_seq_num;
  264. u16 stored_mpdu_num;
  265. u16 ssn;
  266. u16 buf_size;
  267. u16 timeout;
  268. u8 dialog_token;
  269. bool first_time; /* is it 1-st time this buffer used? */
  270. };
  271. struct wil6210_stats {
  272. u64 tsf;
  273. u32 snr;
  274. u16 last_mcs_rx;
  275. u16 bf_mcs; /* last BF, used for Tx */
  276. u16 my_rx_sector;
  277. u16 my_tx_sector;
  278. u16 peer_rx_sector;
  279. u16 peer_tx_sector;
  280. };
  281. enum wil_sta_status {
  282. wil_sta_unused = 0,
  283. wil_sta_conn_pending = 1,
  284. wil_sta_connected = 2,
  285. };
  286. #define WIL_STA_TID_NUM (16)
  287. struct wil_net_stats {
  288. unsigned long rx_packets;
  289. unsigned long tx_packets;
  290. unsigned long rx_bytes;
  291. unsigned long tx_bytes;
  292. unsigned long tx_errors;
  293. unsigned long rx_dropped;
  294. u16 last_mcs_rx;
  295. };
  296. /**
  297. * struct wil_sta_info - data for peer
  298. *
  299. * Peer identified by its CID (connection ID)
  300. * NIC performs beam forming for each peer;
  301. * if no beam forming done, frame exchange is not
  302. * possible.
  303. */
  304. struct wil_sta_info {
  305. u8 addr[ETH_ALEN];
  306. enum wil_sta_status status;
  307. struct wil_net_stats stats;
  308. bool data_port_open; /* can send any data, not only EAPOL */
  309. /* Rx BACK */
  310. struct wil_tid_ampdu_rx *tid_rx[WIL_STA_TID_NUM];
  311. unsigned long tid_rx_timer_expired[BITS_TO_LONGS(WIL_STA_TID_NUM)];
  312. unsigned long tid_rx_stop_requested[BITS_TO_LONGS(WIL_STA_TID_NUM)];
  313. };
  314. struct wil6210_priv {
  315. struct pci_dev *pdev;
  316. int n_msi;
  317. struct wireless_dev *wdev;
  318. void __iomem *csr;
  319. ulong status;
  320. u32 fw_version;
  321. u32 hw_version;
  322. u8 n_mids; /* number of additional MIDs as reported by FW */
  323. int recovery_count; /* num of FW recovery attempts in a short time */
  324. unsigned long last_fw_recovery; /* jiffies of last fw recovery */
  325. /* profile */
  326. u32 monitor_flags;
  327. u32 secure_pcp; /* create secure PCP? */
  328. int sinfo_gen;
  329. /* cached ISR registers */
  330. u32 isr_misc;
  331. /* mailbox related */
  332. struct mutex wmi_mutex;
  333. struct wil6210_mbox_ctl mbox_ctl;
  334. struct completion wmi_ready;
  335. u16 wmi_seq;
  336. u16 reply_id; /**< wait for this WMI event */
  337. void *reply_buf;
  338. u16 reply_size;
  339. struct workqueue_struct *wmi_wq; /* for deferred calls */
  340. struct work_struct wmi_event_worker;
  341. struct workqueue_struct *wmi_wq_conn; /* for connect worker */
  342. struct work_struct connect_worker;
  343. struct work_struct disconnect_worker;
  344. struct work_struct fw_error_worker; /* for FW error recovery */
  345. struct timer_list connect_timer;
  346. struct timer_list scan_timer; /* detect scan timeout */
  347. int pending_connect_cid;
  348. struct list_head pending_wmi_ev;
  349. /*
  350. * protect pending_wmi_ev
  351. * - fill in IRQ from wil6210_irq_misc,
  352. * - consumed in thread by wmi_event_worker
  353. */
  354. spinlock_t wmi_ev_lock;
  355. struct napi_struct napi_rx;
  356. struct napi_struct napi_tx;
  357. /* DMA related */
  358. struct vring vring_rx;
  359. struct vring vring_tx[WIL6210_MAX_TX_RINGS];
  360. struct vring_tx_data vring_tx_data[WIL6210_MAX_TX_RINGS];
  361. u8 vring2cid_tid[WIL6210_MAX_TX_RINGS][2]; /* [0] - CID, [1] - TID */
  362. struct wil_sta_info sta[WIL6210_MAX_CID];
  363. /* scan */
  364. struct cfg80211_scan_request *scan_request;
  365. struct mutex mutex; /* for wil6210_priv access in wil_{up|down} */
  366. /* statistics */
  367. struct wil6210_stats stats;
  368. /* debugfs */
  369. struct dentry *debug;
  370. struct debugfs_blob_wrapper fw_code_blob;
  371. struct debugfs_blob_wrapper fw_data_blob;
  372. struct debugfs_blob_wrapper fw_peri_blob;
  373. struct debugfs_blob_wrapper uc_code_blob;
  374. struct debugfs_blob_wrapper uc_data_blob;
  375. struct debugfs_blob_wrapper rgf_blob;
  376. };
  377. #define wil_to_wiphy(i) (i->wdev->wiphy)
  378. #define wil_to_dev(i) (wiphy_dev(wil_to_wiphy(i)))
  379. #define wiphy_to_wil(w) (struct wil6210_priv *)(wiphy_priv(w))
  380. #define wil_to_wdev(i) (i->wdev)
  381. #define wdev_to_wil(w) (struct wil6210_priv *)(wdev_priv(w))
  382. #define wil_to_ndev(i) (wil_to_wdev(i)->netdev)
  383. #define ndev_to_wil(n) (wdev_to_wil(n->ieee80211_ptr))
  384. int wil_dbg_trace(struct wil6210_priv *wil, const char *fmt, ...);
  385. int wil_err(struct wil6210_priv *wil, const char *fmt, ...);
  386. int wil_info(struct wil6210_priv *wil, const char *fmt, ...);
  387. #define wil_dbg(wil, fmt, arg...) do { \
  388. netdev_dbg(wil_to_ndev(wil), fmt, ##arg); \
  389. wil_dbg_trace(wil, fmt, ##arg); \
  390. } while (0)
  391. #define wil_dbg_irq(wil, fmt, arg...) wil_dbg(wil, "DBG[ IRQ]" fmt, ##arg)
  392. #define wil_dbg_txrx(wil, fmt, arg...) wil_dbg(wil, "DBG[TXRX]" fmt, ##arg)
  393. #define wil_dbg_wmi(wil, fmt, arg...) wil_dbg(wil, "DBG[ WMI]" fmt, ##arg)
  394. #define wil_dbg_misc(wil, fmt, arg...) wil_dbg(wil, "DBG[MISC]" fmt, ##arg)
  395. #define wil_hex_dump_txrx(prefix_str, prefix_type, rowsize, \
  396. groupsize, buf, len, ascii) \
  397. print_hex_dump_debug("DBG[TXRX]" prefix_str,\
  398. prefix_type, rowsize, \
  399. groupsize, buf, len, ascii)
  400. #define wil_hex_dump_wmi(prefix_str, prefix_type, rowsize, \
  401. groupsize, buf, len, ascii) \
  402. print_hex_dump_debug("DBG[ WMI]" prefix_str,\
  403. prefix_type, rowsize, \
  404. groupsize, buf, len, ascii)
  405. void wil_memcpy_fromio_32(void *dst, const volatile void __iomem *src,
  406. size_t count);
  407. void wil_memcpy_toio_32(volatile void __iomem *dst, const void *src,
  408. size_t count);
  409. void *wil_if_alloc(struct device *dev, void __iomem *csr);
  410. void wil_if_free(struct wil6210_priv *wil);
  411. int wil_if_add(struct wil6210_priv *wil);
  412. void wil_if_remove(struct wil6210_priv *wil);
  413. int wil_priv_init(struct wil6210_priv *wil);
  414. void wil_priv_deinit(struct wil6210_priv *wil);
  415. int wil_reset(struct wil6210_priv *wil);
  416. void wil_fw_error_recovery(struct wil6210_priv *wil);
  417. void wil_link_on(struct wil6210_priv *wil);
  418. void wil_link_off(struct wil6210_priv *wil);
  419. int wil_up(struct wil6210_priv *wil);
  420. int wil_down(struct wil6210_priv *wil);
  421. void wil_mbox_ring_le2cpus(struct wil6210_mbox_ring *r);
  422. int wil_find_cid(struct wil6210_priv *wil, const u8 *mac);
  423. void __iomem *wmi_buffer(struct wil6210_priv *wil, __le32 ptr);
  424. void __iomem *wmi_addr(struct wil6210_priv *wil, u32 ptr);
  425. int wmi_read_hdr(struct wil6210_priv *wil, __le32 ptr,
  426. struct wil6210_mbox_hdr *hdr);
  427. int wmi_send(struct wil6210_priv *wil, u16 cmdid, void *buf, u16 len);
  428. void wmi_recv_cmd(struct wil6210_priv *wil);
  429. int wmi_call(struct wil6210_priv *wil, u16 cmdid, void *buf, u16 len,
  430. u16 reply_id, void *reply, u8 reply_size, int to_msec);
  431. void wmi_event_worker(struct work_struct *work);
  432. void wmi_event_flush(struct wil6210_priv *wil);
  433. int wmi_set_ssid(struct wil6210_priv *wil, u8 ssid_len, const void *ssid);
  434. int wmi_get_ssid(struct wil6210_priv *wil, u8 *ssid_len, void *ssid);
  435. int wmi_set_channel(struct wil6210_priv *wil, int channel);
  436. int wmi_get_channel(struct wil6210_priv *wil, int *channel);
  437. int wmi_del_cipher_key(struct wil6210_priv *wil, u8 key_index,
  438. const void *mac_addr);
  439. int wmi_add_cipher_key(struct wil6210_priv *wil, u8 key_index,
  440. const void *mac_addr, int key_len, const void *key);
  441. int wmi_echo(struct wil6210_priv *wil);
  442. int wmi_set_ie(struct wil6210_priv *wil, u8 type, u16 ie_len, const void *ie);
  443. int wmi_rx_chain_add(struct wil6210_priv *wil, struct vring *vring);
  444. int wmi_p2p_cfg(struct wil6210_priv *wil, int channel);
  445. int wmi_rxon(struct wil6210_priv *wil, bool on);
  446. int wmi_get_temperature(struct wil6210_priv *wil, u32 *t_m, u32 *t_r);
  447. int wmi_disconnect_sta(struct wil6210_priv *wil, const u8 *mac, u16 reason);
  448. void wil6210_clear_irq(struct wil6210_priv *wil);
  449. int wil6210_init_irq(struct wil6210_priv *wil, int irq);
  450. void wil6210_fini_irq(struct wil6210_priv *wil, int irq);
  451. void wil6210_disable_irq(struct wil6210_priv *wil);
  452. void wil6210_enable_irq(struct wil6210_priv *wil);
  453. int wil6210_debugfs_init(struct wil6210_priv *wil);
  454. void wil6210_debugfs_remove(struct wil6210_priv *wil);
  455. struct wireless_dev *wil_cfg80211_init(struct device *dev);
  456. void wil_wdev_free(struct wil6210_priv *wil);
  457. int wmi_set_mac_address(struct wil6210_priv *wil, void *addr);
  458. int wmi_pcp_start(struct wil6210_priv *wil, int bi, u8 wmi_nettype, u8 chan);
  459. int wmi_pcp_stop(struct wil6210_priv *wil);
  460. void wil6210_disconnect(struct wil6210_priv *wil, const u8 *bssid);
  461. int wil_rx_init(struct wil6210_priv *wil);
  462. void wil_rx_fini(struct wil6210_priv *wil);
  463. /* TX API */
  464. int wil_vring_init_tx(struct wil6210_priv *wil, int id, int size,
  465. int cid, int tid);
  466. void wil_vring_fini_tx(struct wil6210_priv *wil, int id);
  467. netdev_tx_t wil_start_xmit(struct sk_buff *skb, struct net_device *ndev);
  468. int wil_tx_complete(struct wil6210_priv *wil, int ringid);
  469. void wil6210_unmask_irq_tx(struct wil6210_priv *wil);
  470. /* RX API */
  471. void wil_rx_handle(struct wil6210_priv *wil, int *quota);
  472. void wil6210_unmask_irq_rx(struct wil6210_priv *wil);
  473. int wil_iftype_nl2wmi(enum nl80211_iftype type);
  474. #endif /* __WIL6210_H__ */