ath9k.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/leds.h>
  22. #include <linux/completion.h>
  23. #include "common.h"
  24. #include "debug.h"
  25. #include "mci.h"
  26. #include "dfs.h"
  27. #include "spectral.h"
  28. struct ath_node;
  29. extern struct ieee80211_ops ath9k_ops;
  30. extern int ath9k_modparam_nohwcrypt;
  31. extern int led_blink;
  32. extern bool is_ath9k_unloaded;
  33. struct ath_config {
  34. u16 txpowlimit;
  35. };
  36. /*************************/
  37. /* Descriptor Management */
  38. /*************************/
  39. #define ATH_TXSTATUS_RING_SIZE 512
  40. /* Macro to expand scalars to 64-bit objects */
  41. #define ito64(x) (sizeof(x) == 1) ? \
  42. (((unsigned long long int)(x)) & (0xff)) : \
  43. (sizeof(x) == 2) ? \
  44. (((unsigned long long int)(x)) & 0xffff) : \
  45. ((sizeof(x) == 4) ? \
  46. (((unsigned long long int)(x)) & 0xffffffff) : \
  47. (unsigned long long int)(x))
  48. #define ATH_TXBUF_RESET(_bf) do { \
  49. (_bf)->bf_lastbf = NULL; \
  50. (_bf)->bf_next = NULL; \
  51. memset(&((_bf)->bf_state), 0, \
  52. sizeof(struct ath_buf_state)); \
  53. } while (0)
  54. #define DS2PHYS(_dd, _ds) \
  55. ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
  56. #define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
  57. #define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
  58. struct ath_descdma {
  59. void *dd_desc;
  60. dma_addr_t dd_desc_paddr;
  61. u32 dd_desc_len;
  62. };
  63. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  64. struct list_head *head, const char *name,
  65. int nbuf, int ndesc, bool is_tx);
  66. /***********/
  67. /* RX / TX */
  68. /***********/
  69. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  70. /* increment with wrap-around */
  71. #define INCR(_l, _sz) do { \
  72. (_l)++; \
  73. (_l) &= ((_sz) - 1); \
  74. } while (0)
  75. #define ATH_RXBUF 512
  76. #define ATH_TXBUF 512
  77. #define ATH_TXBUF_RESERVE 5
  78. #define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
  79. #define ATH_TXMAXTRY 13
  80. #define ATH_MAX_SW_RETRIES 30
  81. #define TID_TO_WME_AC(_tid) \
  82. ((((_tid) == 0) || ((_tid) == 3)) ? IEEE80211_AC_BE : \
  83. (((_tid) == 1) || ((_tid) == 2)) ? IEEE80211_AC_BK : \
  84. (((_tid) == 4) || ((_tid) == 5)) ? IEEE80211_AC_VI : \
  85. IEEE80211_AC_VO)
  86. #define ATH_AGGR_DELIM_SZ 4
  87. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  88. /* number of delimiters for encryption padding */
  89. #define ATH_AGGR_ENCRYPTDELIM 10
  90. /* minimum h/w qdepth to be sustained to maximize aggregation */
  91. #define ATH_AGGR_MIN_QDEPTH 2
  92. /* minimum h/w qdepth for non-aggregated traffic */
  93. #define ATH_NON_AGGR_MIN_QDEPTH 8
  94. #define ATH_TX_COMPLETE_POLL_INT 1000
  95. #define ATH_TXFIFO_DEPTH 8
  96. #define ATH_TX_ERROR 0x01
  97. /* Stop tx traffic 1ms before the GO goes away */
  98. #define ATH_P2P_PS_STOP_TIME 1000
  99. #define IEEE80211_SEQ_SEQ_SHIFT 4
  100. #define IEEE80211_SEQ_MAX 4096
  101. #define IEEE80211_WEP_IVLEN 3
  102. #define IEEE80211_WEP_KIDLEN 1
  103. #define IEEE80211_WEP_CRCLEN 4
  104. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  105. (IEEE80211_WEP_IVLEN + \
  106. IEEE80211_WEP_KIDLEN + \
  107. IEEE80211_WEP_CRCLEN))
  108. /* return whether a bit at index _n in bitmap _bm is set
  109. * _sz is the size of the bitmap */
  110. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  111. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  112. /* return block-ack bitmap index given sequence and starting sequence */
  113. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  114. /* return the seqno for _start + _offset */
  115. #define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
  116. /* returns delimiter padding required given the packet length */
  117. #define ATH_AGGR_GET_NDELIM(_len) \
  118. (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
  119. DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
  120. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  121. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  122. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
  123. #define IS_HT_RATE(rate) (rate & 0x80)
  124. #define IS_CCK_RATE(rate) ((rate >= 0x18) && (rate <= 0x1e))
  125. #define IS_OFDM_RATE(rate) ((rate >= 0x8) && (rate <= 0xf))
  126. enum {
  127. WLAN_RC_PHY_OFDM,
  128. WLAN_RC_PHY_CCK,
  129. };
  130. struct ath_txq {
  131. int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
  132. u32 axq_qnum; /* ath9k hardware queue number */
  133. void *axq_link;
  134. struct list_head axq_q;
  135. spinlock_t axq_lock;
  136. u32 axq_depth;
  137. u32 axq_ampdu_depth;
  138. bool stopped;
  139. bool axq_tx_inprogress;
  140. struct list_head axq_acq;
  141. struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
  142. u8 txq_headidx;
  143. u8 txq_tailidx;
  144. int pending_frames;
  145. struct sk_buff_head complete_q;
  146. };
  147. struct ath_atx_ac {
  148. struct ath_txq *txq;
  149. struct list_head list;
  150. struct list_head tid_q;
  151. bool clear_ps_filter;
  152. bool sched;
  153. };
  154. struct ath_frame_info {
  155. struct ath_buf *bf;
  156. int framelen;
  157. enum ath9k_key_type keytype;
  158. u8 keyix;
  159. u8 rtscts_rate;
  160. u8 retries : 7;
  161. u8 baw_tracked : 1;
  162. };
  163. struct ath_rxbuf {
  164. struct list_head list;
  165. struct sk_buff *bf_mpdu;
  166. void *bf_desc;
  167. dma_addr_t bf_daddr;
  168. dma_addr_t bf_buf_addr;
  169. };
  170. /**
  171. * enum buffer_type - Buffer type flags
  172. *
  173. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  174. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  175. * (used in aggregation scheduling)
  176. */
  177. enum buffer_type {
  178. BUF_AMPDU = BIT(0),
  179. BUF_AGGR = BIT(1),
  180. };
  181. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  182. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  183. struct ath_buf_state {
  184. u8 bf_type;
  185. u8 bfs_paprd;
  186. u8 ndelim;
  187. bool stale;
  188. u16 seqno;
  189. unsigned long bfs_paprd_timestamp;
  190. };
  191. struct ath_buf {
  192. struct list_head list;
  193. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  194. an aggregate) */
  195. struct ath_buf *bf_next; /* next subframe in the aggregate */
  196. struct sk_buff *bf_mpdu; /* enclosing frame structure */
  197. void *bf_desc; /* virtual addr of desc */
  198. dma_addr_t bf_daddr; /* physical addr of desc */
  199. dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
  200. struct ieee80211_tx_rate rates[4];
  201. struct ath_buf_state bf_state;
  202. };
  203. struct ath_atx_tid {
  204. struct list_head list;
  205. struct sk_buff_head buf_q;
  206. struct sk_buff_head retry_q;
  207. struct ath_node *an;
  208. struct ath_atx_ac *ac;
  209. unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
  210. u16 seq_start;
  211. u16 seq_next;
  212. u16 baw_size;
  213. u8 tidno;
  214. int baw_head; /* first un-acked tx buffer */
  215. int baw_tail; /* next unused tx buffer slot */
  216. s8 bar_index;
  217. bool sched;
  218. bool active;
  219. };
  220. struct ath_node {
  221. struct ath_softc *sc;
  222. struct ieee80211_sta *sta; /* station struct we're part of */
  223. struct ieee80211_vif *vif; /* interface with which we're associated */
  224. struct ath_atx_tid tid[IEEE80211_NUM_TIDS];
  225. struct ath_atx_ac ac[IEEE80211_NUM_ACS];
  226. u16 maxampdu;
  227. u8 mpdudensity;
  228. s8 ps_key;
  229. bool sleeping;
  230. bool no_ps_filter;
  231. #ifdef CONFIG_ATH9K_STATION_STATISTICS
  232. struct ath_rx_rate_stats rx_rate_stats;
  233. #endif
  234. u8 key_idx[4];
  235. };
  236. struct ath_tx_control {
  237. struct ath_txq *txq;
  238. struct ath_node *an;
  239. u8 paprd;
  240. struct ieee80211_sta *sta;
  241. };
  242. /**
  243. * @txq_map: Index is mac80211 queue number. This is
  244. * not necessarily the same as the hardware queue number
  245. * (axq_qnum).
  246. */
  247. struct ath_tx {
  248. u16 seq_no;
  249. u32 txqsetup;
  250. spinlock_t txbuflock;
  251. struct list_head txbuf;
  252. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  253. struct ath_descdma txdma;
  254. struct ath_txq *txq_map[IEEE80211_NUM_ACS];
  255. struct ath_txq *uapsdq;
  256. u32 txq_max_pending[IEEE80211_NUM_ACS];
  257. u16 max_aggr_framelen[IEEE80211_NUM_ACS][4][32];
  258. };
  259. struct ath_rx_edma {
  260. struct sk_buff_head rx_fifo;
  261. u32 rx_fifo_hwsize;
  262. };
  263. struct ath_rx {
  264. u8 defant;
  265. u8 rxotherant;
  266. bool discard_next;
  267. u32 *rxlink;
  268. u32 num_pkts;
  269. unsigned int rxfilter;
  270. struct list_head rxbuf;
  271. struct ath_descdma rxdma;
  272. struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
  273. struct ath_rxbuf *buf_hold;
  274. struct sk_buff *frag;
  275. u32 ampdu_ref;
  276. };
  277. int ath_startrecv(struct ath_softc *sc);
  278. bool ath_stoprecv(struct ath_softc *sc);
  279. u32 ath_calcrxfilter(struct ath_softc *sc);
  280. int ath_rx_init(struct ath_softc *sc, int nbufs);
  281. void ath_rx_cleanup(struct ath_softc *sc);
  282. int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
  283. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  284. void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq);
  285. void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq);
  286. void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq);
  287. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  288. bool ath_drain_all_txq(struct ath_softc *sc);
  289. void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq);
  290. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  291. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  292. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  293. int ath_tx_init(struct ath_softc *sc, int nbufs);
  294. int ath_txq_update(struct ath_softc *sc, int qnum,
  295. struct ath9k_tx_queue_info *q);
  296. void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop);
  297. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  298. struct ath_tx_control *txctl);
  299. void ath_tx_cabq(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  300. struct sk_buff *skb);
  301. void ath_tx_tasklet(struct ath_softc *sc);
  302. void ath_tx_edma_tasklet(struct ath_softc *sc);
  303. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  304. u16 tid, u16 *ssn);
  305. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  306. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  307. void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
  308. void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
  309. struct ath_node *an);
  310. void ath9k_release_buffered_frames(struct ieee80211_hw *hw,
  311. struct ieee80211_sta *sta,
  312. u16 tids, int nframes,
  313. enum ieee80211_frame_release_type reason,
  314. bool more_data);
  315. /********/
  316. /* VIFs */
  317. /********/
  318. struct ath_vif {
  319. struct ieee80211_vif *vif;
  320. struct ath_node mcast_node;
  321. int av_bslot;
  322. bool primary_sta_vif;
  323. __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
  324. struct ath_buf *av_bcbuf;
  325. /* P2P Client */
  326. struct ieee80211_noa_data noa;
  327. };
  328. struct ath9k_vif_iter_data {
  329. u8 hw_macaddr[ETH_ALEN]; /* address of the first vif */
  330. u8 mask[ETH_ALEN]; /* bssid mask */
  331. bool has_hw_macaddr;
  332. int naps; /* number of AP vifs */
  333. int nmeshes; /* number of mesh vifs */
  334. int nstations; /* number of station vifs */
  335. int nwds; /* number of WDS vifs */
  336. int nadhocs; /* number of adhoc vifs */
  337. };
  338. void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
  339. struct ieee80211_vif *vif,
  340. struct ath9k_vif_iter_data *iter_data);
  341. /*******************/
  342. /* Beacon Handling */
  343. /*******************/
  344. /*
  345. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  346. * number of BSSIDs) if a given beacon does not go out even after waiting this
  347. * number of beacon intervals, the game's up.
  348. */
  349. #define BSTUCK_THRESH 9
  350. #define ATH_BCBUF 8
  351. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  352. #define ATH_DEFAULT_BMISS_LIMIT 10
  353. #define TSF_TO_TU(_h,_l) \
  354. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  355. struct ath_beacon {
  356. enum {
  357. OK, /* no change needed */
  358. UPDATE, /* update pending */
  359. COMMIT /* beacon sent, commit change */
  360. } updateslot; /* slot time update fsm */
  361. u32 beaconq;
  362. u32 bmisscnt;
  363. struct ieee80211_vif *bslot[ATH_BCBUF];
  364. int slottime;
  365. int slotupdate;
  366. struct ath_descdma bdma;
  367. struct ath_txq *cabq;
  368. struct list_head bbuf;
  369. bool tx_processed;
  370. bool tx_last;
  371. };
  372. void ath9k_beacon_tasklet(unsigned long data);
  373. void ath9k_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif,
  374. u32 changed);
  375. void ath9k_beacon_assign_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
  376. void ath9k_beacon_remove_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
  377. void ath9k_set_beacon(struct ath_softc *sc);
  378. bool ath9k_csa_is_finished(struct ath_softc *sc, struct ieee80211_vif *vif);
  379. void ath9k_csa_update(struct ath_softc *sc);
  380. /*******************/
  381. /* Link Monitoring */
  382. /*******************/
  383. #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
  384. #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
  385. #define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
  386. #define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
  387. #define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
  388. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
  389. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
  390. #define ATH_ANI_MAX_SKIP_COUNT 10
  391. #define ATH_PAPRD_TIMEOUT 100 /* msecs */
  392. #define ATH_PLL_WORK_INTERVAL 100
  393. void ath_tx_complete_poll_work(struct work_struct *work);
  394. void ath_reset_work(struct work_struct *work);
  395. bool ath_hw_check(struct ath_softc *sc);
  396. void ath_hw_pll_work(struct work_struct *work);
  397. void ath_paprd_calibrate(struct work_struct *work);
  398. void ath_ani_calibrate(unsigned long data);
  399. void ath_start_ani(struct ath_softc *sc);
  400. void ath_stop_ani(struct ath_softc *sc);
  401. void ath_check_ani(struct ath_softc *sc);
  402. int ath_update_survey_stats(struct ath_softc *sc);
  403. void ath_update_survey_nf(struct ath_softc *sc, int channel);
  404. void ath9k_queue_reset(struct ath_softc *sc, enum ath_reset_type type);
  405. void ath_ps_full_sleep(unsigned long data);
  406. void ath9k_p2p_ps_timer(void *priv);
  407. void ath9k_update_p2p_ps(struct ath_softc *sc, struct ieee80211_vif *vif);
  408. /**********/
  409. /* BTCOEX */
  410. /**********/
  411. #define ATH_DUMP_BTCOEX(_s, _val) \
  412. do { \
  413. len += scnprintf(buf + len, size - len, \
  414. "%20s : %10d\n", _s, (_val)); \
  415. } while (0)
  416. enum bt_op_flags {
  417. BT_OP_PRIORITY_DETECTED,
  418. BT_OP_SCAN,
  419. };
  420. struct ath_btcoex {
  421. spinlock_t btcoex_lock;
  422. struct timer_list period_timer; /* Timer for BT period */
  423. struct timer_list no_stomp_timer;
  424. u32 bt_priority_cnt;
  425. unsigned long bt_priority_time;
  426. unsigned long op_flags;
  427. int bt_stomp_type; /* Types of BT stomping */
  428. u32 btcoex_no_stomp; /* in msec */
  429. u32 btcoex_period; /* in msec */
  430. u32 btscan_no_stomp; /* in msec */
  431. u32 duty_cycle;
  432. u32 bt_wait_time;
  433. int rssi_count;
  434. struct ath_mci_profile mci;
  435. u8 stomp_audio;
  436. };
  437. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  438. int ath9k_init_btcoex(struct ath_softc *sc);
  439. void ath9k_deinit_btcoex(struct ath_softc *sc);
  440. void ath9k_start_btcoex(struct ath_softc *sc);
  441. void ath9k_stop_btcoex(struct ath_softc *sc);
  442. void ath9k_btcoex_timer_resume(struct ath_softc *sc);
  443. void ath9k_btcoex_timer_pause(struct ath_softc *sc);
  444. void ath9k_btcoex_handle_interrupt(struct ath_softc *sc, u32 status);
  445. u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc, u32 max_4ms_framelen);
  446. void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc);
  447. int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size);
  448. #else
  449. static inline int ath9k_init_btcoex(struct ath_softc *sc)
  450. {
  451. return 0;
  452. }
  453. static inline void ath9k_deinit_btcoex(struct ath_softc *sc)
  454. {
  455. }
  456. static inline void ath9k_start_btcoex(struct ath_softc *sc)
  457. {
  458. }
  459. static inline void ath9k_stop_btcoex(struct ath_softc *sc)
  460. {
  461. }
  462. static inline void ath9k_btcoex_handle_interrupt(struct ath_softc *sc,
  463. u32 status)
  464. {
  465. }
  466. static inline u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc,
  467. u32 max_4ms_framelen)
  468. {
  469. return 0;
  470. }
  471. static inline void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc)
  472. {
  473. }
  474. static inline int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size)
  475. {
  476. return 0;
  477. }
  478. #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
  479. /********************/
  480. /* LED Control */
  481. /********************/
  482. #define ATH_LED_PIN_DEF 1
  483. #define ATH_LED_PIN_9287 8
  484. #define ATH_LED_PIN_9300 10
  485. #define ATH_LED_PIN_9485 6
  486. #define ATH_LED_PIN_9462 4
  487. #ifdef CONFIG_MAC80211_LEDS
  488. void ath_init_leds(struct ath_softc *sc);
  489. void ath_deinit_leds(struct ath_softc *sc);
  490. void ath_fill_led_pin(struct ath_softc *sc);
  491. #else
  492. static inline void ath_init_leds(struct ath_softc *sc)
  493. {
  494. }
  495. static inline void ath_deinit_leds(struct ath_softc *sc)
  496. {
  497. }
  498. static inline void ath_fill_led_pin(struct ath_softc *sc)
  499. {
  500. }
  501. #endif
  502. /************************/
  503. /* Wake on Wireless LAN */
  504. /************************/
  505. struct ath9k_wow_pattern {
  506. u8 pattern_bytes[MAX_PATTERN_SIZE];
  507. u8 mask_bytes[MAX_PATTERN_SIZE];
  508. u32 pattern_len;
  509. };
  510. #ifdef CONFIG_ATH9K_WOW
  511. void ath9k_init_wow(struct ieee80211_hw *hw);
  512. int ath9k_suspend(struct ieee80211_hw *hw,
  513. struct cfg80211_wowlan *wowlan);
  514. int ath9k_resume(struct ieee80211_hw *hw);
  515. void ath9k_set_wakeup(struct ieee80211_hw *hw, bool enabled);
  516. #else
  517. static inline void ath9k_init_wow(struct ieee80211_hw *hw)
  518. {
  519. }
  520. static inline int ath9k_suspend(struct ieee80211_hw *hw,
  521. struct cfg80211_wowlan *wowlan)
  522. {
  523. return 0;
  524. }
  525. static inline int ath9k_resume(struct ieee80211_hw *hw)
  526. {
  527. return 0;
  528. }
  529. static inline void ath9k_set_wakeup(struct ieee80211_hw *hw, bool enabled)
  530. {
  531. }
  532. #endif /* CONFIG_ATH9K_WOW */
  533. /*******************************/
  534. /* Antenna diversity/combining */
  535. /*******************************/
  536. #define ATH_ANT_RX_CURRENT_SHIFT 4
  537. #define ATH_ANT_RX_MAIN_SHIFT 2
  538. #define ATH_ANT_RX_MASK 0x3
  539. #define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
  540. #define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
  541. #define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
  542. #define ATH_ANT_DIV_COMB_INIT_COUNT 95
  543. #define ATH_ANT_DIV_COMB_MAX_COUNT 100
  544. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
  545. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
  546. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO_LOW_RSSI 50
  547. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2_LOW_RSSI 50
  548. #define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
  549. #define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
  550. #define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
  551. struct ath_ant_comb {
  552. u16 count;
  553. u16 total_pkt_count;
  554. bool scan;
  555. bool scan_not_start;
  556. int main_total_rssi;
  557. int alt_total_rssi;
  558. int alt_recv_cnt;
  559. int main_recv_cnt;
  560. int rssi_lna1;
  561. int rssi_lna2;
  562. int rssi_add;
  563. int rssi_sub;
  564. int rssi_first;
  565. int rssi_second;
  566. int rssi_third;
  567. int ant_ratio;
  568. int ant_ratio2;
  569. bool alt_good;
  570. int quick_scan_cnt;
  571. enum ath9k_ant_div_comb_lna_conf main_conf;
  572. enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
  573. enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
  574. bool first_ratio;
  575. bool second_ratio;
  576. unsigned long scan_start_time;
  577. /*
  578. * Card-specific config values.
  579. */
  580. int low_rssi_thresh;
  581. int fast_div_bias;
  582. };
  583. void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs);
  584. /********************/
  585. /* Main driver core */
  586. /********************/
  587. #define ATH9K_PCI_CUS198 0x0001
  588. #define ATH9K_PCI_CUS230 0x0002
  589. #define ATH9K_PCI_CUS217 0x0004
  590. #define ATH9K_PCI_CUS252 0x0008
  591. #define ATH9K_PCI_WOW 0x0010
  592. #define ATH9K_PCI_BT_ANT_DIV 0x0020
  593. #define ATH9K_PCI_D3_L1_WAR 0x0040
  594. #define ATH9K_PCI_AR9565_1ANT 0x0080
  595. #define ATH9K_PCI_AR9565_2ANT 0x0100
  596. #define ATH9K_PCI_NO_PLL_PWRSAVE 0x0200
  597. #define ATH9K_PCI_KILLER 0x0400
  598. /*
  599. * Default cache line size, in bytes.
  600. * Used when PCI device not fully initialized by bootrom/BIOS
  601. */
  602. #define DEFAULT_CACHELINE 32
  603. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  604. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  605. #define MAX_GTT_CNT 5
  606. /* Powersave flags */
  607. #define PS_WAIT_FOR_BEACON BIT(0)
  608. #define PS_WAIT_FOR_CAB BIT(1)
  609. #define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
  610. #define PS_WAIT_FOR_TX_ACK BIT(3)
  611. #define PS_BEACON_SYNC BIT(4)
  612. #define PS_WAIT_FOR_ANI BIT(5)
  613. struct ath_softc {
  614. struct ieee80211_hw *hw;
  615. struct device *dev;
  616. struct survey_info *cur_survey;
  617. struct survey_info survey[ATH9K_NUM_CHANNELS];
  618. struct tasklet_struct intr_tq;
  619. struct tasklet_struct bcon_tasklet;
  620. struct ath_hw *sc_ah;
  621. void __iomem *mem;
  622. int irq;
  623. spinlock_t sc_serial_rw;
  624. spinlock_t sc_pm_lock;
  625. spinlock_t sc_pcu_lock;
  626. struct mutex mutex;
  627. struct work_struct paprd_work;
  628. struct work_struct hw_reset_work;
  629. struct completion paprd_complete;
  630. wait_queue_head_t tx_wait;
  631. struct ath_gen_timer *p2p_ps_timer;
  632. struct ath_vif *p2p_ps_vif;
  633. unsigned long driver_data;
  634. u8 gtt_cnt;
  635. u32 intrstatus;
  636. u16 ps_flags; /* PS_* */
  637. u16 curtxpow;
  638. bool ps_enabled;
  639. bool ps_idle;
  640. short nbcnvifs;
  641. short nvifs;
  642. unsigned long ps_usecount;
  643. struct ath_config config;
  644. struct ath_rx rx;
  645. struct ath_tx tx;
  646. struct ath_beacon beacon;
  647. #ifdef CONFIG_MAC80211_LEDS
  648. bool led_registered;
  649. char led_name[32];
  650. struct led_classdev led_cdev;
  651. #endif
  652. struct ath9k_hw_cal_data caldata;
  653. #ifdef CONFIG_ATH9K_DEBUGFS
  654. struct ath9k_debug debug;
  655. #endif
  656. struct ath_beacon_config cur_beacon_conf;
  657. struct delayed_work tx_complete_work;
  658. struct delayed_work hw_pll_work;
  659. struct timer_list sleep_timer;
  660. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  661. struct ath_btcoex btcoex;
  662. struct ath_mci_coex mci_coex;
  663. struct work_struct mci_work;
  664. #endif
  665. struct ath_descdma txsdma;
  666. struct ath_ant_comb ant_comb;
  667. u8 ant_tx, ant_rx;
  668. struct dfs_pattern_detector *dfs_detector;
  669. u64 dfs_prev_pulse_ts;
  670. u32 wow_enabled;
  671. /* relay(fs) channel for spectral scan */
  672. struct rchan *rfs_chan_spec_scan;
  673. enum spectral_mode spectral_mode;
  674. struct ath_spec_scan spec_config;
  675. struct ieee80211_vif *tx99_vif;
  676. struct sk_buff *tx99_skb;
  677. bool tx99_state;
  678. s16 tx99_power;
  679. #ifdef CONFIG_ATH9K_WOW
  680. atomic_t wow_got_bmiss_intr;
  681. atomic_t wow_sleep_proc_intr; /* in the middle of WoW sleep ? */
  682. u32 wow_intr_before_sleep;
  683. #endif
  684. };
  685. /********/
  686. /* TX99 */
  687. /********/
  688. #ifdef CONFIG_ATH9K_TX99
  689. void ath9k_tx99_init_debug(struct ath_softc *sc);
  690. int ath9k_tx99_send(struct ath_softc *sc, struct sk_buff *skb,
  691. struct ath_tx_control *txctl);
  692. #else
  693. static inline void ath9k_tx99_init_debug(struct ath_softc *sc)
  694. {
  695. }
  696. static inline int ath9k_tx99_send(struct ath_softc *sc,
  697. struct sk_buff *skb,
  698. struct ath_tx_control *txctl)
  699. {
  700. return 0;
  701. }
  702. #endif /* CONFIG_ATH9K_TX99 */
  703. static inline void ath_read_cachesize(struct ath_common *common, int *csz)
  704. {
  705. common->bus_ops->read_cachesize(common, csz);
  706. }
  707. void ath9k_tasklet(unsigned long data);
  708. int ath_cabq_update(struct ath_softc *);
  709. u8 ath9k_parse_mpdudensity(u8 mpdudensity);
  710. irqreturn_t ath_isr(int irq, void *dev);
  711. int ath_reset(struct ath_softc *sc);
  712. void ath_cancel_work(struct ath_softc *sc);
  713. void ath_restart_work(struct ath_softc *sc);
  714. int ath9k_init_device(u16 devid, struct ath_softc *sc,
  715. const struct ath_bus_ops *bus_ops);
  716. void ath9k_deinit_device(struct ath_softc *sc);
  717. void ath9k_reload_chainmask_settings(struct ath_softc *sc);
  718. u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
  719. void ath_start_rfkill_poll(struct ath_softc *sc);
  720. void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
  721. void ath9k_ps_wakeup(struct ath_softc *sc);
  722. void ath9k_ps_restore(struct ath_softc *sc);
  723. #ifdef CONFIG_ATH9K_PCI
  724. int ath_pci_init(void);
  725. void ath_pci_exit(void);
  726. #else
  727. static inline int ath_pci_init(void) { return 0; };
  728. static inline void ath_pci_exit(void) {};
  729. #endif
  730. #ifdef CONFIG_ATH9K_AHB
  731. int ath_ahb_init(void);
  732. void ath_ahb_exit(void);
  733. #else
  734. static inline int ath_ahb_init(void) { return 0; };
  735. static inline void ath_ahb_exit(void) {};
  736. #endif
  737. #endif /* ATH9K_H */