ce.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442
  1. /*
  2. * Copyright (c) 2005-2011 Atheros Communications Inc.
  3. * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _CE_H_
  18. #define _CE_H_
  19. #include "hif.h"
  20. /* Maximum number of Copy Engine's supported */
  21. #define CE_COUNT_MAX 8
  22. #define CE_HTT_H2T_MSG_SRC_NENTRIES 4096
  23. /* Descriptor rings must be aligned to this boundary */
  24. #define CE_DESC_RING_ALIGN 8
  25. #define CE_SEND_FLAG_GATHER 0x00010000
  26. /*
  27. * Copy Engine support: low-level Target-side Copy Engine API.
  28. * This is a hardware access layer used by code that understands
  29. * how to use copy engines.
  30. */
  31. struct ath10k_ce_pipe;
  32. #define CE_DESC_FLAGS_GATHER (1 << 0)
  33. #define CE_DESC_FLAGS_BYTE_SWAP (1 << 1)
  34. #define CE_DESC_FLAGS_META_DATA_MASK 0xFFFC
  35. #define CE_DESC_FLAGS_META_DATA_LSB 3
  36. struct ce_desc {
  37. __le32 addr;
  38. __le16 nbytes;
  39. __le16 flags; /* %CE_DESC_FLAGS_ */
  40. };
  41. struct ath10k_ce_ring {
  42. /* Number of entries in this ring; must be power of 2 */
  43. unsigned int nentries;
  44. unsigned int nentries_mask;
  45. /*
  46. * For dest ring, this is the next index to be processed
  47. * by software after it was/is received into.
  48. *
  49. * For src ring, this is the last descriptor that was sent
  50. * and completion processed by software.
  51. *
  52. * Regardless of src or dest ring, this is an invariant
  53. * (modulo ring size):
  54. * write index >= read index >= sw_index
  55. */
  56. unsigned int sw_index;
  57. /* cached copy */
  58. unsigned int write_index;
  59. /*
  60. * For src ring, this is the next index not yet processed by HW.
  61. * This is a cached copy of the real HW index (read index), used
  62. * for avoiding reading the HW index register more often than
  63. * necessary.
  64. * This extends the invariant:
  65. * write index >= read index >= hw_index >= sw_index
  66. *
  67. * For dest ring, this is currently unused.
  68. */
  69. /* cached copy */
  70. unsigned int hw_index;
  71. /* Start of DMA-coherent area reserved for descriptors */
  72. /* Host address space */
  73. void *base_addr_owner_space_unaligned;
  74. /* CE address space */
  75. u32 base_addr_ce_space_unaligned;
  76. /*
  77. * Actual start of descriptors.
  78. * Aligned to descriptor-size boundary.
  79. * Points into reserved DMA-coherent area, above.
  80. */
  81. /* Host address space */
  82. void *base_addr_owner_space;
  83. /* CE address space */
  84. u32 base_addr_ce_space;
  85. /*
  86. * Start of shadow copy of descriptors, within regular memory.
  87. * Aligned to descriptor-size boundary.
  88. */
  89. void *shadow_base_unaligned;
  90. struct ce_desc *shadow_base;
  91. /* keep last */
  92. void *per_transfer_context[0];
  93. };
  94. struct ath10k_ce_pipe {
  95. struct ath10k *ar;
  96. unsigned int id;
  97. unsigned int attr_flags;
  98. u32 ctrl_addr;
  99. void (*send_cb)(struct ath10k_ce_pipe *);
  100. void (*recv_cb)(struct ath10k_ce_pipe *);
  101. unsigned int src_sz_max;
  102. struct ath10k_ce_ring *src_ring;
  103. struct ath10k_ce_ring *dest_ring;
  104. };
  105. /* Copy Engine settable attributes */
  106. struct ce_attr;
  107. /*==================Send====================*/
  108. /* ath10k_ce_send flags */
  109. #define CE_SEND_FLAG_BYTE_SWAP 1
  110. /*
  111. * Queue a source buffer to be sent to an anonymous destination buffer.
  112. * ce - which copy engine to use
  113. * buffer - address of buffer
  114. * nbytes - number of bytes to send
  115. * transfer_id - arbitrary ID; reflected to destination
  116. * flags - CE_SEND_FLAG_* values
  117. * Returns 0 on success; otherwise an error status.
  118. *
  119. * Note: If no flags are specified, use CE's default data swap mode.
  120. *
  121. * Implementation note: pushes 1 buffer to Source ring
  122. */
  123. int ath10k_ce_send(struct ath10k_ce_pipe *ce_state,
  124. void *per_transfer_send_context,
  125. u32 buffer,
  126. unsigned int nbytes,
  127. /* 14 bits */
  128. unsigned int transfer_id,
  129. unsigned int flags);
  130. int ath10k_ce_send_nolock(struct ath10k_ce_pipe *ce_state,
  131. void *per_transfer_context,
  132. u32 buffer,
  133. unsigned int nbytes,
  134. unsigned int transfer_id,
  135. unsigned int flags);
  136. void __ath10k_ce_send_revert(struct ath10k_ce_pipe *pipe);
  137. void ath10k_ce_send_cb_register(struct ath10k_ce_pipe *ce_state,
  138. void (*send_cb)(struct ath10k_ce_pipe *),
  139. int disable_interrupts);
  140. int ath10k_ce_num_free_src_entries(struct ath10k_ce_pipe *pipe);
  141. /*==================Recv=======================*/
  142. /*
  143. * Make a buffer available to receive. The buffer must be at least of a
  144. * minimal size appropriate for this copy engine (src_sz_max attribute).
  145. * ce - which copy engine to use
  146. * per_transfer_recv_context - context passed back to caller's recv_cb
  147. * buffer - address of buffer in CE space
  148. * Returns 0 on success; otherwise an error status.
  149. *
  150. * Implemenation note: Pushes a buffer to Dest ring.
  151. */
  152. int ath10k_ce_recv_buf_enqueue(struct ath10k_ce_pipe *ce_state,
  153. void *per_transfer_recv_context,
  154. u32 buffer);
  155. void ath10k_ce_recv_cb_register(struct ath10k_ce_pipe *ce_state,
  156. void (*recv_cb)(struct ath10k_ce_pipe *));
  157. /* recv flags */
  158. /* Data is byte-swapped */
  159. #define CE_RECV_FLAG_SWAPPED 1
  160. /*
  161. * Supply data for the next completed unprocessed receive descriptor.
  162. * Pops buffer from Dest ring.
  163. */
  164. int ath10k_ce_completed_recv_next(struct ath10k_ce_pipe *ce_state,
  165. void **per_transfer_contextp,
  166. u32 *bufferp,
  167. unsigned int *nbytesp,
  168. unsigned int *transfer_idp,
  169. unsigned int *flagsp);
  170. /*
  171. * Supply data for the next completed unprocessed send descriptor.
  172. * Pops 1 completed send buffer from Source ring.
  173. */
  174. int ath10k_ce_completed_send_next(struct ath10k_ce_pipe *ce_state,
  175. void **per_transfer_contextp,
  176. u32 *bufferp,
  177. unsigned int *nbytesp,
  178. unsigned int *transfer_idp);
  179. /*==================CE Engine Initialization=======================*/
  180. int ath10k_ce_init_pipe(struct ath10k *ar, unsigned int ce_id,
  181. const struct ce_attr *attr);
  182. void ath10k_ce_deinit_pipe(struct ath10k *ar, unsigned int ce_id);
  183. int ath10k_ce_alloc_pipe(struct ath10k *ar, int ce_id,
  184. const struct ce_attr *attr);
  185. void ath10k_ce_free_pipe(struct ath10k *ar, int ce_id);
  186. /*==================CE Engine Shutdown=======================*/
  187. /*
  188. * Support clean shutdown by allowing the caller to revoke
  189. * receive buffers. Target DMA must be stopped before using
  190. * this API.
  191. */
  192. int ath10k_ce_revoke_recv_next(struct ath10k_ce_pipe *ce_state,
  193. void **per_transfer_contextp,
  194. u32 *bufferp);
  195. /*
  196. * Support clean shutdown by allowing the caller to cancel
  197. * pending sends. Target DMA must be stopped before using
  198. * this API.
  199. */
  200. int ath10k_ce_cancel_send_next(struct ath10k_ce_pipe *ce_state,
  201. void **per_transfer_contextp,
  202. u32 *bufferp,
  203. unsigned int *nbytesp,
  204. unsigned int *transfer_idp);
  205. /*==================CE Interrupt Handlers====================*/
  206. void ath10k_ce_per_engine_service_any(struct ath10k *ar);
  207. void ath10k_ce_per_engine_service(struct ath10k *ar, unsigned int ce_id);
  208. int ath10k_ce_disable_interrupts(struct ath10k *ar);
  209. /* ce_attr.flags values */
  210. /* Use NonSnooping PCIe accesses? */
  211. #define CE_ATTR_NO_SNOOP 1
  212. /* Byte swap data words */
  213. #define CE_ATTR_BYTE_SWAP_DATA 2
  214. /* Swizzle descriptors? */
  215. #define CE_ATTR_SWIZZLE_DESCRIPTORS 4
  216. /* no interrupt on copy completion */
  217. #define CE_ATTR_DIS_INTR 8
  218. /* Attributes of an instance of a Copy Engine */
  219. struct ce_attr {
  220. /* CE_ATTR_* values */
  221. unsigned int flags;
  222. /* #entries in source ring - Must be a power of 2 */
  223. unsigned int src_nentries;
  224. /*
  225. * Max source send size for this CE.
  226. * This is also the minimum size of a destination buffer.
  227. */
  228. unsigned int src_sz_max;
  229. /* #entries in destination ring - Must be a power of 2 */
  230. unsigned int dest_nentries;
  231. };
  232. #define SR_BA_ADDRESS 0x0000
  233. #define SR_SIZE_ADDRESS 0x0004
  234. #define DR_BA_ADDRESS 0x0008
  235. #define DR_SIZE_ADDRESS 0x000c
  236. #define CE_CMD_ADDRESS 0x0018
  237. #define CE_CTRL1_DST_RING_BYTE_SWAP_EN_MSB 17
  238. #define CE_CTRL1_DST_RING_BYTE_SWAP_EN_LSB 17
  239. #define CE_CTRL1_DST_RING_BYTE_SWAP_EN_MASK 0x00020000
  240. #define CE_CTRL1_DST_RING_BYTE_SWAP_EN_SET(x) \
  241. (((0 | (x)) << CE_CTRL1_DST_RING_BYTE_SWAP_EN_LSB) & \
  242. CE_CTRL1_DST_RING_BYTE_SWAP_EN_MASK)
  243. #define CE_CTRL1_SRC_RING_BYTE_SWAP_EN_MSB 16
  244. #define CE_CTRL1_SRC_RING_BYTE_SWAP_EN_LSB 16
  245. #define CE_CTRL1_SRC_RING_BYTE_SWAP_EN_MASK 0x00010000
  246. #define CE_CTRL1_SRC_RING_BYTE_SWAP_EN_GET(x) \
  247. (((x) & CE_CTRL1_SRC_RING_BYTE_SWAP_EN_MASK) >> \
  248. CE_CTRL1_SRC_RING_BYTE_SWAP_EN_LSB)
  249. #define CE_CTRL1_SRC_RING_BYTE_SWAP_EN_SET(x) \
  250. (((0 | (x)) << CE_CTRL1_SRC_RING_BYTE_SWAP_EN_LSB) & \
  251. CE_CTRL1_SRC_RING_BYTE_SWAP_EN_MASK)
  252. #define CE_CTRL1_DMAX_LENGTH_MSB 15
  253. #define CE_CTRL1_DMAX_LENGTH_LSB 0
  254. #define CE_CTRL1_DMAX_LENGTH_MASK 0x0000ffff
  255. #define CE_CTRL1_DMAX_LENGTH_GET(x) \
  256. (((x) & CE_CTRL1_DMAX_LENGTH_MASK) >> CE_CTRL1_DMAX_LENGTH_LSB)
  257. #define CE_CTRL1_DMAX_LENGTH_SET(x) \
  258. (((0 | (x)) << CE_CTRL1_DMAX_LENGTH_LSB) & CE_CTRL1_DMAX_LENGTH_MASK)
  259. #define CE_CTRL1_ADDRESS 0x0010
  260. #define CE_CTRL1_HW_MASK 0x0007ffff
  261. #define CE_CTRL1_SW_MASK 0x0007ffff
  262. #define CE_CTRL1_HW_WRITE_MASK 0x00000000
  263. #define CE_CTRL1_SW_WRITE_MASK 0x0007ffff
  264. #define CE_CTRL1_RSTMASK 0xffffffff
  265. #define CE_CTRL1_RESET 0x00000080
  266. #define CE_CMD_HALT_STATUS_MSB 3
  267. #define CE_CMD_HALT_STATUS_LSB 3
  268. #define CE_CMD_HALT_STATUS_MASK 0x00000008
  269. #define CE_CMD_HALT_STATUS_GET(x) \
  270. (((x) & CE_CMD_HALT_STATUS_MASK) >> CE_CMD_HALT_STATUS_LSB)
  271. #define CE_CMD_HALT_STATUS_SET(x) \
  272. (((0 | (x)) << CE_CMD_HALT_STATUS_LSB) & CE_CMD_HALT_STATUS_MASK)
  273. #define CE_CMD_HALT_STATUS_RESET 0
  274. #define CE_CMD_HALT_MSB 0
  275. #define CE_CMD_HALT_MASK 0x00000001
  276. #define HOST_IE_COPY_COMPLETE_MSB 0
  277. #define HOST_IE_COPY_COMPLETE_LSB 0
  278. #define HOST_IE_COPY_COMPLETE_MASK 0x00000001
  279. #define HOST_IE_COPY_COMPLETE_GET(x) \
  280. (((x) & HOST_IE_COPY_COMPLETE_MASK) >> HOST_IE_COPY_COMPLETE_LSB)
  281. #define HOST_IE_COPY_COMPLETE_SET(x) \
  282. (((0 | (x)) << HOST_IE_COPY_COMPLETE_LSB) & HOST_IE_COPY_COMPLETE_MASK)
  283. #define HOST_IE_COPY_COMPLETE_RESET 0
  284. #define HOST_IE_ADDRESS 0x002c
  285. #define HOST_IS_DST_RING_LOW_WATERMARK_MASK 0x00000010
  286. #define HOST_IS_DST_RING_HIGH_WATERMARK_MASK 0x00000008
  287. #define HOST_IS_SRC_RING_LOW_WATERMARK_MASK 0x00000004
  288. #define HOST_IS_SRC_RING_HIGH_WATERMARK_MASK 0x00000002
  289. #define HOST_IS_COPY_COMPLETE_MASK 0x00000001
  290. #define HOST_IS_ADDRESS 0x0030
  291. #define MISC_IE_ADDRESS 0x0034
  292. #define MISC_IS_AXI_ERR_MASK 0x00000400
  293. #define MISC_IS_DST_ADDR_ERR_MASK 0x00000200
  294. #define MISC_IS_SRC_LEN_ERR_MASK 0x00000100
  295. #define MISC_IS_DST_MAX_LEN_VIO_MASK 0x00000080
  296. #define MISC_IS_DST_RING_OVERFLOW_MASK 0x00000040
  297. #define MISC_IS_SRC_RING_OVERFLOW_MASK 0x00000020
  298. #define MISC_IS_ADDRESS 0x0038
  299. #define SR_WR_INDEX_ADDRESS 0x003c
  300. #define DST_WR_INDEX_ADDRESS 0x0040
  301. #define CURRENT_SRRI_ADDRESS 0x0044
  302. #define CURRENT_DRRI_ADDRESS 0x0048
  303. #define SRC_WATERMARK_LOW_MSB 31
  304. #define SRC_WATERMARK_LOW_LSB 16
  305. #define SRC_WATERMARK_LOW_MASK 0xffff0000
  306. #define SRC_WATERMARK_LOW_GET(x) \
  307. (((x) & SRC_WATERMARK_LOW_MASK) >> SRC_WATERMARK_LOW_LSB)
  308. #define SRC_WATERMARK_LOW_SET(x) \
  309. (((0 | (x)) << SRC_WATERMARK_LOW_LSB) & SRC_WATERMARK_LOW_MASK)
  310. #define SRC_WATERMARK_LOW_RESET 0
  311. #define SRC_WATERMARK_HIGH_MSB 15
  312. #define SRC_WATERMARK_HIGH_LSB 0
  313. #define SRC_WATERMARK_HIGH_MASK 0x0000ffff
  314. #define SRC_WATERMARK_HIGH_GET(x) \
  315. (((x) & SRC_WATERMARK_HIGH_MASK) >> SRC_WATERMARK_HIGH_LSB)
  316. #define SRC_WATERMARK_HIGH_SET(x) \
  317. (((0 | (x)) << SRC_WATERMARK_HIGH_LSB) & SRC_WATERMARK_HIGH_MASK)
  318. #define SRC_WATERMARK_HIGH_RESET 0
  319. #define SRC_WATERMARK_ADDRESS 0x004c
  320. #define DST_WATERMARK_LOW_LSB 16
  321. #define DST_WATERMARK_LOW_MASK 0xffff0000
  322. #define DST_WATERMARK_LOW_SET(x) \
  323. (((0 | (x)) << DST_WATERMARK_LOW_LSB) & DST_WATERMARK_LOW_MASK)
  324. #define DST_WATERMARK_LOW_RESET 0
  325. #define DST_WATERMARK_HIGH_MSB 15
  326. #define DST_WATERMARK_HIGH_LSB 0
  327. #define DST_WATERMARK_HIGH_MASK 0x0000ffff
  328. #define DST_WATERMARK_HIGH_GET(x) \
  329. (((x) & DST_WATERMARK_HIGH_MASK) >> DST_WATERMARK_HIGH_LSB)
  330. #define DST_WATERMARK_HIGH_SET(x) \
  331. (((0 | (x)) << DST_WATERMARK_HIGH_LSB) & DST_WATERMARK_HIGH_MASK)
  332. #define DST_WATERMARK_HIGH_RESET 0
  333. #define DST_WATERMARK_ADDRESS 0x0050
  334. static inline u32 ath10k_ce_base_address(unsigned int ce_id)
  335. {
  336. return CE0_BASE_ADDRESS + (CE1_BASE_ADDRESS - CE0_BASE_ADDRESS) * ce_id;
  337. }
  338. #define CE_WATERMARK_MASK (HOST_IS_SRC_RING_LOW_WATERMARK_MASK | \
  339. HOST_IS_SRC_RING_HIGH_WATERMARK_MASK | \
  340. HOST_IS_DST_RING_LOW_WATERMARK_MASK | \
  341. HOST_IS_DST_RING_HIGH_WATERMARK_MASK)
  342. #define CE_ERROR_MASK (MISC_IS_AXI_ERR_MASK | \
  343. MISC_IS_DST_ADDR_ERR_MASK | \
  344. MISC_IS_SRC_LEN_ERR_MASK | \
  345. MISC_IS_DST_MAX_LEN_VIO_MASK | \
  346. MISC_IS_DST_RING_OVERFLOW_MASK | \
  347. MISC_IS_SRC_RING_OVERFLOW_MASK)
  348. #define CE_SRC_RING_TO_DESC(baddr, idx) \
  349. (&(((struct ce_desc *)baddr)[idx]))
  350. #define CE_DEST_RING_TO_DESC(baddr, idx) \
  351. (&(((struct ce_desc *)baddr)[idx]))
  352. /* Ring arithmetic (modulus number of entries in ring, which is a pwr of 2). */
  353. #define CE_RING_DELTA(nentries_mask, fromidx, toidx) \
  354. (((int)(toidx)-(int)(fromidx)) & (nentries_mask))
  355. #define CE_RING_IDX_INCR(nentries_mask, idx) (((idx) + 1) & (nentries_mask))
  356. #define CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_LSB 8
  357. #define CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_MASK 0x0000ff00
  358. #define CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_GET(x) \
  359. (((x) & CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_MASK) >> \
  360. CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_LSB)
  361. #define CE_WRAPPER_INTERRUPT_SUMMARY_ADDRESS 0x0000
  362. #define CE_INTERRUPT_SUMMARY(ar) \
  363. CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_GET( \
  364. ath10k_pci_read32((ar), CE_WRAPPER_BASE_ADDRESS + \
  365. CE_WRAPPER_INTERRUPT_SUMMARY_ADDRESS))
  366. #endif /* _CE_H_ */