micrel.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645
  1. /*
  2. * drivers/net/phy/micrel.c
  3. *
  4. * Driver for Micrel PHYs
  5. *
  6. * Author: David J. Choi
  7. *
  8. * Copyright (c) 2010-2013 Micrel, Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. *
  15. * Support : Micrel Phys:
  16. * Giga phys: ksz9021, ksz9031
  17. * 100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
  18. * ksz8021, ksz8031, ksz8051,
  19. * ksz8081, ksz8091,
  20. * ksz8061,
  21. * Switch : ksz8873, ksz886x
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/phy.h>
  26. #include <linux/micrel_phy.h>
  27. #include <linux/of.h>
  28. /* Operation Mode Strap Override */
  29. #define MII_KSZPHY_OMSO 0x16
  30. #define KSZPHY_OMSO_B_CAST_OFF (1 << 9)
  31. #define KSZPHY_OMSO_RMII_OVERRIDE (1 << 1)
  32. #define KSZPHY_OMSO_MII_OVERRIDE (1 << 0)
  33. /* general Interrupt control/status reg in vendor specific block. */
  34. #define MII_KSZPHY_INTCS 0x1B
  35. #define KSZPHY_INTCS_JABBER (1 << 15)
  36. #define KSZPHY_INTCS_RECEIVE_ERR (1 << 14)
  37. #define KSZPHY_INTCS_PAGE_RECEIVE (1 << 13)
  38. #define KSZPHY_INTCS_PARELLEL (1 << 12)
  39. #define KSZPHY_INTCS_LINK_PARTNER_ACK (1 << 11)
  40. #define KSZPHY_INTCS_LINK_DOWN (1 << 10)
  41. #define KSZPHY_INTCS_REMOTE_FAULT (1 << 9)
  42. #define KSZPHY_INTCS_LINK_UP (1 << 8)
  43. #define KSZPHY_INTCS_ALL (KSZPHY_INTCS_LINK_UP |\
  44. KSZPHY_INTCS_LINK_DOWN)
  45. /* general PHY control reg in vendor specific block. */
  46. #define MII_KSZPHY_CTRL 0x1F
  47. /* bitmap of PHY register to set interrupt mode */
  48. #define KSZPHY_CTRL_INT_ACTIVE_HIGH (1 << 9)
  49. #define KSZ9021_CTRL_INT_ACTIVE_HIGH (1 << 14)
  50. #define KS8737_CTRL_INT_ACTIVE_HIGH (1 << 14)
  51. #define KSZ8051_RMII_50MHZ_CLK (1 << 7)
  52. /* Write/read to/from extended registers */
  53. #define MII_KSZPHY_EXTREG 0x0b
  54. #define KSZPHY_EXTREG_WRITE 0x8000
  55. #define MII_KSZPHY_EXTREG_WRITE 0x0c
  56. #define MII_KSZPHY_EXTREG_READ 0x0d
  57. /* Extended registers */
  58. #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW 0x104
  59. #define MII_KSZPHY_RX_DATA_PAD_SKEW 0x105
  60. #define MII_KSZPHY_TX_DATA_PAD_SKEW 0x106
  61. #define PS_TO_REG 200
  62. static int ksz_config_flags(struct phy_device *phydev)
  63. {
  64. int regval;
  65. if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
  66. regval = phy_read(phydev, MII_KSZPHY_CTRL);
  67. regval |= KSZ8051_RMII_50MHZ_CLK;
  68. return phy_write(phydev, MII_KSZPHY_CTRL, regval);
  69. }
  70. return 0;
  71. }
  72. static int kszphy_extended_write(struct phy_device *phydev,
  73. u32 regnum, u16 val)
  74. {
  75. phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
  76. return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
  77. }
  78. static int kszphy_extended_read(struct phy_device *phydev,
  79. u32 regnum)
  80. {
  81. phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
  82. return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
  83. }
  84. static int kszphy_ack_interrupt(struct phy_device *phydev)
  85. {
  86. /* bit[7..0] int status, which is a read and clear register. */
  87. int rc;
  88. rc = phy_read(phydev, MII_KSZPHY_INTCS);
  89. return (rc < 0) ? rc : 0;
  90. }
  91. static int kszphy_set_interrupt(struct phy_device *phydev)
  92. {
  93. int temp;
  94. temp = (PHY_INTERRUPT_ENABLED == phydev->interrupts) ?
  95. KSZPHY_INTCS_ALL : 0;
  96. return phy_write(phydev, MII_KSZPHY_INTCS, temp);
  97. }
  98. static int kszphy_config_intr(struct phy_device *phydev)
  99. {
  100. int temp, rc;
  101. /* set the interrupt pin active low */
  102. temp = phy_read(phydev, MII_KSZPHY_CTRL);
  103. temp &= ~KSZPHY_CTRL_INT_ACTIVE_HIGH;
  104. phy_write(phydev, MII_KSZPHY_CTRL, temp);
  105. rc = kszphy_set_interrupt(phydev);
  106. return rc < 0 ? rc : 0;
  107. }
  108. static int ksz9021_config_intr(struct phy_device *phydev)
  109. {
  110. int temp, rc;
  111. /* set the interrupt pin active low */
  112. temp = phy_read(phydev, MII_KSZPHY_CTRL);
  113. temp &= ~KSZ9021_CTRL_INT_ACTIVE_HIGH;
  114. phy_write(phydev, MII_KSZPHY_CTRL, temp);
  115. rc = kszphy_set_interrupt(phydev);
  116. return rc < 0 ? rc : 0;
  117. }
  118. static int ks8737_config_intr(struct phy_device *phydev)
  119. {
  120. int temp, rc;
  121. /* set the interrupt pin active low */
  122. temp = phy_read(phydev, MII_KSZPHY_CTRL);
  123. temp &= ~KS8737_CTRL_INT_ACTIVE_HIGH;
  124. phy_write(phydev, MII_KSZPHY_CTRL, temp);
  125. rc = kszphy_set_interrupt(phydev);
  126. return rc < 0 ? rc : 0;
  127. }
  128. static int kszphy_setup_led(struct phy_device *phydev,
  129. unsigned int reg, unsigned int shift)
  130. {
  131. struct device *dev = &phydev->dev;
  132. struct device_node *of_node = dev->of_node;
  133. int rc, temp;
  134. u32 val;
  135. if (!of_node && dev->parent->of_node)
  136. of_node = dev->parent->of_node;
  137. if (of_property_read_u32(of_node, "micrel,led-mode", &val))
  138. return 0;
  139. temp = phy_read(phydev, reg);
  140. if (temp < 0)
  141. return temp;
  142. temp &= ~(3 << shift);
  143. temp |= val << shift;
  144. rc = phy_write(phydev, reg, temp);
  145. return rc < 0 ? rc : 0;
  146. }
  147. static int kszphy_config_init(struct phy_device *phydev)
  148. {
  149. return 0;
  150. }
  151. static int kszphy_config_init_led8041(struct phy_device *phydev)
  152. {
  153. /* single led control, register 0x1e bits 15..14 */
  154. return kszphy_setup_led(phydev, 0x1e, 14);
  155. }
  156. static int ksz8021_config_init(struct phy_device *phydev)
  157. {
  158. const u16 val = KSZPHY_OMSO_B_CAST_OFF | KSZPHY_OMSO_RMII_OVERRIDE;
  159. int rc;
  160. rc = kszphy_setup_led(phydev, 0x1f, 4);
  161. if (rc)
  162. dev_err(&phydev->dev, "failed to set led mode\n");
  163. phy_write(phydev, MII_KSZPHY_OMSO, val);
  164. rc = ksz_config_flags(phydev);
  165. return rc < 0 ? rc : 0;
  166. }
  167. static int ks8051_config_init(struct phy_device *phydev)
  168. {
  169. int rc;
  170. rc = kszphy_setup_led(phydev, 0x1f, 4);
  171. if (rc)
  172. dev_err(&phydev->dev, "failed to set led mode\n");
  173. rc = ksz_config_flags(phydev);
  174. return rc < 0 ? rc : 0;
  175. }
  176. static int ksz9021_load_values_from_of(struct phy_device *phydev,
  177. struct device_node *of_node, u16 reg,
  178. char *field1, char *field2,
  179. char *field3, char *field4)
  180. {
  181. int val1 = -1;
  182. int val2 = -2;
  183. int val3 = -3;
  184. int val4 = -4;
  185. int newval;
  186. int matches = 0;
  187. if (!of_property_read_u32(of_node, field1, &val1))
  188. matches++;
  189. if (!of_property_read_u32(of_node, field2, &val2))
  190. matches++;
  191. if (!of_property_read_u32(of_node, field3, &val3))
  192. matches++;
  193. if (!of_property_read_u32(of_node, field4, &val4))
  194. matches++;
  195. if (!matches)
  196. return 0;
  197. if (matches < 4)
  198. newval = kszphy_extended_read(phydev, reg);
  199. else
  200. newval = 0;
  201. if (val1 != -1)
  202. newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
  203. if (val2 != -2)
  204. newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
  205. if (val3 != -3)
  206. newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
  207. if (val4 != -4)
  208. newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
  209. return kszphy_extended_write(phydev, reg, newval);
  210. }
  211. static int ksz9021_config_init(struct phy_device *phydev)
  212. {
  213. struct device *dev = &phydev->dev;
  214. struct device_node *of_node = dev->of_node;
  215. if (!of_node && dev->parent->of_node)
  216. of_node = dev->parent->of_node;
  217. if (of_node) {
  218. ksz9021_load_values_from_of(phydev, of_node,
  219. MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
  220. "txen-skew-ps", "txc-skew-ps",
  221. "rxdv-skew-ps", "rxc-skew-ps");
  222. ksz9021_load_values_from_of(phydev, of_node,
  223. MII_KSZPHY_RX_DATA_PAD_SKEW,
  224. "rxd0-skew-ps", "rxd1-skew-ps",
  225. "rxd2-skew-ps", "rxd3-skew-ps");
  226. ksz9021_load_values_from_of(phydev, of_node,
  227. MII_KSZPHY_TX_DATA_PAD_SKEW,
  228. "txd0-skew-ps", "txd1-skew-ps",
  229. "txd2-skew-ps", "txd3-skew-ps");
  230. }
  231. return 0;
  232. }
  233. #define MII_KSZ9031RN_MMD_CTRL_REG 0x0d
  234. #define MII_KSZ9031RN_MMD_REGDATA_REG 0x0e
  235. #define OP_DATA 1
  236. #define KSZ9031_PS_TO_REG 60
  237. /* Extended registers */
  238. #define MII_KSZ9031RN_CONTROL_PAD_SKEW 4
  239. #define MII_KSZ9031RN_RX_DATA_PAD_SKEW 5
  240. #define MII_KSZ9031RN_TX_DATA_PAD_SKEW 6
  241. #define MII_KSZ9031RN_CLK_PAD_SKEW 8
  242. static int ksz9031_extended_write(struct phy_device *phydev,
  243. u8 mode, u32 dev_addr, u32 regnum, u16 val)
  244. {
  245. phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
  246. phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
  247. phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
  248. return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
  249. }
  250. static int ksz9031_extended_read(struct phy_device *phydev,
  251. u8 mode, u32 dev_addr, u32 regnum)
  252. {
  253. phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
  254. phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
  255. phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
  256. return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
  257. }
  258. static int ksz9031_of_load_skew_values(struct phy_device *phydev,
  259. struct device_node *of_node,
  260. u16 reg, size_t field_sz,
  261. char *field[], u8 numfields)
  262. {
  263. int val[4] = {-1, -2, -3, -4};
  264. int matches = 0;
  265. u16 mask;
  266. u16 maxval;
  267. u16 newval;
  268. int i;
  269. for (i = 0; i < numfields; i++)
  270. if (!of_property_read_u32(of_node, field[i], val + i))
  271. matches++;
  272. if (!matches)
  273. return 0;
  274. if (matches < numfields)
  275. newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
  276. else
  277. newval = 0;
  278. maxval = (field_sz == 4) ? 0xf : 0x1f;
  279. for (i = 0; i < numfields; i++)
  280. if (val[i] != -(i + 1)) {
  281. mask = 0xffff;
  282. mask ^= maxval << (field_sz * i);
  283. newval = (newval & mask) |
  284. (((val[i] / KSZ9031_PS_TO_REG) & maxval)
  285. << (field_sz * i));
  286. }
  287. return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
  288. }
  289. static int ksz9031_config_init(struct phy_device *phydev)
  290. {
  291. struct device *dev = &phydev->dev;
  292. struct device_node *of_node = dev->of_node;
  293. char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
  294. char *rx_data_skews[4] = {
  295. "rxd0-skew-ps", "rxd1-skew-ps",
  296. "rxd2-skew-ps", "rxd3-skew-ps"
  297. };
  298. char *tx_data_skews[4] = {
  299. "txd0-skew-ps", "txd1-skew-ps",
  300. "txd2-skew-ps", "txd3-skew-ps"
  301. };
  302. char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
  303. if (!of_node && dev->parent->of_node)
  304. of_node = dev->parent->of_node;
  305. if (of_node) {
  306. ksz9031_of_load_skew_values(phydev, of_node,
  307. MII_KSZ9031RN_CLK_PAD_SKEW, 5,
  308. clk_skews, 2);
  309. ksz9031_of_load_skew_values(phydev, of_node,
  310. MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
  311. control_skews, 2);
  312. ksz9031_of_load_skew_values(phydev, of_node,
  313. MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
  314. rx_data_skews, 4);
  315. ksz9031_of_load_skew_values(phydev, of_node,
  316. MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
  317. tx_data_skews, 4);
  318. }
  319. return 0;
  320. }
  321. #define KSZ8873MLL_GLOBAL_CONTROL_4 0x06
  322. #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX (1 << 6)
  323. #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED (1 << 4)
  324. static int ksz8873mll_read_status(struct phy_device *phydev)
  325. {
  326. int regval;
  327. /* dummy read */
  328. regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
  329. regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
  330. if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
  331. phydev->duplex = DUPLEX_HALF;
  332. else
  333. phydev->duplex = DUPLEX_FULL;
  334. if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
  335. phydev->speed = SPEED_10;
  336. else
  337. phydev->speed = SPEED_100;
  338. phydev->link = 1;
  339. phydev->pause = phydev->asym_pause = 0;
  340. return 0;
  341. }
  342. static int ksz8873mll_config_aneg(struct phy_device *phydev)
  343. {
  344. return 0;
  345. }
  346. static struct phy_driver ksphy_driver[] = {
  347. {
  348. .phy_id = PHY_ID_KS8737,
  349. .phy_id_mask = 0x00fffff0,
  350. .name = "Micrel KS8737",
  351. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
  352. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  353. .config_init = kszphy_config_init,
  354. .config_aneg = genphy_config_aneg,
  355. .read_status = genphy_read_status,
  356. .ack_interrupt = kszphy_ack_interrupt,
  357. .config_intr = ks8737_config_intr,
  358. .suspend = genphy_suspend,
  359. .resume = genphy_resume,
  360. .driver = { .owner = THIS_MODULE,},
  361. }, {
  362. .phy_id = PHY_ID_KSZ8021,
  363. .phy_id_mask = 0x00ffffff,
  364. .name = "Micrel KSZ8021 or KSZ8031",
  365. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause |
  366. SUPPORTED_Asym_Pause),
  367. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  368. .config_init = ksz8021_config_init,
  369. .config_aneg = genphy_config_aneg,
  370. .read_status = genphy_read_status,
  371. .ack_interrupt = kszphy_ack_interrupt,
  372. .config_intr = kszphy_config_intr,
  373. .suspend = genphy_suspend,
  374. .resume = genphy_resume,
  375. .driver = { .owner = THIS_MODULE,},
  376. }, {
  377. .phy_id = PHY_ID_KSZ8031,
  378. .phy_id_mask = 0x00ffffff,
  379. .name = "Micrel KSZ8031",
  380. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause |
  381. SUPPORTED_Asym_Pause),
  382. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  383. .config_init = ksz8021_config_init,
  384. .config_aneg = genphy_config_aneg,
  385. .read_status = genphy_read_status,
  386. .ack_interrupt = kszphy_ack_interrupt,
  387. .config_intr = kszphy_config_intr,
  388. .suspend = genphy_suspend,
  389. .resume = genphy_resume,
  390. .driver = { .owner = THIS_MODULE,},
  391. }, {
  392. .phy_id = PHY_ID_KSZ8041,
  393. .phy_id_mask = 0x00fffff0,
  394. .name = "Micrel KSZ8041",
  395. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause
  396. | SUPPORTED_Asym_Pause),
  397. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  398. .config_init = kszphy_config_init_led8041,
  399. .config_aneg = genphy_config_aneg,
  400. .read_status = genphy_read_status,
  401. .ack_interrupt = kszphy_ack_interrupt,
  402. .config_intr = kszphy_config_intr,
  403. .suspend = genphy_suspend,
  404. .resume = genphy_resume,
  405. .driver = { .owner = THIS_MODULE,},
  406. }, {
  407. .phy_id = PHY_ID_KSZ8041RNLI,
  408. .phy_id_mask = 0x00fffff0,
  409. .name = "Micrel KSZ8041RNLI",
  410. .features = PHY_BASIC_FEATURES |
  411. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  412. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  413. .config_init = kszphy_config_init_led8041,
  414. .config_aneg = genphy_config_aneg,
  415. .read_status = genphy_read_status,
  416. .ack_interrupt = kszphy_ack_interrupt,
  417. .config_intr = kszphy_config_intr,
  418. .suspend = genphy_suspend,
  419. .resume = genphy_resume,
  420. .driver = { .owner = THIS_MODULE,},
  421. }, {
  422. .phy_id = PHY_ID_KSZ8051,
  423. .phy_id_mask = 0x00fffff0,
  424. .name = "Micrel KSZ8051",
  425. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause
  426. | SUPPORTED_Asym_Pause),
  427. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  428. .config_init = ks8051_config_init,
  429. .config_aneg = genphy_config_aneg,
  430. .read_status = genphy_read_status,
  431. .ack_interrupt = kszphy_ack_interrupt,
  432. .config_intr = kszphy_config_intr,
  433. .suspend = genphy_suspend,
  434. .resume = genphy_resume,
  435. .driver = { .owner = THIS_MODULE,},
  436. }, {
  437. .phy_id = PHY_ID_KSZ8001,
  438. .name = "Micrel KSZ8001 or KS8721",
  439. .phy_id_mask = 0x00ffffff,
  440. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
  441. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  442. .config_init = kszphy_config_init_led8041,
  443. .config_aneg = genphy_config_aneg,
  444. .read_status = genphy_read_status,
  445. .ack_interrupt = kszphy_ack_interrupt,
  446. .config_intr = kszphy_config_intr,
  447. .suspend = genphy_suspend,
  448. .resume = genphy_resume,
  449. .driver = { .owner = THIS_MODULE,},
  450. }, {
  451. .phy_id = PHY_ID_KSZ8081,
  452. .name = "Micrel KSZ8081 or KSZ8091",
  453. .phy_id_mask = 0x00fffff0,
  454. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
  455. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  456. .config_init = kszphy_config_init,
  457. .config_aneg = genphy_config_aneg,
  458. .read_status = genphy_read_status,
  459. .ack_interrupt = kszphy_ack_interrupt,
  460. .config_intr = kszphy_config_intr,
  461. .suspend = genphy_suspend,
  462. .resume = genphy_resume,
  463. .driver = { .owner = THIS_MODULE,},
  464. }, {
  465. .phy_id = PHY_ID_KSZ8061,
  466. .name = "Micrel KSZ8061",
  467. .phy_id_mask = 0x00fffff0,
  468. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
  469. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  470. .config_init = kszphy_config_init,
  471. .config_aneg = genphy_config_aneg,
  472. .read_status = genphy_read_status,
  473. .ack_interrupt = kszphy_ack_interrupt,
  474. .config_intr = kszphy_config_intr,
  475. .suspend = genphy_suspend,
  476. .resume = genphy_resume,
  477. .driver = { .owner = THIS_MODULE,},
  478. }, {
  479. .phy_id = PHY_ID_KSZ9021,
  480. .phy_id_mask = 0x000ffffe,
  481. .name = "Micrel KSZ9021 Gigabit PHY",
  482. .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause),
  483. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  484. .config_init = ksz9021_config_init,
  485. .config_aneg = genphy_config_aneg,
  486. .read_status = genphy_read_status,
  487. .ack_interrupt = kszphy_ack_interrupt,
  488. .config_intr = ksz9021_config_intr,
  489. .suspend = genphy_suspend,
  490. .resume = genphy_resume,
  491. .driver = { .owner = THIS_MODULE, },
  492. }, {
  493. .phy_id = PHY_ID_KSZ9031,
  494. .phy_id_mask = 0x00fffff0,
  495. .name = "Micrel KSZ9031 Gigabit PHY",
  496. .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause
  497. | SUPPORTED_Asym_Pause),
  498. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  499. .config_init = ksz9031_config_init,
  500. .config_aneg = genphy_config_aneg,
  501. .read_status = genphy_read_status,
  502. .ack_interrupt = kszphy_ack_interrupt,
  503. .config_intr = ksz9021_config_intr,
  504. .suspend = genphy_suspend,
  505. .resume = genphy_resume,
  506. .driver = { .owner = THIS_MODULE, },
  507. }, {
  508. .phy_id = PHY_ID_KSZ8873MLL,
  509. .phy_id_mask = 0x00fffff0,
  510. .name = "Micrel KSZ8873MLL Switch",
  511. .features = (SUPPORTED_Pause | SUPPORTED_Asym_Pause),
  512. .flags = PHY_HAS_MAGICANEG,
  513. .config_init = kszphy_config_init,
  514. .config_aneg = ksz8873mll_config_aneg,
  515. .read_status = ksz8873mll_read_status,
  516. .suspend = genphy_suspend,
  517. .resume = genphy_resume,
  518. .driver = { .owner = THIS_MODULE, },
  519. }, {
  520. .phy_id = PHY_ID_KSZ886X,
  521. .phy_id_mask = 0x00fffff0,
  522. .name = "Micrel KSZ886X Switch",
  523. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
  524. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  525. .config_init = kszphy_config_init,
  526. .config_aneg = genphy_config_aneg,
  527. .read_status = genphy_read_status,
  528. .suspend = genphy_suspend,
  529. .resume = genphy_resume,
  530. .driver = { .owner = THIS_MODULE, },
  531. } };
  532. static int __init ksphy_init(void)
  533. {
  534. return phy_drivers_register(ksphy_driver,
  535. ARRAY_SIZE(ksphy_driver));
  536. }
  537. static void __exit ksphy_exit(void)
  538. {
  539. phy_drivers_unregister(ksphy_driver,
  540. ARRAY_SIZE(ksphy_driver));
  541. }
  542. module_init(ksphy_init);
  543. module_exit(ksphy_exit);
  544. MODULE_DESCRIPTION("Micrel PHY driver");
  545. MODULE_AUTHOR("David J. Choi");
  546. MODULE_LICENSE("GPL");
  547. static struct mdio_device_id __maybe_unused micrel_tbl[] = {
  548. { PHY_ID_KSZ9021, 0x000ffffe },
  549. { PHY_ID_KSZ9031, 0x00fffff0 },
  550. { PHY_ID_KSZ8001, 0x00ffffff },
  551. { PHY_ID_KS8737, 0x00fffff0 },
  552. { PHY_ID_KSZ8021, 0x00ffffff },
  553. { PHY_ID_KSZ8031, 0x00ffffff },
  554. { PHY_ID_KSZ8041, 0x00fffff0 },
  555. { PHY_ID_KSZ8051, 0x00fffff0 },
  556. { PHY_ID_KSZ8061, 0x00fffff0 },
  557. { PHY_ID_KSZ8081, 0x00fffff0 },
  558. { PHY_ID_KSZ8873MLL, 0x00fffff0 },
  559. { PHY_ID_KSZ886X, 0x00fffff0 },
  560. { }
  561. };
  562. MODULE_DEVICE_TABLE(mdio, micrel_tbl);