amd-xgbe-phy.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357
  1. /*
  2. * AMD 10Gb Ethernet PHY driver
  3. *
  4. * This file is available to you under your choice of the following two
  5. * licenses:
  6. *
  7. * License 1: GPLv2
  8. *
  9. * Copyright (c) 2014 Advanced Micro Devices, Inc.
  10. *
  11. * This file is free software; you may copy, redistribute and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation, either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This file is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  23. *
  24. *
  25. * License 2: Modified BSD
  26. *
  27. * Copyright (c) 2014 Advanced Micro Devices, Inc.
  28. * All rights reserved.
  29. *
  30. * Redistribution and use in source and binary forms, with or without
  31. * modification, are permitted provided that the following conditions are met:
  32. * * Redistributions of source code must retain the above copyright
  33. * notice, this list of conditions and the following disclaimer.
  34. * * Redistributions in binary form must reproduce the above copyright
  35. * notice, this list of conditions and the following disclaimer in the
  36. * documentation and/or other materials provided with the distribution.
  37. * * Neither the name of Advanced Micro Devices, Inc. nor the
  38. * names of its contributors may be used to endorse or promote products
  39. * derived from this software without specific prior written permission.
  40. *
  41. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  42. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  43. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  44. * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
  45. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  46. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  47. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  48. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  49. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  50. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  51. */
  52. #include <linux/kernel.h>
  53. #include <linux/device.h>
  54. #include <linux/platform_device.h>
  55. #include <linux/string.h>
  56. #include <linux/errno.h>
  57. #include <linux/unistd.h>
  58. #include <linux/slab.h>
  59. #include <linux/interrupt.h>
  60. #include <linux/init.h>
  61. #include <linux/delay.h>
  62. #include <linux/netdevice.h>
  63. #include <linux/etherdevice.h>
  64. #include <linux/skbuff.h>
  65. #include <linux/mm.h>
  66. #include <linux/module.h>
  67. #include <linux/mii.h>
  68. #include <linux/ethtool.h>
  69. #include <linux/phy.h>
  70. #include <linux/mdio.h>
  71. #include <linux/io.h>
  72. #include <linux/of.h>
  73. #include <linux/of_platform.h>
  74. #include <linux/of_device.h>
  75. #include <linux/uaccess.h>
  76. #include <asm/irq.h>
  77. MODULE_AUTHOR("Tom Lendacky <thomas.lendacky@amd.com>");
  78. MODULE_LICENSE("Dual BSD/GPL");
  79. MODULE_VERSION("1.0.0-a");
  80. MODULE_DESCRIPTION("AMD 10GbE (amd-xgbe) PHY driver");
  81. #define XGBE_PHY_ID 0x000162d0
  82. #define XGBE_PHY_MASK 0xfffffff0
  83. #define XGBE_AN_INT_CMPLT 0x01
  84. #define XGBE_AN_INC_LINK 0x02
  85. #define XGBE_AN_PG_RCV 0x04
  86. #define XNP_MCF_NULL_MESSAGE 0x001
  87. #define XNP_ACK_PROCESSED (1 << 12)
  88. #define XNP_MP_FORMATTED (1 << 13)
  89. #define XNP_NP_EXCHANGE (1 << 15)
  90. #ifndef MDIO_PMA_10GBR_PMD_CTRL
  91. #define MDIO_PMA_10GBR_PMD_CTRL 0x0096
  92. #endif
  93. #ifndef MDIO_PMA_10GBR_FEC_CTRL
  94. #define MDIO_PMA_10GBR_FEC_CTRL 0x00ab
  95. #endif
  96. #ifndef MDIO_AN_XNP
  97. #define MDIO_AN_XNP 0x0016
  98. #endif
  99. #ifndef MDIO_AN_INTMASK
  100. #define MDIO_AN_INTMASK 0x8001
  101. #endif
  102. #ifndef MDIO_AN_INT
  103. #define MDIO_AN_INT 0x8002
  104. #endif
  105. #ifndef MDIO_CTRL1_SPEED1G
  106. #define MDIO_CTRL1_SPEED1G (MDIO_CTRL1_SPEED10G & ~BMCR_SPEED100)
  107. #endif
  108. /* SerDes integration register offsets */
  109. #define SIR0_STATUS 0x0040
  110. #define SIR1_SPEED 0x0000
  111. /* SerDes integration register entry bit positions and sizes */
  112. #define SIR0_STATUS_RX_READY_INDEX 0
  113. #define SIR0_STATUS_RX_READY_WIDTH 1
  114. #define SIR0_STATUS_TX_READY_INDEX 8
  115. #define SIR0_STATUS_TX_READY_WIDTH 1
  116. #define SIR1_SPEED_DATARATE_INDEX 4
  117. #define SIR1_SPEED_DATARATE_WIDTH 2
  118. #define SIR1_SPEED_PI_SPD_SEL_INDEX 12
  119. #define SIR1_SPEED_PI_SPD_SEL_WIDTH 4
  120. #define SIR1_SPEED_PLLSEL_INDEX 3
  121. #define SIR1_SPEED_PLLSEL_WIDTH 1
  122. #define SIR1_SPEED_RATECHANGE_INDEX 6
  123. #define SIR1_SPEED_RATECHANGE_WIDTH 1
  124. #define SIR1_SPEED_TXAMP_INDEX 8
  125. #define SIR1_SPEED_TXAMP_WIDTH 4
  126. #define SIR1_SPEED_WORDMODE_INDEX 0
  127. #define SIR1_SPEED_WORDMODE_WIDTH 3
  128. #define SPEED_10000_CDR 0x7
  129. #define SPEED_10000_PLL 0x1
  130. #define SPEED_10000_RATE 0x0
  131. #define SPEED_10000_TXAMP 0xa
  132. #define SPEED_10000_WORD 0x7
  133. #define SPEED_2500_CDR 0x2
  134. #define SPEED_2500_PLL 0x0
  135. #define SPEED_2500_RATE 0x2
  136. #define SPEED_2500_TXAMP 0xf
  137. #define SPEED_2500_WORD 0x1
  138. #define SPEED_1000_CDR 0x2
  139. #define SPEED_1000_PLL 0x0
  140. #define SPEED_1000_RATE 0x3
  141. #define SPEED_1000_TXAMP 0xf
  142. #define SPEED_1000_WORD 0x1
  143. /* SerDes RxTx register offsets */
  144. #define RXTX_REG20 0x0050
  145. #define RXTX_REG114 0x01c8
  146. /* SerDes RxTx register entry bit positions and sizes */
  147. #define RXTX_REG20_BLWC_ENA_INDEX 2
  148. #define RXTX_REG20_BLWC_ENA_WIDTH 1
  149. #define RXTX_REG114_PQ_REG_INDEX 9
  150. #define RXTX_REG114_PQ_REG_WIDTH 7
  151. #define RXTX_10000_BLWC 0
  152. #define RXTX_10000_PQ 0x1e
  153. #define RXTX_2500_BLWC 1
  154. #define RXTX_2500_PQ 0xa
  155. #define RXTX_1000_BLWC 1
  156. #define RXTX_1000_PQ 0xa
  157. /* Bit setting and getting macros
  158. * The get macro will extract the current bit field value from within
  159. * the variable
  160. *
  161. * The set macro will clear the current bit field value within the
  162. * variable and then set the bit field of the variable to the
  163. * specified value
  164. */
  165. #define GET_BITS(_var, _index, _width) \
  166. (((_var) >> (_index)) & ((0x1 << (_width)) - 1))
  167. #define SET_BITS(_var, _index, _width, _val) \
  168. do { \
  169. (_var) &= ~(((0x1 << (_width)) - 1) << (_index)); \
  170. (_var) |= (((_val) & ((0x1 << (_width)) - 1)) << (_index)); \
  171. } while (0)
  172. /* Macros for reading or writing SerDes integration registers
  173. * The ioread macros will get bit fields or full values using the
  174. * register definitions formed using the input names
  175. *
  176. * The iowrite macros will set bit fields or full values using the
  177. * register definitions formed using the input names
  178. */
  179. #define XSIR0_IOREAD(_priv, _reg) \
  180. ioread16((_priv)->sir0_regs + _reg)
  181. #define XSIR0_IOREAD_BITS(_priv, _reg, _field) \
  182. GET_BITS(XSIR0_IOREAD((_priv), _reg), \
  183. _reg##_##_field##_INDEX, \
  184. _reg##_##_field##_WIDTH)
  185. #define XSIR0_IOWRITE(_priv, _reg, _val) \
  186. iowrite16((_val), (_priv)->sir0_regs + _reg)
  187. #define XSIR0_IOWRITE_BITS(_priv, _reg, _field, _val) \
  188. do { \
  189. u16 reg_val = XSIR0_IOREAD((_priv), _reg); \
  190. SET_BITS(reg_val, \
  191. _reg##_##_field##_INDEX, \
  192. _reg##_##_field##_WIDTH, (_val)); \
  193. XSIR0_IOWRITE((_priv), _reg, reg_val); \
  194. } while (0)
  195. #define XSIR1_IOREAD(_priv, _reg) \
  196. ioread16((_priv)->sir1_regs + _reg)
  197. #define XSIR1_IOREAD_BITS(_priv, _reg, _field) \
  198. GET_BITS(XSIR1_IOREAD((_priv), _reg), \
  199. _reg##_##_field##_INDEX, \
  200. _reg##_##_field##_WIDTH)
  201. #define XSIR1_IOWRITE(_priv, _reg, _val) \
  202. iowrite16((_val), (_priv)->sir1_regs + _reg)
  203. #define XSIR1_IOWRITE_BITS(_priv, _reg, _field, _val) \
  204. do { \
  205. u16 reg_val = XSIR1_IOREAD((_priv), _reg); \
  206. SET_BITS(reg_val, \
  207. _reg##_##_field##_INDEX, \
  208. _reg##_##_field##_WIDTH, (_val)); \
  209. XSIR1_IOWRITE((_priv), _reg, reg_val); \
  210. } while (0)
  211. /* Macros for reading or writing SerDes RxTx registers
  212. * The ioread macros will get bit fields or full values using the
  213. * register definitions formed using the input names
  214. *
  215. * The iowrite macros will set bit fields or full values using the
  216. * register definitions formed using the input names
  217. */
  218. #define XRXTX_IOREAD(_priv, _reg) \
  219. ioread16((_priv)->rxtx_regs + _reg)
  220. #define XRXTX_IOREAD_BITS(_priv, _reg, _field) \
  221. GET_BITS(XRXTX_IOREAD((_priv), _reg), \
  222. _reg##_##_field##_INDEX, \
  223. _reg##_##_field##_WIDTH)
  224. #define XRXTX_IOWRITE(_priv, _reg, _val) \
  225. iowrite16((_val), (_priv)->rxtx_regs + _reg)
  226. #define XRXTX_IOWRITE_BITS(_priv, _reg, _field, _val) \
  227. do { \
  228. u16 reg_val = XRXTX_IOREAD((_priv), _reg); \
  229. SET_BITS(reg_val, \
  230. _reg##_##_field##_INDEX, \
  231. _reg##_##_field##_WIDTH, (_val)); \
  232. XRXTX_IOWRITE((_priv), _reg, reg_val); \
  233. } while (0)
  234. enum amd_xgbe_phy_an {
  235. AMD_XGBE_AN_READY = 0,
  236. AMD_XGBE_AN_START,
  237. AMD_XGBE_AN_EVENT,
  238. AMD_XGBE_AN_PAGE_RECEIVED,
  239. AMD_XGBE_AN_INCOMPAT_LINK,
  240. AMD_XGBE_AN_COMPLETE,
  241. AMD_XGBE_AN_NO_LINK,
  242. AMD_XGBE_AN_EXIT,
  243. AMD_XGBE_AN_ERROR,
  244. };
  245. enum amd_xgbe_phy_rx {
  246. AMD_XGBE_RX_READY = 0,
  247. AMD_XGBE_RX_BPA,
  248. AMD_XGBE_RX_XNP,
  249. AMD_XGBE_RX_COMPLETE,
  250. };
  251. enum amd_xgbe_phy_mode {
  252. AMD_XGBE_MODE_KR,
  253. AMD_XGBE_MODE_KX,
  254. };
  255. struct amd_xgbe_phy_priv {
  256. struct platform_device *pdev;
  257. struct device *dev;
  258. struct phy_device *phydev;
  259. /* SerDes related mmio resources */
  260. struct resource *rxtx_res;
  261. struct resource *sir0_res;
  262. struct resource *sir1_res;
  263. /* SerDes related mmio registers */
  264. void __iomem *rxtx_regs; /* SerDes Rx/Tx CSRs */
  265. void __iomem *sir0_regs; /* SerDes integration registers (1/2) */
  266. void __iomem *sir1_regs; /* SerDes integration registers (2/2) */
  267. /* Maintain link status for re-starting auto-negotiation */
  268. unsigned int link;
  269. enum amd_xgbe_phy_mode mode;
  270. /* Auto-negotiation state machine support */
  271. struct mutex an_mutex;
  272. enum amd_xgbe_phy_an an_result;
  273. enum amd_xgbe_phy_an an_state;
  274. enum amd_xgbe_phy_rx kr_state;
  275. enum amd_xgbe_phy_rx kx_state;
  276. struct work_struct an_work;
  277. struct workqueue_struct *an_workqueue;
  278. };
  279. static int amd_xgbe_an_enable_kr_training(struct phy_device *phydev)
  280. {
  281. int ret;
  282. ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL);
  283. if (ret < 0)
  284. return ret;
  285. ret |= 0x02;
  286. phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL, ret);
  287. return 0;
  288. }
  289. static int amd_xgbe_an_disable_kr_training(struct phy_device *phydev)
  290. {
  291. int ret;
  292. ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL);
  293. if (ret < 0)
  294. return ret;
  295. ret &= ~0x02;
  296. phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL, ret);
  297. return 0;
  298. }
  299. static int amd_xgbe_phy_pcs_power_cycle(struct phy_device *phydev)
  300. {
  301. int ret;
  302. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  303. if (ret < 0)
  304. return ret;
  305. ret |= MDIO_CTRL1_LPOWER;
  306. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  307. usleep_range(75, 100);
  308. ret &= ~MDIO_CTRL1_LPOWER;
  309. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  310. return 0;
  311. }
  312. static void amd_xgbe_phy_serdes_start_ratechange(struct phy_device *phydev)
  313. {
  314. struct amd_xgbe_phy_priv *priv = phydev->priv;
  315. /* Assert Rx and Tx ratechange */
  316. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, RATECHANGE, 1);
  317. }
  318. static void amd_xgbe_phy_serdes_complete_ratechange(struct phy_device *phydev)
  319. {
  320. struct amd_xgbe_phy_priv *priv = phydev->priv;
  321. /* Release Rx and Tx ratechange */
  322. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, RATECHANGE, 0);
  323. /* Wait for Rx and Tx ready */
  324. while (!XSIR0_IOREAD_BITS(priv, SIR0_STATUS, RX_READY) &&
  325. !XSIR0_IOREAD_BITS(priv, SIR0_STATUS, TX_READY))
  326. usleep_range(10, 20);
  327. }
  328. static int amd_xgbe_phy_xgmii_mode(struct phy_device *phydev)
  329. {
  330. struct amd_xgbe_phy_priv *priv = phydev->priv;
  331. int ret;
  332. /* Enable KR training */
  333. ret = amd_xgbe_an_enable_kr_training(phydev);
  334. if (ret < 0)
  335. return ret;
  336. /* Set PCS to KR/10G speed */
  337. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2);
  338. if (ret < 0)
  339. return ret;
  340. ret &= ~MDIO_PCS_CTRL2_TYPE;
  341. ret |= MDIO_PCS_CTRL2_10GBR;
  342. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2, ret);
  343. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  344. if (ret < 0)
  345. return ret;
  346. ret &= ~MDIO_CTRL1_SPEEDSEL;
  347. ret |= MDIO_CTRL1_SPEED10G;
  348. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  349. ret = amd_xgbe_phy_pcs_power_cycle(phydev);
  350. if (ret < 0)
  351. return ret;
  352. /* Set SerDes to 10G speed */
  353. amd_xgbe_phy_serdes_start_ratechange(phydev);
  354. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, DATARATE, SPEED_10000_RATE);
  355. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, WORDMODE, SPEED_10000_WORD);
  356. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, TXAMP, SPEED_10000_TXAMP);
  357. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PLLSEL, SPEED_10000_PLL);
  358. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PI_SPD_SEL, SPEED_10000_CDR);
  359. XRXTX_IOWRITE_BITS(priv, RXTX_REG20, BLWC_ENA, RXTX_10000_BLWC);
  360. XRXTX_IOWRITE_BITS(priv, RXTX_REG114, PQ_REG, RXTX_10000_PQ);
  361. amd_xgbe_phy_serdes_complete_ratechange(phydev);
  362. priv->mode = AMD_XGBE_MODE_KR;
  363. return 0;
  364. }
  365. static int amd_xgbe_phy_gmii_2500_mode(struct phy_device *phydev)
  366. {
  367. struct amd_xgbe_phy_priv *priv = phydev->priv;
  368. int ret;
  369. /* Disable KR training */
  370. ret = amd_xgbe_an_disable_kr_training(phydev);
  371. if (ret < 0)
  372. return ret;
  373. /* Set PCS to KX/1G speed */
  374. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2);
  375. if (ret < 0)
  376. return ret;
  377. ret &= ~MDIO_PCS_CTRL2_TYPE;
  378. ret |= MDIO_PCS_CTRL2_10GBX;
  379. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2, ret);
  380. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  381. if (ret < 0)
  382. return ret;
  383. ret &= ~MDIO_CTRL1_SPEEDSEL;
  384. ret |= MDIO_CTRL1_SPEED1G;
  385. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  386. ret = amd_xgbe_phy_pcs_power_cycle(phydev);
  387. if (ret < 0)
  388. return ret;
  389. /* Set SerDes to 2.5G speed */
  390. amd_xgbe_phy_serdes_start_ratechange(phydev);
  391. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, DATARATE, SPEED_2500_RATE);
  392. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, WORDMODE, SPEED_2500_WORD);
  393. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, TXAMP, SPEED_2500_TXAMP);
  394. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PLLSEL, SPEED_2500_PLL);
  395. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PI_SPD_SEL, SPEED_2500_CDR);
  396. XRXTX_IOWRITE_BITS(priv, RXTX_REG20, BLWC_ENA, RXTX_2500_BLWC);
  397. XRXTX_IOWRITE_BITS(priv, RXTX_REG114, PQ_REG, RXTX_2500_PQ);
  398. amd_xgbe_phy_serdes_complete_ratechange(phydev);
  399. priv->mode = AMD_XGBE_MODE_KX;
  400. return 0;
  401. }
  402. static int amd_xgbe_phy_gmii_mode(struct phy_device *phydev)
  403. {
  404. struct amd_xgbe_phy_priv *priv = phydev->priv;
  405. int ret;
  406. /* Disable KR training */
  407. ret = amd_xgbe_an_disable_kr_training(phydev);
  408. if (ret < 0)
  409. return ret;
  410. /* Set PCS to KX/1G speed */
  411. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2);
  412. if (ret < 0)
  413. return ret;
  414. ret &= ~MDIO_PCS_CTRL2_TYPE;
  415. ret |= MDIO_PCS_CTRL2_10GBX;
  416. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2, ret);
  417. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  418. if (ret < 0)
  419. return ret;
  420. ret &= ~MDIO_CTRL1_SPEEDSEL;
  421. ret |= MDIO_CTRL1_SPEED1G;
  422. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  423. ret = amd_xgbe_phy_pcs_power_cycle(phydev);
  424. if (ret < 0)
  425. return ret;
  426. /* Set SerDes to 1G speed */
  427. amd_xgbe_phy_serdes_start_ratechange(phydev);
  428. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, DATARATE, SPEED_1000_RATE);
  429. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, WORDMODE, SPEED_1000_WORD);
  430. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, TXAMP, SPEED_1000_TXAMP);
  431. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PLLSEL, SPEED_1000_PLL);
  432. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PI_SPD_SEL, SPEED_1000_CDR);
  433. XRXTX_IOWRITE_BITS(priv, RXTX_REG20, BLWC_ENA, RXTX_1000_BLWC);
  434. XRXTX_IOWRITE_BITS(priv, RXTX_REG114, PQ_REG, RXTX_1000_PQ);
  435. amd_xgbe_phy_serdes_complete_ratechange(phydev);
  436. priv->mode = AMD_XGBE_MODE_KX;
  437. return 0;
  438. }
  439. static int amd_xgbe_phy_switch_mode(struct phy_device *phydev)
  440. {
  441. struct amd_xgbe_phy_priv *priv = phydev->priv;
  442. int ret;
  443. /* If we are in KR switch to KX, and vice-versa */
  444. if (priv->mode == AMD_XGBE_MODE_KR)
  445. ret = amd_xgbe_phy_gmii_mode(phydev);
  446. else
  447. ret = amd_xgbe_phy_xgmii_mode(phydev);
  448. return ret;
  449. }
  450. static enum amd_xgbe_phy_an amd_xgbe_an_switch_mode(struct phy_device *phydev)
  451. {
  452. int ret;
  453. ret = amd_xgbe_phy_switch_mode(phydev);
  454. if (ret < 0)
  455. return AMD_XGBE_AN_ERROR;
  456. return AMD_XGBE_AN_START;
  457. }
  458. static enum amd_xgbe_phy_an amd_xgbe_an_tx_training(struct phy_device *phydev,
  459. enum amd_xgbe_phy_rx *state)
  460. {
  461. struct amd_xgbe_phy_priv *priv = phydev->priv;
  462. int ad_reg, lp_reg, ret;
  463. *state = AMD_XGBE_RX_COMPLETE;
  464. /* If we're in KX mode then we're done */
  465. if (priv->mode == AMD_XGBE_MODE_KX)
  466. return AMD_XGBE_AN_EVENT;
  467. /* Enable/Disable FEC */
  468. ad_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
  469. if (ad_reg < 0)
  470. return AMD_XGBE_AN_ERROR;
  471. lp_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA + 2);
  472. if (lp_reg < 0)
  473. return AMD_XGBE_AN_ERROR;
  474. ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_FEC_CTRL);
  475. if (ret < 0)
  476. return AMD_XGBE_AN_ERROR;
  477. if ((ad_reg & 0xc000) && (lp_reg & 0xc000))
  478. ret |= 0x01;
  479. else
  480. ret &= ~0x01;
  481. phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_FEC_CTRL, ret);
  482. /* Start KR training */
  483. ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL);
  484. if (ret < 0)
  485. return AMD_XGBE_AN_ERROR;
  486. ret |= 0x01;
  487. phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL, ret);
  488. return AMD_XGBE_AN_EVENT;
  489. }
  490. static enum amd_xgbe_phy_an amd_xgbe_an_tx_xnp(struct phy_device *phydev,
  491. enum amd_xgbe_phy_rx *state)
  492. {
  493. u16 msg;
  494. *state = AMD_XGBE_RX_XNP;
  495. msg = XNP_MCF_NULL_MESSAGE;
  496. msg |= XNP_MP_FORMATTED;
  497. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_XNP + 2, 0);
  498. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_XNP + 1, 0);
  499. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_XNP, msg);
  500. return AMD_XGBE_AN_EVENT;
  501. }
  502. static enum amd_xgbe_phy_an amd_xgbe_an_rx_bpa(struct phy_device *phydev,
  503. enum amd_xgbe_phy_rx *state)
  504. {
  505. struct amd_xgbe_phy_priv *priv = phydev->priv;
  506. unsigned int link_support;
  507. int ret, ad_reg, lp_reg;
  508. /* Read Base Ability register 2 first */
  509. ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA + 1);
  510. if (ret < 0)
  511. return AMD_XGBE_AN_ERROR;
  512. /* Check for a supported mode, otherwise restart in a different one */
  513. link_support = (priv->mode == AMD_XGBE_MODE_KR) ? 0x80 : 0x20;
  514. if (!(ret & link_support))
  515. return amd_xgbe_an_switch_mode(phydev);
  516. /* Check Extended Next Page support */
  517. ad_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  518. if (ad_reg < 0)
  519. return AMD_XGBE_AN_ERROR;
  520. lp_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA);
  521. if (lp_reg < 0)
  522. return AMD_XGBE_AN_ERROR;
  523. return ((ad_reg & XNP_NP_EXCHANGE) || (lp_reg & XNP_NP_EXCHANGE)) ?
  524. amd_xgbe_an_tx_xnp(phydev, state) :
  525. amd_xgbe_an_tx_training(phydev, state);
  526. }
  527. static enum amd_xgbe_phy_an amd_xgbe_an_rx_xnp(struct phy_device *phydev,
  528. enum amd_xgbe_phy_rx *state)
  529. {
  530. int ad_reg, lp_reg;
  531. /* Check Extended Next Page support */
  532. ad_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  533. if (ad_reg < 0)
  534. return AMD_XGBE_AN_ERROR;
  535. lp_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA);
  536. if (lp_reg < 0)
  537. return AMD_XGBE_AN_ERROR;
  538. return ((ad_reg & XNP_NP_EXCHANGE) || (lp_reg & XNP_NP_EXCHANGE)) ?
  539. amd_xgbe_an_tx_xnp(phydev, state) :
  540. amd_xgbe_an_tx_training(phydev, state);
  541. }
  542. static enum amd_xgbe_phy_an amd_xgbe_an_start(struct phy_device *phydev)
  543. {
  544. struct amd_xgbe_phy_priv *priv = phydev->priv;
  545. int ret;
  546. /* Be sure we aren't looping trying to negotiate */
  547. if (priv->mode == AMD_XGBE_MODE_KR) {
  548. if (priv->kr_state != AMD_XGBE_RX_READY)
  549. return AMD_XGBE_AN_NO_LINK;
  550. priv->kr_state = AMD_XGBE_RX_BPA;
  551. } else {
  552. if (priv->kx_state != AMD_XGBE_RX_READY)
  553. return AMD_XGBE_AN_NO_LINK;
  554. priv->kx_state = AMD_XGBE_RX_BPA;
  555. }
  556. /* Set up Advertisement register 3 first */
  557. ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
  558. if (ret < 0)
  559. return AMD_XGBE_AN_ERROR;
  560. if (phydev->supported & SUPPORTED_10000baseR_FEC)
  561. ret |= 0xc000;
  562. else
  563. ret &= ~0xc000;
  564. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2, ret);
  565. /* Set up Advertisement register 2 next */
  566. ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1);
  567. if (ret < 0)
  568. return AMD_XGBE_AN_ERROR;
  569. if (phydev->supported & SUPPORTED_10000baseKR_Full)
  570. ret |= 0x80;
  571. else
  572. ret &= ~0x80;
  573. if (phydev->supported & SUPPORTED_1000baseKX_Full)
  574. ret |= 0x20;
  575. else
  576. ret &= ~0x20;
  577. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1, ret);
  578. /* Set up Advertisement register 1 last */
  579. ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  580. if (ret < 0)
  581. return AMD_XGBE_AN_ERROR;
  582. if (phydev->supported & SUPPORTED_Pause)
  583. ret |= 0x400;
  584. else
  585. ret &= ~0x400;
  586. if (phydev->supported & SUPPORTED_Asym_Pause)
  587. ret |= 0x800;
  588. else
  589. ret &= ~0x800;
  590. /* We don't intend to perform XNP */
  591. ret &= ~XNP_NP_EXCHANGE;
  592. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE, ret);
  593. /* Enable and start auto-negotiation */
  594. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_INT, 0);
  595. ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1);
  596. if (ret < 0)
  597. return AMD_XGBE_AN_ERROR;
  598. ret |= MDIO_AN_CTRL1_ENABLE;
  599. ret |= MDIO_AN_CTRL1_RESTART;
  600. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1, ret);
  601. return AMD_XGBE_AN_EVENT;
  602. }
  603. static enum amd_xgbe_phy_an amd_xgbe_an_event(struct phy_device *phydev)
  604. {
  605. enum amd_xgbe_phy_an new_state;
  606. int ret;
  607. ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_INT);
  608. if (ret < 0)
  609. return AMD_XGBE_AN_ERROR;
  610. new_state = AMD_XGBE_AN_EVENT;
  611. if (ret & XGBE_AN_PG_RCV)
  612. new_state = AMD_XGBE_AN_PAGE_RECEIVED;
  613. else if (ret & XGBE_AN_INC_LINK)
  614. new_state = AMD_XGBE_AN_INCOMPAT_LINK;
  615. else if (ret & XGBE_AN_INT_CMPLT)
  616. new_state = AMD_XGBE_AN_COMPLETE;
  617. if (new_state != AMD_XGBE_AN_EVENT)
  618. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_INT, 0);
  619. return new_state;
  620. }
  621. static enum amd_xgbe_phy_an amd_xgbe_an_page_received(struct phy_device *phydev)
  622. {
  623. struct amd_xgbe_phy_priv *priv = phydev->priv;
  624. enum amd_xgbe_phy_rx *state;
  625. int ret;
  626. state = (priv->mode == AMD_XGBE_MODE_KR) ? &priv->kr_state
  627. : &priv->kx_state;
  628. switch (*state) {
  629. case AMD_XGBE_RX_BPA:
  630. ret = amd_xgbe_an_rx_bpa(phydev, state);
  631. break;
  632. case AMD_XGBE_RX_XNP:
  633. ret = amd_xgbe_an_rx_xnp(phydev, state);
  634. break;
  635. default:
  636. ret = AMD_XGBE_AN_ERROR;
  637. }
  638. return ret;
  639. }
  640. static enum amd_xgbe_phy_an amd_xgbe_an_incompat_link(struct phy_device *phydev)
  641. {
  642. return amd_xgbe_an_switch_mode(phydev);
  643. }
  644. static void amd_xgbe_an_state_machine(struct work_struct *work)
  645. {
  646. struct amd_xgbe_phy_priv *priv = container_of(work,
  647. struct amd_xgbe_phy_priv,
  648. an_work);
  649. struct phy_device *phydev = priv->phydev;
  650. enum amd_xgbe_phy_an cur_state;
  651. int sleep;
  652. while (1) {
  653. mutex_lock(&priv->an_mutex);
  654. cur_state = priv->an_state;
  655. switch (priv->an_state) {
  656. case AMD_XGBE_AN_START:
  657. priv->an_state = amd_xgbe_an_start(phydev);
  658. break;
  659. case AMD_XGBE_AN_EVENT:
  660. priv->an_state = amd_xgbe_an_event(phydev);
  661. break;
  662. case AMD_XGBE_AN_PAGE_RECEIVED:
  663. priv->an_state = amd_xgbe_an_page_received(phydev);
  664. break;
  665. case AMD_XGBE_AN_INCOMPAT_LINK:
  666. priv->an_state = amd_xgbe_an_incompat_link(phydev);
  667. break;
  668. case AMD_XGBE_AN_COMPLETE:
  669. case AMD_XGBE_AN_NO_LINK:
  670. case AMD_XGBE_AN_EXIT:
  671. goto exit_unlock;
  672. default:
  673. priv->an_state = AMD_XGBE_AN_ERROR;
  674. }
  675. if (priv->an_state == AMD_XGBE_AN_ERROR) {
  676. netdev_err(phydev->attached_dev,
  677. "error during auto-negotiation, state=%u\n",
  678. cur_state);
  679. goto exit_unlock;
  680. }
  681. sleep = (priv->an_state == AMD_XGBE_AN_EVENT) ? 1 : 0;
  682. mutex_unlock(&priv->an_mutex);
  683. if (sleep)
  684. usleep_range(20, 50);
  685. }
  686. exit_unlock:
  687. priv->an_result = priv->an_state;
  688. priv->an_state = AMD_XGBE_AN_READY;
  689. mutex_unlock(&priv->an_mutex);
  690. }
  691. static int amd_xgbe_phy_soft_reset(struct phy_device *phydev)
  692. {
  693. int count, ret;
  694. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  695. if (ret < 0)
  696. return ret;
  697. ret |= MDIO_CTRL1_RESET;
  698. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  699. count = 50;
  700. do {
  701. msleep(20);
  702. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  703. if (ret < 0)
  704. return ret;
  705. } while ((ret & MDIO_CTRL1_RESET) && --count);
  706. if (ret & MDIO_CTRL1_RESET)
  707. return -ETIMEDOUT;
  708. return 0;
  709. }
  710. static int amd_xgbe_phy_config_init(struct phy_device *phydev)
  711. {
  712. /* Initialize supported features */
  713. phydev->supported = SUPPORTED_Autoneg;
  714. phydev->supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
  715. phydev->supported |= SUPPORTED_Backplane;
  716. phydev->supported |= SUPPORTED_1000baseKX_Full |
  717. SUPPORTED_2500baseX_Full;
  718. phydev->supported |= SUPPORTED_10000baseKR_Full |
  719. SUPPORTED_10000baseR_FEC;
  720. phydev->advertising = phydev->supported;
  721. /* Turn off and clear interrupts */
  722. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_INTMASK, 0);
  723. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_INT, 0);
  724. return 0;
  725. }
  726. static int amd_xgbe_phy_setup_forced(struct phy_device *phydev)
  727. {
  728. int ret;
  729. /* Disable auto-negotiation */
  730. ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1);
  731. if (ret < 0)
  732. return ret;
  733. ret &= ~MDIO_AN_CTRL1_ENABLE;
  734. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1, ret);
  735. /* Validate/Set specified speed */
  736. switch (phydev->speed) {
  737. case SPEED_10000:
  738. ret = amd_xgbe_phy_xgmii_mode(phydev);
  739. break;
  740. case SPEED_2500:
  741. ret = amd_xgbe_phy_gmii_2500_mode(phydev);
  742. break;
  743. case SPEED_1000:
  744. ret = amd_xgbe_phy_gmii_mode(phydev);
  745. break;
  746. default:
  747. ret = -EINVAL;
  748. }
  749. if (ret < 0)
  750. return ret;
  751. /* Validate duplex mode */
  752. if (phydev->duplex != DUPLEX_FULL)
  753. return -EINVAL;
  754. phydev->pause = 0;
  755. phydev->asym_pause = 0;
  756. return 0;
  757. }
  758. static int amd_xgbe_phy_config_aneg(struct phy_device *phydev)
  759. {
  760. struct amd_xgbe_phy_priv *priv = phydev->priv;
  761. u32 mmd_mask = phydev->c45_ids.devices_in_package;
  762. int ret;
  763. if (phydev->autoneg != AUTONEG_ENABLE)
  764. return amd_xgbe_phy_setup_forced(phydev);
  765. /* Make sure we have the AN MMD present */
  766. if (!(mmd_mask & MDIO_DEVS_AN))
  767. return -EINVAL;
  768. /* Get the current speed mode */
  769. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2);
  770. if (ret < 0)
  771. return ret;
  772. /* Start/Restart the auto-negotiation state machine */
  773. mutex_lock(&priv->an_mutex);
  774. priv->an_result = AMD_XGBE_AN_READY;
  775. priv->an_state = AMD_XGBE_AN_START;
  776. priv->kr_state = AMD_XGBE_RX_READY;
  777. priv->kx_state = AMD_XGBE_RX_READY;
  778. mutex_unlock(&priv->an_mutex);
  779. queue_work(priv->an_workqueue, &priv->an_work);
  780. return 0;
  781. }
  782. static int amd_xgbe_phy_aneg_done(struct phy_device *phydev)
  783. {
  784. struct amd_xgbe_phy_priv *priv = phydev->priv;
  785. enum amd_xgbe_phy_an state;
  786. mutex_lock(&priv->an_mutex);
  787. state = priv->an_result;
  788. mutex_unlock(&priv->an_mutex);
  789. return (state == AMD_XGBE_AN_COMPLETE);
  790. }
  791. static int amd_xgbe_phy_update_link(struct phy_device *phydev)
  792. {
  793. struct amd_xgbe_phy_priv *priv = phydev->priv;
  794. enum amd_xgbe_phy_an state;
  795. unsigned int check_again, autoneg;
  796. int ret;
  797. /* If we're doing auto-negotiation don't report link down */
  798. mutex_lock(&priv->an_mutex);
  799. state = priv->an_state;
  800. mutex_unlock(&priv->an_mutex);
  801. if (state != AMD_XGBE_AN_READY) {
  802. phydev->link = 1;
  803. return 0;
  804. }
  805. /* Since the device can be in the wrong mode when a link is
  806. * (re-)established (cable connected after the interface is
  807. * up, etc.), the link status may report no link. If there
  808. * is no link, try switching modes and checking the status
  809. * again.
  810. */
  811. check_again = 1;
  812. again:
  813. /* Link status is latched low, so read once to clear
  814. * and then read again to get current state
  815. */
  816. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_STAT1);
  817. if (ret < 0)
  818. return ret;
  819. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_STAT1);
  820. if (ret < 0)
  821. return ret;
  822. phydev->link = (ret & MDIO_STAT1_LSTATUS) ? 1 : 0;
  823. if (!phydev->link) {
  824. ret = amd_xgbe_phy_switch_mode(phydev);
  825. if (check_again) {
  826. check_again = 0;
  827. goto again;
  828. }
  829. }
  830. autoneg = (phydev->link && !priv->link) ? 1 : 0;
  831. priv->link = phydev->link;
  832. if (autoneg) {
  833. /* Link is (back) up, re-start auto-negotiation */
  834. ret = amd_xgbe_phy_config_aneg(phydev);
  835. if (ret < 0)
  836. return ret;
  837. }
  838. return 0;
  839. }
  840. static int amd_xgbe_phy_read_status(struct phy_device *phydev)
  841. {
  842. u32 mmd_mask = phydev->c45_ids.devices_in_package;
  843. int ret, mode, ad_ret, lp_ret;
  844. ret = amd_xgbe_phy_update_link(phydev);
  845. if (ret)
  846. return ret;
  847. mode = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2);
  848. if (mode < 0)
  849. return mode;
  850. mode &= MDIO_PCS_CTRL2_TYPE;
  851. if (phydev->autoneg == AUTONEG_ENABLE) {
  852. if (!(mmd_mask & MDIO_DEVS_AN))
  853. return -EINVAL;
  854. if (!amd_xgbe_phy_aneg_done(phydev))
  855. return 0;
  856. /* Compare Advertisement and Link Partner register 1 */
  857. ad_ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  858. if (ad_ret < 0)
  859. return ad_ret;
  860. lp_ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA);
  861. if (lp_ret < 0)
  862. return lp_ret;
  863. ad_ret &= lp_ret;
  864. phydev->pause = (ad_ret & 0x400) ? 1 : 0;
  865. phydev->asym_pause = (ad_ret & 0x800) ? 1 : 0;
  866. /* Compare Advertisement and Link Partner register 2 */
  867. ad_ret = phy_read_mmd(phydev, MDIO_MMD_AN,
  868. MDIO_AN_ADVERTISE + 1);
  869. if (ad_ret < 0)
  870. return ad_ret;
  871. lp_ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA + 1);
  872. if (lp_ret < 0)
  873. return lp_ret;
  874. ad_ret &= lp_ret;
  875. if (ad_ret & 0x80) {
  876. phydev->speed = SPEED_10000;
  877. if (mode != MDIO_PCS_CTRL2_10GBR) {
  878. ret = amd_xgbe_phy_xgmii_mode(phydev);
  879. if (ret < 0)
  880. return ret;
  881. }
  882. } else {
  883. phydev->speed = SPEED_1000;
  884. if (mode == MDIO_PCS_CTRL2_10GBR) {
  885. ret = amd_xgbe_phy_gmii_mode(phydev);
  886. if (ret < 0)
  887. return ret;
  888. }
  889. }
  890. phydev->duplex = DUPLEX_FULL;
  891. } else {
  892. phydev->speed = (mode == MDIO_PCS_CTRL2_10GBR) ? SPEED_10000
  893. : SPEED_1000;
  894. phydev->duplex = DUPLEX_FULL;
  895. phydev->pause = 0;
  896. phydev->asym_pause = 0;
  897. }
  898. return 0;
  899. }
  900. static int amd_xgbe_phy_suspend(struct phy_device *phydev)
  901. {
  902. int ret;
  903. mutex_lock(&phydev->lock);
  904. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  905. if (ret < 0)
  906. goto unlock;
  907. ret |= MDIO_CTRL1_LPOWER;
  908. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  909. ret = 0;
  910. unlock:
  911. mutex_unlock(&phydev->lock);
  912. return ret;
  913. }
  914. static int amd_xgbe_phy_resume(struct phy_device *phydev)
  915. {
  916. int ret;
  917. mutex_lock(&phydev->lock);
  918. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  919. if (ret < 0)
  920. goto unlock;
  921. ret &= ~MDIO_CTRL1_LPOWER;
  922. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  923. ret = 0;
  924. unlock:
  925. mutex_unlock(&phydev->lock);
  926. return ret;
  927. }
  928. static int amd_xgbe_phy_probe(struct phy_device *phydev)
  929. {
  930. struct amd_xgbe_phy_priv *priv;
  931. struct platform_device *pdev;
  932. struct device *dev;
  933. char *wq_name;
  934. int ret;
  935. if (!phydev->dev.of_node)
  936. return -EINVAL;
  937. pdev = of_find_device_by_node(phydev->dev.of_node);
  938. if (!pdev)
  939. return -EINVAL;
  940. dev = &pdev->dev;
  941. wq_name = kasprintf(GFP_KERNEL, "%s-amd-xgbe-phy", phydev->bus->name);
  942. if (!wq_name) {
  943. ret = -ENOMEM;
  944. goto err_pdev;
  945. }
  946. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  947. if (!priv) {
  948. ret = -ENOMEM;
  949. goto err_name;
  950. }
  951. priv->pdev = pdev;
  952. priv->dev = dev;
  953. priv->phydev = phydev;
  954. /* Get the device mmio areas */
  955. priv->rxtx_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  956. priv->rxtx_regs = devm_ioremap_resource(dev, priv->rxtx_res);
  957. if (IS_ERR(priv->rxtx_regs)) {
  958. dev_err(dev, "rxtx ioremap failed\n");
  959. ret = PTR_ERR(priv->rxtx_regs);
  960. goto err_priv;
  961. }
  962. priv->sir0_res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  963. priv->sir0_regs = devm_ioremap_resource(dev, priv->sir0_res);
  964. if (IS_ERR(priv->sir0_regs)) {
  965. dev_err(dev, "sir0 ioremap failed\n");
  966. ret = PTR_ERR(priv->sir0_regs);
  967. goto err_rxtx;
  968. }
  969. priv->sir1_res = platform_get_resource(pdev, IORESOURCE_MEM, 2);
  970. priv->sir1_regs = devm_ioremap_resource(dev, priv->sir1_res);
  971. if (IS_ERR(priv->sir1_regs)) {
  972. dev_err(dev, "sir1 ioremap failed\n");
  973. ret = PTR_ERR(priv->sir1_regs);
  974. goto err_sir0;
  975. }
  976. priv->link = 1;
  977. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2);
  978. if (ret < 0)
  979. goto err_sir1;
  980. if ((ret & MDIO_PCS_CTRL2_TYPE) == MDIO_PCS_CTRL2_10GBR)
  981. priv->mode = AMD_XGBE_MODE_KR;
  982. else
  983. priv->mode = AMD_XGBE_MODE_KX;
  984. mutex_init(&priv->an_mutex);
  985. INIT_WORK(&priv->an_work, amd_xgbe_an_state_machine);
  986. priv->an_workqueue = create_singlethread_workqueue(wq_name);
  987. if (!priv->an_workqueue) {
  988. ret = -ENOMEM;
  989. goto err_sir1;
  990. }
  991. phydev->priv = priv;
  992. kfree(wq_name);
  993. of_dev_put(pdev);
  994. return 0;
  995. err_sir1:
  996. devm_iounmap(dev, priv->sir1_regs);
  997. devm_release_mem_region(dev, priv->sir1_res->start,
  998. resource_size(priv->sir1_res));
  999. err_sir0:
  1000. devm_iounmap(dev, priv->sir0_regs);
  1001. devm_release_mem_region(dev, priv->sir0_res->start,
  1002. resource_size(priv->sir0_res));
  1003. err_rxtx:
  1004. devm_iounmap(dev, priv->rxtx_regs);
  1005. devm_release_mem_region(dev, priv->rxtx_res->start,
  1006. resource_size(priv->rxtx_res));
  1007. err_priv:
  1008. devm_kfree(dev, priv);
  1009. err_name:
  1010. kfree(wq_name);
  1011. err_pdev:
  1012. of_dev_put(pdev);
  1013. return ret;
  1014. }
  1015. static void amd_xgbe_phy_remove(struct phy_device *phydev)
  1016. {
  1017. struct amd_xgbe_phy_priv *priv = phydev->priv;
  1018. struct device *dev = priv->dev;
  1019. /* Stop any in process auto-negotiation */
  1020. mutex_lock(&priv->an_mutex);
  1021. priv->an_state = AMD_XGBE_AN_EXIT;
  1022. mutex_unlock(&priv->an_mutex);
  1023. flush_workqueue(priv->an_workqueue);
  1024. destroy_workqueue(priv->an_workqueue);
  1025. /* Release resources */
  1026. devm_iounmap(dev, priv->sir1_regs);
  1027. devm_release_mem_region(dev, priv->sir1_res->start,
  1028. resource_size(priv->sir1_res));
  1029. devm_iounmap(dev, priv->sir0_regs);
  1030. devm_release_mem_region(dev, priv->sir0_res->start,
  1031. resource_size(priv->sir0_res));
  1032. devm_iounmap(dev, priv->rxtx_regs);
  1033. devm_release_mem_region(dev, priv->rxtx_res->start,
  1034. resource_size(priv->rxtx_res));
  1035. devm_kfree(dev, priv);
  1036. }
  1037. static int amd_xgbe_match_phy_device(struct phy_device *phydev)
  1038. {
  1039. return phydev->c45_ids.device_ids[MDIO_MMD_PCS] == XGBE_PHY_ID;
  1040. }
  1041. static struct phy_driver amd_xgbe_phy_driver[] = {
  1042. {
  1043. .phy_id = XGBE_PHY_ID,
  1044. .phy_id_mask = XGBE_PHY_MASK,
  1045. .name = "AMD XGBE PHY",
  1046. .features = 0,
  1047. .probe = amd_xgbe_phy_probe,
  1048. .remove = amd_xgbe_phy_remove,
  1049. .soft_reset = amd_xgbe_phy_soft_reset,
  1050. .config_init = amd_xgbe_phy_config_init,
  1051. .suspend = amd_xgbe_phy_suspend,
  1052. .resume = amd_xgbe_phy_resume,
  1053. .config_aneg = amd_xgbe_phy_config_aneg,
  1054. .aneg_done = amd_xgbe_phy_aneg_done,
  1055. .read_status = amd_xgbe_phy_read_status,
  1056. .match_phy_device = amd_xgbe_match_phy_device,
  1057. .driver = {
  1058. .owner = THIS_MODULE,
  1059. },
  1060. },
  1061. };
  1062. static int __init amd_xgbe_phy_init(void)
  1063. {
  1064. return phy_drivers_register(amd_xgbe_phy_driver,
  1065. ARRAY_SIZE(amd_xgbe_phy_driver));
  1066. }
  1067. static void __exit amd_xgbe_phy_exit(void)
  1068. {
  1069. phy_drivers_unregister(amd_xgbe_phy_driver,
  1070. ARRAY_SIZE(amd_xgbe_phy_driver));
  1071. }
  1072. module_init(amd_xgbe_phy_init);
  1073. module_exit(amd_xgbe_phy_exit);
  1074. static struct mdio_device_id __maybe_unused amd_xgbe_phy_ids[] = {
  1075. { XGBE_PHY_ID, XGBE_PHY_MASK },
  1076. { }
  1077. };
  1078. MODULE_DEVICE_TABLE(mdio, amd_xgbe_phy_ids);