via-ircc.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850
  1. /*********************************************************************
  2. *
  3. * Filename: via-ircc.h
  4. * Version: 1.0
  5. * Description: Driver for the VIA VT8231/VT8233 IrDA chipsets
  6. * Author: VIA Technologies, inc
  7. * Date : 08/06/2003
  8. Copyright (c) 1998-2003 VIA Technologies, Inc.
  9. This program is free software; you can redistribute it and/or modify it under
  10. the terms of the GNU General Public License as published by the Free Software
  11. Foundation; either version 2, or (at your option) any later version.
  12. This program is distributed in the hope that it will be useful, but WITHOUT
  13. ANY WARRANTIES OR REPRESENTATIONS; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  15. See the GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License along with
  17. this program; if not, see <http://www.gnu.org/licenses/>.
  18. * Comment:
  19. * jul/08/2002 : Rx buffer length should use Rx ring ptr.
  20. * Oct/28/2002 : Add SB id for 3147 and 3177.
  21. * jul/09/2002 : only implement two kind of dongle currently.
  22. * Oct/02/2002 : work on VT8231 and VT8233 .
  23. * Aug/06/2003 : change driver format to pci driver .
  24. ********************************************************************/
  25. #ifndef via_IRCC_H
  26. #define via_IRCC_H
  27. #include <linux/time.h>
  28. #include <linux/spinlock.h>
  29. #include <linux/pm.h>
  30. #include <linux/types.h>
  31. #include <asm/io.h>
  32. #define MAX_TX_WINDOW 7
  33. #define MAX_RX_WINDOW 7
  34. struct st_fifo_entry {
  35. int status;
  36. int len;
  37. };
  38. struct st_fifo {
  39. struct st_fifo_entry entries[MAX_RX_WINDOW + 2];
  40. int pending_bytes;
  41. int head;
  42. int tail;
  43. int len;
  44. };
  45. struct frame_cb {
  46. void *start; /* Start of frame in DMA mem */
  47. int len; /* Length of frame in DMA mem */
  48. };
  49. struct tx_fifo {
  50. struct frame_cb queue[MAX_TX_WINDOW + 2]; /* Info about frames in queue */
  51. int ptr; /* Currently being sent */
  52. int len; /* Length of queue */
  53. int free; /* Next free slot */
  54. void *tail; /* Next free start in DMA mem */
  55. };
  56. struct eventflag // for keeping track of Interrupt Events
  57. {
  58. //--------tx part
  59. unsigned char TxFIFOUnderRun;
  60. unsigned char EOMessage;
  61. unsigned char TxFIFOReady;
  62. unsigned char EarlyEOM;
  63. //--------rx part
  64. unsigned char PHYErr;
  65. unsigned char CRCErr;
  66. unsigned char RxFIFOOverRun;
  67. unsigned char EOPacket;
  68. unsigned char RxAvail;
  69. unsigned char TooLargePacket;
  70. unsigned char SIRBad;
  71. //--------unknown
  72. unsigned char Unknown;
  73. //----------
  74. unsigned char TimeOut;
  75. unsigned char RxDMATC;
  76. unsigned char TxDMATC;
  77. };
  78. /* Private data for each instance */
  79. struct via_ircc_cb {
  80. struct st_fifo st_fifo; /* Info about received frames */
  81. struct tx_fifo tx_fifo; /* Info about frames to be transmitted */
  82. struct net_device *netdev; /* Yes! we are some kind of netdevice */
  83. struct irlap_cb *irlap; /* The link layer we are binded to */
  84. struct qos_info qos; /* QoS capabilities for this device */
  85. chipio_t io; /* IrDA controller information */
  86. iobuff_t tx_buff; /* Transmit buffer */
  87. iobuff_t rx_buff; /* Receive buffer */
  88. dma_addr_t tx_buff_dma;
  89. dma_addr_t rx_buff_dma;
  90. __u8 ier; /* Interrupt enable register */
  91. struct timeval stamp;
  92. struct timeval now;
  93. spinlock_t lock; /* For serializing operations */
  94. __u32 flags; /* Interface flags */
  95. __u32 new_speed;
  96. int index; /* Instance index */
  97. struct eventflag EventFlag;
  98. unsigned int chip_id; /* to remember chip id */
  99. unsigned int RetryCount;
  100. unsigned int RxDataReady;
  101. unsigned int RxLastCount;
  102. };
  103. //---------I=Infrared, H=Host, M=Misc, T=Tx, R=Rx, ST=Status,
  104. // CF=Config, CT=Control, L=Low, H=High, C=Count
  105. #define I_CF_L_0 0x10
  106. #define I_CF_H_0 0x11
  107. #define I_SIR_BOF 0x12
  108. #define I_SIR_EOF 0x13
  109. #define I_ST_CT_0 0x15
  110. #define I_ST_L_1 0x16
  111. #define I_ST_H_1 0x17
  112. #define I_CF_L_1 0x18
  113. #define I_CF_H_1 0x19
  114. #define I_CF_L_2 0x1a
  115. #define I_CF_H_2 0x1b
  116. #define I_CF_3 0x1e
  117. #define H_CT 0x20
  118. #define H_ST 0x21
  119. #define M_CT 0x22
  120. #define TX_CT_1 0x23
  121. #define TX_CT_2 0x24
  122. #define TX_ST 0x25
  123. #define RX_CT 0x26
  124. #define RX_ST 0x27
  125. #define RESET 0x28
  126. #define P_ADDR 0x29
  127. #define RX_C_L 0x2a
  128. #define RX_C_H 0x2b
  129. #define RX_P_L 0x2c
  130. #define RX_P_H 0x2d
  131. #define TX_C_L 0x2e
  132. #define TX_C_H 0x2f
  133. #define TIMER 0x32
  134. #define I_CF_4 0x33
  135. #define I_T_C_L 0x34
  136. #define I_T_C_H 0x35
  137. #define VERSION 0x3f
  138. //-------------------------------
  139. #define StartAddr 0x10 // the first register address
  140. #define EndAddr 0x3f // the last register address
  141. #define GetBit(val,bit) val = (unsigned char) ((val>>bit) & 0x1)
  142. // Returns the bit
  143. #define SetBit(val,bit) val= (unsigned char ) (val | (0x1 << bit))
  144. // Sets bit to 1
  145. #define ResetBit(val,bit) val= (unsigned char ) (val & ~(0x1 << bit))
  146. // Sets bit to 0
  147. #define OFF 0
  148. #define ON 1
  149. #define DMA_TX_MODE 0x08
  150. #define DMA_RX_MODE 0x04
  151. #define DMA1 0
  152. #define DMA2 0xc0
  153. #define MASK1 DMA1+0x0a
  154. #define MASK2 DMA2+0x14
  155. #define Clk_bit 0x40
  156. #define Tx_bit 0x01
  157. #define Rd_Valid 0x08
  158. #define RxBit 0x08
  159. static void DisableDmaChannel(unsigned int channel)
  160. {
  161. switch (channel) { // 8 Bit DMA channels DMAC1
  162. case 0:
  163. outb(4, MASK1); //mask channel 0
  164. break;
  165. case 1:
  166. outb(5, MASK1); //Mask channel 1
  167. break;
  168. case 2:
  169. outb(6, MASK1); //Mask channel 2
  170. break;
  171. case 3:
  172. outb(7, MASK1); //Mask channel 3
  173. break;
  174. case 5:
  175. outb(5, MASK2); //Mask channel 5
  176. break;
  177. case 6:
  178. outb(6, MASK2); //Mask channel 6
  179. break;
  180. case 7:
  181. outb(7, MASK2); //Mask channel 7
  182. break;
  183. default:
  184. break;
  185. }
  186. }
  187. static unsigned char ReadLPCReg(int iRegNum)
  188. {
  189. unsigned char iVal;
  190. outb(0x87, 0x2e);
  191. outb(0x87, 0x2e);
  192. outb(iRegNum, 0x2e);
  193. iVal = inb(0x2f);
  194. outb(0xaa, 0x2e);
  195. return iVal;
  196. }
  197. static void WriteLPCReg(int iRegNum, unsigned char iVal)
  198. {
  199. outb(0x87, 0x2e);
  200. outb(0x87, 0x2e);
  201. outb(iRegNum, 0x2e);
  202. outb(iVal, 0x2f);
  203. outb(0xAA, 0x2e);
  204. }
  205. static __u8 ReadReg(unsigned int BaseAddr, int iRegNum)
  206. {
  207. return (__u8) inb(BaseAddr + iRegNum);
  208. }
  209. static void WriteReg(unsigned int BaseAddr, int iRegNum, unsigned char iVal)
  210. {
  211. outb(iVal, BaseAddr + iRegNum);
  212. }
  213. static int WriteRegBit(unsigned int BaseAddr, unsigned char RegNum,
  214. unsigned char BitPos, unsigned char value)
  215. {
  216. __u8 Rtemp, Wtemp;
  217. if (BitPos > 7) {
  218. return -1;
  219. }
  220. if ((RegNum < StartAddr) || (RegNum > EndAddr))
  221. return -1;
  222. Rtemp = ReadReg(BaseAddr, RegNum);
  223. if (value == 0)
  224. Wtemp = ResetBit(Rtemp, BitPos);
  225. else {
  226. if (value == 1)
  227. Wtemp = SetBit(Rtemp, BitPos);
  228. else
  229. return -1;
  230. }
  231. WriteReg(BaseAddr, RegNum, Wtemp);
  232. return 0;
  233. }
  234. static __u8 CheckRegBit(unsigned int BaseAddr, unsigned char RegNum,
  235. unsigned char BitPos)
  236. {
  237. __u8 temp;
  238. if (BitPos > 7)
  239. return 0xff;
  240. if ((RegNum < StartAddr) || (RegNum > EndAddr)) {
  241. // printf("what is the register %x!\n",RegNum);
  242. }
  243. temp = ReadReg(BaseAddr, RegNum);
  244. return GetBit(temp, BitPos);
  245. }
  246. static void SetMaxRxPacketSize(__u16 iobase, __u16 size)
  247. {
  248. __u16 low, high;
  249. if ((size & 0xe000) == 0) {
  250. low = size & 0x00ff;
  251. high = (size & 0x1f00) >> 8;
  252. WriteReg(iobase, I_CF_L_2, low);
  253. WriteReg(iobase, I_CF_H_2, high);
  254. }
  255. }
  256. //for both Rx and Tx
  257. static void SetFIFO(__u16 iobase, __u16 value)
  258. {
  259. switch (value) {
  260. case 128:
  261. WriteRegBit(iobase, 0x11, 0, 0);
  262. WriteRegBit(iobase, 0x11, 7, 1);
  263. break;
  264. case 64:
  265. WriteRegBit(iobase, 0x11, 0, 0);
  266. WriteRegBit(iobase, 0x11, 7, 0);
  267. break;
  268. case 32:
  269. WriteRegBit(iobase, 0x11, 0, 1);
  270. WriteRegBit(iobase, 0x11, 7, 0);
  271. break;
  272. default:
  273. WriteRegBit(iobase, 0x11, 0, 0);
  274. WriteRegBit(iobase, 0x11, 7, 0);
  275. }
  276. }
  277. #define CRC16(BaseAddr,val) WriteRegBit(BaseAddr,I_CF_L_0,7,val) //0 for 32 CRC
  278. /*
  279. #define SetVFIR(BaseAddr,val) WriteRegBit(BaseAddr,I_CF_H_0,5,val)
  280. #define SetFIR(BaseAddr,val) WriteRegBit(BaseAddr,I_CF_L_0,6,val)
  281. #define SetMIR(BaseAddr,val) WriteRegBit(BaseAddr,I_CF_L_0,5,val)
  282. #define SetSIR(BaseAddr,val) WriteRegBit(BaseAddr,I_CF_L_0,4,val)
  283. */
  284. #define SIRFilter(BaseAddr,val) WriteRegBit(BaseAddr,I_CF_L_0,3,val)
  285. #define Filter(BaseAddr,val) WriteRegBit(BaseAddr,I_CF_L_0,2,val)
  286. #define InvertTX(BaseAddr,val) WriteRegBit(BaseAddr,I_CF_L_0,1,val)
  287. #define InvertRX(BaseAddr,val) WriteRegBit(BaseAddr,I_CF_L_0,0,val)
  288. //****************************I_CF_H_0
  289. #define EnableTX(BaseAddr,val) WriteRegBit(BaseAddr,I_CF_H_0,4,val)
  290. #define EnableRX(BaseAddr,val) WriteRegBit(BaseAddr,I_CF_H_0,3,val)
  291. #define EnableDMA(BaseAddr,val) WriteRegBit(BaseAddr,I_CF_H_0,2,val)
  292. #define SIRRecvAny(BaseAddr,val) WriteRegBit(BaseAddr,I_CF_H_0,1,val)
  293. #define DiableTrans(BaseAddr,val) WriteRegBit(BaseAddr,I_CF_H_0,0,val)
  294. //***************************I_SIR_BOF,I_SIR_EOF
  295. #define SetSIRBOF(BaseAddr,val) WriteReg(BaseAddr,I_SIR_BOF,val)
  296. #define SetSIREOF(BaseAddr,val) WriteReg(BaseAddr,I_SIR_EOF,val)
  297. #define GetSIRBOF(BaseAddr) ReadReg(BaseAddr,I_SIR_BOF)
  298. #define GetSIREOF(BaseAddr) ReadReg(BaseAddr,I_SIR_EOF)
  299. //*******************I_ST_CT_0
  300. #define EnPhys(BaseAddr,val) WriteRegBit(BaseAddr,I_ST_CT_0,7,val)
  301. #define IsModeError(BaseAddr) CheckRegBit(BaseAddr,I_ST_CT_0,6) //RO
  302. #define IsVFIROn(BaseAddr) CheckRegBit(BaseAddr,0x14,0) //RO for VT1211 only
  303. #define IsFIROn(BaseAddr) CheckRegBit(BaseAddr,I_ST_CT_0,5) //RO
  304. #define IsMIROn(BaseAddr) CheckRegBit(BaseAddr,I_ST_CT_0,4) //RO
  305. #define IsSIROn(BaseAddr) CheckRegBit(BaseAddr,I_ST_CT_0,3) //RO
  306. #define IsEnableTX(BaseAddr) CheckRegBit(BaseAddr,I_ST_CT_0,2) //RO
  307. #define IsEnableRX(BaseAddr) CheckRegBit(BaseAddr,I_ST_CT_0,1) //RO
  308. #define Is16CRC(BaseAddr) CheckRegBit(BaseAddr,I_ST_CT_0,0) //RO
  309. //***************************I_CF_3
  310. #define DisableAdjacentPulseWidth(BaseAddr,val) WriteRegBit(BaseAddr,I_CF_3,5,val) //1 disable
  311. #define DisablePulseWidthAdjust(BaseAddr,val) WriteRegBit(BaseAddr,I_CF_3,4,val) //1 disable
  312. #define UseOneRX(BaseAddr,val) WriteRegBit(BaseAddr,I_CF_3,1,val) //0 use two RX
  313. #define SlowIRRXLowActive(BaseAddr,val) WriteRegBit(BaseAddr,I_CF_3,0,val) //0 show RX high=1 in SIR
  314. //***************************H_CT
  315. #define EnAllInt(BaseAddr,val) WriteRegBit(BaseAddr,H_CT,7,val)
  316. #define TXStart(BaseAddr,val) WriteRegBit(BaseAddr,H_CT,6,val)
  317. #define RXStart(BaseAddr,val) WriteRegBit(BaseAddr,H_CT,5,val)
  318. #define ClearRXInt(BaseAddr,val) WriteRegBit(BaseAddr,H_CT,4,val) // 1 clear
  319. //*****************H_ST
  320. #define IsRXInt(BaseAddr) CheckRegBit(BaseAddr,H_ST,4)
  321. #define GetIntIndentify(BaseAddr) ((ReadReg(BaseAddr,H_ST)&0xf1) >>1)
  322. #define IsHostBusy(BaseAddr) CheckRegBit(BaseAddr,H_ST,0)
  323. #define GetHostStatus(BaseAddr) ReadReg(BaseAddr,H_ST) //RO
  324. //**************************M_CT
  325. #define EnTXDMA(BaseAddr,val) WriteRegBit(BaseAddr,M_CT,7,val)
  326. #define EnRXDMA(BaseAddr,val) WriteRegBit(BaseAddr,M_CT,6,val)
  327. #define SwapDMA(BaseAddr,val) WriteRegBit(BaseAddr,M_CT,5,val)
  328. #define EnInternalLoop(BaseAddr,val) WriteRegBit(BaseAddr,M_CT,4,val)
  329. #define EnExternalLoop(BaseAddr,val) WriteRegBit(BaseAddr,M_CT,3,val)
  330. //**************************TX_CT_1
  331. #define EnTXFIFOHalfLevelInt(BaseAddr,val) WriteRegBit(BaseAddr,TX_CT_1,4,val) //half empty int (1 half)
  332. #define EnTXFIFOUnderrunEOMInt(BaseAddr,val) WriteRegBit(BaseAddr,TX_CT_1,5,val)
  333. #define EnTXFIFOReadyInt(BaseAddr,val) WriteRegBit(BaseAddr,TX_CT_1,6,val) //int when reach it threshold (setting by bit 4)
  334. //**************************TX_CT_2
  335. #define ForceUnderrun(BaseAddr,val) WriteRegBit(BaseAddr,TX_CT_2,7,val) // force an underrun int
  336. #define EnTXCRC(BaseAddr,val) WriteRegBit(BaseAddr,TX_CT_2,6,val) //1 for FIR,MIR...0 (not SIR)
  337. #define ForceBADCRC(BaseAddr,val) WriteRegBit(BaseAddr,TX_CT_2,5,val) //force an bad CRC
  338. #define SendSIP(BaseAddr,val) WriteRegBit(BaseAddr,TX_CT_2,4,val) //send indication pulse for prevent SIR disturb
  339. #define ClearEnTX(BaseAddr,val) WriteRegBit(BaseAddr,TX_CT_2,3,val) // opposite to EnTX
  340. //*****************TX_ST
  341. #define GetTXStatus(BaseAddr) ReadReg(BaseAddr,TX_ST) //RO
  342. //**************************RX_CT
  343. #define EnRXSpecInt(BaseAddr,val) WriteRegBit(BaseAddr,RX_CT,0,val)
  344. #define EnRXFIFOReadyInt(BaseAddr,val) WriteRegBit(BaseAddr,RX_CT,1,val) //enable int when reach it threshold (setting by bit 7)
  345. #define EnRXFIFOHalfLevelInt(BaseAddr,val) WriteRegBit(BaseAddr,RX_CT,7,val) //enable int when (1) half full...or (0) just not full
  346. //*****************RX_ST
  347. #define GetRXStatus(BaseAddr) ReadReg(BaseAddr,RX_ST) //RO
  348. //***********************P_ADDR
  349. #define SetPacketAddr(BaseAddr,addr) WriteReg(BaseAddr,P_ADDR,addr)
  350. //***********************I_CF_4
  351. #define EnGPIOtoRX2(BaseAddr,val) WriteRegBit(BaseAddr,I_CF_4,7,val)
  352. #define EnTimerInt(BaseAddr,val) WriteRegBit(BaseAddr,I_CF_4,1,val)
  353. #define ClearTimerInt(BaseAddr,val) WriteRegBit(BaseAddr,I_CF_4,0,val)
  354. //***********************I_T_C_L
  355. #define WriteGIO(BaseAddr,val) WriteRegBit(BaseAddr,I_T_C_L,7,val)
  356. #define ReadGIO(BaseAddr) CheckRegBit(BaseAddr,I_T_C_L,7)
  357. #define ReadRX(BaseAddr) CheckRegBit(BaseAddr,I_T_C_L,3) //RO
  358. #define WriteTX(BaseAddr,val) WriteRegBit(BaseAddr,I_T_C_L,0,val)
  359. //***********************I_T_C_H
  360. #define EnRX2(BaseAddr,val) WriteRegBit(BaseAddr,I_T_C_H,7,val)
  361. #define ReadRX2(BaseAddr) CheckRegBit(BaseAddr,I_T_C_H,7)
  362. //**********************Version
  363. #define GetFIRVersion(BaseAddr) ReadReg(BaseAddr,VERSION)
  364. static void SetTimer(__u16 iobase, __u8 count)
  365. {
  366. EnTimerInt(iobase, OFF);
  367. WriteReg(iobase, TIMER, count);
  368. EnTimerInt(iobase, ON);
  369. }
  370. static void SetSendByte(__u16 iobase, __u32 count)
  371. {
  372. __u32 low, high;
  373. if ((count & 0xf000) == 0) {
  374. low = count & 0x00ff;
  375. high = (count & 0x0f00) >> 8;
  376. WriteReg(iobase, TX_C_L, low);
  377. WriteReg(iobase, TX_C_H, high);
  378. }
  379. }
  380. static void ResetChip(__u16 iobase, __u8 type)
  381. {
  382. __u8 value;
  383. value = (type + 2) << 4;
  384. WriteReg(iobase, RESET, type);
  385. }
  386. static int CkRxRecv(__u16 iobase, struct via_ircc_cb *self)
  387. {
  388. __u8 low, high;
  389. __u16 wTmp = 0, wTmp1 = 0, wTmp_new = 0;
  390. low = ReadReg(iobase, RX_C_L);
  391. high = ReadReg(iobase, RX_C_H);
  392. wTmp1 = high;
  393. wTmp = (wTmp1 << 8) | low;
  394. udelay(10);
  395. low = ReadReg(iobase, RX_C_L);
  396. high = ReadReg(iobase, RX_C_H);
  397. wTmp1 = high;
  398. wTmp_new = (wTmp1 << 8) | low;
  399. if (wTmp_new != wTmp)
  400. return 1;
  401. else
  402. return 0;
  403. }
  404. static __u16 RxCurCount(__u16 iobase, struct via_ircc_cb * self)
  405. {
  406. __u8 low, high;
  407. __u16 wTmp = 0, wTmp1 = 0;
  408. low = ReadReg(iobase, RX_P_L);
  409. high = ReadReg(iobase, RX_P_H);
  410. wTmp1 = high;
  411. wTmp = (wTmp1 << 8) | low;
  412. return wTmp;
  413. }
  414. /* This Routine can only use in recevie_complete
  415. * for it will update last count.
  416. */
  417. static __u16 GetRecvByte(__u16 iobase, struct via_ircc_cb * self)
  418. {
  419. __u8 low, high;
  420. __u16 wTmp, wTmp1, ret;
  421. low = ReadReg(iobase, RX_P_L);
  422. high = ReadReg(iobase, RX_P_H);
  423. wTmp1 = high;
  424. wTmp = (wTmp1 << 8) | low;
  425. if (wTmp >= self->RxLastCount)
  426. ret = wTmp - self->RxLastCount;
  427. else
  428. ret = (0x8000 - self->RxLastCount) + wTmp;
  429. self->RxLastCount = wTmp;
  430. /* RX_P is more actually the RX_C
  431. low=ReadReg(iobase,RX_C_L);
  432. high=ReadReg(iobase,RX_C_H);
  433. if(!(high&0xe000)) {
  434. temp=(high<<8)+low;
  435. return temp;
  436. }
  437. else return 0;
  438. */
  439. return ret;
  440. }
  441. static void Sdelay(__u16 scale)
  442. {
  443. __u8 bTmp;
  444. int i, j;
  445. for (j = 0; j < scale; j++) {
  446. for (i = 0; i < 0x20; i++) {
  447. bTmp = inb(0xeb);
  448. outb(bTmp, 0xeb);
  449. }
  450. }
  451. }
  452. static void Tdelay(__u16 scale)
  453. {
  454. __u8 bTmp;
  455. int i, j;
  456. for (j = 0; j < scale; j++) {
  457. for (i = 0; i < 0x50; i++) {
  458. bTmp = inb(0xeb);
  459. outb(bTmp, 0xeb);
  460. }
  461. }
  462. }
  463. static void ActClk(__u16 iobase, __u8 value)
  464. {
  465. __u8 bTmp;
  466. bTmp = ReadReg(iobase, 0x34);
  467. if (value)
  468. WriteReg(iobase, 0x34, bTmp | Clk_bit);
  469. else
  470. WriteReg(iobase, 0x34, bTmp & ~Clk_bit);
  471. }
  472. static void ClkTx(__u16 iobase, __u8 Clk, __u8 Tx)
  473. {
  474. __u8 bTmp;
  475. bTmp = ReadReg(iobase, 0x34);
  476. if (Clk == 0)
  477. bTmp &= ~Clk_bit;
  478. else {
  479. if (Clk == 1)
  480. bTmp |= Clk_bit;
  481. }
  482. WriteReg(iobase, 0x34, bTmp);
  483. Sdelay(1);
  484. if (Tx == 0)
  485. bTmp &= ~Tx_bit;
  486. else {
  487. if (Tx == 1)
  488. bTmp |= Tx_bit;
  489. }
  490. WriteReg(iobase, 0x34, bTmp);
  491. }
  492. static void Wr_Byte(__u16 iobase, __u8 data)
  493. {
  494. __u8 bData = data;
  495. // __u8 btmp;
  496. int i;
  497. ClkTx(iobase, 0, 1);
  498. Tdelay(2);
  499. ActClk(iobase, 1);
  500. Tdelay(1);
  501. for (i = 0; i < 8; i++) { //LDN
  502. if ((bData >> i) & 0x01) {
  503. ClkTx(iobase, 0, 1); //bit data = 1;
  504. } else {
  505. ClkTx(iobase, 0, 0); //bit data = 1;
  506. }
  507. Tdelay(2);
  508. Sdelay(1);
  509. ActClk(iobase, 1); //clk hi
  510. Tdelay(1);
  511. }
  512. }
  513. static __u8 Rd_Indx(__u16 iobase, __u8 addr, __u8 index)
  514. {
  515. __u8 data = 0, bTmp, data_bit;
  516. int i;
  517. bTmp = addr | (index << 1) | 0;
  518. ClkTx(iobase, 0, 0);
  519. Tdelay(2);
  520. ActClk(iobase, 1);
  521. udelay(1);
  522. Wr_Byte(iobase, bTmp);
  523. Sdelay(1);
  524. ClkTx(iobase, 0, 0);
  525. Tdelay(2);
  526. for (i = 0; i < 10; i++) {
  527. ActClk(iobase, 1);
  528. Tdelay(1);
  529. ActClk(iobase, 0);
  530. Tdelay(1);
  531. ClkTx(iobase, 0, 1);
  532. Tdelay(1);
  533. bTmp = ReadReg(iobase, 0x34);
  534. if (!(bTmp & Rd_Valid))
  535. break;
  536. }
  537. if (!(bTmp & Rd_Valid)) {
  538. for (i = 0; i < 8; i++) {
  539. ActClk(iobase, 1);
  540. Tdelay(1);
  541. ActClk(iobase, 0);
  542. bTmp = ReadReg(iobase, 0x34);
  543. data_bit = 1 << i;
  544. if (bTmp & RxBit)
  545. data |= data_bit;
  546. else
  547. data &= ~data_bit;
  548. Tdelay(2);
  549. }
  550. } else {
  551. for (i = 0; i < 2; i++) {
  552. ActClk(iobase, 1);
  553. Tdelay(1);
  554. ActClk(iobase, 0);
  555. Tdelay(2);
  556. }
  557. bTmp = ReadReg(iobase, 0x34);
  558. }
  559. for (i = 0; i < 1; i++) {
  560. ActClk(iobase, 1);
  561. Tdelay(1);
  562. ActClk(iobase, 0);
  563. Tdelay(2);
  564. }
  565. ClkTx(iobase, 0, 0);
  566. Tdelay(1);
  567. for (i = 0; i < 3; i++) {
  568. ActClk(iobase, 1);
  569. Tdelay(1);
  570. ActClk(iobase, 0);
  571. Tdelay(2);
  572. }
  573. return data;
  574. }
  575. static void Wr_Indx(__u16 iobase, __u8 addr, __u8 index, __u8 data)
  576. {
  577. int i;
  578. __u8 bTmp;
  579. ClkTx(iobase, 0, 0);
  580. udelay(2);
  581. ActClk(iobase, 1);
  582. udelay(1);
  583. bTmp = addr | (index << 1) | 1;
  584. Wr_Byte(iobase, bTmp);
  585. Wr_Byte(iobase, data);
  586. for (i = 0; i < 2; i++) {
  587. ClkTx(iobase, 0, 0);
  588. Tdelay(2);
  589. ActClk(iobase, 1);
  590. Tdelay(1);
  591. }
  592. ActClk(iobase, 0);
  593. }
  594. static void ResetDongle(__u16 iobase)
  595. {
  596. int i;
  597. ClkTx(iobase, 0, 0);
  598. Tdelay(1);
  599. for (i = 0; i < 30; i++) {
  600. ActClk(iobase, 1);
  601. Tdelay(1);
  602. ActClk(iobase, 0);
  603. Tdelay(1);
  604. }
  605. ActClk(iobase, 0);
  606. }
  607. static void SetSITmode(__u16 iobase)
  608. {
  609. __u8 bTmp;
  610. bTmp = ReadLPCReg(0x28);
  611. WriteLPCReg(0x28, bTmp | 0x10); //select ITMOFF
  612. bTmp = ReadReg(iobase, 0x35);
  613. WriteReg(iobase, 0x35, bTmp | 0x40); // Driver ITMOFF
  614. WriteReg(iobase, 0x28, bTmp | 0x80); // enable All interrupt
  615. }
  616. static void SI_SetMode(__u16 iobase, int mode)
  617. {
  618. //__u32 dTmp;
  619. __u8 bTmp;
  620. WriteLPCReg(0x28, 0x70); // S/W Reset
  621. SetSITmode(iobase);
  622. ResetDongle(iobase);
  623. udelay(10);
  624. Wr_Indx(iobase, 0x40, 0x0, 0x17); //RX ,APEN enable,Normal power
  625. Wr_Indx(iobase, 0x40, 0x1, mode); //Set Mode
  626. Wr_Indx(iobase, 0x40, 0x2, 0xff); //Set power to FIR VFIR > 1m
  627. bTmp = Rd_Indx(iobase, 0x40, 1);
  628. }
  629. static void InitCard(__u16 iobase)
  630. {
  631. ResetChip(iobase, 5);
  632. WriteReg(iobase, I_ST_CT_0, 0x00); // open CHIP on
  633. SetSIRBOF(iobase, 0xc0); // hardware default value
  634. SetSIREOF(iobase, 0xc1);
  635. }
  636. static void CommonInit(__u16 iobase)
  637. {
  638. // EnTXCRC(iobase,0);
  639. SwapDMA(iobase, OFF);
  640. SetMaxRxPacketSize(iobase, 0x0fff); //set to max:4095
  641. EnRXFIFOReadyInt(iobase, OFF);
  642. EnRXFIFOHalfLevelInt(iobase, OFF);
  643. EnTXFIFOHalfLevelInt(iobase, OFF);
  644. EnTXFIFOUnderrunEOMInt(iobase, ON);
  645. // EnTXFIFOReadyInt(iobase,ON);
  646. InvertTX(iobase, OFF);
  647. InvertRX(iobase, OFF);
  648. // WriteLPCReg(0xF0,0); //(if VT1211 then do this)
  649. if (IsSIROn(iobase)) {
  650. SIRFilter(iobase, ON);
  651. SIRRecvAny(iobase, ON);
  652. } else {
  653. SIRFilter(iobase, OFF);
  654. SIRRecvAny(iobase, OFF);
  655. }
  656. EnRXSpecInt(iobase, ON);
  657. WriteReg(iobase, I_ST_CT_0, 0x80);
  658. EnableDMA(iobase, ON);
  659. }
  660. static void SetBaudRate(__u16 iobase, __u32 rate)
  661. {
  662. __u8 value = 11, temp;
  663. if (IsSIROn(iobase)) {
  664. switch (rate) {
  665. case (__u32) (2400L):
  666. value = 47;
  667. break;
  668. case (__u32) (9600L):
  669. value = 11;
  670. break;
  671. case (__u32) (19200L):
  672. value = 5;
  673. break;
  674. case (__u32) (38400L):
  675. value = 2;
  676. break;
  677. case (__u32) (57600L):
  678. value = 1;
  679. break;
  680. case (__u32) (115200L):
  681. value = 0;
  682. break;
  683. default:
  684. break;
  685. }
  686. } else if (IsMIROn(iobase)) {
  687. value = 0; // will automatically be fixed in 1.152M
  688. } else if (IsFIROn(iobase)) {
  689. value = 0; // will automatically be fixed in 4M
  690. }
  691. temp = (ReadReg(iobase, I_CF_H_1) & 0x03);
  692. temp |= value << 2;
  693. WriteReg(iobase, I_CF_H_1, temp);
  694. }
  695. static void SetPulseWidth(__u16 iobase, __u8 width)
  696. {
  697. __u8 temp, temp1, temp2;
  698. temp = (ReadReg(iobase, I_CF_L_1) & 0x1f);
  699. temp1 = (ReadReg(iobase, I_CF_H_1) & 0xfc);
  700. temp2 = (width & 0x07) << 5;
  701. temp |= temp2;
  702. temp2 = (width & 0x18) >> 3;
  703. temp1 |= temp2;
  704. WriteReg(iobase, I_CF_L_1, temp);
  705. WriteReg(iobase, I_CF_H_1, temp1);
  706. }
  707. static void SetSendPreambleCount(__u16 iobase, __u8 count)
  708. {
  709. __u8 temp;
  710. temp = ReadReg(iobase, I_CF_L_1) & 0xe0;
  711. temp |= count;
  712. WriteReg(iobase, I_CF_L_1, temp);
  713. }
  714. static void SetVFIR(__u16 BaseAddr, __u8 val)
  715. {
  716. __u8 tmp;
  717. tmp = ReadReg(BaseAddr, I_CF_L_0);
  718. WriteReg(BaseAddr, I_CF_L_0, tmp & 0x8f);
  719. WriteRegBit(BaseAddr, I_CF_H_0, 5, val);
  720. }
  721. static void SetFIR(__u16 BaseAddr, __u8 val)
  722. {
  723. __u8 tmp;
  724. WriteRegBit(BaseAddr, I_CF_H_0, 5, 0);
  725. tmp = ReadReg(BaseAddr, I_CF_L_0);
  726. WriteReg(BaseAddr, I_CF_L_0, tmp & 0x8f);
  727. WriteRegBit(BaseAddr, I_CF_L_0, 6, val);
  728. }
  729. static void SetMIR(__u16 BaseAddr, __u8 val)
  730. {
  731. __u8 tmp;
  732. WriteRegBit(BaseAddr, I_CF_H_0, 5, 0);
  733. tmp = ReadReg(BaseAddr, I_CF_L_0);
  734. WriteReg(BaseAddr, I_CF_L_0, tmp & 0x8f);
  735. WriteRegBit(BaseAddr, I_CF_L_0, 5, val);
  736. }
  737. static void SetSIR(__u16 BaseAddr, __u8 val)
  738. {
  739. __u8 tmp;
  740. WriteRegBit(BaseAddr, I_CF_H_0, 5, 0);
  741. tmp = ReadReg(BaseAddr, I_CF_L_0);
  742. WriteReg(BaseAddr, I_CF_L_0, tmp & 0x8f);
  743. WriteRegBit(BaseAddr, I_CF_L_0, 4, val);
  744. }
  745. #endif /* via_IRCC_H */