mcdi_pcol.h 322 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907
  1. /****************************************************************************
  2. * Driver for Solarflare network controllers and boards
  3. * Copyright 2009-2013 Solarflare Communications Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published
  7. * by the Free Software Foundation, incorporated herein by reference.
  8. */
  9. #ifndef MCDI_PCOL_H
  10. #define MCDI_PCOL_H
  11. /* Values to be written into FMCR_CZ_RESET_STATE_REG to control boot. */
  12. /* Power-on reset state */
  13. #define MC_FW_STATE_POR (1)
  14. /* If this is set in MC_RESET_STATE_REG then it should be
  15. * possible to jump into IMEM without loading code from flash. */
  16. #define MC_FW_WARM_BOOT_OK (2)
  17. /* The MC main image has started to boot. */
  18. #define MC_FW_STATE_BOOTING (4)
  19. /* The Scheduler has started. */
  20. #define MC_FW_STATE_SCHED (8)
  21. /* If this is set in MC_RESET_STATE_REG then it should be
  22. * possible to jump into IMEM without loading code from flash.
  23. * Unlike a warm boot, assume DMEM has been reloaded, so that
  24. * the MC persistent data must be reinitialised. */
  25. #define MC_FW_TEPID_BOOT_OK (16)
  26. /* BIST state has been initialized */
  27. #define MC_FW_BIST_INIT_OK (128)
  28. /* Siena MC shared memmory offsets */
  29. /* The 'doorbell' addresses are hard-wired to alert the MC when written */
  30. #define MC_SMEM_P0_DOORBELL_OFST 0x000
  31. #define MC_SMEM_P1_DOORBELL_OFST 0x004
  32. /* The rest of these are firmware-defined */
  33. #define MC_SMEM_P0_PDU_OFST 0x008
  34. #define MC_SMEM_P1_PDU_OFST 0x108
  35. #define MC_SMEM_PDU_LEN 0x100
  36. #define MC_SMEM_P0_PTP_TIME_OFST 0x7f0
  37. #define MC_SMEM_P0_STATUS_OFST 0x7f8
  38. #define MC_SMEM_P1_STATUS_OFST 0x7fc
  39. /* Values to be written to the per-port status dword in shared
  40. * memory on reboot and assert */
  41. #define MC_STATUS_DWORD_REBOOT (0xb007b007)
  42. #define MC_STATUS_DWORD_ASSERT (0xdeaddead)
  43. /* Check whether an mcfw version (in host order) belongs to a bootloader */
  44. #define MC_FW_VERSION_IS_BOOTLOADER(_v) (((_v) >> 16) == 0xb007)
  45. /* The current version of the MCDI protocol.
  46. *
  47. * Note that the ROM burnt into the card only talks V0, so at the very
  48. * least every driver must support version 0 and MCDI_PCOL_VERSION
  49. */
  50. #define MCDI_PCOL_VERSION 2
  51. /* Unused commands: 0x23, 0x27, 0x30, 0x31 */
  52. /* MCDI version 1
  53. *
  54. * Each MCDI request starts with an MCDI_HEADER, which is a 32bit
  55. * structure, filled in by the client.
  56. *
  57. * 0 7 8 16 20 22 23 24 31
  58. * | CODE | R | LEN | SEQ | Rsvd | E | R | XFLAGS |
  59. * | | |
  60. * | | \--- Response
  61. * | \------- Error
  62. * \------------------------------ Resync (always set)
  63. *
  64. * The client writes it's request into MC shared memory, and rings the
  65. * doorbell. Each request is completed by either by the MC writting
  66. * back into shared memory, or by writting out an event.
  67. *
  68. * All MCDI commands support completion by shared memory response. Each
  69. * request may also contain additional data (accounted for by HEADER.LEN),
  70. * and some response's may also contain additional data (again, accounted
  71. * for by HEADER.LEN).
  72. *
  73. * Some MCDI commands support completion by event, in which any associated
  74. * response data is included in the event.
  75. *
  76. * The protocol requires one response to be delivered for every request, a
  77. * request should not be sent unless the response for the previous request
  78. * has been received (either by polling shared memory, or by receiving
  79. * an event).
  80. */
  81. /** Request/Response structure */
  82. #define MCDI_HEADER_OFST 0
  83. #define MCDI_HEADER_CODE_LBN 0
  84. #define MCDI_HEADER_CODE_WIDTH 7
  85. #define MCDI_HEADER_RESYNC_LBN 7
  86. #define MCDI_HEADER_RESYNC_WIDTH 1
  87. #define MCDI_HEADER_DATALEN_LBN 8
  88. #define MCDI_HEADER_DATALEN_WIDTH 8
  89. #define MCDI_HEADER_SEQ_LBN 16
  90. #define MCDI_HEADER_SEQ_WIDTH 4
  91. #define MCDI_HEADER_RSVD_LBN 20
  92. #define MCDI_HEADER_RSVD_WIDTH 1
  93. #define MCDI_HEADER_NOT_EPOCH_LBN 21
  94. #define MCDI_HEADER_NOT_EPOCH_WIDTH 1
  95. #define MCDI_HEADER_ERROR_LBN 22
  96. #define MCDI_HEADER_ERROR_WIDTH 1
  97. #define MCDI_HEADER_RESPONSE_LBN 23
  98. #define MCDI_HEADER_RESPONSE_WIDTH 1
  99. #define MCDI_HEADER_XFLAGS_LBN 24
  100. #define MCDI_HEADER_XFLAGS_WIDTH 8
  101. /* Request response using event */
  102. #define MCDI_HEADER_XFLAGS_EVREQ 0x01
  103. /* Maximum number of payload bytes */
  104. #define MCDI_CTL_SDU_LEN_MAX_V1 0xfc
  105. #define MCDI_CTL_SDU_LEN_MAX_V2 0x400
  106. #define MCDI_CTL_SDU_LEN_MAX MCDI_CTL_SDU_LEN_MAX_V2
  107. /* The MC can generate events for two reasons:
  108. * - To complete a shared memory request if XFLAGS_EVREQ was set
  109. * - As a notification (link state, i2c event), controlled
  110. * via MC_CMD_LOG_CTRL
  111. *
  112. * Both events share a common structure:
  113. *
  114. * 0 32 33 36 44 52 60
  115. * | Data | Cont | Level | Src | Code | Rsvd |
  116. * |
  117. * \ There is another event pending in this notification
  118. *
  119. * If Code==CMDDONE, then the fields are further interpreted as:
  120. *
  121. * - LEVEL==INFO Command succeeded
  122. * - LEVEL==ERR Command failed
  123. *
  124. * 0 8 16 24 32
  125. * | Seq | Datalen | Errno | Rsvd |
  126. *
  127. * These fields are taken directly out of the standard MCDI header, i.e.,
  128. * LEVEL==ERR, Datalen == 0 => Reboot
  129. *
  130. * Events can be squirted out of the UART (using LOG_CTRL) without a
  131. * MCDI header. An event can be distinguished from a MCDI response by
  132. * examining the first byte which is 0xc0. This corresponds to the
  133. * non-existent MCDI command MC_CMD_DEBUG_LOG.
  134. *
  135. * 0 7 8
  136. * | command | Resync | = 0xc0
  137. *
  138. * Since the event is written in big-endian byte order, this works
  139. * providing bits 56-63 of the event are 0xc0.
  140. *
  141. * 56 60 63
  142. * | Rsvd | Code | = 0xc0
  143. *
  144. * Which means for convenience the event code is 0xc for all MC
  145. * generated events.
  146. */
  147. #define FSE_AZ_EV_CODE_MCDI_EVRESPONSE 0xc
  148. /* Operation not permitted. */
  149. #define MC_CMD_ERR_EPERM 1
  150. /* Non-existent command target */
  151. #define MC_CMD_ERR_ENOENT 2
  152. /* assert() has killed the MC */
  153. #define MC_CMD_ERR_EINTR 4
  154. /* I/O failure */
  155. #define MC_CMD_ERR_EIO 5
  156. /* Try again */
  157. #define MC_CMD_ERR_EAGAIN 11
  158. /* Out of memory */
  159. #define MC_CMD_ERR_ENOMEM 12
  160. /* Caller does not hold required locks */
  161. #define MC_CMD_ERR_EACCES 13
  162. /* Resource is currently unavailable (e.g. lock contention) */
  163. #define MC_CMD_ERR_EBUSY 16
  164. /* No such device */
  165. #define MC_CMD_ERR_ENODEV 19
  166. /* Invalid argument to target */
  167. #define MC_CMD_ERR_EINVAL 22
  168. /* Out of range */
  169. #define MC_CMD_ERR_ERANGE 34
  170. /* Non-recursive resource is already acquired */
  171. #define MC_CMD_ERR_EDEADLK 35
  172. /* Operation not implemented */
  173. #define MC_CMD_ERR_ENOSYS 38
  174. /* Operation timed out */
  175. #define MC_CMD_ERR_ETIME 62
  176. /* Link has been severed */
  177. #define MC_CMD_ERR_ENOLINK 67
  178. /* Protocol error */
  179. #define MC_CMD_ERR_EPROTO 71
  180. /* Operation not supported */
  181. #define MC_CMD_ERR_ENOTSUP 95
  182. /* Address not available */
  183. #define MC_CMD_ERR_EADDRNOTAVAIL 99
  184. /* Not connected */
  185. #define MC_CMD_ERR_ENOTCONN 107
  186. /* Operation already in progress */
  187. #define MC_CMD_ERR_EALREADY 114
  188. /* Resource allocation failed. */
  189. #define MC_CMD_ERR_ALLOC_FAIL 0x1000
  190. /* V-adaptor not found. */
  191. #define MC_CMD_ERR_NO_VADAPTOR 0x1001
  192. /* EVB port not found. */
  193. #define MC_CMD_ERR_NO_EVB_PORT 0x1002
  194. /* V-switch not found. */
  195. #define MC_CMD_ERR_NO_VSWITCH 0x1003
  196. /* Too many VLAN tags. */
  197. #define MC_CMD_ERR_VLAN_LIMIT 0x1004
  198. /* Bad PCI function number. */
  199. #define MC_CMD_ERR_BAD_PCI_FUNC 0x1005
  200. /* Invalid VLAN mode. */
  201. #define MC_CMD_ERR_BAD_VLAN_MODE 0x1006
  202. /* Invalid v-switch type. */
  203. #define MC_CMD_ERR_BAD_VSWITCH_TYPE 0x1007
  204. /* Invalid v-port type. */
  205. #define MC_CMD_ERR_BAD_VPORT_TYPE 0x1008
  206. /* MAC address exists. */
  207. #define MC_CMD_ERR_MAC_EXIST 0x1009
  208. /* Slave core not present */
  209. #define MC_CMD_ERR_SLAVE_NOT_PRESENT 0x100a
  210. /* The datapath is disabled. */
  211. #define MC_CMD_ERR_DATAPATH_DISABLED 0x100b
  212. #define MC_CMD_ERR_CODE_OFST 0
  213. /* We define 8 "escape" commands to allow
  214. for command number space extension */
  215. #define MC_CMD_CMD_SPACE_ESCAPE_0 0x78
  216. #define MC_CMD_CMD_SPACE_ESCAPE_1 0x79
  217. #define MC_CMD_CMD_SPACE_ESCAPE_2 0x7A
  218. #define MC_CMD_CMD_SPACE_ESCAPE_3 0x7B
  219. #define MC_CMD_CMD_SPACE_ESCAPE_4 0x7C
  220. #define MC_CMD_CMD_SPACE_ESCAPE_5 0x7D
  221. #define MC_CMD_CMD_SPACE_ESCAPE_6 0x7E
  222. #define MC_CMD_CMD_SPACE_ESCAPE_7 0x7F
  223. /* Vectors in the boot ROM */
  224. /* Point to the copycode entry point. */
  225. #define SIENA_MC_BOOTROM_COPYCODE_VEC (0x800 - 3 * 0x4)
  226. #define HUNT_MC_BOOTROM_COPYCODE_VEC (0x8000 - 3 * 0x4)
  227. /* Points to the recovery mode entry point. */
  228. #define SIENA_MC_BOOTROM_NOFLASH_VEC (0x800 - 2 * 0x4)
  229. #define HUNT_MC_BOOTROM_NOFLASH_VEC (0x8000 - 2 * 0x4)
  230. /* The command set exported by the boot ROM (MCDI v0) */
  231. #define MC_CMD_GET_VERSION_V0_SUPPORTED_FUNCS { \
  232. (1 << MC_CMD_READ32) | \
  233. (1 << MC_CMD_WRITE32) | \
  234. (1 << MC_CMD_COPYCODE) | \
  235. (1 << MC_CMD_GET_VERSION), \
  236. 0, 0, 0 }
  237. #define MC_CMD_SENSOR_INFO_OUT_OFFSET_OFST(_x) \
  238. (MC_CMD_SENSOR_ENTRY_OFST + (_x))
  239. #define MC_CMD_DBI_WRITE_IN_ADDRESS_OFST(n) \
  240. (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \
  241. MC_CMD_DBIWROP_TYPEDEF_ADDRESS_OFST + \
  242. (n) * MC_CMD_DBIWROP_TYPEDEF_LEN)
  243. #define MC_CMD_DBI_WRITE_IN_BYTE_MASK_OFST(n) \
  244. (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \
  245. MC_CMD_DBIWROP_TYPEDEF_BYTE_MASK_OFST + \
  246. (n) * MC_CMD_DBIWROP_TYPEDEF_LEN)
  247. #define MC_CMD_DBI_WRITE_IN_VALUE_OFST(n) \
  248. (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \
  249. MC_CMD_DBIWROP_TYPEDEF_VALUE_OFST + \
  250. (n) * MC_CMD_DBIWROP_TYPEDEF_LEN)
  251. /* Version 2 adds an optional argument to error returns: the errno value
  252. * may be followed by the (0-based) number of the first argument that
  253. * could not be processed.
  254. */
  255. #define MC_CMD_ERR_ARG_OFST 4
  256. /* No space */
  257. #define MC_CMD_ERR_ENOSPC 28
  258. /* MCDI_EVENT structuredef */
  259. #define MCDI_EVENT_LEN 8
  260. #define MCDI_EVENT_CONT_LBN 32
  261. #define MCDI_EVENT_CONT_WIDTH 1
  262. #define MCDI_EVENT_LEVEL_LBN 33
  263. #define MCDI_EVENT_LEVEL_WIDTH 3
  264. /* enum: Info. */
  265. #define MCDI_EVENT_LEVEL_INFO 0x0
  266. /* enum: Warning. */
  267. #define MCDI_EVENT_LEVEL_WARN 0x1
  268. /* enum: Error. */
  269. #define MCDI_EVENT_LEVEL_ERR 0x2
  270. /* enum: Fatal. */
  271. #define MCDI_EVENT_LEVEL_FATAL 0x3
  272. #define MCDI_EVENT_DATA_OFST 0
  273. #define MCDI_EVENT_CMDDONE_SEQ_LBN 0
  274. #define MCDI_EVENT_CMDDONE_SEQ_WIDTH 8
  275. #define MCDI_EVENT_CMDDONE_DATALEN_LBN 8
  276. #define MCDI_EVENT_CMDDONE_DATALEN_WIDTH 8
  277. #define MCDI_EVENT_CMDDONE_ERRNO_LBN 16
  278. #define MCDI_EVENT_CMDDONE_ERRNO_WIDTH 8
  279. #define MCDI_EVENT_LINKCHANGE_LP_CAP_LBN 0
  280. #define MCDI_EVENT_LINKCHANGE_LP_CAP_WIDTH 16
  281. #define MCDI_EVENT_LINKCHANGE_SPEED_LBN 16
  282. #define MCDI_EVENT_LINKCHANGE_SPEED_WIDTH 4
  283. /* enum: 100Mbs */
  284. #define MCDI_EVENT_LINKCHANGE_SPEED_100M 0x1
  285. /* enum: 1Gbs */
  286. #define MCDI_EVENT_LINKCHANGE_SPEED_1G 0x2
  287. /* enum: 10Gbs */
  288. #define MCDI_EVENT_LINKCHANGE_SPEED_10G 0x3
  289. /* enum: 40Gbs */
  290. #define MCDI_EVENT_LINKCHANGE_SPEED_40G 0x4
  291. #define MCDI_EVENT_LINKCHANGE_FCNTL_LBN 20
  292. #define MCDI_EVENT_LINKCHANGE_FCNTL_WIDTH 4
  293. #define MCDI_EVENT_LINKCHANGE_LINK_FLAGS_LBN 24
  294. #define MCDI_EVENT_LINKCHANGE_LINK_FLAGS_WIDTH 8
  295. #define MCDI_EVENT_SENSOREVT_MONITOR_LBN 0
  296. #define MCDI_EVENT_SENSOREVT_MONITOR_WIDTH 8
  297. #define MCDI_EVENT_SENSOREVT_STATE_LBN 8
  298. #define MCDI_EVENT_SENSOREVT_STATE_WIDTH 8
  299. #define MCDI_EVENT_SENSOREVT_VALUE_LBN 16
  300. #define MCDI_EVENT_SENSOREVT_VALUE_WIDTH 16
  301. #define MCDI_EVENT_FWALERT_DATA_LBN 8
  302. #define MCDI_EVENT_FWALERT_DATA_WIDTH 24
  303. #define MCDI_EVENT_FWALERT_REASON_LBN 0
  304. #define MCDI_EVENT_FWALERT_REASON_WIDTH 8
  305. /* enum: SRAM Access. */
  306. #define MCDI_EVENT_FWALERT_REASON_SRAM_ACCESS 0x1
  307. #define MCDI_EVENT_FLR_VF_LBN 0
  308. #define MCDI_EVENT_FLR_VF_WIDTH 8
  309. #define MCDI_EVENT_TX_ERR_TXQ_LBN 0
  310. #define MCDI_EVENT_TX_ERR_TXQ_WIDTH 12
  311. #define MCDI_EVENT_TX_ERR_TYPE_LBN 12
  312. #define MCDI_EVENT_TX_ERR_TYPE_WIDTH 4
  313. /* enum: Descriptor loader reported failure */
  314. #define MCDI_EVENT_TX_ERR_DL_FAIL 0x1
  315. /* enum: Descriptor ring empty and no EOP seen for packet */
  316. #define MCDI_EVENT_TX_ERR_NO_EOP 0x2
  317. /* enum: Overlength packet */
  318. #define MCDI_EVENT_TX_ERR_2BIG 0x3
  319. /* enum: Malformed option descriptor */
  320. #define MCDI_EVENT_TX_BAD_OPTDESC 0x5
  321. /* enum: Option descriptor part way through a packet */
  322. #define MCDI_EVENT_TX_OPT_IN_PKT 0x8
  323. /* enum: DMA or PIO data access error */
  324. #define MCDI_EVENT_TX_ERR_BAD_DMA_OR_PIO 0x9
  325. #define MCDI_EVENT_TX_ERR_INFO_LBN 16
  326. #define MCDI_EVENT_TX_ERR_INFO_WIDTH 16
  327. #define MCDI_EVENT_TX_FLUSH_TO_DRIVER_LBN 12
  328. #define MCDI_EVENT_TX_FLUSH_TO_DRIVER_WIDTH 1
  329. #define MCDI_EVENT_TX_FLUSH_TXQ_LBN 0
  330. #define MCDI_EVENT_TX_FLUSH_TXQ_WIDTH 12
  331. #define MCDI_EVENT_PTP_ERR_TYPE_LBN 0
  332. #define MCDI_EVENT_PTP_ERR_TYPE_WIDTH 8
  333. /* enum: PLL lost lock */
  334. #define MCDI_EVENT_PTP_ERR_PLL_LOST 0x1
  335. /* enum: Filter overflow (PDMA) */
  336. #define MCDI_EVENT_PTP_ERR_FILTER 0x2
  337. /* enum: FIFO overflow (FPGA) */
  338. #define MCDI_EVENT_PTP_ERR_FIFO 0x3
  339. /* enum: Merge queue overflow */
  340. #define MCDI_EVENT_PTP_ERR_QUEUE 0x4
  341. #define MCDI_EVENT_AOE_ERR_TYPE_LBN 0
  342. #define MCDI_EVENT_AOE_ERR_TYPE_WIDTH 8
  343. /* enum: AOE failed to load - no valid image? */
  344. #define MCDI_EVENT_AOE_NO_LOAD 0x1
  345. /* enum: AOE FC reported an exception */
  346. #define MCDI_EVENT_AOE_FC_ASSERT 0x2
  347. /* enum: AOE FC watchdogged */
  348. #define MCDI_EVENT_AOE_FC_WATCHDOG 0x3
  349. /* enum: AOE FC failed to start */
  350. #define MCDI_EVENT_AOE_FC_NO_START 0x4
  351. /* enum: Generic AOE fault - likely to have been reported via other means too
  352. * but intended for use by aoex driver.
  353. */
  354. #define MCDI_EVENT_AOE_FAULT 0x5
  355. /* enum: Results of reprogramming the CPLD (status in AOE_ERR_DATA) */
  356. #define MCDI_EVENT_AOE_CPLD_REPROGRAMMED 0x6
  357. /* enum: AOE loaded successfully */
  358. #define MCDI_EVENT_AOE_LOAD 0x7
  359. /* enum: AOE DMA operation completed (LSB of HOST_HANDLE in AOE_ERR_DATA) */
  360. #define MCDI_EVENT_AOE_DMA 0x8
  361. /* enum: AOE byteblaster connected/disconnected (Connection status in
  362. * AOE_ERR_DATA)
  363. */
  364. #define MCDI_EVENT_AOE_BYTEBLASTER 0x9
  365. /* enum: DDR ECC status update */
  366. #define MCDI_EVENT_AOE_DDR_ECC_STATUS 0xa
  367. #define MCDI_EVENT_AOE_ERR_DATA_LBN 8
  368. #define MCDI_EVENT_AOE_ERR_DATA_WIDTH 8
  369. #define MCDI_EVENT_RX_ERR_RXQ_LBN 0
  370. #define MCDI_EVENT_RX_ERR_RXQ_WIDTH 12
  371. #define MCDI_EVENT_RX_ERR_TYPE_LBN 12
  372. #define MCDI_EVENT_RX_ERR_TYPE_WIDTH 4
  373. #define MCDI_EVENT_RX_ERR_INFO_LBN 16
  374. #define MCDI_EVENT_RX_ERR_INFO_WIDTH 16
  375. #define MCDI_EVENT_RX_FLUSH_TO_DRIVER_LBN 12
  376. #define MCDI_EVENT_RX_FLUSH_TO_DRIVER_WIDTH 1
  377. #define MCDI_EVENT_RX_FLUSH_RXQ_LBN 0
  378. #define MCDI_EVENT_RX_FLUSH_RXQ_WIDTH 12
  379. #define MCDI_EVENT_MC_REBOOT_COUNT_LBN 0
  380. #define MCDI_EVENT_MC_REBOOT_COUNT_WIDTH 16
  381. #define MCDI_EVENT_DATA_LBN 0
  382. #define MCDI_EVENT_DATA_WIDTH 32
  383. #define MCDI_EVENT_SRC_LBN 36
  384. #define MCDI_EVENT_SRC_WIDTH 8
  385. #define MCDI_EVENT_EV_CODE_LBN 60
  386. #define MCDI_EVENT_EV_CODE_WIDTH 4
  387. #define MCDI_EVENT_CODE_LBN 44
  388. #define MCDI_EVENT_CODE_WIDTH 8
  389. /* enum: Bad assert. */
  390. #define MCDI_EVENT_CODE_BADSSERT 0x1
  391. /* enum: PM Notice. */
  392. #define MCDI_EVENT_CODE_PMNOTICE 0x2
  393. /* enum: Command done. */
  394. #define MCDI_EVENT_CODE_CMDDONE 0x3
  395. /* enum: Link change. */
  396. #define MCDI_EVENT_CODE_LINKCHANGE 0x4
  397. /* enum: Sensor Event. */
  398. #define MCDI_EVENT_CODE_SENSOREVT 0x5
  399. /* enum: Schedule error. */
  400. #define MCDI_EVENT_CODE_SCHEDERR 0x6
  401. /* enum: Reboot. */
  402. #define MCDI_EVENT_CODE_REBOOT 0x7
  403. /* enum: Mac stats DMA. */
  404. #define MCDI_EVENT_CODE_MAC_STATS_DMA 0x8
  405. /* enum: Firmware alert. */
  406. #define MCDI_EVENT_CODE_FWALERT 0x9
  407. /* enum: Function level reset. */
  408. #define MCDI_EVENT_CODE_FLR 0xa
  409. /* enum: Transmit error */
  410. #define MCDI_EVENT_CODE_TX_ERR 0xb
  411. /* enum: Tx flush has completed */
  412. #define MCDI_EVENT_CODE_TX_FLUSH 0xc
  413. /* enum: PTP packet received timestamp */
  414. #define MCDI_EVENT_CODE_PTP_RX 0xd
  415. /* enum: PTP NIC failure */
  416. #define MCDI_EVENT_CODE_PTP_FAULT 0xe
  417. /* enum: PTP PPS event */
  418. #define MCDI_EVENT_CODE_PTP_PPS 0xf
  419. /* enum: Rx flush has completed */
  420. #define MCDI_EVENT_CODE_RX_FLUSH 0x10
  421. /* enum: Receive error */
  422. #define MCDI_EVENT_CODE_RX_ERR 0x11
  423. /* enum: AOE fault */
  424. #define MCDI_EVENT_CODE_AOE 0x12
  425. /* enum: Network port calibration failed (VCAL). */
  426. #define MCDI_EVENT_CODE_VCAL_FAIL 0x13
  427. /* enum: HW PPS event */
  428. #define MCDI_EVENT_CODE_HW_PPS 0x14
  429. /* enum: The MC has rebooted (huntington and later, siena uses CODE_REBOOT and
  430. * a different format)
  431. */
  432. #define MCDI_EVENT_CODE_MC_REBOOT 0x15
  433. /* enum: the MC has detected a parity error */
  434. #define MCDI_EVENT_CODE_PAR_ERR 0x16
  435. /* enum: the MC has detected a correctable error */
  436. #define MCDI_EVENT_CODE_ECC_CORR_ERR 0x17
  437. /* enum: the MC has detected an uncorrectable error */
  438. #define MCDI_EVENT_CODE_ECC_FATAL_ERR 0x18
  439. /* enum: The MC has entered offline BIST mode */
  440. #define MCDI_EVENT_CODE_MC_BIST 0x19
  441. /* enum: PTP tick event providing current NIC time */
  442. #define MCDI_EVENT_CODE_PTP_TIME 0x1a
  443. /* enum: Artificial event generated by host and posted via MC for test
  444. * purposes.
  445. */
  446. #define MCDI_EVENT_CODE_TESTGEN 0xfa
  447. #define MCDI_EVENT_CMDDONE_DATA_OFST 0
  448. #define MCDI_EVENT_CMDDONE_DATA_LBN 0
  449. #define MCDI_EVENT_CMDDONE_DATA_WIDTH 32
  450. #define MCDI_EVENT_LINKCHANGE_DATA_OFST 0
  451. #define MCDI_EVENT_LINKCHANGE_DATA_LBN 0
  452. #define MCDI_EVENT_LINKCHANGE_DATA_WIDTH 32
  453. #define MCDI_EVENT_SENSOREVT_DATA_OFST 0
  454. #define MCDI_EVENT_SENSOREVT_DATA_LBN 0
  455. #define MCDI_EVENT_SENSOREVT_DATA_WIDTH 32
  456. #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_OFST 0
  457. #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_LBN 0
  458. #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_WIDTH 32
  459. #define MCDI_EVENT_TX_ERR_DATA_OFST 0
  460. #define MCDI_EVENT_TX_ERR_DATA_LBN 0
  461. #define MCDI_EVENT_TX_ERR_DATA_WIDTH 32
  462. /* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the seconds field of
  463. * timestamp
  464. */
  465. #define MCDI_EVENT_PTP_SECONDS_OFST 0
  466. #define MCDI_EVENT_PTP_SECONDS_LBN 0
  467. #define MCDI_EVENT_PTP_SECONDS_WIDTH 32
  468. /* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the major field of
  469. * timestamp
  470. */
  471. #define MCDI_EVENT_PTP_MAJOR_OFST 0
  472. #define MCDI_EVENT_PTP_MAJOR_LBN 0
  473. #define MCDI_EVENT_PTP_MAJOR_WIDTH 32
  474. /* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the nanoseconds field
  475. * of timestamp
  476. */
  477. #define MCDI_EVENT_PTP_NANOSECONDS_OFST 0
  478. #define MCDI_EVENT_PTP_NANOSECONDS_LBN 0
  479. #define MCDI_EVENT_PTP_NANOSECONDS_WIDTH 32
  480. /* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the minor field of
  481. * timestamp
  482. */
  483. #define MCDI_EVENT_PTP_MINOR_OFST 0
  484. #define MCDI_EVENT_PTP_MINOR_LBN 0
  485. #define MCDI_EVENT_PTP_MINOR_WIDTH 32
  486. /* For CODE_PTP_RX events, the lowest four bytes of sourceUUID from PTP packet
  487. */
  488. #define MCDI_EVENT_PTP_UUID_OFST 0
  489. #define MCDI_EVENT_PTP_UUID_LBN 0
  490. #define MCDI_EVENT_PTP_UUID_WIDTH 32
  491. #define MCDI_EVENT_RX_ERR_DATA_OFST 0
  492. #define MCDI_EVENT_RX_ERR_DATA_LBN 0
  493. #define MCDI_EVENT_RX_ERR_DATA_WIDTH 32
  494. #define MCDI_EVENT_PAR_ERR_DATA_OFST 0
  495. #define MCDI_EVENT_PAR_ERR_DATA_LBN 0
  496. #define MCDI_EVENT_PAR_ERR_DATA_WIDTH 32
  497. #define MCDI_EVENT_ECC_CORR_ERR_DATA_OFST 0
  498. #define MCDI_EVENT_ECC_CORR_ERR_DATA_LBN 0
  499. #define MCDI_EVENT_ECC_CORR_ERR_DATA_WIDTH 32
  500. #define MCDI_EVENT_ECC_FATAL_ERR_DATA_OFST 0
  501. #define MCDI_EVENT_ECC_FATAL_ERR_DATA_LBN 0
  502. #define MCDI_EVENT_ECC_FATAL_ERR_DATA_WIDTH 32
  503. /* For CODE_PTP_TIME events, the major value of the PTP clock */
  504. #define MCDI_EVENT_PTP_TIME_MAJOR_OFST 0
  505. #define MCDI_EVENT_PTP_TIME_MAJOR_LBN 0
  506. #define MCDI_EVENT_PTP_TIME_MAJOR_WIDTH 32
  507. /* For CODE_PTP_TIME events, bits 19-26 of the minor value of the PTP clock */
  508. #define MCDI_EVENT_PTP_TIME_MINOR_26_19_LBN 36
  509. #define MCDI_EVENT_PTP_TIME_MINOR_26_19_WIDTH 8
  510. /* FCDI_EVENT structuredef */
  511. #define FCDI_EVENT_LEN 8
  512. #define FCDI_EVENT_CONT_LBN 32
  513. #define FCDI_EVENT_CONT_WIDTH 1
  514. #define FCDI_EVENT_LEVEL_LBN 33
  515. #define FCDI_EVENT_LEVEL_WIDTH 3
  516. /* enum: Info. */
  517. #define FCDI_EVENT_LEVEL_INFO 0x0
  518. /* enum: Warning. */
  519. #define FCDI_EVENT_LEVEL_WARN 0x1
  520. /* enum: Error. */
  521. #define FCDI_EVENT_LEVEL_ERR 0x2
  522. /* enum: Fatal. */
  523. #define FCDI_EVENT_LEVEL_FATAL 0x3
  524. #define FCDI_EVENT_DATA_OFST 0
  525. #define FCDI_EVENT_LINK_STATE_STATUS_LBN 0
  526. #define FCDI_EVENT_LINK_STATE_STATUS_WIDTH 1
  527. #define FCDI_EVENT_LINK_DOWN 0x0 /* enum */
  528. #define FCDI_EVENT_LINK_UP 0x1 /* enum */
  529. #define FCDI_EVENT_DATA_LBN 0
  530. #define FCDI_EVENT_DATA_WIDTH 32
  531. #define FCDI_EVENT_SRC_LBN 36
  532. #define FCDI_EVENT_SRC_WIDTH 8
  533. #define FCDI_EVENT_EV_CODE_LBN 60
  534. #define FCDI_EVENT_EV_CODE_WIDTH 4
  535. #define FCDI_EVENT_CODE_LBN 44
  536. #define FCDI_EVENT_CODE_WIDTH 8
  537. /* enum: The FC was rebooted. */
  538. #define FCDI_EVENT_CODE_REBOOT 0x1
  539. /* enum: Bad assert. */
  540. #define FCDI_EVENT_CODE_ASSERT 0x2
  541. /* enum: DDR3 test result. */
  542. #define FCDI_EVENT_CODE_DDR_TEST_RESULT 0x3
  543. /* enum: Link status. */
  544. #define FCDI_EVENT_CODE_LINK_STATE 0x4
  545. /* enum: A timed read is ready to be serviced. */
  546. #define FCDI_EVENT_CODE_TIMED_READ 0x5
  547. /* enum: One or more PPS IN events */
  548. #define FCDI_EVENT_CODE_PPS_IN 0x6
  549. /* enum: Tick event from PTP clock */
  550. #define FCDI_EVENT_CODE_PTP_TICK 0x7
  551. /* enum: ECC error counters */
  552. #define FCDI_EVENT_CODE_DDR_ECC_STATUS 0x8
  553. #define FCDI_EVENT_ASSERT_INSTR_ADDRESS_OFST 0
  554. #define FCDI_EVENT_ASSERT_INSTR_ADDRESS_LBN 0
  555. #define FCDI_EVENT_ASSERT_INSTR_ADDRESS_WIDTH 32
  556. #define FCDI_EVENT_ASSERT_TYPE_LBN 36
  557. #define FCDI_EVENT_ASSERT_TYPE_WIDTH 8
  558. #define FCDI_EVENT_DDR_TEST_RESULT_STATUS_CODE_LBN 36
  559. #define FCDI_EVENT_DDR_TEST_RESULT_STATUS_CODE_WIDTH 8
  560. #define FCDI_EVENT_DDR_TEST_RESULT_RESULT_OFST 0
  561. #define FCDI_EVENT_DDR_TEST_RESULT_RESULT_LBN 0
  562. #define FCDI_EVENT_DDR_TEST_RESULT_RESULT_WIDTH 32
  563. #define FCDI_EVENT_LINK_STATE_DATA_OFST 0
  564. #define FCDI_EVENT_LINK_STATE_DATA_LBN 0
  565. #define FCDI_EVENT_LINK_STATE_DATA_WIDTH 32
  566. #define FCDI_EVENT_DDR_ECC_STATUS_BANK_ID_LBN 36
  567. #define FCDI_EVENT_DDR_ECC_STATUS_BANK_ID_WIDTH 8
  568. #define FCDI_EVENT_DDR_ECC_STATUS_STATUS_OFST 0
  569. #define FCDI_EVENT_DDR_ECC_STATUS_STATUS_LBN 0
  570. #define FCDI_EVENT_DDR_ECC_STATUS_STATUS_WIDTH 32
  571. /* FCDI_EXTENDED_EVENT_PPS structuredef: Extended FCDI event to send PPS events
  572. * to the MC. Note that this structure | is overlayed over a normal FCDI event
  573. * such that bits 32-63 containing | event code, level, source etc remain the
  574. * same. In this case the data | field of the header is defined to be the
  575. * number of timestamps
  576. */
  577. #define FCDI_EXTENDED_EVENT_PPS_LENMIN 16
  578. #define FCDI_EXTENDED_EVENT_PPS_LENMAX 248
  579. #define FCDI_EXTENDED_EVENT_PPS_LEN(num) (8+8*(num))
  580. /* Number of timestamps following */
  581. #define FCDI_EXTENDED_EVENT_PPS_COUNT_OFST 0
  582. #define FCDI_EXTENDED_EVENT_PPS_COUNT_LBN 0
  583. #define FCDI_EXTENDED_EVENT_PPS_COUNT_WIDTH 32
  584. /* Seconds field of a timestamp record */
  585. #define FCDI_EXTENDED_EVENT_PPS_SECONDS_OFST 8
  586. #define FCDI_EXTENDED_EVENT_PPS_SECONDS_LBN 64
  587. #define FCDI_EXTENDED_EVENT_PPS_SECONDS_WIDTH 32
  588. /* Nanoseconds field of a timestamp record */
  589. #define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_OFST 12
  590. #define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_LBN 96
  591. #define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_WIDTH 32
  592. /* Timestamp records comprising the event */
  593. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_OFST 8
  594. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LEN 8
  595. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LO_OFST 8
  596. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_HI_OFST 12
  597. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_MINNUM 1
  598. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_MAXNUM 30
  599. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LBN 64
  600. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_WIDTH 64
  601. /***********************************/
  602. /* MC_CMD_READ32
  603. * Read multiple 32byte words from MC memory.
  604. */
  605. #define MC_CMD_READ32 0x1
  606. /* MC_CMD_READ32_IN msgrequest */
  607. #define MC_CMD_READ32_IN_LEN 8
  608. #define MC_CMD_READ32_IN_ADDR_OFST 0
  609. #define MC_CMD_READ32_IN_NUMWORDS_OFST 4
  610. /* MC_CMD_READ32_OUT msgresponse */
  611. #define MC_CMD_READ32_OUT_LENMIN 4
  612. #define MC_CMD_READ32_OUT_LENMAX 252
  613. #define MC_CMD_READ32_OUT_LEN(num) (0+4*(num))
  614. #define MC_CMD_READ32_OUT_BUFFER_OFST 0
  615. #define MC_CMD_READ32_OUT_BUFFER_LEN 4
  616. #define MC_CMD_READ32_OUT_BUFFER_MINNUM 1
  617. #define MC_CMD_READ32_OUT_BUFFER_MAXNUM 63
  618. /***********************************/
  619. /* MC_CMD_WRITE32
  620. * Write multiple 32byte words to MC memory.
  621. */
  622. #define MC_CMD_WRITE32 0x2
  623. /* MC_CMD_WRITE32_IN msgrequest */
  624. #define MC_CMD_WRITE32_IN_LENMIN 8
  625. #define MC_CMD_WRITE32_IN_LENMAX 252
  626. #define MC_CMD_WRITE32_IN_LEN(num) (4+4*(num))
  627. #define MC_CMD_WRITE32_IN_ADDR_OFST 0
  628. #define MC_CMD_WRITE32_IN_BUFFER_OFST 4
  629. #define MC_CMD_WRITE32_IN_BUFFER_LEN 4
  630. #define MC_CMD_WRITE32_IN_BUFFER_MINNUM 1
  631. #define MC_CMD_WRITE32_IN_BUFFER_MAXNUM 62
  632. /* MC_CMD_WRITE32_OUT msgresponse */
  633. #define MC_CMD_WRITE32_OUT_LEN 0
  634. /***********************************/
  635. /* MC_CMD_COPYCODE
  636. * Copy MC code between two locations and jump.
  637. */
  638. #define MC_CMD_COPYCODE 0x3
  639. /* MC_CMD_COPYCODE_IN msgrequest */
  640. #define MC_CMD_COPYCODE_IN_LEN 16
  641. /* Source address */
  642. #define MC_CMD_COPYCODE_IN_SRC_ADDR_OFST 0
  643. /* enum: The main image should be entered via a copy of a single word from and
  644. * to this address when none of the other magic behaviours are required.
  645. */
  646. #define MC_CMD_COPYCODE_HUNT_NO_MAGIC_ADDR 0x10000
  647. /* enum: Entering the main image via a copy of a single word from and to this
  648. * address indicates that it should not attempt to start the datapath CPUs.
  649. * This is useful for certain soft rebooting scenarios. (Huntington only)
  650. */
  651. #define MC_CMD_COPYCODE_HUNT_NO_DATAPATH_MAGIC_ADDR 0x1d0d0
  652. /* enum: Entering the main image via a copy of a single word from and to this
  653. * address indicates that it should not attempt to parse any configuration from
  654. * flash. (In addition, the datapath CPUs will not be started, as for
  655. * MC_CMD_COPYCODE_HUNT_NO_DATAPATH_MAGIC_ADDR above.) This is useful for
  656. * certain soft rebooting scenarios. (Huntington only)
  657. */
  658. #define MC_CMD_COPYCODE_HUNT_IGNORE_CONFIG_MAGIC_ADDR 0x1badc
  659. /* Destination address */
  660. #define MC_CMD_COPYCODE_IN_DEST_ADDR_OFST 4
  661. #define MC_CMD_COPYCODE_IN_NUMWORDS_OFST 8
  662. /* Address of where to jump after copy. */
  663. #define MC_CMD_COPYCODE_IN_JUMP_OFST 12
  664. /* enum: Control should return to the caller rather than jumping */
  665. #define MC_CMD_COPYCODE_JUMP_NONE 0x1
  666. /* MC_CMD_COPYCODE_OUT msgresponse */
  667. #define MC_CMD_COPYCODE_OUT_LEN 0
  668. /***********************************/
  669. /* MC_CMD_SET_FUNC
  670. * Select function for function-specific commands.
  671. */
  672. #define MC_CMD_SET_FUNC 0x4
  673. /* MC_CMD_SET_FUNC_IN msgrequest */
  674. #define MC_CMD_SET_FUNC_IN_LEN 4
  675. /* Set function */
  676. #define MC_CMD_SET_FUNC_IN_FUNC_OFST 0
  677. /* MC_CMD_SET_FUNC_OUT msgresponse */
  678. #define MC_CMD_SET_FUNC_OUT_LEN 0
  679. /***********************************/
  680. /* MC_CMD_GET_BOOT_STATUS
  681. * Get the instruction address from which the MC booted.
  682. */
  683. #define MC_CMD_GET_BOOT_STATUS 0x5
  684. /* MC_CMD_GET_BOOT_STATUS_IN msgrequest */
  685. #define MC_CMD_GET_BOOT_STATUS_IN_LEN 0
  686. /* MC_CMD_GET_BOOT_STATUS_OUT msgresponse */
  687. #define MC_CMD_GET_BOOT_STATUS_OUT_LEN 8
  688. /* ?? */
  689. #define MC_CMD_GET_BOOT_STATUS_OUT_BOOT_OFFSET_OFST 0
  690. /* enum: indicates that the MC wasn't flash booted */
  691. #define MC_CMD_GET_BOOT_STATUS_OUT_BOOT_OFFSET_NULL 0xdeadbeef
  692. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_OFST 4
  693. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_WATCHDOG_LBN 0
  694. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_WATCHDOG_WIDTH 1
  695. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_PRIMARY_LBN 1
  696. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_PRIMARY_WIDTH 1
  697. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_BACKUP_LBN 2
  698. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_BACKUP_WIDTH 1
  699. /***********************************/
  700. /* MC_CMD_GET_ASSERTS
  701. * Get (and optionally clear) the current assertion status. Only
  702. * OUT.GLOBAL_FLAGS is guaranteed to exist in the completion payload. The other
  703. * fields will only be present if OUT.GLOBAL_FLAGS != NO_FAILS
  704. */
  705. #define MC_CMD_GET_ASSERTS 0x6
  706. /* MC_CMD_GET_ASSERTS_IN msgrequest */
  707. #define MC_CMD_GET_ASSERTS_IN_LEN 4
  708. /* Set to clear assertion */
  709. #define MC_CMD_GET_ASSERTS_IN_CLEAR_OFST 0
  710. /* MC_CMD_GET_ASSERTS_OUT msgresponse */
  711. #define MC_CMD_GET_ASSERTS_OUT_LEN 140
  712. /* Assertion status flag. */
  713. #define MC_CMD_GET_ASSERTS_OUT_GLOBAL_FLAGS_OFST 0
  714. /* enum: No assertions have failed. */
  715. #define MC_CMD_GET_ASSERTS_FLAGS_NO_FAILS 0x1
  716. /* enum: A system-level assertion has failed. */
  717. #define MC_CMD_GET_ASSERTS_FLAGS_SYS_FAIL 0x2
  718. /* enum: A thread-level assertion has failed. */
  719. #define MC_CMD_GET_ASSERTS_FLAGS_THR_FAIL 0x3
  720. /* enum: The system was reset by the watchdog. */
  721. #define MC_CMD_GET_ASSERTS_FLAGS_WDOG_FIRED 0x4
  722. /* enum: An illegal address trap stopped the system (huntington and later) */
  723. #define MC_CMD_GET_ASSERTS_FLAGS_ADDR_TRAP 0x5
  724. /* Failing PC value */
  725. #define MC_CMD_GET_ASSERTS_OUT_SAVED_PC_OFFS_OFST 4
  726. /* Saved GP regs */
  727. #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_OFST 8
  728. #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_LEN 4
  729. #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_NUM 31
  730. /* Failing thread address */
  731. #define MC_CMD_GET_ASSERTS_OUT_THREAD_OFFS_OFST 132
  732. #define MC_CMD_GET_ASSERTS_OUT_RESERVED_OFST 136
  733. /***********************************/
  734. /* MC_CMD_LOG_CTRL
  735. * Configure the output stream for various events and messages.
  736. */
  737. #define MC_CMD_LOG_CTRL 0x7
  738. /* MC_CMD_LOG_CTRL_IN msgrequest */
  739. #define MC_CMD_LOG_CTRL_IN_LEN 8
  740. /* Log destination */
  741. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_OFST 0
  742. /* enum: UART. */
  743. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_UART 0x1
  744. /* enum: Event queue. */
  745. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_EVQ 0x2
  746. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_EVQ_OFST 4
  747. /* MC_CMD_LOG_CTRL_OUT msgresponse */
  748. #define MC_CMD_LOG_CTRL_OUT_LEN 0
  749. /***********************************/
  750. /* MC_CMD_GET_VERSION
  751. * Get version information about the MC firmware.
  752. */
  753. #define MC_CMD_GET_VERSION 0x8
  754. /* MC_CMD_GET_VERSION_IN msgrequest */
  755. #define MC_CMD_GET_VERSION_IN_LEN 0
  756. /* MC_CMD_GET_VERSION_EXT_IN msgrequest: Asks for the extended version */
  757. #define MC_CMD_GET_VERSION_EXT_IN_LEN 4
  758. /* placeholder, set to 0 */
  759. #define MC_CMD_GET_VERSION_EXT_IN_EXT_FLAGS_OFST 0
  760. /* MC_CMD_GET_VERSION_V0_OUT msgresponse: deprecated version format */
  761. #define MC_CMD_GET_VERSION_V0_OUT_LEN 4
  762. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0
  763. /* enum: Reserved version number to indicate "any" version. */
  764. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_ANY 0xffffffff
  765. /* enum: Bootrom version value for Siena. */
  766. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_SIENA_BOOTROM 0xb0070000
  767. /* enum: Bootrom version value for Huntington. */
  768. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_HUNT_BOOTROM 0xb0070001
  769. /* MC_CMD_GET_VERSION_OUT msgresponse */
  770. #define MC_CMD_GET_VERSION_OUT_LEN 32
  771. /* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */
  772. /* Enum values, see field(s): */
  773. /* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */
  774. #define MC_CMD_GET_VERSION_OUT_PCOL_OFST 4
  775. /* 128bit mask of functions supported by the current firmware */
  776. #define MC_CMD_GET_VERSION_OUT_SUPPORTED_FUNCS_OFST 8
  777. #define MC_CMD_GET_VERSION_OUT_SUPPORTED_FUNCS_LEN 16
  778. #define MC_CMD_GET_VERSION_OUT_VERSION_OFST 24
  779. #define MC_CMD_GET_VERSION_OUT_VERSION_LEN 8
  780. #define MC_CMD_GET_VERSION_OUT_VERSION_LO_OFST 24
  781. #define MC_CMD_GET_VERSION_OUT_VERSION_HI_OFST 28
  782. /* MC_CMD_GET_VERSION_EXT_OUT msgresponse */
  783. #define MC_CMD_GET_VERSION_EXT_OUT_LEN 48
  784. /* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */
  785. /* Enum values, see field(s): */
  786. /* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */
  787. #define MC_CMD_GET_VERSION_EXT_OUT_PCOL_OFST 4
  788. /* 128bit mask of functions supported by the current firmware */
  789. #define MC_CMD_GET_VERSION_EXT_OUT_SUPPORTED_FUNCS_OFST 8
  790. #define MC_CMD_GET_VERSION_EXT_OUT_SUPPORTED_FUNCS_LEN 16
  791. #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_OFST 24
  792. #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_LEN 8
  793. #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_LO_OFST 24
  794. #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_HI_OFST 28
  795. /* extra info */
  796. #define MC_CMD_GET_VERSION_EXT_OUT_EXTRA_OFST 32
  797. #define MC_CMD_GET_VERSION_EXT_OUT_EXTRA_LEN 16
  798. /***********************************/
  799. /* MC_CMD_PTP
  800. * Perform PTP operation
  801. */
  802. #define MC_CMD_PTP 0xb
  803. /* MC_CMD_PTP_IN msgrequest */
  804. #define MC_CMD_PTP_IN_LEN 1
  805. /* PTP operation code */
  806. #define MC_CMD_PTP_IN_OP_OFST 0
  807. #define MC_CMD_PTP_IN_OP_LEN 1
  808. /* enum: Enable PTP packet timestamping operation. */
  809. #define MC_CMD_PTP_OP_ENABLE 0x1
  810. /* enum: Disable PTP packet timestamping operation. */
  811. #define MC_CMD_PTP_OP_DISABLE 0x2
  812. /* enum: Send a PTP packet. */
  813. #define MC_CMD_PTP_OP_TRANSMIT 0x3
  814. /* enum: Read the current NIC time. */
  815. #define MC_CMD_PTP_OP_READ_NIC_TIME 0x4
  816. /* enum: Get the current PTP status. */
  817. #define MC_CMD_PTP_OP_STATUS 0x5
  818. /* enum: Adjust the PTP NIC's time. */
  819. #define MC_CMD_PTP_OP_ADJUST 0x6
  820. /* enum: Synchronize host and NIC time. */
  821. #define MC_CMD_PTP_OP_SYNCHRONIZE 0x7
  822. /* enum: Basic manufacturing tests. */
  823. #define MC_CMD_PTP_OP_MANFTEST_BASIC 0x8
  824. /* enum: Packet based manufacturing tests. */
  825. #define MC_CMD_PTP_OP_MANFTEST_PACKET 0x9
  826. /* enum: Reset some of the PTP related statistics */
  827. #define MC_CMD_PTP_OP_RESET_STATS 0xa
  828. /* enum: Debug operations to MC. */
  829. #define MC_CMD_PTP_OP_DEBUG 0xb
  830. /* enum: Read an FPGA register */
  831. #define MC_CMD_PTP_OP_FPGAREAD 0xc
  832. /* enum: Write an FPGA register */
  833. #define MC_CMD_PTP_OP_FPGAWRITE 0xd
  834. /* enum: Apply an offset to the NIC clock */
  835. #define MC_CMD_PTP_OP_CLOCK_OFFSET_ADJUST 0xe
  836. /* enum: Change Apply an offset to the NIC clock */
  837. #define MC_CMD_PTP_OP_CLOCK_FREQ_ADJUST 0xf
  838. /* enum: Set the MC packet filter VLAN tags for received PTP packets */
  839. #define MC_CMD_PTP_OP_RX_SET_VLAN_FILTER 0x10
  840. /* enum: Set the MC packet filter UUID for received PTP packets */
  841. #define MC_CMD_PTP_OP_RX_SET_UUID_FILTER 0x11
  842. /* enum: Set the MC packet filter Domain for received PTP packets */
  843. #define MC_CMD_PTP_OP_RX_SET_DOMAIN_FILTER 0x12
  844. /* enum: Set the clock source */
  845. #define MC_CMD_PTP_OP_SET_CLK_SRC 0x13
  846. /* enum: Reset value of Timer Reg. */
  847. #define MC_CMD_PTP_OP_RST_CLK 0x14
  848. /* enum: Enable the forwarding of PPS events to the host */
  849. #define MC_CMD_PTP_OP_PPS_ENABLE 0x15
  850. /* enum: Get the time format used by this NIC for PTP operations */
  851. #define MC_CMD_PTP_OP_GET_TIME_FORMAT 0x16
  852. /* enum: Get the clock attributes. NOTE- extended version of
  853. * MC_CMD_PTP_OP_GET_TIME_FORMAT
  854. */
  855. #define MC_CMD_PTP_OP_GET_ATTRIBUTES 0x16
  856. /* enum: Get corrections that should be applied to the various different
  857. * timestamps
  858. */
  859. #define MC_CMD_PTP_OP_GET_TIMESTAMP_CORRECTIONS 0x17
  860. /* enum: Subscribe to receive periodic time events indicating the current NIC
  861. * time
  862. */
  863. #define MC_CMD_PTP_OP_TIME_EVENT_SUBSCRIBE 0x18
  864. /* enum: Unsubscribe to stop receiving time events */
  865. #define MC_CMD_PTP_OP_TIME_EVENT_UNSUBSCRIBE 0x19
  866. /* enum: PPS based manfacturing tests. Requires PPS output to be looped to PPS
  867. * input on the same NIC.
  868. */
  869. #define MC_CMD_PTP_OP_MANFTEST_PPS 0x1a
  870. /* enum: Above this for future use. */
  871. #define MC_CMD_PTP_OP_MAX 0x1b
  872. /* MC_CMD_PTP_IN_ENABLE msgrequest */
  873. #define MC_CMD_PTP_IN_ENABLE_LEN 16
  874. #define MC_CMD_PTP_IN_CMD_OFST 0
  875. #define MC_CMD_PTP_IN_PERIPH_ID_OFST 4
  876. /* Event queue for PTP events */
  877. #define MC_CMD_PTP_IN_ENABLE_QUEUE_OFST 8
  878. /* PTP timestamping mode */
  879. #define MC_CMD_PTP_IN_ENABLE_MODE_OFST 12
  880. /* enum: PTP, version 1 */
  881. #define MC_CMD_PTP_MODE_V1 0x0
  882. /* enum: PTP, version 1, with VLAN headers - deprecated */
  883. #define MC_CMD_PTP_MODE_V1_VLAN 0x1
  884. /* enum: PTP, version 2 */
  885. #define MC_CMD_PTP_MODE_V2 0x2
  886. /* enum: PTP, version 2, with VLAN headers - deprecated */
  887. #define MC_CMD_PTP_MODE_V2_VLAN 0x3
  888. /* enum: PTP, version 2, with improved UUID filtering */
  889. #define MC_CMD_PTP_MODE_V2_ENHANCED 0x4
  890. /* enum: FCoE (seconds and microseconds) */
  891. #define MC_CMD_PTP_MODE_FCOE 0x5
  892. /* MC_CMD_PTP_IN_DISABLE msgrequest */
  893. #define MC_CMD_PTP_IN_DISABLE_LEN 8
  894. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  895. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  896. /* MC_CMD_PTP_IN_TRANSMIT msgrequest */
  897. #define MC_CMD_PTP_IN_TRANSMIT_LENMIN 13
  898. #define MC_CMD_PTP_IN_TRANSMIT_LENMAX 252
  899. #define MC_CMD_PTP_IN_TRANSMIT_LEN(num) (12+1*(num))
  900. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  901. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  902. /* Transmit packet length */
  903. #define MC_CMD_PTP_IN_TRANSMIT_LENGTH_OFST 8
  904. /* Transmit packet data */
  905. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_OFST 12
  906. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_LEN 1
  907. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_MINNUM 1
  908. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_MAXNUM 240
  909. /* MC_CMD_PTP_IN_READ_NIC_TIME msgrequest */
  910. #define MC_CMD_PTP_IN_READ_NIC_TIME_LEN 8
  911. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  912. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  913. /* MC_CMD_PTP_IN_STATUS msgrequest */
  914. #define MC_CMD_PTP_IN_STATUS_LEN 8
  915. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  916. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  917. /* MC_CMD_PTP_IN_ADJUST msgrequest */
  918. #define MC_CMD_PTP_IN_ADJUST_LEN 24
  919. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  920. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  921. /* Frequency adjustment 40 bit fixed point ns */
  922. #define MC_CMD_PTP_IN_ADJUST_FREQ_OFST 8
  923. #define MC_CMD_PTP_IN_ADJUST_FREQ_LEN 8
  924. #define MC_CMD_PTP_IN_ADJUST_FREQ_LO_OFST 8
  925. #define MC_CMD_PTP_IN_ADJUST_FREQ_HI_OFST 12
  926. /* enum: Number of fractional bits in frequency adjustment */
  927. #define MC_CMD_PTP_IN_ADJUST_BITS 0x28
  928. /* Time adjustment in seconds */
  929. #define MC_CMD_PTP_IN_ADJUST_SECONDS_OFST 16
  930. /* Time adjustment major value */
  931. #define MC_CMD_PTP_IN_ADJUST_MAJOR_OFST 16
  932. /* Time adjustment in nanoseconds */
  933. #define MC_CMD_PTP_IN_ADJUST_NANOSECONDS_OFST 20
  934. /* Time adjustment minor value */
  935. #define MC_CMD_PTP_IN_ADJUST_MINOR_OFST 20
  936. /* MC_CMD_PTP_IN_SYNCHRONIZE msgrequest */
  937. #define MC_CMD_PTP_IN_SYNCHRONIZE_LEN 20
  938. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  939. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  940. /* Number of time readings to capture */
  941. #define MC_CMD_PTP_IN_SYNCHRONIZE_NUMTIMESETS_OFST 8
  942. /* Host address in which to write "synchronization started" indication (64
  943. * bits)
  944. */
  945. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_OFST 12
  946. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LEN 8
  947. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LO_OFST 12
  948. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_HI_OFST 16
  949. /* MC_CMD_PTP_IN_MANFTEST_BASIC msgrequest */
  950. #define MC_CMD_PTP_IN_MANFTEST_BASIC_LEN 8
  951. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  952. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  953. /* MC_CMD_PTP_IN_MANFTEST_PACKET msgrequest */
  954. #define MC_CMD_PTP_IN_MANFTEST_PACKET_LEN 12
  955. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  956. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  957. /* Enable or disable packet testing */
  958. #define MC_CMD_PTP_IN_MANFTEST_PACKET_TEST_ENABLE_OFST 8
  959. /* MC_CMD_PTP_IN_RESET_STATS msgrequest */
  960. #define MC_CMD_PTP_IN_RESET_STATS_LEN 8
  961. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  962. /* Reset PTP statistics */
  963. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  964. /* MC_CMD_PTP_IN_DEBUG msgrequest */
  965. #define MC_CMD_PTP_IN_DEBUG_LEN 12
  966. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  967. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  968. /* Debug operations */
  969. #define MC_CMD_PTP_IN_DEBUG_DEBUG_PARAM_OFST 8
  970. /* MC_CMD_PTP_IN_FPGAREAD msgrequest */
  971. #define MC_CMD_PTP_IN_FPGAREAD_LEN 16
  972. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  973. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  974. #define MC_CMD_PTP_IN_FPGAREAD_ADDR_OFST 8
  975. #define MC_CMD_PTP_IN_FPGAREAD_NUMBYTES_OFST 12
  976. /* MC_CMD_PTP_IN_FPGAWRITE msgrequest */
  977. #define MC_CMD_PTP_IN_FPGAWRITE_LENMIN 13
  978. #define MC_CMD_PTP_IN_FPGAWRITE_LENMAX 252
  979. #define MC_CMD_PTP_IN_FPGAWRITE_LEN(num) (12+1*(num))
  980. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  981. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  982. #define MC_CMD_PTP_IN_FPGAWRITE_ADDR_OFST 8
  983. #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_OFST 12
  984. #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_LEN 1
  985. #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_MINNUM 1
  986. #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_MAXNUM 240
  987. /* MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST msgrequest */
  988. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_LEN 16
  989. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  990. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  991. /* Time adjustment in seconds */
  992. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_SECONDS_OFST 8
  993. /* Time adjustment major value */
  994. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_MAJOR_OFST 8
  995. /* Time adjustment in nanoseconds */
  996. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_NANOSECONDS_OFST 12
  997. /* Time adjustment minor value */
  998. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_MINOR_OFST 12
  999. /* MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST msgrequest */
  1000. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_LEN 16
  1001. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1002. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1003. /* Frequency adjustment 40 bit fixed point ns */
  1004. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_OFST 8
  1005. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_LEN 8
  1006. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_LO_OFST 8
  1007. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_HI_OFST 12
  1008. /* enum: Number of fractional bits in frequency adjustment */
  1009. /* MC_CMD_PTP_IN_ADJUST_BITS 0x28 */
  1010. /* MC_CMD_PTP_IN_RX_SET_VLAN_FILTER msgrequest */
  1011. #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_LEN 24
  1012. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1013. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1014. /* Number of VLAN tags, 0 if not VLAN */
  1015. #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_NUM_VLAN_TAGS_OFST 8
  1016. /* Set of VLAN tags to filter against */
  1017. #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_VLAN_TAG_OFST 12
  1018. #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_VLAN_TAG_LEN 4
  1019. #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_VLAN_TAG_NUM 3
  1020. /* MC_CMD_PTP_IN_RX_SET_UUID_FILTER msgrequest */
  1021. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_LEN 20
  1022. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1023. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1024. /* 1 to enable UUID filtering, 0 to disable */
  1025. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_ENABLE_OFST 8
  1026. /* UUID to filter against */
  1027. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_OFST 12
  1028. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_LEN 8
  1029. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_LO_OFST 12
  1030. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_HI_OFST 16
  1031. /* MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER msgrequest */
  1032. #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_LEN 16
  1033. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1034. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1035. /* 1 to enable Domain filtering, 0 to disable */
  1036. #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_ENABLE_OFST 8
  1037. /* Domain number to filter against */
  1038. #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_DOMAIN_OFST 12
  1039. /* MC_CMD_PTP_IN_SET_CLK_SRC msgrequest */
  1040. #define MC_CMD_PTP_IN_SET_CLK_SRC_LEN 12
  1041. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1042. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1043. /* Set the clock source. */
  1044. #define MC_CMD_PTP_IN_SET_CLK_SRC_CLK_OFST 8
  1045. /* enum: Internal. */
  1046. #define MC_CMD_PTP_CLK_SRC_INTERNAL 0x0
  1047. /* enum: External. */
  1048. #define MC_CMD_PTP_CLK_SRC_EXTERNAL 0x1
  1049. /* MC_CMD_PTP_IN_RST_CLK msgrequest */
  1050. #define MC_CMD_PTP_IN_RST_CLK_LEN 8
  1051. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1052. /* Reset value of Timer Reg. */
  1053. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1054. /* MC_CMD_PTP_IN_PPS_ENABLE msgrequest */
  1055. #define MC_CMD_PTP_IN_PPS_ENABLE_LEN 12
  1056. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1057. /* Enable or disable */
  1058. #define MC_CMD_PTP_IN_PPS_ENABLE_OP_OFST 4
  1059. /* enum: Enable */
  1060. #define MC_CMD_PTP_ENABLE_PPS 0x0
  1061. /* enum: Disable */
  1062. #define MC_CMD_PTP_DISABLE_PPS 0x1
  1063. /* Queue id to send events back */
  1064. #define MC_CMD_PTP_IN_PPS_ENABLE_QUEUE_ID_OFST 8
  1065. /* MC_CMD_PTP_IN_GET_TIME_FORMAT msgrequest */
  1066. #define MC_CMD_PTP_IN_GET_TIME_FORMAT_LEN 8
  1067. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1068. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1069. /* MC_CMD_PTP_IN_GET_ATTRIBUTES msgrequest */
  1070. #define MC_CMD_PTP_IN_GET_ATTRIBUTES_LEN 8
  1071. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1072. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1073. /* MC_CMD_PTP_IN_GET_TIMESTAMP_CORRECTIONS msgrequest */
  1074. #define MC_CMD_PTP_IN_GET_TIMESTAMP_CORRECTIONS_LEN 8
  1075. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1076. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1077. /* MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE msgrequest */
  1078. #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_LEN 12
  1079. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1080. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1081. /* Event queue to send PTP time events to */
  1082. #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_QUEUE_OFST 8
  1083. /* MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE msgrequest */
  1084. #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_LEN 16
  1085. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1086. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1087. /* Unsubscribe options */
  1088. #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_CONTROL_OFST 8
  1089. /* enum: Unsubscribe a single queue */
  1090. #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_SINGLE 0x0
  1091. /* enum: Unsubscribe all queues */
  1092. #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_ALL 0x1
  1093. /* Event queue ID */
  1094. #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_QUEUE_OFST 12
  1095. /* MC_CMD_PTP_IN_MANFTEST_PPS msgrequest */
  1096. #define MC_CMD_PTP_IN_MANFTEST_PPS_LEN 12
  1097. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  1098. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  1099. /* 1 to enable PPS test mode, 0 to disable and return result. */
  1100. #define MC_CMD_PTP_IN_MANFTEST_PPS_TEST_ENABLE_OFST 8
  1101. /* MC_CMD_PTP_OUT msgresponse */
  1102. #define MC_CMD_PTP_OUT_LEN 0
  1103. /* MC_CMD_PTP_OUT_TRANSMIT msgresponse */
  1104. #define MC_CMD_PTP_OUT_TRANSMIT_LEN 8
  1105. /* Value of seconds timestamp */
  1106. #define MC_CMD_PTP_OUT_TRANSMIT_SECONDS_OFST 0
  1107. /* Timestamp major value */
  1108. #define MC_CMD_PTP_OUT_TRANSMIT_MAJOR_OFST 0
  1109. /* Value of nanoseconds timestamp */
  1110. #define MC_CMD_PTP_OUT_TRANSMIT_NANOSECONDS_OFST 4
  1111. /* Timestamp minor value */
  1112. #define MC_CMD_PTP_OUT_TRANSMIT_MINOR_OFST 4
  1113. /* MC_CMD_PTP_OUT_TIME_EVENT_SUBSCRIBE msgresponse */
  1114. #define MC_CMD_PTP_OUT_TIME_EVENT_SUBSCRIBE_LEN 0
  1115. /* MC_CMD_PTP_OUT_TIME_EVENT_UNSUBSCRIBE msgresponse */
  1116. #define MC_CMD_PTP_OUT_TIME_EVENT_UNSUBSCRIBE_LEN 0
  1117. /* MC_CMD_PTP_OUT_READ_NIC_TIME msgresponse */
  1118. #define MC_CMD_PTP_OUT_READ_NIC_TIME_LEN 8
  1119. /* Value of seconds timestamp */
  1120. #define MC_CMD_PTP_OUT_READ_NIC_TIME_SECONDS_OFST 0
  1121. /* Timestamp major value */
  1122. #define MC_CMD_PTP_OUT_READ_NIC_TIME_MAJOR_OFST 0
  1123. /* Value of nanoseconds timestamp */
  1124. #define MC_CMD_PTP_OUT_READ_NIC_TIME_NANOSECONDS_OFST 4
  1125. /* Timestamp minor value */
  1126. #define MC_CMD_PTP_OUT_READ_NIC_TIME_MINOR_OFST 4
  1127. /* MC_CMD_PTP_OUT_STATUS msgresponse */
  1128. #define MC_CMD_PTP_OUT_STATUS_LEN 64
  1129. /* Frequency of NIC's hardware clock */
  1130. #define MC_CMD_PTP_OUT_STATUS_CLOCK_FREQ_OFST 0
  1131. /* Number of packets transmitted and timestamped */
  1132. #define MC_CMD_PTP_OUT_STATUS_STATS_TX_OFST 4
  1133. /* Number of packets received and timestamped */
  1134. #define MC_CMD_PTP_OUT_STATUS_STATS_RX_OFST 8
  1135. /* Number of packets timestamped by the FPGA */
  1136. #define MC_CMD_PTP_OUT_STATUS_STATS_TS_OFST 12
  1137. /* Number of packets filter matched */
  1138. #define MC_CMD_PTP_OUT_STATUS_STATS_FM_OFST 16
  1139. /* Number of packets not filter matched */
  1140. #define MC_CMD_PTP_OUT_STATUS_STATS_NFM_OFST 20
  1141. /* Number of PPS overflows (noise on input?) */
  1142. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFLOW_OFST 24
  1143. /* Number of PPS bad periods */
  1144. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_BAD_OFST 28
  1145. /* Minimum period of PPS pulse in nanoseconds */
  1146. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MIN_OFST 32
  1147. /* Maximum period of PPS pulse in nanoseconds */
  1148. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MAX_OFST 36
  1149. /* Last period of PPS pulse in nanoseconds */
  1150. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_LAST_OFST 40
  1151. /* Mean period of PPS pulse in nanoseconds */
  1152. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MEAN_OFST 44
  1153. /* Minimum offset of PPS pulse in nanoseconds (signed) */
  1154. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MIN_OFST 48
  1155. /* Maximum offset of PPS pulse in nanoseconds (signed) */
  1156. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MAX_OFST 52
  1157. /* Last offset of PPS pulse in nanoseconds (signed) */
  1158. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_LAST_OFST 56
  1159. /* Mean offset of PPS pulse in nanoseconds (signed) */
  1160. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MEAN_OFST 60
  1161. /* MC_CMD_PTP_OUT_SYNCHRONIZE msgresponse */
  1162. #define MC_CMD_PTP_OUT_SYNCHRONIZE_LENMIN 20
  1163. #define MC_CMD_PTP_OUT_SYNCHRONIZE_LENMAX 240
  1164. #define MC_CMD_PTP_OUT_SYNCHRONIZE_LEN(num) (0+20*(num))
  1165. /* A set of host and NIC times */
  1166. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_OFST 0
  1167. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_LEN 20
  1168. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_MINNUM 1
  1169. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_MAXNUM 12
  1170. /* Host time immediately before NIC's hardware clock read */
  1171. #define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTSTART_OFST 0
  1172. /* Value of seconds timestamp */
  1173. #define MC_CMD_PTP_OUT_SYNCHRONIZE_SECONDS_OFST 4
  1174. /* Timestamp major value */
  1175. #define MC_CMD_PTP_OUT_SYNCHRONIZE_MAJOR_OFST 4
  1176. /* Value of nanoseconds timestamp */
  1177. #define MC_CMD_PTP_OUT_SYNCHRONIZE_NANOSECONDS_OFST 8
  1178. /* Timestamp minor value */
  1179. #define MC_CMD_PTP_OUT_SYNCHRONIZE_MINOR_OFST 8
  1180. /* Host time immediately after NIC's hardware clock read */
  1181. #define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTEND_OFST 12
  1182. /* Number of nanoseconds waited after reading NIC's hardware clock */
  1183. #define MC_CMD_PTP_OUT_SYNCHRONIZE_WAITNS_OFST 16
  1184. /* MC_CMD_PTP_OUT_MANFTEST_BASIC msgresponse */
  1185. #define MC_CMD_PTP_OUT_MANFTEST_BASIC_LEN 8
  1186. /* Results of testing */
  1187. #define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_RESULT_OFST 0
  1188. /* enum: Successful test */
  1189. #define MC_CMD_PTP_MANF_SUCCESS 0x0
  1190. /* enum: FPGA load failed */
  1191. #define MC_CMD_PTP_MANF_FPGA_LOAD 0x1
  1192. /* enum: FPGA version invalid */
  1193. #define MC_CMD_PTP_MANF_FPGA_VERSION 0x2
  1194. /* enum: FPGA registers incorrect */
  1195. #define MC_CMD_PTP_MANF_FPGA_REGISTERS 0x3
  1196. /* enum: Oscillator possibly not working? */
  1197. #define MC_CMD_PTP_MANF_OSCILLATOR 0x4
  1198. /* enum: Timestamps not increasing */
  1199. #define MC_CMD_PTP_MANF_TIMESTAMPS 0x5
  1200. /* enum: Mismatched packet count */
  1201. #define MC_CMD_PTP_MANF_PACKET_COUNT 0x6
  1202. /* enum: Mismatched packet count (Siena filter and FPGA) */
  1203. #define MC_CMD_PTP_MANF_FILTER_COUNT 0x7
  1204. /* enum: Not enough packets to perform timestamp check */
  1205. #define MC_CMD_PTP_MANF_PACKET_ENOUGH 0x8
  1206. /* enum: Timestamp trigger GPIO not working */
  1207. #define MC_CMD_PTP_MANF_GPIO_TRIGGER 0x9
  1208. /* enum: Insufficient PPS events to perform checks */
  1209. #define MC_CMD_PTP_MANF_PPS_ENOUGH 0xa
  1210. /* enum: PPS time event period not sufficiently close to 1s. */
  1211. #define MC_CMD_PTP_MANF_PPS_PERIOD 0xb
  1212. /* enum: PPS time event nS reading not sufficiently close to zero. */
  1213. #define MC_CMD_PTP_MANF_PPS_NS 0xc
  1214. /* enum: PTP peripheral registers incorrect */
  1215. #define MC_CMD_PTP_MANF_REGISTERS 0xd
  1216. /* enum: Failed to read time from PTP peripheral */
  1217. #define MC_CMD_PTP_MANF_CLOCK_READ 0xe
  1218. /* Presence of external oscillator */
  1219. #define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_EXTOSC_OFST 4
  1220. /* MC_CMD_PTP_OUT_MANFTEST_PACKET msgresponse */
  1221. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_LEN 12
  1222. /* Results of testing */
  1223. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_RESULT_OFST 0
  1224. /* Number of packets received by FPGA */
  1225. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FPGACOUNT_OFST 4
  1226. /* Number of packets received by Siena filters */
  1227. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FILTERCOUNT_OFST 8
  1228. /* MC_CMD_PTP_OUT_FPGAREAD msgresponse */
  1229. #define MC_CMD_PTP_OUT_FPGAREAD_LENMIN 1
  1230. #define MC_CMD_PTP_OUT_FPGAREAD_LENMAX 252
  1231. #define MC_CMD_PTP_OUT_FPGAREAD_LEN(num) (0+1*(num))
  1232. #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_OFST 0
  1233. #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_LEN 1
  1234. #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_MINNUM 1
  1235. #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_MAXNUM 252
  1236. /* MC_CMD_PTP_OUT_GET_TIME_FORMAT msgresponse */
  1237. #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_LEN 4
  1238. /* Time format required/used by for this NIC. Applies to all PTP MCDI
  1239. * operations that pass times between the host and firmware. If this operation
  1240. * is not supported (older firmware) a format of seconds and nanoseconds should
  1241. * be assumed.
  1242. */
  1243. #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_FORMAT_OFST 0
  1244. /* enum: Times are in seconds and nanoseconds */
  1245. #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_SECONDS_NANOSECONDS 0x0
  1246. /* enum: Major register has units of 16 second per tick, minor 8 ns per tick */
  1247. #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_16SECONDS_8NANOSECONDS 0x1
  1248. /* enum: Major register has units of seconds, minor 2^-27s per tick */
  1249. #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_SECONDS_27FRACTION 0x2
  1250. /* MC_CMD_PTP_OUT_GET_ATTRIBUTES msgresponse */
  1251. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_LEN 8
  1252. /* Time format required/used by for this NIC. Applies to all PTP MCDI
  1253. * operations that pass times between the host and firmware. If this operation
  1254. * is not supported (older firmware) a format of seconds and nanoseconds should
  1255. * be assumed.
  1256. */
  1257. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_TIME_FORMAT_OFST 0
  1258. /* enum: Times are in seconds and nanoseconds */
  1259. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SECONDS_NANOSECONDS 0x0
  1260. /* enum: Major register has units of 16 second per tick, minor 8 ns per tick */
  1261. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_16SECONDS_8NANOSECONDS 0x1
  1262. /* enum: Major register has units of seconds, minor 2^-27s per tick */
  1263. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SECONDS_27FRACTION 0x2
  1264. /* Minimum acceptable value for a corrected synchronization timeset. When
  1265. * comparing host and NIC clock times, the MC returns a set of samples that
  1266. * contain the host start and end time, the MC time when the host start was
  1267. * detected and the time the MC waited between reading the time and detecting
  1268. * the host end. The corrected sync window is the difference between the host
  1269. * end and start times minus the time that the MC waited for host end.
  1270. */
  1271. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SYNC_WINDOW_MIN_OFST 4
  1272. /* MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS msgresponse */
  1273. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_LEN 16
  1274. /* Uncorrected error on transmit timestamps in NIC clock format */
  1275. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_TRANSMIT_OFST 0
  1276. /* Uncorrected error on receive timestamps in NIC clock format */
  1277. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_RECEIVE_OFST 4
  1278. /* Uncorrected error on PPS output in NIC clock format */
  1279. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_PPS_OUT_OFST 8
  1280. /* Uncorrected error on PPS input in NIC clock format */
  1281. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_PPS_IN_OFST 12
  1282. /* MC_CMD_PTP_OUT_MANFTEST_PPS msgresponse */
  1283. #define MC_CMD_PTP_OUT_MANFTEST_PPS_LEN 4
  1284. /* Results of testing */
  1285. #define MC_CMD_PTP_OUT_MANFTEST_PPS_TEST_RESULT_OFST 0
  1286. /* Enum values, see field(s): */
  1287. /* MC_CMD_PTP_OUT_MANFTEST_BASIC/TEST_RESULT */
  1288. /***********************************/
  1289. /* MC_CMD_CSR_READ32
  1290. * Read 32bit words from the indirect memory map.
  1291. */
  1292. #define MC_CMD_CSR_READ32 0xc
  1293. /* MC_CMD_CSR_READ32_IN msgrequest */
  1294. #define MC_CMD_CSR_READ32_IN_LEN 12
  1295. /* Address */
  1296. #define MC_CMD_CSR_READ32_IN_ADDR_OFST 0
  1297. #define MC_CMD_CSR_READ32_IN_STEP_OFST 4
  1298. #define MC_CMD_CSR_READ32_IN_NUMWORDS_OFST 8
  1299. /* MC_CMD_CSR_READ32_OUT msgresponse */
  1300. #define MC_CMD_CSR_READ32_OUT_LENMIN 4
  1301. #define MC_CMD_CSR_READ32_OUT_LENMAX 252
  1302. #define MC_CMD_CSR_READ32_OUT_LEN(num) (0+4*(num))
  1303. /* The last dword is the status, not a value read */
  1304. #define MC_CMD_CSR_READ32_OUT_BUFFER_OFST 0
  1305. #define MC_CMD_CSR_READ32_OUT_BUFFER_LEN 4
  1306. #define MC_CMD_CSR_READ32_OUT_BUFFER_MINNUM 1
  1307. #define MC_CMD_CSR_READ32_OUT_BUFFER_MAXNUM 63
  1308. /***********************************/
  1309. /* MC_CMD_CSR_WRITE32
  1310. * Write 32bit dwords to the indirect memory map.
  1311. */
  1312. #define MC_CMD_CSR_WRITE32 0xd
  1313. /* MC_CMD_CSR_WRITE32_IN msgrequest */
  1314. #define MC_CMD_CSR_WRITE32_IN_LENMIN 12
  1315. #define MC_CMD_CSR_WRITE32_IN_LENMAX 252
  1316. #define MC_CMD_CSR_WRITE32_IN_LEN(num) (8+4*(num))
  1317. /* Address */
  1318. #define MC_CMD_CSR_WRITE32_IN_ADDR_OFST 0
  1319. #define MC_CMD_CSR_WRITE32_IN_STEP_OFST 4
  1320. #define MC_CMD_CSR_WRITE32_IN_BUFFER_OFST 8
  1321. #define MC_CMD_CSR_WRITE32_IN_BUFFER_LEN 4
  1322. #define MC_CMD_CSR_WRITE32_IN_BUFFER_MINNUM 1
  1323. #define MC_CMD_CSR_WRITE32_IN_BUFFER_MAXNUM 61
  1324. /* MC_CMD_CSR_WRITE32_OUT msgresponse */
  1325. #define MC_CMD_CSR_WRITE32_OUT_LEN 4
  1326. #define MC_CMD_CSR_WRITE32_OUT_STATUS_OFST 0
  1327. /***********************************/
  1328. /* MC_CMD_HP
  1329. * These commands are used for HP related features. They are grouped under one
  1330. * MCDI command to avoid creating too many MCDI commands.
  1331. */
  1332. #define MC_CMD_HP 0x54
  1333. /* MC_CMD_HP_IN msgrequest */
  1334. #define MC_CMD_HP_IN_LEN 16
  1335. /* HP OCSD sub-command. When address is not NULL, request activation of OCSD at
  1336. * the specified address with the specified interval.When address is NULL,
  1337. * INTERVAL is interpreted as a command: 0: stop OCSD / 1: Report OCSD current
  1338. * state / 2: (debug) Show temperature reported by one of the supported
  1339. * sensors.
  1340. */
  1341. #define MC_CMD_HP_IN_SUBCMD_OFST 0
  1342. /* enum: OCSD (Option Card Sensor Data) sub-command. */
  1343. #define MC_CMD_HP_IN_OCSD_SUBCMD 0x0
  1344. /* enum: Last known valid HP sub-command. */
  1345. #define MC_CMD_HP_IN_LAST_SUBCMD 0x0
  1346. /* The address to the array of sensor fields. (Or NULL to use a sub-command.)
  1347. */
  1348. #define MC_CMD_HP_IN_OCSD_ADDR_OFST 4
  1349. #define MC_CMD_HP_IN_OCSD_ADDR_LEN 8
  1350. #define MC_CMD_HP_IN_OCSD_ADDR_LO_OFST 4
  1351. #define MC_CMD_HP_IN_OCSD_ADDR_HI_OFST 8
  1352. /* The requested update interval, in seconds. (Or the sub-command if ADDR is
  1353. * NULL.)
  1354. */
  1355. #define MC_CMD_HP_IN_OCSD_INTERVAL_OFST 12
  1356. /* MC_CMD_HP_OUT msgresponse */
  1357. #define MC_CMD_HP_OUT_LEN 4
  1358. #define MC_CMD_HP_OUT_OCSD_STATUS_OFST 0
  1359. /* enum: OCSD stopped for this card. */
  1360. #define MC_CMD_HP_OUT_OCSD_STOPPED 0x1
  1361. /* enum: OCSD was successfully started with the address provided. */
  1362. #define MC_CMD_HP_OUT_OCSD_STARTED 0x2
  1363. /* enum: OCSD was already started for this card. */
  1364. #define MC_CMD_HP_OUT_OCSD_ALREADY_STARTED 0x3
  1365. /***********************************/
  1366. /* MC_CMD_STACKINFO
  1367. * Get stack information.
  1368. */
  1369. #define MC_CMD_STACKINFO 0xf
  1370. /* MC_CMD_STACKINFO_IN msgrequest */
  1371. #define MC_CMD_STACKINFO_IN_LEN 0
  1372. /* MC_CMD_STACKINFO_OUT msgresponse */
  1373. #define MC_CMD_STACKINFO_OUT_LENMIN 12
  1374. #define MC_CMD_STACKINFO_OUT_LENMAX 252
  1375. #define MC_CMD_STACKINFO_OUT_LEN(num) (0+12*(num))
  1376. /* (thread ptr, stack size, free space) for each thread in system */
  1377. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_OFST 0
  1378. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_LEN 12
  1379. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_MINNUM 1
  1380. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_MAXNUM 21
  1381. /***********************************/
  1382. /* MC_CMD_MDIO_READ
  1383. * MDIO register read.
  1384. */
  1385. #define MC_CMD_MDIO_READ 0x10
  1386. /* MC_CMD_MDIO_READ_IN msgrequest */
  1387. #define MC_CMD_MDIO_READ_IN_LEN 16
  1388. /* Bus number; there are two MDIO buses: one for the internal PHY, and one for
  1389. * external devices.
  1390. */
  1391. #define MC_CMD_MDIO_READ_IN_BUS_OFST 0
  1392. /* enum: Internal. */
  1393. #define MC_CMD_MDIO_BUS_INTERNAL 0x0
  1394. /* enum: External. */
  1395. #define MC_CMD_MDIO_BUS_EXTERNAL 0x1
  1396. /* Port address */
  1397. #define MC_CMD_MDIO_READ_IN_PRTAD_OFST 4
  1398. /* Device Address or clause 22. */
  1399. #define MC_CMD_MDIO_READ_IN_DEVAD_OFST 8
  1400. /* enum: By default all the MCDI MDIO operations perform clause45 mode. If you
  1401. * want to use clause22 then set DEVAD = MC_CMD_MDIO_CLAUSE22.
  1402. */
  1403. #define MC_CMD_MDIO_CLAUSE22 0x20
  1404. /* Address */
  1405. #define MC_CMD_MDIO_READ_IN_ADDR_OFST 12
  1406. /* MC_CMD_MDIO_READ_OUT msgresponse */
  1407. #define MC_CMD_MDIO_READ_OUT_LEN 8
  1408. /* Value */
  1409. #define MC_CMD_MDIO_READ_OUT_VALUE_OFST 0
  1410. /* Status the MDIO commands return the raw status bits from the MDIO block. A
  1411. * "good" transaction should have the DONE bit set and all other bits clear.
  1412. */
  1413. #define MC_CMD_MDIO_READ_OUT_STATUS_OFST 4
  1414. /* enum: Good. */
  1415. #define MC_CMD_MDIO_STATUS_GOOD 0x8
  1416. /***********************************/
  1417. /* MC_CMD_MDIO_WRITE
  1418. * MDIO register write.
  1419. */
  1420. #define MC_CMD_MDIO_WRITE 0x11
  1421. /* MC_CMD_MDIO_WRITE_IN msgrequest */
  1422. #define MC_CMD_MDIO_WRITE_IN_LEN 20
  1423. /* Bus number; there are two MDIO buses: one for the internal PHY, and one for
  1424. * external devices.
  1425. */
  1426. #define MC_CMD_MDIO_WRITE_IN_BUS_OFST 0
  1427. /* enum: Internal. */
  1428. /* MC_CMD_MDIO_BUS_INTERNAL 0x0 */
  1429. /* enum: External. */
  1430. /* MC_CMD_MDIO_BUS_EXTERNAL 0x1 */
  1431. /* Port address */
  1432. #define MC_CMD_MDIO_WRITE_IN_PRTAD_OFST 4
  1433. /* Device Address or clause 22. */
  1434. #define MC_CMD_MDIO_WRITE_IN_DEVAD_OFST 8
  1435. /* enum: By default all the MCDI MDIO operations perform clause45 mode. If you
  1436. * want to use clause22 then set DEVAD = MC_CMD_MDIO_CLAUSE22.
  1437. */
  1438. /* MC_CMD_MDIO_CLAUSE22 0x20 */
  1439. /* Address */
  1440. #define MC_CMD_MDIO_WRITE_IN_ADDR_OFST 12
  1441. /* Value */
  1442. #define MC_CMD_MDIO_WRITE_IN_VALUE_OFST 16
  1443. /* MC_CMD_MDIO_WRITE_OUT msgresponse */
  1444. #define MC_CMD_MDIO_WRITE_OUT_LEN 4
  1445. /* Status; the MDIO commands return the raw status bits from the MDIO block. A
  1446. * "good" transaction should have the DONE bit set and all other bits clear.
  1447. */
  1448. #define MC_CMD_MDIO_WRITE_OUT_STATUS_OFST 0
  1449. /* enum: Good. */
  1450. /* MC_CMD_MDIO_STATUS_GOOD 0x8 */
  1451. /***********************************/
  1452. /* MC_CMD_DBI_WRITE
  1453. * Write DBI register(s).
  1454. */
  1455. #define MC_CMD_DBI_WRITE 0x12
  1456. /* MC_CMD_DBI_WRITE_IN msgrequest */
  1457. #define MC_CMD_DBI_WRITE_IN_LENMIN 12
  1458. #define MC_CMD_DBI_WRITE_IN_LENMAX 252
  1459. #define MC_CMD_DBI_WRITE_IN_LEN(num) (0+12*(num))
  1460. /* Each write op consists of an address (offset 0), byte enable/VF/CS2 (offset
  1461. * 32) and value (offset 64). See MC_CMD_DBIWROP_TYPEDEF.
  1462. */
  1463. #define MC_CMD_DBI_WRITE_IN_DBIWROP_OFST 0
  1464. #define MC_CMD_DBI_WRITE_IN_DBIWROP_LEN 12
  1465. #define MC_CMD_DBI_WRITE_IN_DBIWROP_MINNUM 1
  1466. #define MC_CMD_DBI_WRITE_IN_DBIWROP_MAXNUM 21
  1467. /* MC_CMD_DBI_WRITE_OUT msgresponse */
  1468. #define MC_CMD_DBI_WRITE_OUT_LEN 0
  1469. /* MC_CMD_DBIWROP_TYPEDEF structuredef */
  1470. #define MC_CMD_DBIWROP_TYPEDEF_LEN 12
  1471. #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_OFST 0
  1472. #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_LBN 0
  1473. #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_WIDTH 32
  1474. #define MC_CMD_DBIWROP_TYPEDEF_PARMS_OFST 4
  1475. #define MC_CMD_DBIWROP_TYPEDEF_VF_NUM_LBN 16
  1476. #define MC_CMD_DBIWROP_TYPEDEF_VF_NUM_WIDTH 16
  1477. #define MC_CMD_DBIWROP_TYPEDEF_VF_ACTIVE_LBN 15
  1478. #define MC_CMD_DBIWROP_TYPEDEF_VF_ACTIVE_WIDTH 1
  1479. #define MC_CMD_DBIWROP_TYPEDEF_CS2_LBN 14
  1480. #define MC_CMD_DBIWROP_TYPEDEF_CS2_WIDTH 1
  1481. #define MC_CMD_DBIWROP_TYPEDEF_PARMS_LBN 32
  1482. #define MC_CMD_DBIWROP_TYPEDEF_PARMS_WIDTH 32
  1483. #define MC_CMD_DBIWROP_TYPEDEF_VALUE_OFST 8
  1484. #define MC_CMD_DBIWROP_TYPEDEF_VALUE_LBN 64
  1485. #define MC_CMD_DBIWROP_TYPEDEF_VALUE_WIDTH 32
  1486. /***********************************/
  1487. /* MC_CMD_PORT_READ32
  1488. * Read a 32-bit register from the indirect port register map. The port to
  1489. * access is implied by the Shared memory channel used.
  1490. */
  1491. #define MC_CMD_PORT_READ32 0x14
  1492. /* MC_CMD_PORT_READ32_IN msgrequest */
  1493. #define MC_CMD_PORT_READ32_IN_LEN 4
  1494. /* Address */
  1495. #define MC_CMD_PORT_READ32_IN_ADDR_OFST 0
  1496. /* MC_CMD_PORT_READ32_OUT msgresponse */
  1497. #define MC_CMD_PORT_READ32_OUT_LEN 8
  1498. /* Value */
  1499. #define MC_CMD_PORT_READ32_OUT_VALUE_OFST 0
  1500. /* Status */
  1501. #define MC_CMD_PORT_READ32_OUT_STATUS_OFST 4
  1502. /***********************************/
  1503. /* MC_CMD_PORT_WRITE32
  1504. * Write a 32-bit register to the indirect port register map. The port to
  1505. * access is implied by the Shared memory channel used.
  1506. */
  1507. #define MC_CMD_PORT_WRITE32 0x15
  1508. /* MC_CMD_PORT_WRITE32_IN msgrequest */
  1509. #define MC_CMD_PORT_WRITE32_IN_LEN 8
  1510. /* Address */
  1511. #define MC_CMD_PORT_WRITE32_IN_ADDR_OFST 0
  1512. /* Value */
  1513. #define MC_CMD_PORT_WRITE32_IN_VALUE_OFST 4
  1514. /* MC_CMD_PORT_WRITE32_OUT msgresponse */
  1515. #define MC_CMD_PORT_WRITE32_OUT_LEN 4
  1516. /* Status */
  1517. #define MC_CMD_PORT_WRITE32_OUT_STATUS_OFST 0
  1518. /***********************************/
  1519. /* MC_CMD_PORT_READ128
  1520. * Read a 128-bit register from the indirect port register map. The port to
  1521. * access is implied by the Shared memory channel used.
  1522. */
  1523. #define MC_CMD_PORT_READ128 0x16
  1524. /* MC_CMD_PORT_READ128_IN msgrequest */
  1525. #define MC_CMD_PORT_READ128_IN_LEN 4
  1526. /* Address */
  1527. #define MC_CMD_PORT_READ128_IN_ADDR_OFST 0
  1528. /* MC_CMD_PORT_READ128_OUT msgresponse */
  1529. #define MC_CMD_PORT_READ128_OUT_LEN 20
  1530. /* Value */
  1531. #define MC_CMD_PORT_READ128_OUT_VALUE_OFST 0
  1532. #define MC_CMD_PORT_READ128_OUT_VALUE_LEN 16
  1533. /* Status */
  1534. #define MC_CMD_PORT_READ128_OUT_STATUS_OFST 16
  1535. /***********************************/
  1536. /* MC_CMD_PORT_WRITE128
  1537. * Write a 128-bit register to the indirect port register map. The port to
  1538. * access is implied by the Shared memory channel used.
  1539. */
  1540. #define MC_CMD_PORT_WRITE128 0x17
  1541. /* MC_CMD_PORT_WRITE128_IN msgrequest */
  1542. #define MC_CMD_PORT_WRITE128_IN_LEN 20
  1543. /* Address */
  1544. #define MC_CMD_PORT_WRITE128_IN_ADDR_OFST 0
  1545. /* Value */
  1546. #define MC_CMD_PORT_WRITE128_IN_VALUE_OFST 4
  1547. #define MC_CMD_PORT_WRITE128_IN_VALUE_LEN 16
  1548. /* MC_CMD_PORT_WRITE128_OUT msgresponse */
  1549. #define MC_CMD_PORT_WRITE128_OUT_LEN 4
  1550. /* Status */
  1551. #define MC_CMD_PORT_WRITE128_OUT_STATUS_OFST 0
  1552. /* MC_CMD_CAPABILITIES structuredef */
  1553. #define MC_CMD_CAPABILITIES_LEN 4
  1554. /* Small buf table. */
  1555. #define MC_CMD_CAPABILITIES_SMALL_BUF_TBL_LBN 0
  1556. #define MC_CMD_CAPABILITIES_SMALL_BUF_TBL_WIDTH 1
  1557. /* Turbo mode (for Maranello). */
  1558. #define MC_CMD_CAPABILITIES_TURBO_LBN 1
  1559. #define MC_CMD_CAPABILITIES_TURBO_WIDTH 1
  1560. /* Turbo mode active (for Maranello). */
  1561. #define MC_CMD_CAPABILITIES_TURBO_ACTIVE_LBN 2
  1562. #define MC_CMD_CAPABILITIES_TURBO_ACTIVE_WIDTH 1
  1563. /* PTP offload. */
  1564. #define MC_CMD_CAPABILITIES_PTP_LBN 3
  1565. #define MC_CMD_CAPABILITIES_PTP_WIDTH 1
  1566. /* AOE mode. */
  1567. #define MC_CMD_CAPABILITIES_AOE_LBN 4
  1568. #define MC_CMD_CAPABILITIES_AOE_WIDTH 1
  1569. /* AOE mode active. */
  1570. #define MC_CMD_CAPABILITIES_AOE_ACTIVE_LBN 5
  1571. #define MC_CMD_CAPABILITIES_AOE_ACTIVE_WIDTH 1
  1572. /* AOE mode active. */
  1573. #define MC_CMD_CAPABILITIES_FC_ACTIVE_LBN 6
  1574. #define MC_CMD_CAPABILITIES_FC_ACTIVE_WIDTH 1
  1575. #define MC_CMD_CAPABILITIES_RESERVED_LBN 7
  1576. #define MC_CMD_CAPABILITIES_RESERVED_WIDTH 25
  1577. /***********************************/
  1578. /* MC_CMD_GET_BOARD_CFG
  1579. * Returns the MC firmware configuration structure.
  1580. */
  1581. #define MC_CMD_GET_BOARD_CFG 0x18
  1582. /* MC_CMD_GET_BOARD_CFG_IN msgrequest */
  1583. #define MC_CMD_GET_BOARD_CFG_IN_LEN 0
  1584. /* MC_CMD_GET_BOARD_CFG_OUT msgresponse */
  1585. #define MC_CMD_GET_BOARD_CFG_OUT_LENMIN 96
  1586. #define MC_CMD_GET_BOARD_CFG_OUT_LENMAX 136
  1587. #define MC_CMD_GET_BOARD_CFG_OUT_LEN(num) (72+2*(num))
  1588. #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_TYPE_OFST 0
  1589. #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_NAME_OFST 4
  1590. #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_NAME_LEN 32
  1591. /* See MC_CMD_CAPABILITIES */
  1592. #define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT0_OFST 36
  1593. /* See MC_CMD_CAPABILITIES */
  1594. #define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT1_OFST 40
  1595. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT0_OFST 44
  1596. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT0_LEN 6
  1597. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT1_OFST 50
  1598. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT1_LEN 6
  1599. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT0_OFST 56
  1600. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT1_OFST 60
  1601. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT0_OFST 64
  1602. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT1_OFST 68
  1603. /* This field contains a 16-bit value for each of the types of NVRAM area. The
  1604. * values are defined in the firmware/mc/platform/.c file for a specific board
  1605. * type, but otherwise have no meaning to the MC; they are used by the driver
  1606. * to manage selection of appropriate firmware updates.
  1607. */
  1608. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_OFST 72
  1609. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_LEN 2
  1610. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MINNUM 12
  1611. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MAXNUM 32
  1612. /***********************************/
  1613. /* MC_CMD_DBI_READX
  1614. * Read DBI register(s) -- extended functionality
  1615. */
  1616. #define MC_CMD_DBI_READX 0x19
  1617. /* MC_CMD_DBI_READX_IN msgrequest */
  1618. #define MC_CMD_DBI_READX_IN_LENMIN 8
  1619. #define MC_CMD_DBI_READX_IN_LENMAX 248
  1620. #define MC_CMD_DBI_READX_IN_LEN(num) (0+8*(num))
  1621. /* Each Read op consists of an address (offset 0), VF/CS2) */
  1622. #define MC_CMD_DBI_READX_IN_DBIRDOP_OFST 0
  1623. #define MC_CMD_DBI_READX_IN_DBIRDOP_LEN 8
  1624. #define MC_CMD_DBI_READX_IN_DBIRDOP_LO_OFST 0
  1625. #define MC_CMD_DBI_READX_IN_DBIRDOP_HI_OFST 4
  1626. #define MC_CMD_DBI_READX_IN_DBIRDOP_MINNUM 1
  1627. #define MC_CMD_DBI_READX_IN_DBIRDOP_MAXNUM 31
  1628. /* MC_CMD_DBI_READX_OUT msgresponse */
  1629. #define MC_CMD_DBI_READX_OUT_LENMIN 4
  1630. #define MC_CMD_DBI_READX_OUT_LENMAX 252
  1631. #define MC_CMD_DBI_READX_OUT_LEN(num) (0+4*(num))
  1632. /* Value */
  1633. #define MC_CMD_DBI_READX_OUT_VALUE_OFST 0
  1634. #define MC_CMD_DBI_READX_OUT_VALUE_LEN 4
  1635. #define MC_CMD_DBI_READX_OUT_VALUE_MINNUM 1
  1636. #define MC_CMD_DBI_READX_OUT_VALUE_MAXNUM 63
  1637. /* MC_CMD_DBIRDOP_TYPEDEF structuredef */
  1638. #define MC_CMD_DBIRDOP_TYPEDEF_LEN 8
  1639. #define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_OFST 0
  1640. #define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_LBN 0
  1641. #define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_WIDTH 32
  1642. #define MC_CMD_DBIRDOP_TYPEDEF_PARMS_OFST 4
  1643. #define MC_CMD_DBIRDOP_TYPEDEF_VF_NUM_LBN 16
  1644. #define MC_CMD_DBIRDOP_TYPEDEF_VF_NUM_WIDTH 16
  1645. #define MC_CMD_DBIRDOP_TYPEDEF_VF_ACTIVE_LBN 15
  1646. #define MC_CMD_DBIRDOP_TYPEDEF_VF_ACTIVE_WIDTH 1
  1647. #define MC_CMD_DBIRDOP_TYPEDEF_CS2_LBN 14
  1648. #define MC_CMD_DBIRDOP_TYPEDEF_CS2_WIDTH 1
  1649. #define MC_CMD_DBIRDOP_TYPEDEF_PARMS_LBN 32
  1650. #define MC_CMD_DBIRDOP_TYPEDEF_PARMS_WIDTH 32
  1651. /***********************************/
  1652. /* MC_CMD_SET_RAND_SEED
  1653. * Set the 16byte seed for the MC pseudo-random generator.
  1654. */
  1655. #define MC_CMD_SET_RAND_SEED 0x1a
  1656. /* MC_CMD_SET_RAND_SEED_IN msgrequest */
  1657. #define MC_CMD_SET_RAND_SEED_IN_LEN 16
  1658. /* Seed value. */
  1659. #define MC_CMD_SET_RAND_SEED_IN_SEED_OFST 0
  1660. #define MC_CMD_SET_RAND_SEED_IN_SEED_LEN 16
  1661. /* MC_CMD_SET_RAND_SEED_OUT msgresponse */
  1662. #define MC_CMD_SET_RAND_SEED_OUT_LEN 0
  1663. /***********************************/
  1664. /* MC_CMD_LTSSM_HIST
  1665. * Retrieve the history of the LTSSM, if the build supports it.
  1666. */
  1667. #define MC_CMD_LTSSM_HIST 0x1b
  1668. /* MC_CMD_LTSSM_HIST_IN msgrequest */
  1669. #define MC_CMD_LTSSM_HIST_IN_LEN 0
  1670. /* MC_CMD_LTSSM_HIST_OUT msgresponse */
  1671. #define MC_CMD_LTSSM_HIST_OUT_LENMIN 0
  1672. #define MC_CMD_LTSSM_HIST_OUT_LENMAX 252
  1673. #define MC_CMD_LTSSM_HIST_OUT_LEN(num) (0+4*(num))
  1674. /* variable number of LTSSM values, as bytes. The history is read-to-clear. */
  1675. #define MC_CMD_LTSSM_HIST_OUT_DATA_OFST 0
  1676. #define MC_CMD_LTSSM_HIST_OUT_DATA_LEN 4
  1677. #define MC_CMD_LTSSM_HIST_OUT_DATA_MINNUM 0
  1678. #define MC_CMD_LTSSM_HIST_OUT_DATA_MAXNUM 63
  1679. /***********************************/
  1680. /* MC_CMD_DRV_ATTACH
  1681. * Inform MCPU that this port is managed on the host (i.e. driver active). For
  1682. * Huntington, also request the preferred datapath firmware to use if possible
  1683. * (it may not be possible for this request to be fulfilled; the driver must
  1684. * issue a subsequent MC_CMD_GET_CAPABILITIES command to determine which
  1685. * features are actually available). The FIRMWARE_ID field is ignored by older
  1686. * platforms.
  1687. */
  1688. #define MC_CMD_DRV_ATTACH 0x1c
  1689. /* MC_CMD_DRV_ATTACH_IN msgrequest */
  1690. #define MC_CMD_DRV_ATTACH_IN_LEN 12
  1691. /* new state (0=detached, 1=attached) to set if UPDATE=1 */
  1692. #define MC_CMD_DRV_ATTACH_IN_NEW_STATE_OFST 0
  1693. /* 1 to set new state, or 0 to just report the existing state */
  1694. #define MC_CMD_DRV_ATTACH_IN_UPDATE_OFST 4
  1695. /* preferred datapath firmware (for Huntington; ignored for Siena) */
  1696. #define MC_CMD_DRV_ATTACH_IN_FIRMWARE_ID_OFST 8
  1697. /* enum: Prefer to use full featured firmware */
  1698. #define MC_CMD_FW_FULL_FEATURED 0x0
  1699. /* enum: Prefer to use firmware with fewer features but lower latency */
  1700. #define MC_CMD_FW_LOW_LATENCY 0x1
  1701. /* MC_CMD_DRV_ATTACH_OUT msgresponse */
  1702. #define MC_CMD_DRV_ATTACH_OUT_LEN 4
  1703. /* previous or existing state (0=detached, 1=attached) */
  1704. #define MC_CMD_DRV_ATTACH_OUT_OLD_STATE_OFST 0
  1705. /* MC_CMD_DRV_ATTACH_EXT_OUT msgresponse */
  1706. #define MC_CMD_DRV_ATTACH_EXT_OUT_LEN 8
  1707. /* previous or existing state (0=detached, 1=attached) */
  1708. #define MC_CMD_DRV_ATTACH_EXT_OUT_OLD_STATE_OFST 0
  1709. /* Flags associated with this function */
  1710. #define MC_CMD_DRV_ATTACH_EXT_OUT_FUNC_FLAGS_OFST 4
  1711. /* enum: Labels the lowest-numbered function visible to the OS */
  1712. #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_PRIMARY 0x0
  1713. /* enum: The function can control the link state of the physical port it is
  1714. * bound to.
  1715. */
  1716. #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_LINKCTRL 0x1
  1717. /* enum: The function can perform privileged operations */
  1718. #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_TRUSTED 0x2
  1719. /***********************************/
  1720. /* MC_CMD_SHMUART
  1721. * Route UART output to circular buffer in shared memory instead.
  1722. */
  1723. #define MC_CMD_SHMUART 0x1f
  1724. /* MC_CMD_SHMUART_IN msgrequest */
  1725. #define MC_CMD_SHMUART_IN_LEN 4
  1726. /* ??? */
  1727. #define MC_CMD_SHMUART_IN_FLAG_OFST 0
  1728. /* MC_CMD_SHMUART_OUT msgresponse */
  1729. #define MC_CMD_SHMUART_OUT_LEN 0
  1730. /***********************************/
  1731. /* MC_CMD_PORT_RESET
  1732. * Generic per-port reset. There is no equivalent for per-board reset. Locks
  1733. * required: None; Return code: 0, ETIME. NOTE: This command is deprecated -
  1734. * use MC_CMD_ENTITY_RESET instead.
  1735. */
  1736. #define MC_CMD_PORT_RESET 0x20
  1737. /* MC_CMD_PORT_RESET_IN msgrequest */
  1738. #define MC_CMD_PORT_RESET_IN_LEN 0
  1739. /* MC_CMD_PORT_RESET_OUT msgresponse */
  1740. #define MC_CMD_PORT_RESET_OUT_LEN 0
  1741. /***********************************/
  1742. /* MC_CMD_ENTITY_RESET
  1743. * Generic per-resource reset. There is no equivalent for per-board reset.
  1744. * Locks required: None; Return code: 0, ETIME. NOTE: This command is an
  1745. * extended version of the deprecated MC_CMD_PORT_RESET with added fields.
  1746. */
  1747. #define MC_CMD_ENTITY_RESET 0x20
  1748. /* MC_CMD_ENTITY_RESET_IN msgrequest */
  1749. #define MC_CMD_ENTITY_RESET_IN_LEN 4
  1750. /* Optional flags field. Omitting this will perform a "legacy" reset action
  1751. * (TBD).
  1752. */
  1753. #define MC_CMD_ENTITY_RESET_IN_FLAG_OFST 0
  1754. #define MC_CMD_ENTITY_RESET_IN_FUNCTION_RESOURCE_RESET_LBN 0
  1755. #define MC_CMD_ENTITY_RESET_IN_FUNCTION_RESOURCE_RESET_WIDTH 1
  1756. /* MC_CMD_ENTITY_RESET_OUT msgresponse */
  1757. #define MC_CMD_ENTITY_RESET_OUT_LEN 0
  1758. /***********************************/
  1759. /* MC_CMD_PCIE_CREDITS
  1760. * Read instantaneous and minimum flow control thresholds.
  1761. */
  1762. #define MC_CMD_PCIE_CREDITS 0x21
  1763. /* MC_CMD_PCIE_CREDITS_IN msgrequest */
  1764. #define MC_CMD_PCIE_CREDITS_IN_LEN 8
  1765. /* poll period. 0 is disabled */
  1766. #define MC_CMD_PCIE_CREDITS_IN_POLL_PERIOD_OFST 0
  1767. /* wipe statistics */
  1768. #define MC_CMD_PCIE_CREDITS_IN_WIPE_OFST 4
  1769. /* MC_CMD_PCIE_CREDITS_OUT msgresponse */
  1770. #define MC_CMD_PCIE_CREDITS_OUT_LEN 16
  1771. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_HDR_OFST 0
  1772. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_HDR_LEN 2
  1773. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_DATA_OFST 2
  1774. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_DATA_LEN 2
  1775. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_HDR_OFST 4
  1776. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_HDR_LEN 2
  1777. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_DATA_OFST 6
  1778. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_DATA_LEN 2
  1779. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_HDR_OFST 8
  1780. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_HDR_LEN 2
  1781. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_DATA_OFST 10
  1782. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_DATA_LEN 2
  1783. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_HDR_OFST 12
  1784. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_HDR_LEN 2
  1785. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_DATA_OFST 14
  1786. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_DATA_LEN 2
  1787. /***********************************/
  1788. /* MC_CMD_RXD_MONITOR
  1789. * Get histogram of RX queue fill level.
  1790. */
  1791. #define MC_CMD_RXD_MONITOR 0x22
  1792. /* MC_CMD_RXD_MONITOR_IN msgrequest */
  1793. #define MC_CMD_RXD_MONITOR_IN_LEN 12
  1794. #define MC_CMD_RXD_MONITOR_IN_QID_OFST 0
  1795. #define MC_CMD_RXD_MONITOR_IN_POLL_PERIOD_OFST 4
  1796. #define MC_CMD_RXD_MONITOR_IN_WIPE_OFST 8
  1797. /* MC_CMD_RXD_MONITOR_OUT msgresponse */
  1798. #define MC_CMD_RXD_MONITOR_OUT_LEN 80
  1799. #define MC_CMD_RXD_MONITOR_OUT_QID_OFST 0
  1800. #define MC_CMD_RXD_MONITOR_OUT_RING_FILL_OFST 4
  1801. #define MC_CMD_RXD_MONITOR_OUT_CACHE_FILL_OFST 8
  1802. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_1_OFST 12
  1803. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_2_OFST 16
  1804. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_4_OFST 20
  1805. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_8_OFST 24
  1806. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_16_OFST 28
  1807. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_32_OFST 32
  1808. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_64_OFST 36
  1809. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_128_OFST 40
  1810. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_256_OFST 44
  1811. #define MC_CMD_RXD_MONITOR_OUT_RING_GE_256_OFST 48
  1812. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_1_OFST 52
  1813. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_2_OFST 56
  1814. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_4_OFST 60
  1815. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_8_OFST 64
  1816. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_16_OFST 68
  1817. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_32_OFST 72
  1818. #define MC_CMD_RXD_MONITOR_OUT_CACHE_GE_32_OFST 76
  1819. /***********************************/
  1820. /* MC_CMD_PUTS
  1821. * Copy the given ASCII string out onto UART and/or out of the network port.
  1822. */
  1823. #define MC_CMD_PUTS 0x23
  1824. /* MC_CMD_PUTS_IN msgrequest */
  1825. #define MC_CMD_PUTS_IN_LENMIN 13
  1826. #define MC_CMD_PUTS_IN_LENMAX 252
  1827. #define MC_CMD_PUTS_IN_LEN(num) (12+1*(num))
  1828. #define MC_CMD_PUTS_IN_DEST_OFST 0
  1829. #define MC_CMD_PUTS_IN_UART_LBN 0
  1830. #define MC_CMD_PUTS_IN_UART_WIDTH 1
  1831. #define MC_CMD_PUTS_IN_PORT_LBN 1
  1832. #define MC_CMD_PUTS_IN_PORT_WIDTH 1
  1833. #define MC_CMD_PUTS_IN_DHOST_OFST 4
  1834. #define MC_CMD_PUTS_IN_DHOST_LEN 6
  1835. #define MC_CMD_PUTS_IN_STRING_OFST 12
  1836. #define MC_CMD_PUTS_IN_STRING_LEN 1
  1837. #define MC_CMD_PUTS_IN_STRING_MINNUM 1
  1838. #define MC_CMD_PUTS_IN_STRING_MAXNUM 240
  1839. /* MC_CMD_PUTS_OUT msgresponse */
  1840. #define MC_CMD_PUTS_OUT_LEN 0
  1841. /***********************************/
  1842. /* MC_CMD_GET_PHY_CFG
  1843. * Report PHY configuration. This guarantees to succeed even if the PHY is in a
  1844. * 'zombie' state. Locks required: None
  1845. */
  1846. #define MC_CMD_GET_PHY_CFG 0x24
  1847. /* MC_CMD_GET_PHY_CFG_IN msgrequest */
  1848. #define MC_CMD_GET_PHY_CFG_IN_LEN 0
  1849. /* MC_CMD_GET_PHY_CFG_OUT msgresponse */
  1850. #define MC_CMD_GET_PHY_CFG_OUT_LEN 72
  1851. /* flags */
  1852. #define MC_CMD_GET_PHY_CFG_OUT_FLAGS_OFST 0
  1853. #define MC_CMD_GET_PHY_CFG_OUT_PRESENT_LBN 0
  1854. #define MC_CMD_GET_PHY_CFG_OUT_PRESENT_WIDTH 1
  1855. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_SHORT_LBN 1
  1856. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_SHORT_WIDTH 1
  1857. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_LONG_LBN 2
  1858. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_LONG_WIDTH 1
  1859. #define MC_CMD_GET_PHY_CFG_OUT_LOWPOWER_LBN 3
  1860. #define MC_CMD_GET_PHY_CFG_OUT_LOWPOWER_WIDTH 1
  1861. #define MC_CMD_GET_PHY_CFG_OUT_POWEROFF_LBN 4
  1862. #define MC_CMD_GET_PHY_CFG_OUT_POWEROFF_WIDTH 1
  1863. #define MC_CMD_GET_PHY_CFG_OUT_TXDIS_LBN 5
  1864. #define MC_CMD_GET_PHY_CFG_OUT_TXDIS_WIDTH 1
  1865. #define MC_CMD_GET_PHY_CFG_OUT_BIST_LBN 6
  1866. #define MC_CMD_GET_PHY_CFG_OUT_BIST_WIDTH 1
  1867. /* ?? */
  1868. #define MC_CMD_GET_PHY_CFG_OUT_TYPE_OFST 4
  1869. /* Bitmask of supported capabilities */
  1870. #define MC_CMD_GET_PHY_CFG_OUT_SUPPORTED_CAP_OFST 8
  1871. #define MC_CMD_PHY_CAP_10HDX_LBN 1
  1872. #define MC_CMD_PHY_CAP_10HDX_WIDTH 1
  1873. #define MC_CMD_PHY_CAP_10FDX_LBN 2
  1874. #define MC_CMD_PHY_CAP_10FDX_WIDTH 1
  1875. #define MC_CMD_PHY_CAP_100HDX_LBN 3
  1876. #define MC_CMD_PHY_CAP_100HDX_WIDTH 1
  1877. #define MC_CMD_PHY_CAP_100FDX_LBN 4
  1878. #define MC_CMD_PHY_CAP_100FDX_WIDTH 1
  1879. #define MC_CMD_PHY_CAP_1000HDX_LBN 5
  1880. #define MC_CMD_PHY_CAP_1000HDX_WIDTH 1
  1881. #define MC_CMD_PHY_CAP_1000FDX_LBN 6
  1882. #define MC_CMD_PHY_CAP_1000FDX_WIDTH 1
  1883. #define MC_CMD_PHY_CAP_10000FDX_LBN 7
  1884. #define MC_CMD_PHY_CAP_10000FDX_WIDTH 1
  1885. #define MC_CMD_PHY_CAP_PAUSE_LBN 8
  1886. #define MC_CMD_PHY_CAP_PAUSE_WIDTH 1
  1887. #define MC_CMD_PHY_CAP_ASYM_LBN 9
  1888. #define MC_CMD_PHY_CAP_ASYM_WIDTH 1
  1889. #define MC_CMD_PHY_CAP_AN_LBN 10
  1890. #define MC_CMD_PHY_CAP_AN_WIDTH 1
  1891. #define MC_CMD_PHY_CAP_40000FDX_LBN 11
  1892. #define MC_CMD_PHY_CAP_40000FDX_WIDTH 1
  1893. #define MC_CMD_PHY_CAP_DDM_LBN 12
  1894. #define MC_CMD_PHY_CAP_DDM_WIDTH 1
  1895. /* ?? */
  1896. #define MC_CMD_GET_PHY_CFG_OUT_CHANNEL_OFST 12
  1897. /* ?? */
  1898. #define MC_CMD_GET_PHY_CFG_OUT_PRT_OFST 16
  1899. /* ?? */
  1900. #define MC_CMD_GET_PHY_CFG_OUT_STATS_MASK_OFST 20
  1901. /* ?? */
  1902. #define MC_CMD_GET_PHY_CFG_OUT_NAME_OFST 24
  1903. #define MC_CMD_GET_PHY_CFG_OUT_NAME_LEN 20
  1904. /* ?? */
  1905. #define MC_CMD_GET_PHY_CFG_OUT_MEDIA_TYPE_OFST 44
  1906. /* enum: Xaui. */
  1907. #define MC_CMD_MEDIA_XAUI 0x1
  1908. /* enum: CX4. */
  1909. #define MC_CMD_MEDIA_CX4 0x2
  1910. /* enum: KX4. */
  1911. #define MC_CMD_MEDIA_KX4 0x3
  1912. /* enum: XFP Far. */
  1913. #define MC_CMD_MEDIA_XFP 0x4
  1914. /* enum: SFP+. */
  1915. #define MC_CMD_MEDIA_SFP_PLUS 0x5
  1916. /* enum: 10GBaseT. */
  1917. #define MC_CMD_MEDIA_BASE_T 0x6
  1918. /* enum: QSFP+. */
  1919. #define MC_CMD_MEDIA_QSFP_PLUS 0x7
  1920. #define MC_CMD_GET_PHY_CFG_OUT_MMD_MASK_OFST 48
  1921. /* enum: Native clause 22 */
  1922. #define MC_CMD_MMD_CLAUSE22 0x0
  1923. #define MC_CMD_MMD_CLAUSE45_PMAPMD 0x1 /* enum */
  1924. #define MC_CMD_MMD_CLAUSE45_WIS 0x2 /* enum */
  1925. #define MC_CMD_MMD_CLAUSE45_PCS 0x3 /* enum */
  1926. #define MC_CMD_MMD_CLAUSE45_PHYXS 0x4 /* enum */
  1927. #define MC_CMD_MMD_CLAUSE45_DTEXS 0x5 /* enum */
  1928. #define MC_CMD_MMD_CLAUSE45_TC 0x6 /* enum */
  1929. #define MC_CMD_MMD_CLAUSE45_AN 0x7 /* enum */
  1930. /* enum: Clause22 proxied over clause45 by PHY. */
  1931. #define MC_CMD_MMD_CLAUSE45_C22EXT 0x1d
  1932. #define MC_CMD_MMD_CLAUSE45_VEND1 0x1e /* enum */
  1933. #define MC_CMD_MMD_CLAUSE45_VEND2 0x1f /* enum */
  1934. #define MC_CMD_GET_PHY_CFG_OUT_REVISION_OFST 52
  1935. #define MC_CMD_GET_PHY_CFG_OUT_REVISION_LEN 20
  1936. /***********************************/
  1937. /* MC_CMD_START_BIST
  1938. * Start a BIST test on the PHY. Locks required: PHY_LOCK if doing a PHY BIST
  1939. * Return code: 0, EINVAL, EACCES (if PHY_LOCK is not held)
  1940. */
  1941. #define MC_CMD_START_BIST 0x25
  1942. /* MC_CMD_START_BIST_IN msgrequest */
  1943. #define MC_CMD_START_BIST_IN_LEN 4
  1944. /* Type of test. */
  1945. #define MC_CMD_START_BIST_IN_TYPE_OFST 0
  1946. /* enum: Run the PHY's short cable BIST. */
  1947. #define MC_CMD_PHY_BIST_CABLE_SHORT 0x1
  1948. /* enum: Run the PHY's long cable BIST. */
  1949. #define MC_CMD_PHY_BIST_CABLE_LONG 0x2
  1950. /* enum: Run BIST on the currently selected BPX Serdes (XAUI or XFI) . */
  1951. #define MC_CMD_BPX_SERDES_BIST 0x3
  1952. /* enum: Run the MC loopback tests. */
  1953. #define MC_CMD_MC_LOOPBACK_BIST 0x4
  1954. /* enum: Run the PHY's standard BIST. */
  1955. #define MC_CMD_PHY_BIST 0x5
  1956. /* enum: Run MC RAM test. */
  1957. #define MC_CMD_MC_MEM_BIST 0x6
  1958. /* enum: Run Port RAM test. */
  1959. #define MC_CMD_PORT_MEM_BIST 0x7
  1960. /* enum: Run register test. */
  1961. #define MC_CMD_REG_BIST 0x8
  1962. /* MC_CMD_START_BIST_OUT msgresponse */
  1963. #define MC_CMD_START_BIST_OUT_LEN 0
  1964. /***********************************/
  1965. /* MC_CMD_POLL_BIST
  1966. * Poll for BIST completion. Returns a single status code, and optionally some
  1967. * PHY specific bist output. The driver should only consume the BIST output
  1968. * after validating OUTLEN and MC_CMD_GET_PHY_CFG.TYPE. If a driver can't
  1969. * successfully parse the BIST output, it should still respect the pass/Fail in
  1970. * OUT.RESULT. Locks required: PHY_LOCK if doing a PHY BIST. Return code: 0,
  1971. * EACCES (if PHY_LOCK is not held).
  1972. */
  1973. #define MC_CMD_POLL_BIST 0x26
  1974. /* MC_CMD_POLL_BIST_IN msgrequest */
  1975. #define MC_CMD_POLL_BIST_IN_LEN 0
  1976. /* MC_CMD_POLL_BIST_OUT msgresponse */
  1977. #define MC_CMD_POLL_BIST_OUT_LEN 8
  1978. /* result */
  1979. #define MC_CMD_POLL_BIST_OUT_RESULT_OFST 0
  1980. /* enum: Running. */
  1981. #define MC_CMD_POLL_BIST_RUNNING 0x1
  1982. /* enum: Passed. */
  1983. #define MC_CMD_POLL_BIST_PASSED 0x2
  1984. /* enum: Failed. */
  1985. #define MC_CMD_POLL_BIST_FAILED 0x3
  1986. /* enum: Timed-out. */
  1987. #define MC_CMD_POLL_BIST_TIMEOUT 0x4
  1988. #define MC_CMD_POLL_BIST_OUT_PRIVATE_OFST 4
  1989. /* MC_CMD_POLL_BIST_OUT_SFT9001 msgresponse */
  1990. #define MC_CMD_POLL_BIST_OUT_SFT9001_LEN 36
  1991. /* result */
  1992. /* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */
  1993. /* Enum values, see field(s): */
  1994. /* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */
  1995. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_A_OFST 4
  1996. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_B_OFST 8
  1997. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_C_OFST 12
  1998. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_D_OFST 16
  1999. /* Status of each channel A */
  2000. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_A_OFST 20
  2001. /* enum: Ok. */
  2002. #define MC_CMD_POLL_BIST_SFT9001_PAIR_OK 0x1
  2003. /* enum: Open. */
  2004. #define MC_CMD_POLL_BIST_SFT9001_PAIR_OPEN 0x2
  2005. /* enum: Intra-pair short. */
  2006. #define MC_CMD_POLL_BIST_SFT9001_INTRA_PAIR_SHORT 0x3
  2007. /* enum: Inter-pair short. */
  2008. #define MC_CMD_POLL_BIST_SFT9001_INTER_PAIR_SHORT 0x4
  2009. /* enum: Busy. */
  2010. #define MC_CMD_POLL_BIST_SFT9001_PAIR_BUSY 0x9
  2011. /* Status of each channel B */
  2012. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_B_OFST 24
  2013. /* Enum values, see field(s): */
  2014. /* CABLE_STATUS_A */
  2015. /* Status of each channel C */
  2016. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_C_OFST 28
  2017. /* Enum values, see field(s): */
  2018. /* CABLE_STATUS_A */
  2019. /* Status of each channel D */
  2020. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_D_OFST 32
  2021. /* Enum values, see field(s): */
  2022. /* CABLE_STATUS_A */
  2023. /* MC_CMD_POLL_BIST_OUT_MRSFP msgresponse */
  2024. #define MC_CMD_POLL_BIST_OUT_MRSFP_LEN 8
  2025. /* result */
  2026. /* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */
  2027. /* Enum values, see field(s): */
  2028. /* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */
  2029. #define MC_CMD_POLL_BIST_OUT_MRSFP_TEST_OFST 4
  2030. /* enum: Complete. */
  2031. #define MC_CMD_POLL_BIST_MRSFP_TEST_COMPLETE 0x0
  2032. /* enum: Bus switch off I2C write. */
  2033. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_WRITE 0x1
  2034. /* enum: Bus switch off I2C no access IO exp. */
  2035. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_NO_ACCESS_IO_EXP 0x2
  2036. /* enum: Bus switch off I2C no access module. */
  2037. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_NO_ACCESS_MODULE 0x3
  2038. /* enum: IO exp I2C configure. */
  2039. #define MC_CMD_POLL_BIST_MRSFP_TEST_IO_EXP_I2C_CONFIGURE 0x4
  2040. /* enum: Bus switch I2C no cross talk. */
  2041. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_I2C_NO_CROSSTALK 0x5
  2042. /* enum: Module presence. */
  2043. #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_PRESENCE 0x6
  2044. /* enum: Module ID I2C access. */
  2045. #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_ID_I2C_ACCESS 0x7
  2046. /* enum: Module ID sane value. */
  2047. #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_ID_SANE_VALUE 0x8
  2048. /* MC_CMD_POLL_BIST_OUT_MEM msgresponse */
  2049. #define MC_CMD_POLL_BIST_OUT_MEM_LEN 36
  2050. /* result */
  2051. /* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */
  2052. /* Enum values, see field(s): */
  2053. /* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */
  2054. #define MC_CMD_POLL_BIST_OUT_MEM_TEST_OFST 4
  2055. /* enum: Test has completed. */
  2056. #define MC_CMD_POLL_BIST_MEM_COMPLETE 0x0
  2057. /* enum: RAM test - walk ones. */
  2058. #define MC_CMD_POLL_BIST_MEM_MEM_WALK_ONES 0x1
  2059. /* enum: RAM test - walk zeros. */
  2060. #define MC_CMD_POLL_BIST_MEM_MEM_WALK_ZEROS 0x2
  2061. /* enum: RAM test - walking inversions zeros/ones. */
  2062. #define MC_CMD_POLL_BIST_MEM_MEM_INV_ZERO_ONE 0x3
  2063. /* enum: RAM test - walking inversions checkerboard. */
  2064. #define MC_CMD_POLL_BIST_MEM_MEM_INV_CHKBOARD 0x4
  2065. /* enum: Register test - set / clear individual bits. */
  2066. #define MC_CMD_POLL_BIST_MEM_REG 0x5
  2067. /* enum: ECC error detected. */
  2068. #define MC_CMD_POLL_BIST_MEM_ECC 0x6
  2069. /* Failure address, only valid if result is POLL_BIST_FAILED */
  2070. #define MC_CMD_POLL_BIST_OUT_MEM_ADDR_OFST 8
  2071. /* Bus or address space to which the failure address corresponds */
  2072. #define MC_CMD_POLL_BIST_OUT_MEM_BUS_OFST 12
  2073. /* enum: MC MIPS bus. */
  2074. #define MC_CMD_POLL_BIST_MEM_BUS_MC 0x0
  2075. /* enum: CSR IREG bus. */
  2076. #define MC_CMD_POLL_BIST_MEM_BUS_CSR 0x1
  2077. /* enum: RX DPCPU bus. */
  2078. #define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_RX 0x2
  2079. /* enum: TX0 DPCPU bus. */
  2080. #define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_TX0 0x3
  2081. /* enum: TX1 DPCPU bus. */
  2082. #define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_TX1 0x4
  2083. /* enum: RX DICPU bus. */
  2084. #define MC_CMD_POLL_BIST_MEM_BUS_DICPU_RX 0x5
  2085. /* enum: TX DICPU bus. */
  2086. #define MC_CMD_POLL_BIST_MEM_BUS_DICPU_TX 0x6
  2087. /* Pattern written to RAM / register */
  2088. #define MC_CMD_POLL_BIST_OUT_MEM_EXPECT_OFST 16
  2089. /* Actual value read from RAM / register */
  2090. #define MC_CMD_POLL_BIST_OUT_MEM_ACTUAL_OFST 20
  2091. /* ECC error mask */
  2092. #define MC_CMD_POLL_BIST_OUT_MEM_ECC_OFST 24
  2093. /* ECC parity error mask */
  2094. #define MC_CMD_POLL_BIST_OUT_MEM_ECC_PARITY_OFST 28
  2095. /* ECC fatal error mask */
  2096. #define MC_CMD_POLL_BIST_OUT_MEM_ECC_FATAL_OFST 32
  2097. /***********************************/
  2098. /* MC_CMD_FLUSH_RX_QUEUES
  2099. * Flush receive queue(s). If SRIOV is enabled (via MC_CMD_SRIOV), then RXQ
  2100. * flushes should be initiated via this MCDI operation, rather than via
  2101. * directly writing FLUSH_CMD.
  2102. *
  2103. * The flush is completed (either done/fail) asynchronously (after this command
  2104. * returns). The driver must still wait for flush done/failure events as usual.
  2105. */
  2106. #define MC_CMD_FLUSH_RX_QUEUES 0x27
  2107. /* MC_CMD_FLUSH_RX_QUEUES_IN msgrequest */
  2108. #define MC_CMD_FLUSH_RX_QUEUES_IN_LENMIN 4
  2109. #define MC_CMD_FLUSH_RX_QUEUES_IN_LENMAX 252
  2110. #define MC_CMD_FLUSH_RX_QUEUES_IN_LEN(num) (0+4*(num))
  2111. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_OFST 0
  2112. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_LEN 4
  2113. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_MINNUM 1
  2114. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_MAXNUM 63
  2115. /* MC_CMD_FLUSH_RX_QUEUES_OUT msgresponse */
  2116. #define MC_CMD_FLUSH_RX_QUEUES_OUT_LEN 0
  2117. /***********************************/
  2118. /* MC_CMD_GET_LOOPBACK_MODES
  2119. * Returns a bitmask of loopback modes available at each speed.
  2120. */
  2121. #define MC_CMD_GET_LOOPBACK_MODES 0x28
  2122. /* MC_CMD_GET_LOOPBACK_MODES_IN msgrequest */
  2123. #define MC_CMD_GET_LOOPBACK_MODES_IN_LEN 0
  2124. /* MC_CMD_GET_LOOPBACK_MODES_OUT msgresponse */
  2125. #define MC_CMD_GET_LOOPBACK_MODES_OUT_LEN 40
  2126. /* Supported loopbacks. */
  2127. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_OFST 0
  2128. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LEN 8
  2129. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LO_OFST 0
  2130. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_HI_OFST 4
  2131. /* enum: None. */
  2132. #define MC_CMD_LOOPBACK_NONE 0x0
  2133. /* enum: Data. */
  2134. #define MC_CMD_LOOPBACK_DATA 0x1
  2135. /* enum: GMAC. */
  2136. #define MC_CMD_LOOPBACK_GMAC 0x2
  2137. /* enum: XGMII. */
  2138. #define MC_CMD_LOOPBACK_XGMII 0x3
  2139. /* enum: XGXS. */
  2140. #define MC_CMD_LOOPBACK_XGXS 0x4
  2141. /* enum: XAUI. */
  2142. #define MC_CMD_LOOPBACK_XAUI 0x5
  2143. /* enum: GMII. */
  2144. #define MC_CMD_LOOPBACK_GMII 0x6
  2145. /* enum: SGMII. */
  2146. #define MC_CMD_LOOPBACK_SGMII 0x7
  2147. /* enum: XGBR. */
  2148. #define MC_CMD_LOOPBACK_XGBR 0x8
  2149. /* enum: XFI. */
  2150. #define MC_CMD_LOOPBACK_XFI 0x9
  2151. /* enum: XAUI Far. */
  2152. #define MC_CMD_LOOPBACK_XAUI_FAR 0xa
  2153. /* enum: GMII Far. */
  2154. #define MC_CMD_LOOPBACK_GMII_FAR 0xb
  2155. /* enum: SGMII Far. */
  2156. #define MC_CMD_LOOPBACK_SGMII_FAR 0xc
  2157. /* enum: XFI Far. */
  2158. #define MC_CMD_LOOPBACK_XFI_FAR 0xd
  2159. /* enum: GPhy. */
  2160. #define MC_CMD_LOOPBACK_GPHY 0xe
  2161. /* enum: PhyXS. */
  2162. #define MC_CMD_LOOPBACK_PHYXS 0xf
  2163. /* enum: PCS. */
  2164. #define MC_CMD_LOOPBACK_PCS 0x10
  2165. /* enum: PMA-PMD. */
  2166. #define MC_CMD_LOOPBACK_PMAPMD 0x11
  2167. /* enum: Cross-Port. */
  2168. #define MC_CMD_LOOPBACK_XPORT 0x12
  2169. /* enum: XGMII-Wireside. */
  2170. #define MC_CMD_LOOPBACK_XGMII_WS 0x13
  2171. /* enum: XAUI Wireside. */
  2172. #define MC_CMD_LOOPBACK_XAUI_WS 0x14
  2173. /* enum: XAUI Wireside Far. */
  2174. #define MC_CMD_LOOPBACK_XAUI_WS_FAR 0x15
  2175. /* enum: XAUI Wireside near. */
  2176. #define MC_CMD_LOOPBACK_XAUI_WS_NEAR 0x16
  2177. /* enum: GMII Wireside. */
  2178. #define MC_CMD_LOOPBACK_GMII_WS 0x17
  2179. /* enum: XFI Wireside. */
  2180. #define MC_CMD_LOOPBACK_XFI_WS 0x18
  2181. /* enum: XFI Wireside Far. */
  2182. #define MC_CMD_LOOPBACK_XFI_WS_FAR 0x19
  2183. /* enum: PhyXS Wireside. */
  2184. #define MC_CMD_LOOPBACK_PHYXS_WS 0x1a
  2185. /* enum: PMA lanes MAC-Serdes. */
  2186. #define MC_CMD_LOOPBACK_PMA_INT 0x1b
  2187. /* enum: KR Serdes Parallel (Encoder). */
  2188. #define MC_CMD_LOOPBACK_SD_NEAR 0x1c
  2189. /* enum: KR Serdes Serial. */
  2190. #define MC_CMD_LOOPBACK_SD_FAR 0x1d
  2191. /* enum: PMA lanes MAC-Serdes Wireside. */
  2192. #define MC_CMD_LOOPBACK_PMA_INT_WS 0x1e
  2193. /* enum: KR Serdes Parallel Wireside (Full PCS). */
  2194. #define MC_CMD_LOOPBACK_SD_FEP2_WS 0x1f
  2195. /* enum: KR Serdes Parallel Wireside (Sym Aligner to TX). */
  2196. #define MC_CMD_LOOPBACK_SD_FEP1_5_WS 0x20
  2197. /* enum: KR Serdes Parallel Wireside (Deserializer to Serializer). */
  2198. #define MC_CMD_LOOPBACK_SD_FEP_WS 0x21
  2199. /* enum: KR Serdes Serial Wireside. */
  2200. #define MC_CMD_LOOPBACK_SD_FES_WS 0x22
  2201. /* enum: Near side of AOE Siena side port */
  2202. #define MC_CMD_LOOPBACK_AOE_INT_NEAR 0x23
  2203. /* Supported loopbacks. */
  2204. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_OFST 8
  2205. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LEN 8
  2206. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LO_OFST 8
  2207. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_HI_OFST 12
  2208. /* Enum values, see field(s): */
  2209. /* 100M */
  2210. /* Supported loopbacks. */
  2211. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_OFST 16
  2212. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LEN 8
  2213. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LO_OFST 16
  2214. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_HI_OFST 20
  2215. /* Enum values, see field(s): */
  2216. /* 100M */
  2217. /* Supported loopbacks. */
  2218. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_OFST 24
  2219. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LEN 8
  2220. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LO_OFST 24
  2221. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_HI_OFST 28
  2222. /* Enum values, see field(s): */
  2223. /* 100M */
  2224. /* Supported loopbacks. */
  2225. #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_OFST 32
  2226. #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_LEN 8
  2227. #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_LO_OFST 32
  2228. #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_HI_OFST 36
  2229. /* Enum values, see field(s): */
  2230. /* 100M */
  2231. /***********************************/
  2232. /* MC_CMD_GET_LINK
  2233. * Read the unified MAC/PHY link state. Locks required: None Return code: 0,
  2234. * ETIME.
  2235. */
  2236. #define MC_CMD_GET_LINK 0x29
  2237. /* MC_CMD_GET_LINK_IN msgrequest */
  2238. #define MC_CMD_GET_LINK_IN_LEN 0
  2239. /* MC_CMD_GET_LINK_OUT msgresponse */
  2240. #define MC_CMD_GET_LINK_OUT_LEN 28
  2241. /* near-side advertised capabilities */
  2242. #define MC_CMD_GET_LINK_OUT_CAP_OFST 0
  2243. /* link-partner advertised capabilities */
  2244. #define MC_CMD_GET_LINK_OUT_LP_CAP_OFST 4
  2245. /* Autonegotiated speed in mbit/s. The link may still be down even if this
  2246. * reads non-zero.
  2247. */
  2248. #define MC_CMD_GET_LINK_OUT_LINK_SPEED_OFST 8
  2249. /* Current loopback setting. */
  2250. #define MC_CMD_GET_LINK_OUT_LOOPBACK_MODE_OFST 12
  2251. /* Enum values, see field(s): */
  2252. /* MC_CMD_GET_LOOPBACK_MODES/MC_CMD_GET_LOOPBACK_MODES_OUT/100M */
  2253. #define MC_CMD_GET_LINK_OUT_FLAGS_OFST 16
  2254. #define MC_CMD_GET_LINK_OUT_LINK_UP_LBN 0
  2255. #define MC_CMD_GET_LINK_OUT_LINK_UP_WIDTH 1
  2256. #define MC_CMD_GET_LINK_OUT_FULL_DUPLEX_LBN 1
  2257. #define MC_CMD_GET_LINK_OUT_FULL_DUPLEX_WIDTH 1
  2258. #define MC_CMD_GET_LINK_OUT_BPX_LINK_LBN 2
  2259. #define MC_CMD_GET_LINK_OUT_BPX_LINK_WIDTH 1
  2260. #define MC_CMD_GET_LINK_OUT_PHY_LINK_LBN 3
  2261. #define MC_CMD_GET_LINK_OUT_PHY_LINK_WIDTH 1
  2262. #define MC_CMD_GET_LINK_OUT_LINK_FAULT_RX_LBN 6
  2263. #define MC_CMD_GET_LINK_OUT_LINK_FAULT_RX_WIDTH 1
  2264. #define MC_CMD_GET_LINK_OUT_LINK_FAULT_TX_LBN 7
  2265. #define MC_CMD_GET_LINK_OUT_LINK_FAULT_TX_WIDTH 1
  2266. /* This returns the negotiated flow control value. */
  2267. #define MC_CMD_GET_LINK_OUT_FCNTL_OFST 20
  2268. /* enum: Flow control is off. */
  2269. #define MC_CMD_FCNTL_OFF 0x0
  2270. /* enum: Respond to flow control. */
  2271. #define MC_CMD_FCNTL_RESPOND 0x1
  2272. /* enum: Respond to and Issue flow control. */
  2273. #define MC_CMD_FCNTL_BIDIR 0x2
  2274. #define MC_CMD_GET_LINK_OUT_MAC_FAULT_OFST 24
  2275. #define MC_CMD_MAC_FAULT_XGMII_LOCAL_LBN 0
  2276. #define MC_CMD_MAC_FAULT_XGMII_LOCAL_WIDTH 1
  2277. #define MC_CMD_MAC_FAULT_XGMII_REMOTE_LBN 1
  2278. #define MC_CMD_MAC_FAULT_XGMII_REMOTE_WIDTH 1
  2279. #define MC_CMD_MAC_FAULT_SGMII_REMOTE_LBN 2
  2280. #define MC_CMD_MAC_FAULT_SGMII_REMOTE_WIDTH 1
  2281. #define MC_CMD_MAC_FAULT_PENDING_RECONFIG_LBN 3
  2282. #define MC_CMD_MAC_FAULT_PENDING_RECONFIG_WIDTH 1
  2283. /***********************************/
  2284. /* MC_CMD_SET_LINK
  2285. * Write the unified MAC/PHY link configuration. Locks required: None. Return
  2286. * code: 0, EINVAL, ETIME
  2287. */
  2288. #define MC_CMD_SET_LINK 0x2a
  2289. /* MC_CMD_SET_LINK_IN msgrequest */
  2290. #define MC_CMD_SET_LINK_IN_LEN 16
  2291. /* ??? */
  2292. #define MC_CMD_SET_LINK_IN_CAP_OFST 0
  2293. /* Flags */
  2294. #define MC_CMD_SET_LINK_IN_FLAGS_OFST 4
  2295. #define MC_CMD_SET_LINK_IN_LOWPOWER_LBN 0
  2296. #define MC_CMD_SET_LINK_IN_LOWPOWER_WIDTH 1
  2297. #define MC_CMD_SET_LINK_IN_POWEROFF_LBN 1
  2298. #define MC_CMD_SET_LINK_IN_POWEROFF_WIDTH 1
  2299. #define MC_CMD_SET_LINK_IN_TXDIS_LBN 2
  2300. #define MC_CMD_SET_LINK_IN_TXDIS_WIDTH 1
  2301. /* Loopback mode. */
  2302. #define MC_CMD_SET_LINK_IN_LOOPBACK_MODE_OFST 8
  2303. /* Enum values, see field(s): */
  2304. /* MC_CMD_GET_LOOPBACK_MODES/MC_CMD_GET_LOOPBACK_MODES_OUT/100M */
  2305. /* A loopback speed of "0" is supported, and means (choose any available
  2306. * speed).
  2307. */
  2308. #define MC_CMD_SET_LINK_IN_LOOPBACK_SPEED_OFST 12
  2309. /* MC_CMD_SET_LINK_OUT msgresponse */
  2310. #define MC_CMD_SET_LINK_OUT_LEN 0
  2311. /***********************************/
  2312. /* MC_CMD_SET_ID_LED
  2313. * Set identification LED state. Locks required: None. Return code: 0, EINVAL
  2314. */
  2315. #define MC_CMD_SET_ID_LED 0x2b
  2316. /* MC_CMD_SET_ID_LED_IN msgrequest */
  2317. #define MC_CMD_SET_ID_LED_IN_LEN 4
  2318. /* Set LED state. */
  2319. #define MC_CMD_SET_ID_LED_IN_STATE_OFST 0
  2320. #define MC_CMD_LED_OFF 0x0 /* enum */
  2321. #define MC_CMD_LED_ON 0x1 /* enum */
  2322. #define MC_CMD_LED_DEFAULT 0x2 /* enum */
  2323. /* MC_CMD_SET_ID_LED_OUT msgresponse */
  2324. #define MC_CMD_SET_ID_LED_OUT_LEN 0
  2325. /***********************************/
  2326. /* MC_CMD_SET_MAC
  2327. * Set MAC configuration. Locks required: None. Return code: 0, EINVAL
  2328. */
  2329. #define MC_CMD_SET_MAC 0x2c
  2330. /* MC_CMD_SET_MAC_IN msgrequest */
  2331. #define MC_CMD_SET_MAC_IN_LEN 24
  2332. /* The MTU is the MTU programmed directly into the XMAC/GMAC (inclusive of
  2333. * EtherII, VLAN, bug16011 padding).
  2334. */
  2335. #define MC_CMD_SET_MAC_IN_MTU_OFST 0
  2336. #define MC_CMD_SET_MAC_IN_DRAIN_OFST 4
  2337. #define MC_CMD_SET_MAC_IN_ADDR_OFST 8
  2338. #define MC_CMD_SET_MAC_IN_ADDR_LEN 8
  2339. #define MC_CMD_SET_MAC_IN_ADDR_LO_OFST 8
  2340. #define MC_CMD_SET_MAC_IN_ADDR_HI_OFST 12
  2341. #define MC_CMD_SET_MAC_IN_REJECT_OFST 16
  2342. #define MC_CMD_SET_MAC_IN_REJECT_UNCST_LBN 0
  2343. #define MC_CMD_SET_MAC_IN_REJECT_UNCST_WIDTH 1
  2344. #define MC_CMD_SET_MAC_IN_REJECT_BRDCST_LBN 1
  2345. #define MC_CMD_SET_MAC_IN_REJECT_BRDCST_WIDTH 1
  2346. #define MC_CMD_SET_MAC_IN_FCNTL_OFST 20
  2347. /* enum: Flow control is off. */
  2348. /* MC_CMD_FCNTL_OFF 0x0 */
  2349. /* enum: Respond to flow control. */
  2350. /* MC_CMD_FCNTL_RESPOND 0x1 */
  2351. /* enum: Respond to and Issue flow control. */
  2352. /* MC_CMD_FCNTL_BIDIR 0x2 */
  2353. /* enum: Auto neg flow control. */
  2354. #define MC_CMD_FCNTL_AUTO 0x3
  2355. /* MC_CMD_SET_MAC_OUT msgresponse */
  2356. #define MC_CMD_SET_MAC_OUT_LEN 0
  2357. /***********************************/
  2358. /* MC_CMD_PHY_STATS
  2359. * Get generic PHY statistics. This call returns the statistics for a generic
  2360. * PHY in a sparse array (indexed by the enumerate). Each value is represented
  2361. * by a 32bit number. If the DMA_ADDR is 0, then no DMA is performed, and the
  2362. * statistics may be read from the message response. If DMA_ADDR != 0, then the
  2363. * statistics are dmad to that (page-aligned location). Locks required: None.
  2364. * Returns: 0, ETIME
  2365. */
  2366. #define MC_CMD_PHY_STATS 0x2d
  2367. /* MC_CMD_PHY_STATS_IN msgrequest */
  2368. #define MC_CMD_PHY_STATS_IN_LEN 8
  2369. /* ??? */
  2370. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_OFST 0
  2371. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_LEN 8
  2372. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_LO_OFST 0
  2373. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_HI_OFST 4
  2374. /* MC_CMD_PHY_STATS_OUT_DMA msgresponse */
  2375. #define MC_CMD_PHY_STATS_OUT_DMA_LEN 0
  2376. /* MC_CMD_PHY_STATS_OUT_NO_DMA msgresponse */
  2377. #define MC_CMD_PHY_STATS_OUT_NO_DMA_LEN (((MC_CMD_PHY_NSTATS*32))>>3)
  2378. #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_OFST 0
  2379. #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_LEN 4
  2380. #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_NUM MC_CMD_PHY_NSTATS
  2381. /* enum: OUI. */
  2382. #define MC_CMD_OUI 0x0
  2383. /* enum: PMA-PMD Link Up. */
  2384. #define MC_CMD_PMA_PMD_LINK_UP 0x1
  2385. /* enum: PMA-PMD RX Fault. */
  2386. #define MC_CMD_PMA_PMD_RX_FAULT 0x2
  2387. /* enum: PMA-PMD TX Fault. */
  2388. #define MC_CMD_PMA_PMD_TX_FAULT 0x3
  2389. /* enum: PMA-PMD Signal */
  2390. #define MC_CMD_PMA_PMD_SIGNAL 0x4
  2391. /* enum: PMA-PMD SNR A. */
  2392. #define MC_CMD_PMA_PMD_SNR_A 0x5
  2393. /* enum: PMA-PMD SNR B. */
  2394. #define MC_CMD_PMA_PMD_SNR_B 0x6
  2395. /* enum: PMA-PMD SNR C. */
  2396. #define MC_CMD_PMA_PMD_SNR_C 0x7
  2397. /* enum: PMA-PMD SNR D. */
  2398. #define MC_CMD_PMA_PMD_SNR_D 0x8
  2399. /* enum: PCS Link Up. */
  2400. #define MC_CMD_PCS_LINK_UP 0x9
  2401. /* enum: PCS RX Fault. */
  2402. #define MC_CMD_PCS_RX_FAULT 0xa
  2403. /* enum: PCS TX Fault. */
  2404. #define MC_CMD_PCS_TX_FAULT 0xb
  2405. /* enum: PCS BER. */
  2406. #define MC_CMD_PCS_BER 0xc
  2407. /* enum: PCS Block Errors. */
  2408. #define MC_CMD_PCS_BLOCK_ERRORS 0xd
  2409. /* enum: PhyXS Link Up. */
  2410. #define MC_CMD_PHYXS_LINK_UP 0xe
  2411. /* enum: PhyXS RX Fault. */
  2412. #define MC_CMD_PHYXS_RX_FAULT 0xf
  2413. /* enum: PhyXS TX Fault. */
  2414. #define MC_CMD_PHYXS_TX_FAULT 0x10
  2415. /* enum: PhyXS Align. */
  2416. #define MC_CMD_PHYXS_ALIGN 0x11
  2417. /* enum: PhyXS Sync. */
  2418. #define MC_CMD_PHYXS_SYNC 0x12
  2419. /* enum: AN link-up. */
  2420. #define MC_CMD_AN_LINK_UP 0x13
  2421. /* enum: AN Complete. */
  2422. #define MC_CMD_AN_COMPLETE 0x14
  2423. /* enum: AN 10GBaseT Status. */
  2424. #define MC_CMD_AN_10GBT_STATUS 0x15
  2425. /* enum: Clause 22 Link-Up. */
  2426. #define MC_CMD_CL22_LINK_UP 0x16
  2427. /* enum: (Last entry) */
  2428. #define MC_CMD_PHY_NSTATS 0x17
  2429. /***********************************/
  2430. /* MC_CMD_MAC_STATS
  2431. * Get generic MAC statistics. This call returns unified statistics maintained
  2432. * by the MC as it switches between the GMAC and XMAC. The MC will write out
  2433. * all supported stats. The driver should zero initialise the buffer to
  2434. * guarantee consistent results. If the DMA_ADDR is 0, then no DMA is
  2435. * performed, and the statistics may be read from the message response. If
  2436. * DMA_ADDR != 0, then the statistics are dmad to that (page-aligned location).
  2437. * Locks required: None. Returns: 0, ETIME
  2438. */
  2439. #define MC_CMD_MAC_STATS 0x2e
  2440. /* MC_CMD_MAC_STATS_IN msgrequest */
  2441. #define MC_CMD_MAC_STATS_IN_LEN 16
  2442. /* ??? */
  2443. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_OFST 0
  2444. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_LEN 8
  2445. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_LO_OFST 0
  2446. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_HI_OFST 4
  2447. #define MC_CMD_MAC_STATS_IN_CMD_OFST 8
  2448. #define MC_CMD_MAC_STATS_IN_DMA_LBN 0
  2449. #define MC_CMD_MAC_STATS_IN_DMA_WIDTH 1
  2450. #define MC_CMD_MAC_STATS_IN_CLEAR_LBN 1
  2451. #define MC_CMD_MAC_STATS_IN_CLEAR_WIDTH 1
  2452. #define MC_CMD_MAC_STATS_IN_PERIODIC_CHANGE_LBN 2
  2453. #define MC_CMD_MAC_STATS_IN_PERIODIC_CHANGE_WIDTH 1
  2454. #define MC_CMD_MAC_STATS_IN_PERIODIC_ENABLE_LBN 3
  2455. #define MC_CMD_MAC_STATS_IN_PERIODIC_ENABLE_WIDTH 1
  2456. #define MC_CMD_MAC_STATS_IN_PERIODIC_CLEAR_LBN 4
  2457. #define MC_CMD_MAC_STATS_IN_PERIODIC_CLEAR_WIDTH 1
  2458. #define MC_CMD_MAC_STATS_IN_PERIODIC_NOEVENT_LBN 5
  2459. #define MC_CMD_MAC_STATS_IN_PERIODIC_NOEVENT_WIDTH 1
  2460. #define MC_CMD_MAC_STATS_IN_PERIOD_MS_LBN 16
  2461. #define MC_CMD_MAC_STATS_IN_PERIOD_MS_WIDTH 16
  2462. #define MC_CMD_MAC_STATS_IN_DMA_LEN_OFST 12
  2463. /* MC_CMD_MAC_STATS_OUT_DMA msgresponse */
  2464. #define MC_CMD_MAC_STATS_OUT_DMA_LEN 0
  2465. /* MC_CMD_MAC_STATS_OUT_NO_DMA msgresponse */
  2466. #define MC_CMD_MAC_STATS_OUT_NO_DMA_LEN (((MC_CMD_MAC_NSTATS*64))>>3)
  2467. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_OFST 0
  2468. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LEN 8
  2469. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LO_OFST 0
  2470. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_HI_OFST 4
  2471. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_NUM MC_CMD_MAC_NSTATS
  2472. #define MC_CMD_MAC_GENERATION_START 0x0 /* enum */
  2473. #define MC_CMD_MAC_TX_PKTS 0x1 /* enum */
  2474. #define MC_CMD_MAC_TX_PAUSE_PKTS 0x2 /* enum */
  2475. #define MC_CMD_MAC_TX_CONTROL_PKTS 0x3 /* enum */
  2476. #define MC_CMD_MAC_TX_UNICAST_PKTS 0x4 /* enum */
  2477. #define MC_CMD_MAC_TX_MULTICAST_PKTS 0x5 /* enum */
  2478. #define MC_CMD_MAC_TX_BROADCAST_PKTS 0x6 /* enum */
  2479. #define MC_CMD_MAC_TX_BYTES 0x7 /* enum */
  2480. #define MC_CMD_MAC_TX_BAD_BYTES 0x8 /* enum */
  2481. #define MC_CMD_MAC_TX_LT64_PKTS 0x9 /* enum */
  2482. #define MC_CMD_MAC_TX_64_PKTS 0xa /* enum */
  2483. #define MC_CMD_MAC_TX_65_TO_127_PKTS 0xb /* enum */
  2484. #define MC_CMD_MAC_TX_128_TO_255_PKTS 0xc /* enum */
  2485. #define MC_CMD_MAC_TX_256_TO_511_PKTS 0xd /* enum */
  2486. #define MC_CMD_MAC_TX_512_TO_1023_PKTS 0xe /* enum */
  2487. #define MC_CMD_MAC_TX_1024_TO_15XX_PKTS 0xf /* enum */
  2488. #define MC_CMD_MAC_TX_15XX_TO_JUMBO_PKTS 0x10 /* enum */
  2489. #define MC_CMD_MAC_TX_GTJUMBO_PKTS 0x11 /* enum */
  2490. #define MC_CMD_MAC_TX_BAD_FCS_PKTS 0x12 /* enum */
  2491. #define MC_CMD_MAC_TX_SINGLE_COLLISION_PKTS 0x13 /* enum */
  2492. #define MC_CMD_MAC_TX_MULTIPLE_COLLISION_PKTS 0x14 /* enum */
  2493. #define MC_CMD_MAC_TX_EXCESSIVE_COLLISION_PKTS 0x15 /* enum */
  2494. #define MC_CMD_MAC_TX_LATE_COLLISION_PKTS 0x16 /* enum */
  2495. #define MC_CMD_MAC_TX_DEFERRED_PKTS 0x17 /* enum */
  2496. #define MC_CMD_MAC_TX_EXCESSIVE_DEFERRED_PKTS 0x18 /* enum */
  2497. #define MC_CMD_MAC_TX_NON_TCPUDP_PKTS 0x19 /* enum */
  2498. #define MC_CMD_MAC_TX_MAC_SRC_ERR_PKTS 0x1a /* enum */
  2499. #define MC_CMD_MAC_TX_IP_SRC_ERR_PKTS 0x1b /* enum */
  2500. #define MC_CMD_MAC_RX_PKTS 0x1c /* enum */
  2501. #define MC_CMD_MAC_RX_PAUSE_PKTS 0x1d /* enum */
  2502. #define MC_CMD_MAC_RX_GOOD_PKTS 0x1e /* enum */
  2503. #define MC_CMD_MAC_RX_CONTROL_PKTS 0x1f /* enum */
  2504. #define MC_CMD_MAC_RX_UNICAST_PKTS 0x20 /* enum */
  2505. #define MC_CMD_MAC_RX_MULTICAST_PKTS 0x21 /* enum */
  2506. #define MC_CMD_MAC_RX_BROADCAST_PKTS 0x22 /* enum */
  2507. #define MC_CMD_MAC_RX_BYTES 0x23 /* enum */
  2508. #define MC_CMD_MAC_RX_BAD_BYTES 0x24 /* enum */
  2509. #define MC_CMD_MAC_RX_64_PKTS 0x25 /* enum */
  2510. #define MC_CMD_MAC_RX_65_TO_127_PKTS 0x26 /* enum */
  2511. #define MC_CMD_MAC_RX_128_TO_255_PKTS 0x27 /* enum */
  2512. #define MC_CMD_MAC_RX_256_TO_511_PKTS 0x28 /* enum */
  2513. #define MC_CMD_MAC_RX_512_TO_1023_PKTS 0x29 /* enum */
  2514. #define MC_CMD_MAC_RX_1024_TO_15XX_PKTS 0x2a /* enum */
  2515. #define MC_CMD_MAC_RX_15XX_TO_JUMBO_PKTS 0x2b /* enum */
  2516. #define MC_CMD_MAC_RX_GTJUMBO_PKTS 0x2c /* enum */
  2517. #define MC_CMD_MAC_RX_UNDERSIZE_PKTS 0x2d /* enum */
  2518. #define MC_CMD_MAC_RX_BAD_FCS_PKTS 0x2e /* enum */
  2519. #define MC_CMD_MAC_RX_OVERFLOW_PKTS 0x2f /* enum */
  2520. #define MC_CMD_MAC_RX_FALSE_CARRIER_PKTS 0x30 /* enum */
  2521. #define MC_CMD_MAC_RX_SYMBOL_ERROR_PKTS 0x31 /* enum */
  2522. #define MC_CMD_MAC_RX_ALIGN_ERROR_PKTS 0x32 /* enum */
  2523. #define MC_CMD_MAC_RX_LENGTH_ERROR_PKTS 0x33 /* enum */
  2524. #define MC_CMD_MAC_RX_INTERNAL_ERROR_PKTS 0x34 /* enum */
  2525. #define MC_CMD_MAC_RX_JABBER_PKTS 0x35 /* enum */
  2526. #define MC_CMD_MAC_RX_NODESC_DROPS 0x36 /* enum */
  2527. #define MC_CMD_MAC_RX_LANES01_CHAR_ERR 0x37 /* enum */
  2528. #define MC_CMD_MAC_RX_LANES23_CHAR_ERR 0x38 /* enum */
  2529. #define MC_CMD_MAC_RX_LANES01_DISP_ERR 0x39 /* enum */
  2530. #define MC_CMD_MAC_RX_LANES23_DISP_ERR 0x3a /* enum */
  2531. #define MC_CMD_MAC_RX_MATCH_FAULT 0x3b /* enum */
  2532. /* enum: PM trunc_bb_overflow counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
  2533. * capability only.
  2534. */
  2535. #define MC_CMD_MAC_PM_TRUNC_BB_OVERFLOW 0x3c
  2536. /* enum: PM discard_bb_overflow counter. Valid for EF10 with
  2537. * PM_AND_RXDP_COUNTERS capability only.
  2538. */
  2539. #define MC_CMD_MAC_PM_DISCARD_BB_OVERFLOW 0x3d
  2540. /* enum: PM trunc_vfifo_full counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
  2541. * capability only.
  2542. */
  2543. #define MC_CMD_MAC_PM_TRUNC_VFIFO_FULL 0x3e
  2544. /* enum: PM discard_vfifo_full counter. Valid for EF10 with
  2545. * PM_AND_RXDP_COUNTERS capability only.
  2546. */
  2547. #define MC_CMD_MAC_PM_DISCARD_VFIFO_FULL 0x3f
  2548. /* enum: PM trunc_qbb counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
  2549. * capability only.
  2550. */
  2551. #define MC_CMD_MAC_PM_TRUNC_QBB 0x40
  2552. /* enum: PM discard_qbb counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
  2553. * capability only.
  2554. */
  2555. #define MC_CMD_MAC_PM_DISCARD_QBB 0x41
  2556. /* enum: PM discard_mapping counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
  2557. * capability only.
  2558. */
  2559. #define MC_CMD_MAC_PM_DISCARD_MAPPING 0x42
  2560. /* enum: RXDP counter: Number of packets dropped due to the queue being
  2561. * disabled. Valid for EF10 with PM_AND_RXDP_COUNTERS capability only.
  2562. */
  2563. #define MC_CMD_MAC_RXDP_Q_DISABLED_PKTS 0x43
  2564. /* enum: RXDP counter: Number of packets dropped by the DICPU. Valid for EF10
  2565. * with PM_AND_RXDP_COUNTERS capability only.
  2566. */
  2567. #define MC_CMD_MAC_RXDP_DI_DROPPED_PKTS 0x45
  2568. /* enum: RXDP counter: Number of non-host packets. Valid for EF10 with
  2569. * PM_AND_RXDP_COUNTERS capability only.
  2570. */
  2571. #define MC_CMD_MAC_RXDP_STREAMING_PKTS 0x46
  2572. /* enum: RXDP counter: Number of times an emergency descriptor fetch was
  2573. * performed. Valid for EF10 with PM_AND_RXDP_COUNTERS capability only.
  2574. */
  2575. #define MC_CMD_MAC_RXDP_EMERGENCY_FETCH_CONDITIONS 0x47
  2576. /* enum: RXDP counter: Number of times the DPCPU waited for an existing
  2577. * descriptor fetch. Valid for EF10 with PM_AND_RXDP_COUNTERS capability only.
  2578. */
  2579. #define MC_CMD_MAC_RXDP_EMERGENCY_WAIT_CONDITIONS 0x48
  2580. /* enum: Start of GMAC stats buffer space, for Siena only. */
  2581. #define MC_CMD_GMAC_DMABUF_START 0x40
  2582. /* enum: End of GMAC stats buffer space, for Siena only. */
  2583. #define MC_CMD_GMAC_DMABUF_END 0x5f
  2584. #define MC_CMD_MAC_GENERATION_END 0x60 /* enum */
  2585. #define MC_CMD_MAC_NSTATS 0x61 /* enum */
  2586. /***********************************/
  2587. /* MC_CMD_SRIOV
  2588. * to be documented
  2589. */
  2590. #define MC_CMD_SRIOV 0x30
  2591. /* MC_CMD_SRIOV_IN msgrequest */
  2592. #define MC_CMD_SRIOV_IN_LEN 12
  2593. #define MC_CMD_SRIOV_IN_ENABLE_OFST 0
  2594. #define MC_CMD_SRIOV_IN_VI_BASE_OFST 4
  2595. #define MC_CMD_SRIOV_IN_VF_COUNT_OFST 8
  2596. /* MC_CMD_SRIOV_OUT msgresponse */
  2597. #define MC_CMD_SRIOV_OUT_LEN 8
  2598. #define MC_CMD_SRIOV_OUT_VI_SCALE_OFST 0
  2599. #define MC_CMD_SRIOV_OUT_VF_TOTAL_OFST 4
  2600. /* MC_CMD_MEMCPY_RECORD_TYPEDEF structuredef */
  2601. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LEN 32
  2602. /* this is only used for the first record */
  2603. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_OFST 0
  2604. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_LBN 0
  2605. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_WIDTH 32
  2606. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_OFST 4
  2607. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_LBN 32
  2608. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_WIDTH 32
  2609. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_OFST 8
  2610. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LEN 8
  2611. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LO_OFST 8
  2612. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_HI_OFST 12
  2613. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LBN 64
  2614. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_WIDTH 64
  2615. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_OFST 16
  2616. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_RID_INLINE 0x100 /* enum */
  2617. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_LBN 128
  2618. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_WIDTH 32
  2619. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_OFST 20
  2620. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LEN 8
  2621. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LO_OFST 20
  2622. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_HI_OFST 24
  2623. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LBN 160
  2624. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_WIDTH 64
  2625. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_OFST 28
  2626. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_LBN 224
  2627. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_WIDTH 32
  2628. /***********************************/
  2629. /* MC_CMD_MEMCPY
  2630. * DMA write data into (Rid,Addr), either by dma reading (Rid,Addr), or by data
  2631. * embedded directly in the command.
  2632. *
  2633. * A common pattern is for a client to use generation counts to signal a dma
  2634. * update of a datastructure. To facilitate this, this MCDI operation can
  2635. * contain multiple requests which are executed in strict order. Requests take
  2636. * the form of duplicating the entire MCDI request continuously (including the
  2637. * requests record, which is ignored in all but the first structure)
  2638. *
  2639. * The source data can either come from a DMA from the host, or it can be
  2640. * embedded within the request directly, thereby eliminating a DMA read. To
  2641. * indicate this, the client sets FROM_RID=%RID_INLINE, ADDR_HI=0, and
  2642. * ADDR_LO=offset, and inserts the data at %offset from the start of the
  2643. * payload. It's the callers responsibility to ensure that the embedded data
  2644. * doesn't overlap the records.
  2645. *
  2646. * Returns: 0, EINVAL (invalid RID)
  2647. */
  2648. #define MC_CMD_MEMCPY 0x31
  2649. /* MC_CMD_MEMCPY_IN msgrequest */
  2650. #define MC_CMD_MEMCPY_IN_LENMIN 32
  2651. #define MC_CMD_MEMCPY_IN_LENMAX 224
  2652. #define MC_CMD_MEMCPY_IN_LEN(num) (0+32*(num))
  2653. /* see MC_CMD_MEMCPY_RECORD_TYPEDEF */
  2654. #define MC_CMD_MEMCPY_IN_RECORD_OFST 0
  2655. #define MC_CMD_MEMCPY_IN_RECORD_LEN 32
  2656. #define MC_CMD_MEMCPY_IN_RECORD_MINNUM 1
  2657. #define MC_CMD_MEMCPY_IN_RECORD_MAXNUM 7
  2658. /* MC_CMD_MEMCPY_OUT msgresponse */
  2659. #define MC_CMD_MEMCPY_OUT_LEN 0
  2660. /***********************************/
  2661. /* MC_CMD_WOL_FILTER_SET
  2662. * Set a WoL filter.
  2663. */
  2664. #define MC_CMD_WOL_FILTER_SET 0x32
  2665. /* MC_CMD_WOL_FILTER_SET_IN msgrequest */
  2666. #define MC_CMD_WOL_FILTER_SET_IN_LEN 192
  2667. #define MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0
  2668. #define MC_CMD_FILTER_MODE_SIMPLE 0x0 /* enum */
  2669. #define MC_CMD_FILTER_MODE_STRUCTURED 0xffffffff /* enum */
  2670. /* A type value of 1 is unused. */
  2671. #define MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4
  2672. /* enum: Magic */
  2673. #define MC_CMD_WOL_TYPE_MAGIC 0x0
  2674. /* enum: MS Windows Magic */
  2675. #define MC_CMD_WOL_TYPE_WIN_MAGIC 0x2
  2676. /* enum: IPv4 Syn */
  2677. #define MC_CMD_WOL_TYPE_IPV4_SYN 0x3
  2678. /* enum: IPv6 Syn */
  2679. #define MC_CMD_WOL_TYPE_IPV6_SYN 0x4
  2680. /* enum: Bitmap */
  2681. #define MC_CMD_WOL_TYPE_BITMAP 0x5
  2682. /* enum: Link */
  2683. #define MC_CMD_WOL_TYPE_LINK 0x6
  2684. /* enum: (Above this for future use) */
  2685. #define MC_CMD_WOL_TYPE_MAX 0x7
  2686. #define MC_CMD_WOL_FILTER_SET_IN_DATA_OFST 8
  2687. #define MC_CMD_WOL_FILTER_SET_IN_DATA_LEN 4
  2688. #define MC_CMD_WOL_FILTER_SET_IN_DATA_NUM 46
  2689. /* MC_CMD_WOL_FILTER_SET_IN_MAGIC msgrequest */
  2690. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_LEN 16
  2691. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  2692. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  2693. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_OFST 8
  2694. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LEN 8
  2695. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LO_OFST 8
  2696. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_HI_OFST 12
  2697. /* MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN msgrequest */
  2698. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_LEN 20
  2699. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  2700. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  2701. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_IP_OFST 8
  2702. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_IP_OFST 12
  2703. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_PORT_OFST 16
  2704. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_PORT_LEN 2
  2705. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_PORT_OFST 18
  2706. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_PORT_LEN 2
  2707. /* MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN msgrequest */
  2708. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_LEN 44
  2709. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  2710. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  2711. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_IP_OFST 8
  2712. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_IP_LEN 16
  2713. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_IP_OFST 24
  2714. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_IP_LEN 16
  2715. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_PORT_OFST 40
  2716. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_PORT_LEN 2
  2717. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_PORT_OFST 42
  2718. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_PORT_LEN 2
  2719. /* MC_CMD_WOL_FILTER_SET_IN_BITMAP msgrequest */
  2720. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN 187
  2721. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  2722. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  2723. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_MASK_OFST 8
  2724. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_MASK_LEN 48
  2725. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_BITMAP_OFST 56
  2726. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_BITMAP_LEN 128
  2727. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN_OFST 184
  2728. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN_LEN 1
  2729. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER3_OFST 185
  2730. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER3_LEN 1
  2731. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER4_OFST 186
  2732. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER4_LEN 1
  2733. /* MC_CMD_WOL_FILTER_SET_IN_LINK msgrequest */
  2734. #define MC_CMD_WOL_FILTER_SET_IN_LINK_LEN 12
  2735. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  2736. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  2737. #define MC_CMD_WOL_FILTER_SET_IN_LINK_MASK_OFST 8
  2738. #define MC_CMD_WOL_FILTER_SET_IN_LINK_UP_LBN 0
  2739. #define MC_CMD_WOL_FILTER_SET_IN_LINK_UP_WIDTH 1
  2740. #define MC_CMD_WOL_FILTER_SET_IN_LINK_DOWN_LBN 1
  2741. #define MC_CMD_WOL_FILTER_SET_IN_LINK_DOWN_WIDTH 1
  2742. /* MC_CMD_WOL_FILTER_SET_OUT msgresponse */
  2743. #define MC_CMD_WOL_FILTER_SET_OUT_LEN 4
  2744. #define MC_CMD_WOL_FILTER_SET_OUT_FILTER_ID_OFST 0
  2745. /***********************************/
  2746. /* MC_CMD_WOL_FILTER_REMOVE
  2747. * Remove a WoL filter. Locks required: None. Returns: 0, EINVAL, ENOSYS
  2748. */
  2749. #define MC_CMD_WOL_FILTER_REMOVE 0x33
  2750. /* MC_CMD_WOL_FILTER_REMOVE_IN msgrequest */
  2751. #define MC_CMD_WOL_FILTER_REMOVE_IN_LEN 4
  2752. #define MC_CMD_WOL_FILTER_REMOVE_IN_FILTER_ID_OFST 0
  2753. /* MC_CMD_WOL_FILTER_REMOVE_OUT msgresponse */
  2754. #define MC_CMD_WOL_FILTER_REMOVE_OUT_LEN 0
  2755. /***********************************/
  2756. /* MC_CMD_WOL_FILTER_RESET
  2757. * Reset (i.e. remove all) WoL filters. Locks required: None. Returns: 0,
  2758. * ENOSYS
  2759. */
  2760. #define MC_CMD_WOL_FILTER_RESET 0x34
  2761. /* MC_CMD_WOL_FILTER_RESET_IN msgrequest */
  2762. #define MC_CMD_WOL_FILTER_RESET_IN_LEN 4
  2763. #define MC_CMD_WOL_FILTER_RESET_IN_MASK_OFST 0
  2764. #define MC_CMD_WOL_FILTER_RESET_IN_WAKE_FILTERS 0x1 /* enum */
  2765. #define MC_CMD_WOL_FILTER_RESET_IN_LIGHTSOUT_OFFLOADS 0x2 /* enum */
  2766. /* MC_CMD_WOL_FILTER_RESET_OUT msgresponse */
  2767. #define MC_CMD_WOL_FILTER_RESET_OUT_LEN 0
  2768. /***********************************/
  2769. /* MC_CMD_SET_MCAST_HASH
  2770. * Set the MCAST hash value without otherwise reconfiguring the MAC
  2771. */
  2772. #define MC_CMD_SET_MCAST_HASH 0x35
  2773. /* MC_CMD_SET_MCAST_HASH_IN msgrequest */
  2774. #define MC_CMD_SET_MCAST_HASH_IN_LEN 32
  2775. #define MC_CMD_SET_MCAST_HASH_IN_HASH0_OFST 0
  2776. #define MC_CMD_SET_MCAST_HASH_IN_HASH0_LEN 16
  2777. #define MC_CMD_SET_MCAST_HASH_IN_HASH1_OFST 16
  2778. #define MC_CMD_SET_MCAST_HASH_IN_HASH1_LEN 16
  2779. /* MC_CMD_SET_MCAST_HASH_OUT msgresponse */
  2780. #define MC_CMD_SET_MCAST_HASH_OUT_LEN 0
  2781. /***********************************/
  2782. /* MC_CMD_NVRAM_TYPES
  2783. * Return bitfield indicating available types of virtual NVRAM partitions.
  2784. * Locks required: none. Returns: 0
  2785. */
  2786. #define MC_CMD_NVRAM_TYPES 0x36
  2787. /* MC_CMD_NVRAM_TYPES_IN msgrequest */
  2788. #define MC_CMD_NVRAM_TYPES_IN_LEN 0
  2789. /* MC_CMD_NVRAM_TYPES_OUT msgresponse */
  2790. #define MC_CMD_NVRAM_TYPES_OUT_LEN 4
  2791. /* Bit mask of supported types. */
  2792. #define MC_CMD_NVRAM_TYPES_OUT_TYPES_OFST 0
  2793. /* enum: Disabled callisto. */
  2794. #define MC_CMD_NVRAM_TYPE_DISABLED_CALLISTO 0x0
  2795. /* enum: MC firmware. */
  2796. #define MC_CMD_NVRAM_TYPE_MC_FW 0x1
  2797. /* enum: MC backup firmware. */
  2798. #define MC_CMD_NVRAM_TYPE_MC_FW_BACKUP 0x2
  2799. /* enum: Static configuration Port0. */
  2800. #define MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT0 0x3
  2801. /* enum: Static configuration Port1. */
  2802. #define MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT1 0x4
  2803. /* enum: Dynamic configuration Port0. */
  2804. #define MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT0 0x5
  2805. /* enum: Dynamic configuration Port1. */
  2806. #define MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT1 0x6
  2807. /* enum: Expansion Rom. */
  2808. #define MC_CMD_NVRAM_TYPE_EXP_ROM 0x7
  2809. /* enum: Expansion Rom Configuration Port0. */
  2810. #define MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT0 0x8
  2811. /* enum: Expansion Rom Configuration Port1. */
  2812. #define MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT1 0x9
  2813. /* enum: Phy Configuration Port0. */
  2814. #define MC_CMD_NVRAM_TYPE_PHY_PORT0 0xa
  2815. /* enum: Phy Configuration Port1. */
  2816. #define MC_CMD_NVRAM_TYPE_PHY_PORT1 0xb
  2817. /* enum: Log. */
  2818. #define MC_CMD_NVRAM_TYPE_LOG 0xc
  2819. /* enum: FPGA image. */
  2820. #define MC_CMD_NVRAM_TYPE_FPGA 0xd
  2821. /* enum: FPGA backup image */
  2822. #define MC_CMD_NVRAM_TYPE_FPGA_BACKUP 0xe
  2823. /* enum: FC firmware. */
  2824. #define MC_CMD_NVRAM_TYPE_FC_FW 0xf
  2825. /* enum: FC backup firmware. */
  2826. #define MC_CMD_NVRAM_TYPE_FC_FW_BACKUP 0x10
  2827. /* enum: CPLD image. */
  2828. #define MC_CMD_NVRAM_TYPE_CPLD 0x11
  2829. /* enum: Licensing information. */
  2830. #define MC_CMD_NVRAM_TYPE_LICENSE 0x12
  2831. /* enum: FC Log. */
  2832. #define MC_CMD_NVRAM_TYPE_FC_LOG 0x13
  2833. /***********************************/
  2834. /* MC_CMD_NVRAM_INFO
  2835. * Read info about a virtual NVRAM partition. Locks required: none. Returns: 0,
  2836. * EINVAL (bad type).
  2837. */
  2838. #define MC_CMD_NVRAM_INFO 0x37
  2839. /* MC_CMD_NVRAM_INFO_IN msgrequest */
  2840. #define MC_CMD_NVRAM_INFO_IN_LEN 4
  2841. #define MC_CMD_NVRAM_INFO_IN_TYPE_OFST 0
  2842. /* Enum values, see field(s): */
  2843. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  2844. /* MC_CMD_NVRAM_INFO_OUT msgresponse */
  2845. #define MC_CMD_NVRAM_INFO_OUT_LEN 24
  2846. #define MC_CMD_NVRAM_INFO_OUT_TYPE_OFST 0
  2847. /* Enum values, see field(s): */
  2848. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  2849. #define MC_CMD_NVRAM_INFO_OUT_SIZE_OFST 4
  2850. #define MC_CMD_NVRAM_INFO_OUT_ERASESIZE_OFST 8
  2851. #define MC_CMD_NVRAM_INFO_OUT_FLAGS_OFST 12
  2852. #define MC_CMD_NVRAM_INFO_OUT_PROTECTED_LBN 0
  2853. #define MC_CMD_NVRAM_INFO_OUT_PROTECTED_WIDTH 1
  2854. #define MC_CMD_NVRAM_INFO_OUT_TLV_LBN 1
  2855. #define MC_CMD_NVRAM_INFO_OUT_TLV_WIDTH 1
  2856. #define MC_CMD_NVRAM_INFO_OUT_A_B_LBN 7
  2857. #define MC_CMD_NVRAM_INFO_OUT_A_B_WIDTH 1
  2858. #define MC_CMD_NVRAM_INFO_OUT_PHYSDEV_OFST 16
  2859. #define MC_CMD_NVRAM_INFO_OUT_PHYSADDR_OFST 20
  2860. /***********************************/
  2861. /* MC_CMD_NVRAM_UPDATE_START
  2862. * Start a group of update operations on a virtual NVRAM partition. Locks
  2863. * required: PHY_LOCK if type==*PHY*. Returns: 0, EINVAL (bad type), EACCES (if
  2864. * PHY_LOCK required and not held).
  2865. */
  2866. #define MC_CMD_NVRAM_UPDATE_START 0x38
  2867. /* MC_CMD_NVRAM_UPDATE_START_IN msgrequest */
  2868. #define MC_CMD_NVRAM_UPDATE_START_IN_LEN 4
  2869. #define MC_CMD_NVRAM_UPDATE_START_IN_TYPE_OFST 0
  2870. /* Enum values, see field(s): */
  2871. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  2872. /* MC_CMD_NVRAM_UPDATE_START_OUT msgresponse */
  2873. #define MC_CMD_NVRAM_UPDATE_START_OUT_LEN 0
  2874. /***********************************/
  2875. /* MC_CMD_NVRAM_READ
  2876. * Read data from a virtual NVRAM partition. Locks required: PHY_LOCK if
  2877. * type==*PHY*. Returns: 0, EINVAL (bad type/offset/length), EACCES (if
  2878. * PHY_LOCK required and not held)
  2879. */
  2880. #define MC_CMD_NVRAM_READ 0x39
  2881. /* MC_CMD_NVRAM_READ_IN msgrequest */
  2882. #define MC_CMD_NVRAM_READ_IN_LEN 12
  2883. #define MC_CMD_NVRAM_READ_IN_TYPE_OFST 0
  2884. /* Enum values, see field(s): */
  2885. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  2886. #define MC_CMD_NVRAM_READ_IN_OFFSET_OFST 4
  2887. /* amount to read in bytes */
  2888. #define MC_CMD_NVRAM_READ_IN_LENGTH_OFST 8
  2889. /* MC_CMD_NVRAM_READ_OUT msgresponse */
  2890. #define MC_CMD_NVRAM_READ_OUT_LENMIN 1
  2891. #define MC_CMD_NVRAM_READ_OUT_LENMAX 252
  2892. #define MC_CMD_NVRAM_READ_OUT_LEN(num) (0+1*(num))
  2893. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_OFST 0
  2894. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_LEN 1
  2895. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_MINNUM 1
  2896. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_MAXNUM 252
  2897. /***********************************/
  2898. /* MC_CMD_NVRAM_WRITE
  2899. * Write data to a virtual NVRAM partition. Locks required: PHY_LOCK if
  2900. * type==*PHY*. Returns: 0, EINVAL (bad type/offset/length), EACCES (if
  2901. * PHY_LOCK required and not held)
  2902. */
  2903. #define MC_CMD_NVRAM_WRITE 0x3a
  2904. /* MC_CMD_NVRAM_WRITE_IN msgrequest */
  2905. #define MC_CMD_NVRAM_WRITE_IN_LENMIN 13
  2906. #define MC_CMD_NVRAM_WRITE_IN_LENMAX 252
  2907. #define MC_CMD_NVRAM_WRITE_IN_LEN(num) (12+1*(num))
  2908. #define MC_CMD_NVRAM_WRITE_IN_TYPE_OFST 0
  2909. /* Enum values, see field(s): */
  2910. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  2911. #define MC_CMD_NVRAM_WRITE_IN_OFFSET_OFST 4
  2912. #define MC_CMD_NVRAM_WRITE_IN_LENGTH_OFST 8
  2913. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_OFST 12
  2914. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_LEN 1
  2915. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_MINNUM 1
  2916. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_MAXNUM 240
  2917. /* MC_CMD_NVRAM_WRITE_OUT msgresponse */
  2918. #define MC_CMD_NVRAM_WRITE_OUT_LEN 0
  2919. /***********************************/
  2920. /* MC_CMD_NVRAM_ERASE
  2921. * Erase sector(s) from a virtual NVRAM partition. Locks required: PHY_LOCK if
  2922. * type==*PHY*. Returns: 0, EINVAL (bad type/offset/length), EACCES (if
  2923. * PHY_LOCK required and not held)
  2924. */
  2925. #define MC_CMD_NVRAM_ERASE 0x3b
  2926. /* MC_CMD_NVRAM_ERASE_IN msgrequest */
  2927. #define MC_CMD_NVRAM_ERASE_IN_LEN 12
  2928. #define MC_CMD_NVRAM_ERASE_IN_TYPE_OFST 0
  2929. /* Enum values, see field(s): */
  2930. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  2931. #define MC_CMD_NVRAM_ERASE_IN_OFFSET_OFST 4
  2932. #define MC_CMD_NVRAM_ERASE_IN_LENGTH_OFST 8
  2933. /* MC_CMD_NVRAM_ERASE_OUT msgresponse */
  2934. #define MC_CMD_NVRAM_ERASE_OUT_LEN 0
  2935. /***********************************/
  2936. /* MC_CMD_NVRAM_UPDATE_FINISH
  2937. * Finish a group of update operations on a virtual NVRAM partition. Locks
  2938. * required: PHY_LOCK if type==*PHY*. Returns: 0, EINVAL (bad
  2939. * type/offset/length), EACCES (if PHY_LOCK required and not held)
  2940. */
  2941. #define MC_CMD_NVRAM_UPDATE_FINISH 0x3c
  2942. /* MC_CMD_NVRAM_UPDATE_FINISH_IN msgrequest */
  2943. #define MC_CMD_NVRAM_UPDATE_FINISH_IN_LEN 8
  2944. #define MC_CMD_NVRAM_UPDATE_FINISH_IN_TYPE_OFST 0
  2945. /* Enum values, see field(s): */
  2946. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  2947. #define MC_CMD_NVRAM_UPDATE_FINISH_IN_REBOOT_OFST 4
  2948. /* MC_CMD_NVRAM_UPDATE_FINISH_OUT msgresponse */
  2949. #define MC_CMD_NVRAM_UPDATE_FINISH_OUT_LEN 0
  2950. /***********************************/
  2951. /* MC_CMD_REBOOT
  2952. * Reboot the MC.
  2953. *
  2954. * The AFTER_ASSERTION flag is intended to be used when the driver notices an
  2955. * assertion failure (at which point it is expected to perform a complete tear
  2956. * down and reinitialise), to allow both ports to reset the MC once in an
  2957. * atomic fashion.
  2958. *
  2959. * Production mc firmwares are generally compiled with REBOOT_ON_ASSERT=1,
  2960. * which means that they will automatically reboot out of the assertion
  2961. * handler, so this is in practise an optional operation. It is still
  2962. * recommended that drivers execute this to support custom firmwares with
  2963. * REBOOT_ON_ASSERT=0.
  2964. *
  2965. * Locks required: NONE Returns: Nothing. You get back a response with ERR=1,
  2966. * DATALEN=0
  2967. */
  2968. #define MC_CMD_REBOOT 0x3d
  2969. /* MC_CMD_REBOOT_IN msgrequest */
  2970. #define MC_CMD_REBOOT_IN_LEN 4
  2971. #define MC_CMD_REBOOT_IN_FLAGS_OFST 0
  2972. #define MC_CMD_REBOOT_FLAGS_AFTER_ASSERTION 0x1 /* enum */
  2973. /* MC_CMD_REBOOT_OUT msgresponse */
  2974. #define MC_CMD_REBOOT_OUT_LEN 0
  2975. /***********************************/
  2976. /* MC_CMD_SCHEDINFO
  2977. * Request scheduler info. Locks required: NONE. Returns: An array of
  2978. * (timeslice,maximum overrun), one for each thread, in ascending order of
  2979. * thread address.
  2980. */
  2981. #define MC_CMD_SCHEDINFO 0x3e
  2982. /* MC_CMD_SCHEDINFO_IN msgrequest */
  2983. #define MC_CMD_SCHEDINFO_IN_LEN 0
  2984. /* MC_CMD_SCHEDINFO_OUT msgresponse */
  2985. #define MC_CMD_SCHEDINFO_OUT_LENMIN 4
  2986. #define MC_CMD_SCHEDINFO_OUT_LENMAX 252
  2987. #define MC_CMD_SCHEDINFO_OUT_LEN(num) (0+4*(num))
  2988. #define MC_CMD_SCHEDINFO_OUT_DATA_OFST 0
  2989. #define MC_CMD_SCHEDINFO_OUT_DATA_LEN 4
  2990. #define MC_CMD_SCHEDINFO_OUT_DATA_MINNUM 1
  2991. #define MC_CMD_SCHEDINFO_OUT_DATA_MAXNUM 63
  2992. /***********************************/
  2993. /* MC_CMD_REBOOT_MODE
  2994. * Set the mode for the next MC reboot. Locks required: NONE. Sets the reboot
  2995. * mode to the specified value. Returns the old mode.
  2996. */
  2997. #define MC_CMD_REBOOT_MODE 0x3f
  2998. /* MC_CMD_REBOOT_MODE_IN msgrequest */
  2999. #define MC_CMD_REBOOT_MODE_IN_LEN 4
  3000. #define MC_CMD_REBOOT_MODE_IN_VALUE_OFST 0
  3001. /* enum: Normal. */
  3002. #define MC_CMD_REBOOT_MODE_NORMAL 0x0
  3003. /* enum: Power-on Reset. */
  3004. #define MC_CMD_REBOOT_MODE_POR 0x2
  3005. /* enum: Snapper. */
  3006. #define MC_CMD_REBOOT_MODE_SNAPPER 0x3
  3007. /* enum: snapper fake POR */
  3008. #define MC_CMD_REBOOT_MODE_SNAPPER_POR 0x4
  3009. #define MC_CMD_REBOOT_MODE_IN_FAKE_LBN 7
  3010. #define MC_CMD_REBOOT_MODE_IN_FAKE_WIDTH 1
  3011. /* MC_CMD_REBOOT_MODE_OUT msgresponse */
  3012. #define MC_CMD_REBOOT_MODE_OUT_LEN 4
  3013. #define MC_CMD_REBOOT_MODE_OUT_VALUE_OFST 0
  3014. /***********************************/
  3015. /* MC_CMD_SENSOR_INFO
  3016. * Returns information about every available sensor.
  3017. *
  3018. * Each sensor has a single (16bit) value, and a corresponding state. The
  3019. * mapping between value and state is nominally determined by the MC, but may
  3020. * be implemented using up to 2 ranges per sensor.
  3021. *
  3022. * This call returns a mask (32bit) of the sensors that are supported by this
  3023. * platform, then an array of sensor information structures, in order of sensor
  3024. * type (but without gaps for unimplemented sensors). Each structure defines
  3025. * the ranges for the corresponding sensor. An unused range is indicated by
  3026. * equal limit values. If one range is used, a value outside that range results
  3027. * in STATE_FATAL. If two ranges are used, a value outside the second range
  3028. * results in STATE_FATAL while a value outside the first and inside the second
  3029. * range results in STATE_WARNING.
  3030. *
  3031. * Sensor masks and sensor information arrays are organised into pages. For
  3032. * backward compatibility, older host software can only use sensors in page 0.
  3033. * Bit 32 in the sensor mask was previously unused, and is no reserved for use
  3034. * as the next page flag.
  3035. *
  3036. * If the request does not contain a PAGE value then firmware will only return
  3037. * page 0 of sensor information, with bit 31 in the sensor mask cleared.
  3038. *
  3039. * If the request contains a PAGE value then firmware responds with the sensor
  3040. * mask and sensor information array for that page of sensors. In this case bit
  3041. * 31 in the mask is set if another page exists.
  3042. *
  3043. * Locks required: None Returns: 0
  3044. */
  3045. #define MC_CMD_SENSOR_INFO 0x41
  3046. /* MC_CMD_SENSOR_INFO_IN msgrequest */
  3047. #define MC_CMD_SENSOR_INFO_IN_LEN 0
  3048. /* MC_CMD_SENSOR_INFO_EXT_IN msgrequest */
  3049. #define MC_CMD_SENSOR_INFO_EXT_IN_LEN 4
  3050. /* Which page of sensors to report.
  3051. *
  3052. * Page 0 contains sensors 0 to 30 (sensor 31 is the next page bit).
  3053. *
  3054. * Page 1 contains sensors 32 to 62 (sensor 63 is the next page bit). etc.
  3055. */
  3056. #define MC_CMD_SENSOR_INFO_EXT_IN_PAGE_OFST 0
  3057. /* MC_CMD_SENSOR_INFO_OUT msgresponse */
  3058. #define MC_CMD_SENSOR_INFO_OUT_LENMIN 4
  3059. #define MC_CMD_SENSOR_INFO_OUT_LENMAX 252
  3060. #define MC_CMD_SENSOR_INFO_OUT_LEN(num) (4+8*(num))
  3061. #define MC_CMD_SENSOR_INFO_OUT_MASK_OFST 0
  3062. /* enum: Controller temperature: degC */
  3063. #define MC_CMD_SENSOR_CONTROLLER_TEMP 0x0
  3064. /* enum: Phy common temperature: degC */
  3065. #define MC_CMD_SENSOR_PHY_COMMON_TEMP 0x1
  3066. /* enum: Controller cooling: bool */
  3067. #define MC_CMD_SENSOR_CONTROLLER_COOLING 0x2
  3068. /* enum: Phy 0 temperature: degC */
  3069. #define MC_CMD_SENSOR_PHY0_TEMP 0x3
  3070. /* enum: Phy 0 cooling: bool */
  3071. #define MC_CMD_SENSOR_PHY0_COOLING 0x4
  3072. /* enum: Phy 1 temperature: degC */
  3073. #define MC_CMD_SENSOR_PHY1_TEMP 0x5
  3074. /* enum: Phy 1 cooling: bool */
  3075. #define MC_CMD_SENSOR_PHY1_COOLING 0x6
  3076. /* enum: 1.0v power: mV */
  3077. #define MC_CMD_SENSOR_IN_1V0 0x7
  3078. /* enum: 1.2v power: mV */
  3079. #define MC_CMD_SENSOR_IN_1V2 0x8
  3080. /* enum: 1.8v power: mV */
  3081. #define MC_CMD_SENSOR_IN_1V8 0x9
  3082. /* enum: 2.5v power: mV */
  3083. #define MC_CMD_SENSOR_IN_2V5 0xa
  3084. /* enum: 3.3v power: mV */
  3085. #define MC_CMD_SENSOR_IN_3V3 0xb
  3086. /* enum: 12v power: mV */
  3087. #define MC_CMD_SENSOR_IN_12V0 0xc
  3088. /* enum: 1.2v analogue power: mV */
  3089. #define MC_CMD_SENSOR_IN_1V2A 0xd
  3090. /* enum: reference voltage: mV */
  3091. #define MC_CMD_SENSOR_IN_VREF 0xe
  3092. /* enum: AOE FPGA power: mV */
  3093. #define MC_CMD_SENSOR_OUT_VAOE 0xf
  3094. /* enum: AOE FPGA temperature: degC */
  3095. #define MC_CMD_SENSOR_AOE_TEMP 0x10
  3096. /* enum: AOE FPGA PSU temperature: degC */
  3097. #define MC_CMD_SENSOR_PSU_AOE_TEMP 0x11
  3098. /* enum: AOE PSU temperature: degC */
  3099. #define MC_CMD_SENSOR_PSU_TEMP 0x12
  3100. /* enum: Fan 0 speed: RPM */
  3101. #define MC_CMD_SENSOR_FAN_0 0x13
  3102. /* enum: Fan 1 speed: RPM */
  3103. #define MC_CMD_SENSOR_FAN_1 0x14
  3104. /* enum: Fan 2 speed: RPM */
  3105. #define MC_CMD_SENSOR_FAN_2 0x15
  3106. /* enum: Fan 3 speed: RPM */
  3107. #define MC_CMD_SENSOR_FAN_3 0x16
  3108. /* enum: Fan 4 speed: RPM */
  3109. #define MC_CMD_SENSOR_FAN_4 0x17
  3110. /* enum: AOE FPGA input power: mV */
  3111. #define MC_CMD_SENSOR_IN_VAOE 0x18
  3112. /* enum: AOE FPGA current: mA */
  3113. #define MC_CMD_SENSOR_OUT_IAOE 0x19
  3114. /* enum: AOE FPGA input current: mA */
  3115. #define MC_CMD_SENSOR_IN_IAOE 0x1a
  3116. /* enum: NIC power consumption: W */
  3117. #define MC_CMD_SENSOR_NIC_POWER 0x1b
  3118. /* enum: 0.9v power voltage: mV */
  3119. #define MC_CMD_SENSOR_IN_0V9 0x1c
  3120. /* enum: 0.9v power current: mA */
  3121. #define MC_CMD_SENSOR_IN_I0V9 0x1d
  3122. /* enum: 1.2v power current: mA */
  3123. #define MC_CMD_SENSOR_IN_I1V2 0x1e
  3124. /* enum: Not a sensor: reserved for the next page flag */
  3125. #define MC_CMD_SENSOR_PAGE0_NEXT 0x1f
  3126. /* enum: 0.9v power voltage (at ADC): mV */
  3127. #define MC_CMD_SENSOR_IN_0V9_ADC 0x20
  3128. /* enum: Controller temperature 2: degC */
  3129. #define MC_CMD_SENSOR_CONTROLLER_2_TEMP 0x21
  3130. /* enum: Voltage regulator internal temperature: degC */
  3131. #define MC_CMD_SENSOR_VREG_INTERNAL_TEMP 0x22
  3132. /* enum: 0.9V voltage regulator temperature: degC */
  3133. #define MC_CMD_SENSOR_VREG_0V9_TEMP 0x23
  3134. /* enum: 1.2V voltage regulator temperature: degC */
  3135. #define MC_CMD_SENSOR_VREG_1V2_TEMP 0x24
  3136. /* enum: controller internal temperature sensor voltage (internal ADC): mV */
  3137. #define MC_CMD_SENSOR_CONTROLLER_VPTAT 0x25
  3138. /* enum: controller internal temperature (internal ADC): degC */
  3139. #define MC_CMD_SENSOR_CONTROLLER_INTERNAL_TEMP 0x26
  3140. /* enum: controller internal temperature sensor voltage (external ADC): mV */
  3141. #define MC_CMD_SENSOR_CONTROLLER_VPTAT_EXTADC 0x27
  3142. /* enum: controller internal temperature (external ADC): degC */
  3143. #define MC_CMD_SENSOR_CONTROLLER_INTERNAL_TEMP_EXTADC 0x28
  3144. /* enum: ambient temperature: degC */
  3145. #define MC_CMD_SENSOR_AMBIENT_TEMP 0x29
  3146. /* enum: air flow: bool */
  3147. #define MC_CMD_SENSOR_AIRFLOW 0x2a
  3148. /* enum: voltage between VSS08D and VSS08D at CSR: mV */
  3149. #define MC_CMD_SENSOR_VDD08D_VSS08D_CSR 0x2b
  3150. /* enum: voltage between VSS08D and VSS08D at CSR (external ADC): mV */
  3151. #define MC_CMD_SENSOR_VDD08D_VSS08D_CSR_EXTADC 0x2c
  3152. /* enum: Hotpoint temperature: degC */
  3153. #define MC_CMD_SENSOR_HOTPOINT_TEMP 0x2d
  3154. /* MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF */
  3155. #define MC_CMD_SENSOR_ENTRY_OFST 4
  3156. #define MC_CMD_SENSOR_ENTRY_LEN 8
  3157. #define MC_CMD_SENSOR_ENTRY_LO_OFST 4
  3158. #define MC_CMD_SENSOR_ENTRY_HI_OFST 8
  3159. #define MC_CMD_SENSOR_ENTRY_MINNUM 0
  3160. #define MC_CMD_SENSOR_ENTRY_MAXNUM 31
  3161. /* MC_CMD_SENSOR_INFO_EXT_OUT msgresponse */
  3162. #define MC_CMD_SENSOR_INFO_EXT_OUT_LENMIN 4
  3163. #define MC_CMD_SENSOR_INFO_EXT_OUT_LENMAX 252
  3164. #define MC_CMD_SENSOR_INFO_EXT_OUT_LEN(num) (4+8*(num))
  3165. #define MC_CMD_SENSOR_INFO_EXT_OUT_MASK_OFST 0
  3166. /* Enum values, see field(s): */
  3167. /* MC_CMD_SENSOR_INFO_OUT */
  3168. #define MC_CMD_SENSOR_INFO_EXT_OUT_NEXT_PAGE_LBN 31
  3169. #define MC_CMD_SENSOR_INFO_EXT_OUT_NEXT_PAGE_WIDTH 1
  3170. /* MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF */
  3171. /* MC_CMD_SENSOR_ENTRY_OFST 4 */
  3172. /* MC_CMD_SENSOR_ENTRY_LEN 8 */
  3173. /* MC_CMD_SENSOR_ENTRY_LO_OFST 4 */
  3174. /* MC_CMD_SENSOR_ENTRY_HI_OFST 8 */
  3175. /* MC_CMD_SENSOR_ENTRY_MINNUM 0 */
  3176. /* MC_CMD_SENSOR_ENTRY_MAXNUM 31 */
  3177. /* MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF structuredef */
  3178. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_LEN 8
  3179. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_OFST 0
  3180. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_LEN 2
  3181. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_LBN 0
  3182. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_WIDTH 16
  3183. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_OFST 2
  3184. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_LEN 2
  3185. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_LBN 16
  3186. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_WIDTH 16
  3187. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_OFST 4
  3188. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_LEN 2
  3189. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_LBN 32
  3190. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_WIDTH 16
  3191. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_OFST 6
  3192. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_LEN 2
  3193. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_LBN 48
  3194. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_WIDTH 16
  3195. /***********************************/
  3196. /* MC_CMD_READ_SENSORS
  3197. * Returns the current reading from each sensor. DMAs an array of sensor
  3198. * readings, in order of sensor type (but without gaps for unimplemented
  3199. * sensors), into host memory. Each array element is a
  3200. * MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF dword.
  3201. *
  3202. * If the request does not contain the LENGTH field then only sensors 0 to 30
  3203. * are reported, to avoid DMA buffer overflow in older host software. If the
  3204. * sensor reading require more space than the LENGTH allows, then return
  3205. * EINVAL.
  3206. *
  3207. * The MC will send a SENSOREVT event every time any sensor changes state. The
  3208. * driver is responsible for ensuring that it doesn't miss any events. The
  3209. * board will function normally if all sensors are in STATE_OK or
  3210. * STATE_WARNING. Otherwise the board should not be expected to function.
  3211. */
  3212. #define MC_CMD_READ_SENSORS 0x42
  3213. /* MC_CMD_READ_SENSORS_IN msgrequest */
  3214. #define MC_CMD_READ_SENSORS_IN_LEN 8
  3215. /* DMA address of host buffer for sensor readings (must be 4Kbyte aligned). */
  3216. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_OFST 0
  3217. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LEN 8
  3218. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LO_OFST 0
  3219. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_HI_OFST 4
  3220. /* MC_CMD_READ_SENSORS_EXT_IN msgrequest */
  3221. #define MC_CMD_READ_SENSORS_EXT_IN_LEN 12
  3222. /* DMA address of host buffer for sensor readings */
  3223. #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_OFST 0
  3224. #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_LEN 8
  3225. #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_LO_OFST 0
  3226. #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_HI_OFST 4
  3227. /* Size in bytes of host buffer. */
  3228. #define MC_CMD_READ_SENSORS_EXT_IN_LENGTH_OFST 8
  3229. /* MC_CMD_READ_SENSORS_OUT msgresponse */
  3230. #define MC_CMD_READ_SENSORS_OUT_LEN 0
  3231. /* MC_CMD_READ_SENSORS_EXT_OUT msgresponse */
  3232. #define MC_CMD_READ_SENSORS_EXT_OUT_LEN 0
  3233. /* MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF structuredef */
  3234. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_LEN 4
  3235. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_OFST 0
  3236. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_LEN 2
  3237. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_LBN 0
  3238. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_WIDTH 16
  3239. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_OFST 2
  3240. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_LEN 1
  3241. /* enum: Ok. */
  3242. #define MC_CMD_SENSOR_STATE_OK 0x0
  3243. /* enum: Breached warning threshold. */
  3244. #define MC_CMD_SENSOR_STATE_WARNING 0x1
  3245. /* enum: Breached fatal threshold. */
  3246. #define MC_CMD_SENSOR_STATE_FATAL 0x2
  3247. /* enum: Fault with sensor. */
  3248. #define MC_CMD_SENSOR_STATE_BROKEN 0x3
  3249. /* enum: Sensor is working but does not currently have a reading. */
  3250. #define MC_CMD_SENSOR_STATE_NO_READING 0x4
  3251. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_LBN 16
  3252. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_WIDTH 8
  3253. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_OFST 3
  3254. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_LEN 1
  3255. /* Enum values, see field(s): */
  3256. /* MC_CMD_SENSOR_INFO/MC_CMD_SENSOR_INFO_OUT/MASK */
  3257. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_LBN 24
  3258. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_WIDTH 8
  3259. /***********************************/
  3260. /* MC_CMD_GET_PHY_STATE
  3261. * Report current state of PHY. A 'zombie' PHY is a PHY that has failed to boot
  3262. * (e.g. due to missing or corrupted firmware). Locks required: None. Return
  3263. * code: 0
  3264. */
  3265. #define MC_CMD_GET_PHY_STATE 0x43
  3266. /* MC_CMD_GET_PHY_STATE_IN msgrequest */
  3267. #define MC_CMD_GET_PHY_STATE_IN_LEN 0
  3268. /* MC_CMD_GET_PHY_STATE_OUT msgresponse */
  3269. #define MC_CMD_GET_PHY_STATE_OUT_LEN 4
  3270. #define MC_CMD_GET_PHY_STATE_OUT_STATE_OFST 0
  3271. /* enum: Ok. */
  3272. #define MC_CMD_PHY_STATE_OK 0x1
  3273. /* enum: Faulty. */
  3274. #define MC_CMD_PHY_STATE_ZOMBIE 0x2
  3275. /***********************************/
  3276. /* MC_CMD_SETUP_8021QBB
  3277. * 802.1Qbb control. 8 Tx queues that map to priorities 0 - 7. Use all 1s to
  3278. * disable 802.Qbb for a given priority.
  3279. */
  3280. #define MC_CMD_SETUP_8021QBB 0x44
  3281. /* MC_CMD_SETUP_8021QBB_IN msgrequest */
  3282. #define MC_CMD_SETUP_8021QBB_IN_LEN 32
  3283. #define MC_CMD_SETUP_8021QBB_IN_TXQS_OFST 0
  3284. #define MC_CMD_SETUP_8021QBB_IN_TXQS_LEN 32
  3285. /* MC_CMD_SETUP_8021QBB_OUT msgresponse */
  3286. #define MC_CMD_SETUP_8021QBB_OUT_LEN 0
  3287. /***********************************/
  3288. /* MC_CMD_WOL_FILTER_GET
  3289. * Retrieve ID of any WoL filters. Locks required: None. Returns: 0, ENOSYS
  3290. */
  3291. #define MC_CMD_WOL_FILTER_GET 0x45
  3292. /* MC_CMD_WOL_FILTER_GET_IN msgrequest */
  3293. #define MC_CMD_WOL_FILTER_GET_IN_LEN 0
  3294. /* MC_CMD_WOL_FILTER_GET_OUT msgresponse */
  3295. #define MC_CMD_WOL_FILTER_GET_OUT_LEN 4
  3296. #define MC_CMD_WOL_FILTER_GET_OUT_FILTER_ID_OFST 0
  3297. /***********************************/
  3298. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD
  3299. * Add a protocol offload to NIC for lights-out state. Locks required: None.
  3300. * Returns: 0, ENOSYS
  3301. */
  3302. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD 0x46
  3303. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN msgrequest */
  3304. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LENMIN 8
  3305. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LENMAX 252
  3306. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LEN(num) (4+4*(num))
  3307. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0
  3308. #define MC_CMD_LIGHTSOUT_OFFLOAD_PROTOCOL_ARP 0x1 /* enum */
  3309. #define MC_CMD_LIGHTSOUT_OFFLOAD_PROTOCOL_NS 0x2 /* enum */
  3310. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_OFST 4
  3311. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_LEN 4
  3312. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_MINNUM 1
  3313. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_MAXNUM 62
  3314. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP msgrequest */
  3315. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_LEN 14
  3316. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0 */
  3317. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_MAC_OFST 4
  3318. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_MAC_LEN 6
  3319. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_IP_OFST 10
  3320. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS msgrequest */
  3321. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_LEN 42
  3322. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0 */
  3323. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_MAC_OFST 4
  3324. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_MAC_LEN 6
  3325. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_SNIPV6_OFST 10
  3326. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_SNIPV6_LEN 16
  3327. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_IPV6_OFST 26
  3328. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_IPV6_LEN 16
  3329. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT msgresponse */
  3330. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT_LEN 4
  3331. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT_FILTER_ID_OFST 0
  3332. /***********************************/
  3333. /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD
  3334. * Remove a protocol offload from NIC for lights-out state. Locks required:
  3335. * None. Returns: 0, ENOSYS
  3336. */
  3337. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD 0x47
  3338. /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN msgrequest */
  3339. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_LEN 8
  3340. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0
  3341. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_FILTER_ID_OFST 4
  3342. /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_OUT msgresponse */
  3343. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_OUT_LEN 0
  3344. /***********************************/
  3345. /* MC_CMD_MAC_RESET_RESTORE
  3346. * Restore MAC after block reset. Locks required: None. Returns: 0.
  3347. */
  3348. #define MC_CMD_MAC_RESET_RESTORE 0x48
  3349. /* MC_CMD_MAC_RESET_RESTORE_IN msgrequest */
  3350. #define MC_CMD_MAC_RESET_RESTORE_IN_LEN 0
  3351. /* MC_CMD_MAC_RESET_RESTORE_OUT msgresponse */
  3352. #define MC_CMD_MAC_RESET_RESTORE_OUT_LEN 0
  3353. /***********************************/
  3354. /* MC_CMD_TESTASSERT
  3355. * Deliberately trigger an assert-detonation in the firmware for testing
  3356. * purposes (i.e. to allow tests that the driver copes gracefully). Locks
  3357. * required: None Returns: 0
  3358. */
  3359. #define MC_CMD_TESTASSERT 0x49
  3360. /* MC_CMD_TESTASSERT_IN msgrequest */
  3361. #define MC_CMD_TESTASSERT_IN_LEN 0
  3362. /* MC_CMD_TESTASSERT_OUT msgresponse */
  3363. #define MC_CMD_TESTASSERT_OUT_LEN 0
  3364. /***********************************/
  3365. /* MC_CMD_WORKAROUND
  3366. * Enable/Disable a given workaround. The mcfw will return EINVAL if it doesn't
  3367. * understand the given workaround number - which should not be treated as a
  3368. * hard error by client code. This op does not imply any semantics about each
  3369. * workaround, that's between the driver and the mcfw on a per-workaround
  3370. * basis. Locks required: None. Returns: 0, EINVAL .
  3371. */
  3372. #define MC_CMD_WORKAROUND 0x4a
  3373. /* MC_CMD_WORKAROUND_IN msgrequest */
  3374. #define MC_CMD_WORKAROUND_IN_LEN 8
  3375. #define MC_CMD_WORKAROUND_IN_TYPE_OFST 0
  3376. /* enum: Bug 17230 work around. */
  3377. #define MC_CMD_WORKAROUND_BUG17230 0x1
  3378. /* enum: Bug 35388 work around (unsafe EVQ writes). */
  3379. #define MC_CMD_WORKAROUND_BUG35388 0x2
  3380. /* enum: Bug35017 workaround (A64 tables must be identity map) */
  3381. #define MC_CMD_WORKAROUND_BUG35017 0x3
  3382. #define MC_CMD_WORKAROUND_IN_ENABLED_OFST 4
  3383. /* MC_CMD_WORKAROUND_OUT msgresponse */
  3384. #define MC_CMD_WORKAROUND_OUT_LEN 0
  3385. /***********************************/
  3386. /* MC_CMD_GET_PHY_MEDIA_INFO
  3387. * Read media-specific data from PHY (e.g. SFP/SFP+ module ID information for
  3388. * SFP+ PHYs). The 'media type' can be found via GET_PHY_CFG
  3389. * (GET_PHY_CFG_OUT_MEDIA_TYPE); the valid 'page number' input values, and the
  3390. * output data, are interpreted on a per-type basis. For SFP+: PAGE=0 or 1
  3391. * returns a 128-byte block read from module I2C address 0xA0 offset 0 or 0x80.
  3392. * Anything else: currently undefined. Locks required: None. Return code: 0.
  3393. */
  3394. #define MC_CMD_GET_PHY_MEDIA_INFO 0x4b
  3395. /* MC_CMD_GET_PHY_MEDIA_INFO_IN msgrequest */
  3396. #define MC_CMD_GET_PHY_MEDIA_INFO_IN_LEN 4
  3397. #define MC_CMD_GET_PHY_MEDIA_INFO_IN_PAGE_OFST 0
  3398. /* MC_CMD_GET_PHY_MEDIA_INFO_OUT msgresponse */
  3399. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LENMIN 5
  3400. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LENMAX 252
  3401. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LEN(num) (4+1*(num))
  3402. /* in bytes */
  3403. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATALEN_OFST 0
  3404. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_OFST 4
  3405. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_LEN 1
  3406. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_MINNUM 1
  3407. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_MAXNUM 248
  3408. /***********************************/
  3409. /* MC_CMD_NVRAM_TEST
  3410. * Test a particular NVRAM partition for valid contents (where "valid" depends
  3411. * on the type of partition).
  3412. */
  3413. #define MC_CMD_NVRAM_TEST 0x4c
  3414. /* MC_CMD_NVRAM_TEST_IN msgrequest */
  3415. #define MC_CMD_NVRAM_TEST_IN_LEN 4
  3416. #define MC_CMD_NVRAM_TEST_IN_TYPE_OFST 0
  3417. /* Enum values, see field(s): */
  3418. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  3419. /* MC_CMD_NVRAM_TEST_OUT msgresponse */
  3420. #define MC_CMD_NVRAM_TEST_OUT_LEN 4
  3421. #define MC_CMD_NVRAM_TEST_OUT_RESULT_OFST 0
  3422. /* enum: Passed. */
  3423. #define MC_CMD_NVRAM_TEST_PASS 0x0
  3424. /* enum: Failed. */
  3425. #define MC_CMD_NVRAM_TEST_FAIL 0x1
  3426. /* enum: Not supported. */
  3427. #define MC_CMD_NVRAM_TEST_NOTSUPP 0x2
  3428. /***********************************/
  3429. /* MC_CMD_MRSFP_TWEAK
  3430. * Read status and/or set parameters for the 'mrsfp' driver in mr_rusty builds.
  3431. * I2C I/O expander bits are always read; if equaliser parameters are supplied,
  3432. * they are configured first. Locks required: None. Return code: 0, EINVAL.
  3433. */
  3434. #define MC_CMD_MRSFP_TWEAK 0x4d
  3435. /* MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG msgrequest */
  3436. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_LEN 16
  3437. /* 0-6 low->high de-emph. */
  3438. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_LEVEL_OFST 0
  3439. /* 0-8 low->high ref.V */
  3440. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_DT_CFG_OFST 4
  3441. /* 0-8 0-8 low->high boost */
  3442. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_BOOST_OFST 8
  3443. /* 0-8 low->high ref.V */
  3444. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_DT_CFG_OFST 12
  3445. /* MC_CMD_MRSFP_TWEAK_IN_READ_ONLY msgrequest */
  3446. #define MC_CMD_MRSFP_TWEAK_IN_READ_ONLY_LEN 0
  3447. /* MC_CMD_MRSFP_TWEAK_OUT msgresponse */
  3448. #define MC_CMD_MRSFP_TWEAK_OUT_LEN 12
  3449. /* input bits */
  3450. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_INPUTS_OFST 0
  3451. /* output bits */
  3452. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_OUTPUTS_OFST 4
  3453. /* direction */
  3454. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_OFST 8
  3455. /* enum: Out. */
  3456. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_OUT 0x0
  3457. /* enum: In. */
  3458. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_IN 0x1
  3459. /***********************************/
  3460. /* MC_CMD_SENSOR_SET_LIMS
  3461. * Adjusts the sensor limits. This is a warranty-voiding operation. Returns:
  3462. * ENOENT if the sensor specified does not exist, EINVAL if the limits are out
  3463. * of range.
  3464. */
  3465. #define MC_CMD_SENSOR_SET_LIMS 0x4e
  3466. /* MC_CMD_SENSOR_SET_LIMS_IN msgrequest */
  3467. #define MC_CMD_SENSOR_SET_LIMS_IN_LEN 20
  3468. #define MC_CMD_SENSOR_SET_LIMS_IN_SENSOR_OFST 0
  3469. /* Enum values, see field(s): */
  3470. /* MC_CMD_SENSOR_INFO/MC_CMD_SENSOR_INFO_OUT/MASK */
  3471. /* interpretation is is sensor-specific. */
  3472. #define MC_CMD_SENSOR_SET_LIMS_IN_LOW0_OFST 4
  3473. /* interpretation is is sensor-specific. */
  3474. #define MC_CMD_SENSOR_SET_LIMS_IN_HI0_OFST 8
  3475. /* interpretation is is sensor-specific. */
  3476. #define MC_CMD_SENSOR_SET_LIMS_IN_LOW1_OFST 12
  3477. /* interpretation is is sensor-specific. */
  3478. #define MC_CMD_SENSOR_SET_LIMS_IN_HI1_OFST 16
  3479. /* MC_CMD_SENSOR_SET_LIMS_OUT msgresponse */
  3480. #define MC_CMD_SENSOR_SET_LIMS_OUT_LEN 0
  3481. /***********************************/
  3482. /* MC_CMD_GET_RESOURCE_LIMITS
  3483. */
  3484. #define MC_CMD_GET_RESOURCE_LIMITS 0x4f
  3485. /* MC_CMD_GET_RESOURCE_LIMITS_IN msgrequest */
  3486. #define MC_CMD_GET_RESOURCE_LIMITS_IN_LEN 0
  3487. /* MC_CMD_GET_RESOURCE_LIMITS_OUT msgresponse */
  3488. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_LEN 16
  3489. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_BUFTBL_OFST 0
  3490. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_EVQ_OFST 4
  3491. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_RXQ_OFST 8
  3492. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_TXQ_OFST 12
  3493. /***********************************/
  3494. /* MC_CMD_NVRAM_PARTITIONS
  3495. * Reads the list of available virtual NVRAM partition types. Locks required:
  3496. * none. Returns: 0, EINVAL (bad type).
  3497. */
  3498. #define MC_CMD_NVRAM_PARTITIONS 0x51
  3499. /* MC_CMD_NVRAM_PARTITIONS_IN msgrequest */
  3500. #define MC_CMD_NVRAM_PARTITIONS_IN_LEN 0
  3501. /* MC_CMD_NVRAM_PARTITIONS_OUT msgresponse */
  3502. #define MC_CMD_NVRAM_PARTITIONS_OUT_LENMIN 4
  3503. #define MC_CMD_NVRAM_PARTITIONS_OUT_LENMAX 252
  3504. #define MC_CMD_NVRAM_PARTITIONS_OUT_LEN(num) (4+4*(num))
  3505. /* total number of partitions */
  3506. #define MC_CMD_NVRAM_PARTITIONS_OUT_NUM_PARTITIONS_OFST 0
  3507. /* type ID code for each of NUM_PARTITIONS partitions */
  3508. #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_OFST 4
  3509. #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_LEN 4
  3510. #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_MINNUM 0
  3511. #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_MAXNUM 62
  3512. /***********************************/
  3513. /* MC_CMD_NVRAM_METADATA
  3514. * Reads soft metadata for a virtual NVRAM partition type. Locks required:
  3515. * none. Returns: 0, EINVAL (bad type).
  3516. */
  3517. #define MC_CMD_NVRAM_METADATA 0x52
  3518. /* MC_CMD_NVRAM_METADATA_IN msgrequest */
  3519. #define MC_CMD_NVRAM_METADATA_IN_LEN 4
  3520. /* Partition type ID code */
  3521. #define MC_CMD_NVRAM_METADATA_IN_TYPE_OFST 0
  3522. /* MC_CMD_NVRAM_METADATA_OUT msgresponse */
  3523. #define MC_CMD_NVRAM_METADATA_OUT_LENMIN 20
  3524. #define MC_CMD_NVRAM_METADATA_OUT_LENMAX 252
  3525. #define MC_CMD_NVRAM_METADATA_OUT_LEN(num) (20+1*(num))
  3526. /* Partition type ID code */
  3527. #define MC_CMD_NVRAM_METADATA_OUT_TYPE_OFST 0
  3528. #define MC_CMD_NVRAM_METADATA_OUT_FLAGS_OFST 4
  3529. #define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_VALID_LBN 0
  3530. #define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_VALID_WIDTH 1
  3531. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_VALID_LBN 1
  3532. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_VALID_WIDTH 1
  3533. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_VALID_LBN 2
  3534. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_VALID_WIDTH 1
  3535. /* Subtype ID code for content of this partition */
  3536. #define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_OFST 8
  3537. /* 1st component of W.X.Y.Z version number for content of this partition */
  3538. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_W_OFST 12
  3539. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_W_LEN 2
  3540. /* 2nd component of W.X.Y.Z version number for content of this partition */
  3541. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_X_OFST 14
  3542. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_X_LEN 2
  3543. /* 3rd component of W.X.Y.Z version number for content of this partition */
  3544. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Y_OFST 16
  3545. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Y_LEN 2
  3546. /* 4th component of W.X.Y.Z version number for content of this partition */
  3547. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Z_OFST 18
  3548. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Z_LEN 2
  3549. /* Zero-terminated string describing the content of this partition */
  3550. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_OFST 20
  3551. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_LEN 1
  3552. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_MINNUM 0
  3553. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_MAXNUM 232
  3554. /***********************************/
  3555. /* MC_CMD_GET_MAC_ADDRESSES
  3556. * Returns the base MAC, count and stride for the requestiong function
  3557. */
  3558. #define MC_CMD_GET_MAC_ADDRESSES 0x55
  3559. /* MC_CMD_GET_MAC_ADDRESSES_IN msgrequest */
  3560. #define MC_CMD_GET_MAC_ADDRESSES_IN_LEN 0
  3561. /* MC_CMD_GET_MAC_ADDRESSES_OUT msgresponse */
  3562. #define MC_CMD_GET_MAC_ADDRESSES_OUT_LEN 16
  3563. /* Base MAC address */
  3564. #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_ADDR_BASE_OFST 0
  3565. #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_ADDR_BASE_LEN 6
  3566. /* Padding */
  3567. #define MC_CMD_GET_MAC_ADDRESSES_OUT_RESERVED_OFST 6
  3568. #define MC_CMD_GET_MAC_ADDRESSES_OUT_RESERVED_LEN 2
  3569. /* Number of allocated MAC addresses */
  3570. #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_COUNT_OFST 8
  3571. /* Spacing of allocated MAC addresses */
  3572. #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_STRIDE_OFST 12
  3573. /* MC_CMD_RESOURCE_SPECIFIER enum */
  3574. /* enum: Any */
  3575. #define MC_CMD_RESOURCE_INSTANCE_ANY 0xffffffff
  3576. /* enum: None */
  3577. #define MC_CMD_RESOURCE_INSTANCE_NONE 0xfffffffe
  3578. /* EVB_PORT_ID structuredef */
  3579. #define EVB_PORT_ID_LEN 4
  3580. #define EVB_PORT_ID_PORT_ID_OFST 0
  3581. /* enum: An invalid port handle. */
  3582. #define EVB_PORT_ID_NULL 0x0
  3583. /* enum: The port assigned to this function.. */
  3584. #define EVB_PORT_ID_ASSIGNED 0x1000000
  3585. /* enum: External network port 0 */
  3586. #define EVB_PORT_ID_MAC0 0x2000000
  3587. /* enum: External network port 1 */
  3588. #define EVB_PORT_ID_MAC1 0x2000001
  3589. /* enum: External network port 2 */
  3590. #define EVB_PORT_ID_MAC2 0x2000002
  3591. /* enum: External network port 3 */
  3592. #define EVB_PORT_ID_MAC3 0x2000003
  3593. #define EVB_PORT_ID_PORT_ID_LBN 0
  3594. #define EVB_PORT_ID_PORT_ID_WIDTH 32
  3595. /* EVB_VLAN_TAG structuredef */
  3596. #define EVB_VLAN_TAG_LEN 2
  3597. /* The VLAN tag value */
  3598. #define EVB_VLAN_TAG_VLAN_ID_LBN 0
  3599. #define EVB_VLAN_TAG_VLAN_ID_WIDTH 12
  3600. #define EVB_VLAN_TAG_MODE_LBN 12
  3601. #define EVB_VLAN_TAG_MODE_WIDTH 4
  3602. /* enum: Insert the VLAN. */
  3603. #define EVB_VLAN_TAG_INSERT 0x0
  3604. /* enum: Replace the VLAN if already present. */
  3605. #define EVB_VLAN_TAG_REPLACE 0x1
  3606. /* BUFTBL_ENTRY structuredef */
  3607. #define BUFTBL_ENTRY_LEN 12
  3608. /* the owner ID */
  3609. #define BUFTBL_ENTRY_OID_OFST 0
  3610. #define BUFTBL_ENTRY_OID_LEN 2
  3611. #define BUFTBL_ENTRY_OID_LBN 0
  3612. #define BUFTBL_ENTRY_OID_WIDTH 16
  3613. /* the page parameter as one of ESE_DZ_SMC_PAGE_SIZE_ */
  3614. #define BUFTBL_ENTRY_PGSZ_OFST 2
  3615. #define BUFTBL_ENTRY_PGSZ_LEN 2
  3616. #define BUFTBL_ENTRY_PGSZ_LBN 16
  3617. #define BUFTBL_ENTRY_PGSZ_WIDTH 16
  3618. /* the raw 64-bit address field from the SMC, not adjusted for page size */
  3619. #define BUFTBL_ENTRY_RAWADDR_OFST 4
  3620. #define BUFTBL_ENTRY_RAWADDR_LEN 8
  3621. #define BUFTBL_ENTRY_RAWADDR_LO_OFST 4
  3622. #define BUFTBL_ENTRY_RAWADDR_HI_OFST 8
  3623. #define BUFTBL_ENTRY_RAWADDR_LBN 32
  3624. #define BUFTBL_ENTRY_RAWADDR_WIDTH 64
  3625. /* NVRAM_PARTITION_TYPE structuredef */
  3626. #define NVRAM_PARTITION_TYPE_LEN 2
  3627. #define NVRAM_PARTITION_TYPE_ID_OFST 0
  3628. #define NVRAM_PARTITION_TYPE_ID_LEN 2
  3629. /* enum: Primary MC firmware partition */
  3630. #define NVRAM_PARTITION_TYPE_MC_FIRMWARE 0x100
  3631. /* enum: Secondary MC firmware partition */
  3632. #define NVRAM_PARTITION_TYPE_MC_FIRMWARE_BACKUP 0x200
  3633. /* enum: Expansion ROM partition */
  3634. #define NVRAM_PARTITION_TYPE_EXPANSION_ROM 0x300
  3635. /* enum: Static configuration TLV partition */
  3636. #define NVRAM_PARTITION_TYPE_STATIC_CONFIG 0x400
  3637. /* enum: Dynamic configuration TLV partition */
  3638. #define NVRAM_PARTITION_TYPE_DYNAMIC_CONFIG 0x500
  3639. /* enum: Expansion ROM configuration data for port 0 */
  3640. #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT0 0x600
  3641. /* enum: Expansion ROM configuration data for port 1 */
  3642. #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT1 0x601
  3643. /* enum: Expansion ROM configuration data for port 2 */
  3644. #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT2 0x602
  3645. /* enum: Expansion ROM configuration data for port 3 */
  3646. #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT3 0x603
  3647. /* enum: Non-volatile log output partition */
  3648. #define NVRAM_PARTITION_TYPE_LOG 0x700
  3649. /* enum: Device state dump output partition */
  3650. #define NVRAM_PARTITION_TYPE_DUMP 0x800
  3651. /* enum: Application license key storage partition */
  3652. #define NVRAM_PARTITION_TYPE_LICENSE 0x900
  3653. /* enum: Start of range used for PHY partitions (low 8 bits are the PHY ID) */
  3654. #define NVRAM_PARTITION_TYPE_PHY_MIN 0xa00
  3655. /* enum: End of range used for PHY partitions (low 8 bits are the PHY ID) */
  3656. #define NVRAM_PARTITION_TYPE_PHY_MAX 0xaff
  3657. /* enum: Start of reserved value range (firmware may use for any purpose) */
  3658. #define NVRAM_PARTITION_TYPE_RESERVED_VALUES_MIN 0xff00
  3659. /* enum: End of reserved value range (firmware may use for any purpose) */
  3660. #define NVRAM_PARTITION_TYPE_RESERVED_VALUES_MAX 0xfffd
  3661. /* enum: Recovery partition map (provided if real map is missing or corrupt) */
  3662. #define NVRAM_PARTITION_TYPE_RECOVERY_MAP 0xfffe
  3663. /* enum: Partition map (real map as stored in flash) */
  3664. #define NVRAM_PARTITION_TYPE_PARTITION_MAP 0xffff
  3665. #define NVRAM_PARTITION_TYPE_ID_LBN 0
  3666. #define NVRAM_PARTITION_TYPE_ID_WIDTH 16
  3667. /* LICENSED_APP_ID structuredef */
  3668. #define LICENSED_APP_ID_LEN 4
  3669. #define LICENSED_APP_ID_ID_OFST 0
  3670. /* enum: OpenOnload */
  3671. #define LICENSED_APP_ID_ONLOAD 0x1
  3672. /* enum: PTP timestamping */
  3673. #define LICENSED_APP_ID_PTP 0x2
  3674. /* enum: SolarCapture Pro */
  3675. #define LICENSED_APP_ID_SOLARCAPTURE_PRO 0x4
  3676. #define LICENSED_APP_ID_ID_LBN 0
  3677. #define LICENSED_APP_ID_ID_WIDTH 32
  3678. /***********************************/
  3679. /* MC_CMD_READ_REGS
  3680. * Get a dump of the MCPU registers
  3681. */
  3682. #define MC_CMD_READ_REGS 0x50
  3683. /* MC_CMD_READ_REGS_IN msgrequest */
  3684. #define MC_CMD_READ_REGS_IN_LEN 0
  3685. /* MC_CMD_READ_REGS_OUT msgresponse */
  3686. #define MC_CMD_READ_REGS_OUT_LEN 308
  3687. /* Whether the corresponding register entry contains a valid value */
  3688. #define MC_CMD_READ_REGS_OUT_MASK_OFST 0
  3689. #define MC_CMD_READ_REGS_OUT_MASK_LEN 16
  3690. /* Same order as MIPS GDB (r0-r31, sr, lo, hi, bad, cause, 32 x float, fsr,
  3691. * fir, fp)
  3692. */
  3693. #define MC_CMD_READ_REGS_OUT_REGS_OFST 16
  3694. #define MC_CMD_READ_REGS_OUT_REGS_LEN 4
  3695. #define MC_CMD_READ_REGS_OUT_REGS_NUM 73
  3696. /***********************************/
  3697. /* MC_CMD_INIT_EVQ
  3698. * Set up an event queue according to the supplied parameters. The IN arguments
  3699. * end with an address for each 4k of host memory required to back the EVQ.
  3700. */
  3701. #define MC_CMD_INIT_EVQ 0x80
  3702. /* MC_CMD_INIT_EVQ_IN msgrequest */
  3703. #define MC_CMD_INIT_EVQ_IN_LENMIN 44
  3704. #define MC_CMD_INIT_EVQ_IN_LENMAX 548
  3705. #define MC_CMD_INIT_EVQ_IN_LEN(num) (36+8*(num))
  3706. /* Size, in entries */
  3707. #define MC_CMD_INIT_EVQ_IN_SIZE_OFST 0
  3708. /* Desired instance. Must be set to a specific instance, which is a function
  3709. * local queue index.
  3710. */
  3711. #define MC_CMD_INIT_EVQ_IN_INSTANCE_OFST 4
  3712. /* The initial timer value. The load value is ignored if the timer mode is DIS.
  3713. */
  3714. #define MC_CMD_INIT_EVQ_IN_TMR_LOAD_OFST 8
  3715. /* The reload value is ignored in one-shot modes */
  3716. #define MC_CMD_INIT_EVQ_IN_TMR_RELOAD_OFST 12
  3717. /* tbd */
  3718. #define MC_CMD_INIT_EVQ_IN_FLAGS_OFST 16
  3719. #define MC_CMD_INIT_EVQ_IN_FLAG_INTERRUPTING_LBN 0
  3720. #define MC_CMD_INIT_EVQ_IN_FLAG_INTERRUPTING_WIDTH 1
  3721. #define MC_CMD_INIT_EVQ_IN_FLAG_RPTR_DOS_LBN 1
  3722. #define MC_CMD_INIT_EVQ_IN_FLAG_RPTR_DOS_WIDTH 1
  3723. #define MC_CMD_INIT_EVQ_IN_FLAG_INT_ARMD_LBN 2
  3724. #define MC_CMD_INIT_EVQ_IN_FLAG_INT_ARMD_WIDTH 1
  3725. #define MC_CMD_INIT_EVQ_IN_FLAG_CUT_THRU_LBN 3
  3726. #define MC_CMD_INIT_EVQ_IN_FLAG_CUT_THRU_WIDTH 1
  3727. #define MC_CMD_INIT_EVQ_IN_FLAG_RX_MERGE_LBN 4
  3728. #define MC_CMD_INIT_EVQ_IN_FLAG_RX_MERGE_WIDTH 1
  3729. #define MC_CMD_INIT_EVQ_IN_FLAG_TX_MERGE_LBN 5
  3730. #define MC_CMD_INIT_EVQ_IN_FLAG_TX_MERGE_WIDTH 1
  3731. #define MC_CMD_INIT_EVQ_IN_TMR_MODE_OFST 20
  3732. /* enum: Disabled */
  3733. #define MC_CMD_INIT_EVQ_IN_TMR_MODE_DIS 0x0
  3734. /* enum: Immediate */
  3735. #define MC_CMD_INIT_EVQ_IN_TMR_IMMED_START 0x1
  3736. /* enum: Triggered */
  3737. #define MC_CMD_INIT_EVQ_IN_TMR_TRIG_START 0x2
  3738. /* enum: Hold-off */
  3739. #define MC_CMD_INIT_EVQ_IN_TMR_INT_HLDOFF 0x3
  3740. /* Target EVQ for wakeups if in wakeup mode. */
  3741. #define MC_CMD_INIT_EVQ_IN_TARGET_EVQ_OFST 24
  3742. /* Target interrupt if in interrupting mode (note union with target EVQ). Use
  3743. * MC_CMD_RESOURCE_INSTANCE_ANY unless a specific one required for test
  3744. * purposes.
  3745. */
  3746. #define MC_CMD_INIT_EVQ_IN_IRQ_NUM_OFST 24
  3747. /* Event Counter Mode. */
  3748. #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_OFST 28
  3749. /* enum: Disabled */
  3750. #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_DIS 0x0
  3751. /* enum: Disabled */
  3752. #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_RX 0x1
  3753. /* enum: Disabled */
  3754. #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_TX 0x2
  3755. /* enum: Disabled */
  3756. #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_RXTX 0x3
  3757. /* Event queue packet count threshold. */
  3758. #define MC_CMD_INIT_EVQ_IN_COUNT_THRSHLD_OFST 32
  3759. /* 64-bit address of 4k of 4k-aligned host memory buffer */
  3760. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_OFST 36
  3761. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_LEN 8
  3762. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_LO_OFST 36
  3763. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_HI_OFST 40
  3764. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_MINNUM 1
  3765. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_MAXNUM 64
  3766. /* MC_CMD_INIT_EVQ_OUT msgresponse */
  3767. #define MC_CMD_INIT_EVQ_OUT_LEN 4
  3768. /* Only valid if INTRFLAG was true */
  3769. #define MC_CMD_INIT_EVQ_OUT_IRQ_OFST 0
  3770. /* QUEUE_CRC_MODE structuredef */
  3771. #define QUEUE_CRC_MODE_LEN 1
  3772. #define QUEUE_CRC_MODE_MODE_LBN 0
  3773. #define QUEUE_CRC_MODE_MODE_WIDTH 4
  3774. /* enum: No CRC. */
  3775. #define QUEUE_CRC_MODE_NONE 0x0
  3776. /* enum: CRC Fiber channel over ethernet. */
  3777. #define QUEUE_CRC_MODE_FCOE 0x1
  3778. /* enum: CRC (digest) iSCSI header only. */
  3779. #define QUEUE_CRC_MODE_ISCSI_HDR 0x2
  3780. /* enum: CRC (digest) iSCSI header and payload. */
  3781. #define QUEUE_CRC_MODE_ISCSI 0x3
  3782. /* enum: CRC Fiber channel over IP over ethernet. */
  3783. #define QUEUE_CRC_MODE_FCOIPOE 0x4
  3784. /* enum: CRC MPA. */
  3785. #define QUEUE_CRC_MODE_MPA 0x5
  3786. #define QUEUE_CRC_MODE_SPARE_LBN 4
  3787. #define QUEUE_CRC_MODE_SPARE_WIDTH 4
  3788. /***********************************/
  3789. /* MC_CMD_INIT_RXQ
  3790. * set up a receive queue according to the supplied parameters. The IN
  3791. * arguments end with an address for each 4k of host memory required to back
  3792. * the RXQ.
  3793. */
  3794. #define MC_CMD_INIT_RXQ 0x81
  3795. /* MC_CMD_INIT_RXQ_IN msgrequest */
  3796. #define MC_CMD_INIT_RXQ_IN_LENMIN 36
  3797. #define MC_CMD_INIT_RXQ_IN_LENMAX 252
  3798. #define MC_CMD_INIT_RXQ_IN_LEN(num) (28+8*(num))
  3799. /* Size, in entries */
  3800. #define MC_CMD_INIT_RXQ_IN_SIZE_OFST 0
  3801. /* The EVQ to send events to. This is an index originally specified to INIT_EVQ
  3802. */
  3803. #define MC_CMD_INIT_RXQ_IN_TARGET_EVQ_OFST 4
  3804. /* The value to put in the event data. Check hardware spec. for valid range. */
  3805. #define MC_CMD_INIT_RXQ_IN_LABEL_OFST 8
  3806. /* Desired instance. Must be set to a specific instance, which is a function
  3807. * local queue index.
  3808. */
  3809. #define MC_CMD_INIT_RXQ_IN_INSTANCE_OFST 12
  3810. /* There will be more flags here. */
  3811. #define MC_CMD_INIT_RXQ_IN_FLAGS_OFST 16
  3812. #define MC_CMD_INIT_RXQ_IN_FLAG_BUFF_MODE_LBN 0
  3813. #define MC_CMD_INIT_RXQ_IN_FLAG_BUFF_MODE_WIDTH 1
  3814. #define MC_CMD_INIT_RXQ_IN_FLAG_HDR_SPLIT_LBN 1
  3815. #define MC_CMD_INIT_RXQ_IN_FLAG_HDR_SPLIT_WIDTH 1
  3816. #define MC_CMD_INIT_RXQ_IN_FLAG_TIMESTAMP_LBN 2
  3817. #define MC_CMD_INIT_RXQ_IN_FLAG_TIMESTAMP_WIDTH 1
  3818. #define MC_CMD_INIT_RXQ_IN_CRC_MODE_LBN 3
  3819. #define MC_CMD_INIT_RXQ_IN_CRC_MODE_WIDTH 4
  3820. #define MC_CMD_INIT_RXQ_IN_FLAG_CHAIN_LBN 7
  3821. #define MC_CMD_INIT_RXQ_IN_FLAG_CHAIN_WIDTH 1
  3822. #define MC_CMD_INIT_RXQ_IN_FLAG_PREFIX_LBN 8
  3823. #define MC_CMD_INIT_RXQ_IN_FLAG_PREFIX_WIDTH 1
  3824. #define MC_CMD_INIT_RXQ_IN_FLAG_DISABLE_SCATTER_LBN 9
  3825. #define MC_CMD_INIT_RXQ_IN_FLAG_DISABLE_SCATTER_WIDTH 1
  3826. /* Owner ID to use if in buffer mode (zero if physical) */
  3827. #define MC_CMD_INIT_RXQ_IN_OWNER_ID_OFST 20
  3828. /* The port ID associated with the v-adaptor which should contain this DMAQ. */
  3829. #define MC_CMD_INIT_RXQ_IN_PORT_ID_OFST 24
  3830. /* 64-bit address of 4k of 4k-aligned host memory buffer */
  3831. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_OFST 28
  3832. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_LEN 8
  3833. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_LO_OFST 28
  3834. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_HI_OFST 32
  3835. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_MINNUM 1
  3836. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_MAXNUM 28
  3837. /* MC_CMD_INIT_RXQ_OUT msgresponse */
  3838. #define MC_CMD_INIT_RXQ_OUT_LEN 0
  3839. /***********************************/
  3840. /* MC_CMD_INIT_TXQ
  3841. */
  3842. #define MC_CMD_INIT_TXQ 0x82
  3843. /* MC_CMD_INIT_TXQ_IN msgrequest */
  3844. #define MC_CMD_INIT_TXQ_IN_LENMIN 36
  3845. #define MC_CMD_INIT_TXQ_IN_LENMAX 252
  3846. #define MC_CMD_INIT_TXQ_IN_LEN(num) (28+8*(num))
  3847. /* Size, in entries */
  3848. #define MC_CMD_INIT_TXQ_IN_SIZE_OFST 0
  3849. /* The EVQ to send events to. This is an index originally specified to
  3850. * INIT_EVQ.
  3851. */
  3852. #define MC_CMD_INIT_TXQ_IN_TARGET_EVQ_OFST 4
  3853. /* The value to put in the event data. Check hardware spec. for valid range. */
  3854. #define MC_CMD_INIT_TXQ_IN_LABEL_OFST 8
  3855. /* Desired instance. Must be set to a specific instance, which is a function
  3856. * local queue index.
  3857. */
  3858. #define MC_CMD_INIT_TXQ_IN_INSTANCE_OFST 12
  3859. /* There will be more flags here. */
  3860. #define MC_CMD_INIT_TXQ_IN_FLAGS_OFST 16
  3861. #define MC_CMD_INIT_TXQ_IN_FLAG_BUFF_MODE_LBN 0
  3862. #define MC_CMD_INIT_TXQ_IN_FLAG_BUFF_MODE_WIDTH 1
  3863. #define MC_CMD_INIT_TXQ_IN_FLAG_IP_CSUM_DIS_LBN 1
  3864. #define MC_CMD_INIT_TXQ_IN_FLAG_IP_CSUM_DIS_WIDTH 1
  3865. #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_CSUM_DIS_LBN 2
  3866. #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_CSUM_DIS_WIDTH 1
  3867. #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_UDP_ONLY_LBN 3
  3868. #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_UDP_ONLY_WIDTH 1
  3869. #define MC_CMD_INIT_TXQ_IN_CRC_MODE_LBN 4
  3870. #define MC_CMD_INIT_TXQ_IN_CRC_MODE_WIDTH 4
  3871. #define MC_CMD_INIT_TXQ_IN_FLAG_TIMESTAMP_LBN 8
  3872. #define MC_CMD_INIT_TXQ_IN_FLAG_TIMESTAMP_WIDTH 1
  3873. #define MC_CMD_INIT_TXQ_IN_FLAG_PACER_BYPASS_LBN 9
  3874. #define MC_CMD_INIT_TXQ_IN_FLAG_PACER_BYPASS_WIDTH 1
  3875. /* Owner ID to use if in buffer mode (zero if physical) */
  3876. #define MC_CMD_INIT_TXQ_IN_OWNER_ID_OFST 20
  3877. /* The port ID associated with the v-adaptor which should contain this DMAQ. */
  3878. #define MC_CMD_INIT_TXQ_IN_PORT_ID_OFST 24
  3879. /* 64-bit address of 4k of 4k-aligned host memory buffer */
  3880. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_OFST 28
  3881. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_LEN 8
  3882. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_LO_OFST 28
  3883. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_HI_OFST 32
  3884. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_MINNUM 1
  3885. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_MAXNUM 28
  3886. /* MC_CMD_INIT_TXQ_OUT msgresponse */
  3887. #define MC_CMD_INIT_TXQ_OUT_LEN 0
  3888. /***********************************/
  3889. /* MC_CMD_FINI_EVQ
  3890. * Teardown an EVQ.
  3891. *
  3892. * All DMAQs or EVQs that point to the EVQ to tear down must be torn down first
  3893. * or the operation will fail with EBUSY
  3894. */
  3895. #define MC_CMD_FINI_EVQ 0x83
  3896. /* MC_CMD_FINI_EVQ_IN msgrequest */
  3897. #define MC_CMD_FINI_EVQ_IN_LEN 4
  3898. /* Instance of EVQ to destroy. Should be the same instance as that previously
  3899. * passed to INIT_EVQ
  3900. */
  3901. #define MC_CMD_FINI_EVQ_IN_INSTANCE_OFST 0
  3902. /* MC_CMD_FINI_EVQ_OUT msgresponse */
  3903. #define MC_CMD_FINI_EVQ_OUT_LEN 0
  3904. /***********************************/
  3905. /* MC_CMD_FINI_RXQ
  3906. * Teardown a RXQ.
  3907. */
  3908. #define MC_CMD_FINI_RXQ 0x84
  3909. /* MC_CMD_FINI_RXQ_IN msgrequest */
  3910. #define MC_CMD_FINI_RXQ_IN_LEN 4
  3911. /* Instance of RXQ to destroy */
  3912. #define MC_CMD_FINI_RXQ_IN_INSTANCE_OFST 0
  3913. /* MC_CMD_FINI_RXQ_OUT msgresponse */
  3914. #define MC_CMD_FINI_RXQ_OUT_LEN 0
  3915. /***********************************/
  3916. /* MC_CMD_FINI_TXQ
  3917. * Teardown a TXQ.
  3918. */
  3919. #define MC_CMD_FINI_TXQ 0x85
  3920. /* MC_CMD_FINI_TXQ_IN msgrequest */
  3921. #define MC_CMD_FINI_TXQ_IN_LEN 4
  3922. /* Instance of TXQ to destroy */
  3923. #define MC_CMD_FINI_TXQ_IN_INSTANCE_OFST 0
  3924. /* MC_CMD_FINI_TXQ_OUT msgresponse */
  3925. #define MC_CMD_FINI_TXQ_OUT_LEN 0
  3926. /***********************************/
  3927. /* MC_CMD_DRIVER_EVENT
  3928. * Generate an event on an EVQ belonging to the function issuing the command.
  3929. */
  3930. #define MC_CMD_DRIVER_EVENT 0x86
  3931. /* MC_CMD_DRIVER_EVENT_IN msgrequest */
  3932. #define MC_CMD_DRIVER_EVENT_IN_LEN 12
  3933. /* Handle of target EVQ */
  3934. #define MC_CMD_DRIVER_EVENT_IN_EVQ_OFST 0
  3935. /* Bits 0 - 63 of event */
  3936. #define MC_CMD_DRIVER_EVENT_IN_DATA_OFST 4
  3937. #define MC_CMD_DRIVER_EVENT_IN_DATA_LEN 8
  3938. #define MC_CMD_DRIVER_EVENT_IN_DATA_LO_OFST 4
  3939. #define MC_CMD_DRIVER_EVENT_IN_DATA_HI_OFST 8
  3940. /* MC_CMD_DRIVER_EVENT_OUT msgresponse */
  3941. #define MC_CMD_DRIVER_EVENT_OUT_LEN 0
  3942. /***********************************/
  3943. /* MC_CMD_PROXY_CMD
  3944. * Execute an arbitrary MCDI command on behalf of a different function, subject
  3945. * to security restrictions. The command to be proxied follows immediately
  3946. * afterward in the host buffer (or on the UART). This command supercedes
  3947. * MC_CMD_SET_FUNC, which remains available for Siena but now deprecated.
  3948. */
  3949. #define MC_CMD_PROXY_CMD 0x5b
  3950. /* MC_CMD_PROXY_CMD_IN msgrequest */
  3951. #define MC_CMD_PROXY_CMD_IN_LEN 4
  3952. /* The handle of the target function. */
  3953. #define MC_CMD_PROXY_CMD_IN_TARGET_OFST 0
  3954. #define MC_CMD_PROXY_CMD_IN_TARGET_PF_LBN 0
  3955. #define MC_CMD_PROXY_CMD_IN_TARGET_PF_WIDTH 16
  3956. #define MC_CMD_PROXY_CMD_IN_TARGET_VF_LBN 16
  3957. #define MC_CMD_PROXY_CMD_IN_TARGET_VF_WIDTH 16
  3958. #define MC_CMD_PROXY_CMD_IN_VF_NULL 0xffff /* enum */
  3959. /* MC_CMD_PROXY_CMD_OUT msgresponse */
  3960. #define MC_CMD_PROXY_CMD_OUT_LEN 0
  3961. /***********************************/
  3962. /* MC_CMD_ALLOC_BUFTBL_CHUNK
  3963. * Allocate a set of buffer table entries using the specified owner ID. This
  3964. * operation allocates the required buffer table entries (and fails if it
  3965. * cannot do so). The buffer table entries will initially be zeroed.
  3966. */
  3967. #define MC_CMD_ALLOC_BUFTBL_CHUNK 0x87
  3968. /* MC_CMD_ALLOC_BUFTBL_CHUNK_IN msgrequest */
  3969. #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_LEN 8
  3970. /* Owner ID to use */
  3971. #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_OWNER_OFST 0
  3972. /* Size of buffer table pages to use, in bytes (note that only a few values are
  3973. * legal on any specific hardware).
  3974. */
  3975. #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_PAGE_SIZE_OFST 4
  3976. /* MC_CMD_ALLOC_BUFTBL_CHUNK_OUT msgresponse */
  3977. #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_LEN 12
  3978. #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_HANDLE_OFST 0
  3979. #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_NUMENTRIES_OFST 4
  3980. /* Buffer table IDs for use in DMA descriptors. */
  3981. #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_ID_OFST 8
  3982. /***********************************/
  3983. /* MC_CMD_PROGRAM_BUFTBL_ENTRIES
  3984. * Reprogram a set of buffer table entries in the specified chunk.
  3985. */
  3986. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES 0x88
  3987. /* MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN msgrequest */
  3988. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_LENMIN 20
  3989. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_LENMAX 268
  3990. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_LEN(num) (12+8*(num))
  3991. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_HANDLE_OFST 0
  3992. /* ID */
  3993. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_FIRSTID_OFST 4
  3994. /* Num entries */
  3995. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_NUMENTRIES_OFST 8
  3996. /* Buffer table entry address */
  3997. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_OFST 12
  3998. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_LEN 8
  3999. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_LO_OFST 12
  4000. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_HI_OFST 16
  4001. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_MINNUM 1
  4002. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_MAXNUM 32
  4003. /* MC_CMD_PROGRAM_BUFTBL_ENTRIES_OUT msgresponse */
  4004. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_OUT_LEN 0
  4005. /***********************************/
  4006. /* MC_CMD_FREE_BUFTBL_CHUNK
  4007. */
  4008. #define MC_CMD_FREE_BUFTBL_CHUNK 0x89
  4009. /* MC_CMD_FREE_BUFTBL_CHUNK_IN msgrequest */
  4010. #define MC_CMD_FREE_BUFTBL_CHUNK_IN_LEN 4
  4011. #define MC_CMD_FREE_BUFTBL_CHUNK_IN_HANDLE_OFST 0
  4012. /* MC_CMD_FREE_BUFTBL_CHUNK_OUT msgresponse */
  4013. #define MC_CMD_FREE_BUFTBL_CHUNK_OUT_LEN 0
  4014. /***********************************/
  4015. /* MC_CMD_FILTER_OP
  4016. * Multiplexed MCDI call for filter operations
  4017. */
  4018. #define MC_CMD_FILTER_OP 0x8a
  4019. /* MC_CMD_FILTER_OP_IN msgrequest */
  4020. #define MC_CMD_FILTER_OP_IN_LEN 108
  4021. /* identifies the type of operation requested */
  4022. #define MC_CMD_FILTER_OP_IN_OP_OFST 0
  4023. /* enum: single-recipient filter insert */
  4024. #define MC_CMD_FILTER_OP_IN_OP_INSERT 0x0
  4025. /* enum: single-recipient filter remove */
  4026. #define MC_CMD_FILTER_OP_IN_OP_REMOVE 0x1
  4027. /* enum: multi-recipient filter subscribe */
  4028. #define MC_CMD_FILTER_OP_IN_OP_SUBSCRIBE 0x2
  4029. /* enum: multi-recipient filter unsubscribe */
  4030. #define MC_CMD_FILTER_OP_IN_OP_UNSUBSCRIBE 0x3
  4031. /* enum: replace one recipient with another (warning - the filter handle may
  4032. * change)
  4033. */
  4034. #define MC_CMD_FILTER_OP_IN_OP_REPLACE 0x4
  4035. /* filter handle (for remove / unsubscribe operations) */
  4036. #define MC_CMD_FILTER_OP_IN_HANDLE_OFST 4
  4037. #define MC_CMD_FILTER_OP_IN_HANDLE_LEN 8
  4038. #define MC_CMD_FILTER_OP_IN_HANDLE_LO_OFST 4
  4039. #define MC_CMD_FILTER_OP_IN_HANDLE_HI_OFST 8
  4040. /* The port ID associated with the v-adaptor which should contain this filter.
  4041. */
  4042. #define MC_CMD_FILTER_OP_IN_PORT_ID_OFST 12
  4043. /* fields to include in match criteria */
  4044. #define MC_CMD_FILTER_OP_IN_MATCH_FIELDS_OFST 16
  4045. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_IP_LBN 0
  4046. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_IP_WIDTH 1
  4047. #define MC_CMD_FILTER_OP_IN_MATCH_DST_IP_LBN 1
  4048. #define MC_CMD_FILTER_OP_IN_MATCH_DST_IP_WIDTH 1
  4049. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_MAC_LBN 2
  4050. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_MAC_WIDTH 1
  4051. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_PORT_LBN 3
  4052. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_PORT_WIDTH 1
  4053. #define MC_CMD_FILTER_OP_IN_MATCH_DST_MAC_LBN 4
  4054. #define MC_CMD_FILTER_OP_IN_MATCH_DST_MAC_WIDTH 1
  4055. #define MC_CMD_FILTER_OP_IN_MATCH_DST_PORT_LBN 5
  4056. #define MC_CMD_FILTER_OP_IN_MATCH_DST_PORT_WIDTH 1
  4057. #define MC_CMD_FILTER_OP_IN_MATCH_ETHER_TYPE_LBN 6
  4058. #define MC_CMD_FILTER_OP_IN_MATCH_ETHER_TYPE_WIDTH 1
  4059. #define MC_CMD_FILTER_OP_IN_MATCH_INNER_VLAN_LBN 7
  4060. #define MC_CMD_FILTER_OP_IN_MATCH_INNER_VLAN_WIDTH 1
  4061. #define MC_CMD_FILTER_OP_IN_MATCH_OUTER_VLAN_LBN 8
  4062. #define MC_CMD_FILTER_OP_IN_MATCH_OUTER_VLAN_WIDTH 1
  4063. #define MC_CMD_FILTER_OP_IN_MATCH_IP_PROTO_LBN 9
  4064. #define MC_CMD_FILTER_OP_IN_MATCH_IP_PROTO_WIDTH 1
  4065. #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF0_LBN 10
  4066. #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF0_WIDTH 1
  4067. #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF1_LBN 11
  4068. #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF1_WIDTH 1
  4069. #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_MCAST_DST_LBN 30
  4070. #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_MCAST_DST_WIDTH 1
  4071. #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_UCAST_DST_LBN 31
  4072. #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_UCAST_DST_WIDTH 1
  4073. /* receive destination */
  4074. #define MC_CMD_FILTER_OP_IN_RX_DEST_OFST 20
  4075. /* enum: drop packets */
  4076. #define MC_CMD_FILTER_OP_IN_RX_DEST_DROP 0x0
  4077. /* enum: receive to host */
  4078. #define MC_CMD_FILTER_OP_IN_RX_DEST_HOST 0x1
  4079. /* enum: receive to MC */
  4080. #define MC_CMD_FILTER_OP_IN_RX_DEST_MC 0x2
  4081. /* enum: loop back to port 0 TX MAC */
  4082. #define MC_CMD_FILTER_OP_IN_RX_DEST_TX0 0x3
  4083. /* enum: loop back to port 1 TX MAC */
  4084. #define MC_CMD_FILTER_OP_IN_RX_DEST_TX1 0x4
  4085. /* receive queue handle (for multiple queue modes, this is the base queue) */
  4086. #define MC_CMD_FILTER_OP_IN_RX_QUEUE_OFST 24
  4087. /* receive mode */
  4088. #define MC_CMD_FILTER_OP_IN_RX_MODE_OFST 28
  4089. /* enum: receive to just the specified queue */
  4090. #define MC_CMD_FILTER_OP_IN_RX_MODE_SIMPLE 0x0
  4091. /* enum: receive to multiple queues using RSS context */
  4092. #define MC_CMD_FILTER_OP_IN_RX_MODE_RSS 0x1
  4093. /* enum: receive to multiple queues using .1p mapping */
  4094. #define MC_CMD_FILTER_OP_IN_RX_MODE_DOT1P_MAPPING 0x2
  4095. /* enum: install a filter entry that will never match; for test purposes only
  4096. */
  4097. #define MC_CMD_FILTER_OP_IN_RX_MODE_TEST_NEVER_MATCH 0x80000000
  4098. /* RSS context (for RX_MODE_RSS) or .1p mapping handle (for
  4099. * RX_MODE_DOT1P_MAPPING), as returned by MC_CMD_RSS_CONTEXT_ALLOC or
  4100. * MC_CMD_DOT1P_MAPPING_ALLOC. Note that these handles should be considered
  4101. * opaque to the host, although a value of 0xFFFFFFFF is guaranteed never to be
  4102. * a valid handle.
  4103. */
  4104. #define MC_CMD_FILTER_OP_IN_RX_CONTEXT_OFST 32
  4105. /* transmit domain (reserved; set to 0) */
  4106. #define MC_CMD_FILTER_OP_IN_TX_DOMAIN_OFST 36
  4107. /* transmit destination (either set the MAC and/or PM bits for explicit
  4108. * control, or set this field to TX_DEST_DEFAULT for sensible default
  4109. * behaviour)
  4110. */
  4111. #define MC_CMD_FILTER_OP_IN_TX_DEST_OFST 40
  4112. /* enum: request default behaviour (based on filter type) */
  4113. #define MC_CMD_FILTER_OP_IN_TX_DEST_DEFAULT 0xffffffff
  4114. #define MC_CMD_FILTER_OP_IN_TX_DEST_MAC_LBN 0
  4115. #define MC_CMD_FILTER_OP_IN_TX_DEST_MAC_WIDTH 1
  4116. #define MC_CMD_FILTER_OP_IN_TX_DEST_PM_LBN 1
  4117. #define MC_CMD_FILTER_OP_IN_TX_DEST_PM_WIDTH 1
  4118. /* source MAC address to match (as bytes in network order) */
  4119. #define MC_CMD_FILTER_OP_IN_SRC_MAC_OFST 44
  4120. #define MC_CMD_FILTER_OP_IN_SRC_MAC_LEN 6
  4121. /* source port to match (as bytes in network order) */
  4122. #define MC_CMD_FILTER_OP_IN_SRC_PORT_OFST 50
  4123. #define MC_CMD_FILTER_OP_IN_SRC_PORT_LEN 2
  4124. /* destination MAC address to match (as bytes in network order) */
  4125. #define MC_CMD_FILTER_OP_IN_DST_MAC_OFST 52
  4126. #define MC_CMD_FILTER_OP_IN_DST_MAC_LEN 6
  4127. /* destination port to match (as bytes in network order) */
  4128. #define MC_CMD_FILTER_OP_IN_DST_PORT_OFST 58
  4129. #define MC_CMD_FILTER_OP_IN_DST_PORT_LEN 2
  4130. /* Ethernet type to match (as bytes in network order) */
  4131. #define MC_CMD_FILTER_OP_IN_ETHER_TYPE_OFST 60
  4132. #define MC_CMD_FILTER_OP_IN_ETHER_TYPE_LEN 2
  4133. /* Inner VLAN tag to match (as bytes in network order) */
  4134. #define MC_CMD_FILTER_OP_IN_INNER_VLAN_OFST 62
  4135. #define MC_CMD_FILTER_OP_IN_INNER_VLAN_LEN 2
  4136. /* Outer VLAN tag to match (as bytes in network order) */
  4137. #define MC_CMD_FILTER_OP_IN_OUTER_VLAN_OFST 64
  4138. #define MC_CMD_FILTER_OP_IN_OUTER_VLAN_LEN 2
  4139. /* IP protocol to match (in low byte; set high byte to 0) */
  4140. #define MC_CMD_FILTER_OP_IN_IP_PROTO_OFST 66
  4141. #define MC_CMD_FILTER_OP_IN_IP_PROTO_LEN 2
  4142. /* Firmware defined register 0 to match (reserved; set to 0) */
  4143. #define MC_CMD_FILTER_OP_IN_FWDEF0_OFST 68
  4144. /* Firmware defined register 1 to match (reserved; set to 0) */
  4145. #define MC_CMD_FILTER_OP_IN_FWDEF1_OFST 72
  4146. /* source IP address to match (as bytes in network order; set last 12 bytes to
  4147. * 0 for IPv4 address)
  4148. */
  4149. #define MC_CMD_FILTER_OP_IN_SRC_IP_OFST 76
  4150. #define MC_CMD_FILTER_OP_IN_SRC_IP_LEN 16
  4151. /* destination IP address to match (as bytes in network order; set last 12
  4152. * bytes to 0 for IPv4 address)
  4153. */
  4154. #define MC_CMD_FILTER_OP_IN_DST_IP_OFST 92
  4155. #define MC_CMD_FILTER_OP_IN_DST_IP_LEN 16
  4156. /* MC_CMD_FILTER_OP_OUT msgresponse */
  4157. #define MC_CMD_FILTER_OP_OUT_LEN 12
  4158. /* identifies the type of operation requested */
  4159. #define MC_CMD_FILTER_OP_OUT_OP_OFST 0
  4160. /* Enum values, see field(s): */
  4161. /* MC_CMD_FILTER_OP_IN/OP */
  4162. /* Returned filter handle (for insert / subscribe operations). Note that these
  4163. * handles should be considered opaque to the host, although a value of
  4164. * 0xFFFFFFFF_FFFFFFFF is guaranteed never to be a valid handle.
  4165. */
  4166. #define MC_CMD_FILTER_OP_OUT_HANDLE_OFST 4
  4167. #define MC_CMD_FILTER_OP_OUT_HANDLE_LEN 8
  4168. #define MC_CMD_FILTER_OP_OUT_HANDLE_LO_OFST 4
  4169. #define MC_CMD_FILTER_OP_OUT_HANDLE_HI_OFST 8
  4170. /***********************************/
  4171. /* MC_CMD_GET_PARSER_DISP_INFO
  4172. * Get information related to the parser-dispatcher subsystem
  4173. */
  4174. #define MC_CMD_GET_PARSER_DISP_INFO 0xe4
  4175. /* MC_CMD_GET_PARSER_DISP_INFO_IN msgrequest */
  4176. #define MC_CMD_GET_PARSER_DISP_INFO_IN_LEN 4
  4177. /* identifies the type of operation requested */
  4178. #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_OFST 0
  4179. /* enum: read the list of supported RX filter matches */
  4180. #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_GET_SUPPORTED_RX_MATCHES 0x1
  4181. /* MC_CMD_GET_PARSER_DISP_INFO_OUT msgresponse */
  4182. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_LENMIN 8
  4183. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_LENMAX 252
  4184. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_LEN(num) (8+4*(num))
  4185. /* identifies the type of operation requested */
  4186. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_OP_OFST 0
  4187. /* Enum values, see field(s): */
  4188. /* MC_CMD_GET_PARSER_DISP_INFO_IN/OP */
  4189. /* number of supported match types */
  4190. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_NUM_SUPPORTED_MATCHES_OFST 4
  4191. /* array of supported match types (valid MATCH_FIELDS values for
  4192. * MC_CMD_FILTER_OP) sorted in decreasing priority order
  4193. */
  4194. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_OFST 8
  4195. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_LEN 4
  4196. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_MINNUM 0
  4197. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_MAXNUM 61
  4198. /***********************************/
  4199. /* MC_CMD_PARSER_DISP_RW
  4200. * Direct read/write of parser-dispatcher state (DICPUs and LUE) for debugging
  4201. */
  4202. #define MC_CMD_PARSER_DISP_RW 0xe5
  4203. /* MC_CMD_PARSER_DISP_RW_IN msgrequest */
  4204. #define MC_CMD_PARSER_DISP_RW_IN_LEN 32
  4205. /* identifies the target of the operation */
  4206. #define MC_CMD_PARSER_DISP_RW_IN_TARGET_OFST 0
  4207. /* enum: RX dispatcher CPU */
  4208. #define MC_CMD_PARSER_DISP_RW_IN_RX_DICPU 0x0
  4209. /* enum: TX dispatcher CPU */
  4210. #define MC_CMD_PARSER_DISP_RW_IN_TX_DICPU 0x1
  4211. /* enum: Lookup engine */
  4212. #define MC_CMD_PARSER_DISP_RW_IN_LUE 0x2
  4213. /* identifies the type of operation requested */
  4214. #define MC_CMD_PARSER_DISP_RW_IN_OP_OFST 4
  4215. /* enum: read a word of DICPU DMEM or a LUE entry */
  4216. #define MC_CMD_PARSER_DISP_RW_IN_READ 0x0
  4217. /* enum: write a word of DICPU DMEM or a LUE entry */
  4218. #define MC_CMD_PARSER_DISP_RW_IN_WRITE 0x1
  4219. /* enum: read-modify-write a word of DICPU DMEM (not valid for LUE) */
  4220. #define MC_CMD_PARSER_DISP_RW_IN_RMW 0x2
  4221. /* data memory address or LUE index */
  4222. #define MC_CMD_PARSER_DISP_RW_IN_ADDRESS_OFST 8
  4223. /* value to write (for DMEM writes) */
  4224. #define MC_CMD_PARSER_DISP_RW_IN_DMEM_WRITE_VALUE_OFST 12
  4225. /* XOR value (for DMEM read-modify-writes: new = (old & mask) ^ value) */
  4226. #define MC_CMD_PARSER_DISP_RW_IN_DMEM_RMW_XOR_VALUE_OFST 12
  4227. /* AND mask (for DMEM read-modify-writes: new = (old & mask) ^ value) */
  4228. #define MC_CMD_PARSER_DISP_RW_IN_DMEM_RMW_AND_MASK_OFST 16
  4229. /* value to write (for LUE writes) */
  4230. #define MC_CMD_PARSER_DISP_RW_IN_LUE_WRITE_VALUE_OFST 12
  4231. #define MC_CMD_PARSER_DISP_RW_IN_LUE_WRITE_VALUE_LEN 20
  4232. /* MC_CMD_PARSER_DISP_RW_OUT msgresponse */
  4233. #define MC_CMD_PARSER_DISP_RW_OUT_LEN 52
  4234. /* value read (for DMEM reads) */
  4235. #define MC_CMD_PARSER_DISP_RW_OUT_DMEM_READ_VALUE_OFST 0
  4236. /* value read (for LUE reads) */
  4237. #define MC_CMD_PARSER_DISP_RW_OUT_LUE_READ_VALUE_OFST 0
  4238. #define MC_CMD_PARSER_DISP_RW_OUT_LUE_READ_VALUE_LEN 20
  4239. /* up to 8 32-bit words of additional soft state from the LUE manager (the
  4240. * exact content is firmware-dependent and intended only for debug use)
  4241. */
  4242. #define MC_CMD_PARSER_DISP_RW_OUT_LUE_MGR_STATE_OFST 20
  4243. #define MC_CMD_PARSER_DISP_RW_OUT_LUE_MGR_STATE_LEN 32
  4244. /***********************************/
  4245. /* MC_CMD_GET_PF_COUNT
  4246. * Get number of PFs on the device.
  4247. */
  4248. #define MC_CMD_GET_PF_COUNT 0xb6
  4249. /* MC_CMD_GET_PF_COUNT_IN msgrequest */
  4250. #define MC_CMD_GET_PF_COUNT_IN_LEN 0
  4251. /* MC_CMD_GET_PF_COUNT_OUT msgresponse */
  4252. #define MC_CMD_GET_PF_COUNT_OUT_LEN 1
  4253. /* Identifies the number of PFs on the device. */
  4254. #define MC_CMD_GET_PF_COUNT_OUT_PF_COUNT_OFST 0
  4255. #define MC_CMD_GET_PF_COUNT_OUT_PF_COUNT_LEN 1
  4256. /***********************************/
  4257. /* MC_CMD_SET_PF_COUNT
  4258. * Set number of PFs on the device.
  4259. */
  4260. #define MC_CMD_SET_PF_COUNT 0xb7
  4261. /* MC_CMD_SET_PF_COUNT_IN msgrequest */
  4262. #define MC_CMD_SET_PF_COUNT_IN_LEN 4
  4263. /* New number of PFs on the device. */
  4264. #define MC_CMD_SET_PF_COUNT_IN_PF_COUNT_OFST 0
  4265. /* MC_CMD_SET_PF_COUNT_OUT msgresponse */
  4266. #define MC_CMD_SET_PF_COUNT_OUT_LEN 0
  4267. /***********************************/
  4268. /* MC_CMD_GET_PORT_ASSIGNMENT
  4269. * Get port assignment for current PCI function.
  4270. */
  4271. #define MC_CMD_GET_PORT_ASSIGNMENT 0xb8
  4272. /* MC_CMD_GET_PORT_ASSIGNMENT_IN msgrequest */
  4273. #define MC_CMD_GET_PORT_ASSIGNMENT_IN_LEN 0
  4274. /* MC_CMD_GET_PORT_ASSIGNMENT_OUT msgresponse */
  4275. #define MC_CMD_GET_PORT_ASSIGNMENT_OUT_LEN 4
  4276. /* Identifies the port assignment for this function. */
  4277. #define MC_CMD_GET_PORT_ASSIGNMENT_OUT_PORT_OFST 0
  4278. /***********************************/
  4279. /* MC_CMD_SET_PORT_ASSIGNMENT
  4280. * Set port assignment for current PCI function.
  4281. */
  4282. #define MC_CMD_SET_PORT_ASSIGNMENT 0xb9
  4283. /* MC_CMD_SET_PORT_ASSIGNMENT_IN msgrequest */
  4284. #define MC_CMD_SET_PORT_ASSIGNMENT_IN_LEN 4
  4285. /* Identifies the port assignment for this function. */
  4286. #define MC_CMD_SET_PORT_ASSIGNMENT_IN_PORT_OFST 0
  4287. /* MC_CMD_SET_PORT_ASSIGNMENT_OUT msgresponse */
  4288. #define MC_CMD_SET_PORT_ASSIGNMENT_OUT_LEN 0
  4289. /***********************************/
  4290. /* MC_CMD_ALLOC_VIS
  4291. * Allocate VIs for current PCI function.
  4292. */
  4293. #define MC_CMD_ALLOC_VIS 0x8b
  4294. /* MC_CMD_ALLOC_VIS_IN msgrequest */
  4295. #define MC_CMD_ALLOC_VIS_IN_LEN 8
  4296. /* The minimum number of VIs that is acceptable */
  4297. #define MC_CMD_ALLOC_VIS_IN_MIN_VI_COUNT_OFST 0
  4298. /* The maximum number of VIs that would be useful */
  4299. #define MC_CMD_ALLOC_VIS_IN_MAX_VI_COUNT_OFST 4
  4300. /* MC_CMD_ALLOC_VIS_OUT msgresponse */
  4301. #define MC_CMD_ALLOC_VIS_OUT_LEN 8
  4302. /* The number of VIs allocated on this function */
  4303. #define MC_CMD_ALLOC_VIS_OUT_VI_COUNT_OFST 0
  4304. /* The base absolute VI number allocated to this function. Required to
  4305. * correctly interpret wakeup events.
  4306. */
  4307. #define MC_CMD_ALLOC_VIS_OUT_VI_BASE_OFST 4
  4308. /***********************************/
  4309. /* MC_CMD_FREE_VIS
  4310. * Free VIs for current PCI function. Any linked PIO buffers will be unlinked,
  4311. * but not freed.
  4312. */
  4313. #define MC_CMD_FREE_VIS 0x8c
  4314. /* MC_CMD_FREE_VIS_IN msgrequest */
  4315. #define MC_CMD_FREE_VIS_IN_LEN 0
  4316. /* MC_CMD_FREE_VIS_OUT msgresponse */
  4317. #define MC_CMD_FREE_VIS_OUT_LEN 0
  4318. /***********************************/
  4319. /* MC_CMD_GET_SRIOV_CFG
  4320. * Get SRIOV config for this PF.
  4321. */
  4322. #define MC_CMD_GET_SRIOV_CFG 0xba
  4323. /* MC_CMD_GET_SRIOV_CFG_IN msgrequest */
  4324. #define MC_CMD_GET_SRIOV_CFG_IN_LEN 0
  4325. /* MC_CMD_GET_SRIOV_CFG_OUT msgresponse */
  4326. #define MC_CMD_GET_SRIOV_CFG_OUT_LEN 20
  4327. /* Number of VFs currently enabled. */
  4328. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_CURRENT_OFST 0
  4329. /* Max number of VFs before sriov stride and offset may need to be changed. */
  4330. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_MAX_OFST 4
  4331. #define MC_CMD_GET_SRIOV_CFG_OUT_FLAGS_OFST 8
  4332. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_ENABLED_LBN 0
  4333. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_ENABLED_WIDTH 1
  4334. /* RID offset of first VF from PF. */
  4335. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_OFFSET_OFST 12
  4336. /* RID offset of each subsequent VF from the previous. */
  4337. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_STRIDE_OFST 16
  4338. /***********************************/
  4339. /* MC_CMD_SET_SRIOV_CFG
  4340. * Set SRIOV config for this PF.
  4341. */
  4342. #define MC_CMD_SET_SRIOV_CFG 0xbb
  4343. /* MC_CMD_SET_SRIOV_CFG_IN msgrequest */
  4344. #define MC_CMD_SET_SRIOV_CFG_IN_LEN 20
  4345. /* Number of VFs currently enabled. */
  4346. #define MC_CMD_SET_SRIOV_CFG_IN_VF_CURRENT_OFST 0
  4347. /* Max number of VFs before sriov stride and offset may need to be changed. */
  4348. #define MC_CMD_SET_SRIOV_CFG_IN_VF_MAX_OFST 4
  4349. #define MC_CMD_SET_SRIOV_CFG_IN_FLAGS_OFST 8
  4350. #define MC_CMD_SET_SRIOV_CFG_IN_VF_ENABLED_LBN 0
  4351. #define MC_CMD_SET_SRIOV_CFG_IN_VF_ENABLED_WIDTH 1
  4352. /* RID offset of first VF from PF, or 0 for no change, or
  4353. * MC_CMD_RESOURCE_INSTANCE_ANY to allow the system to allocate an offset.
  4354. */
  4355. #define MC_CMD_SET_SRIOV_CFG_IN_VF_OFFSET_OFST 12
  4356. /* RID offset of each subsequent VF from the previous, 0 for no change, or
  4357. * MC_CMD_RESOURCE_INSTANCE_ANY to allow the system to allocate a stride.
  4358. */
  4359. #define MC_CMD_SET_SRIOV_CFG_IN_VF_STRIDE_OFST 16
  4360. /* MC_CMD_SET_SRIOV_CFG_OUT msgresponse */
  4361. #define MC_CMD_SET_SRIOV_CFG_OUT_LEN 0
  4362. /***********************************/
  4363. /* MC_CMD_GET_VI_ALLOC_INFO
  4364. * Get information about number of VI's and base VI number allocated to this
  4365. * function.
  4366. */
  4367. #define MC_CMD_GET_VI_ALLOC_INFO 0x8d
  4368. /* MC_CMD_GET_VI_ALLOC_INFO_IN msgrequest */
  4369. #define MC_CMD_GET_VI_ALLOC_INFO_IN_LEN 0
  4370. /* MC_CMD_GET_VI_ALLOC_INFO_OUT msgresponse */
  4371. #define MC_CMD_GET_VI_ALLOC_INFO_OUT_LEN 8
  4372. /* The number of VIs allocated on this function */
  4373. #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_COUNT_OFST 0
  4374. /* The base absolute VI number allocated to this function. Required to
  4375. * correctly interpret wakeup events.
  4376. */
  4377. #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_BASE_OFST 4
  4378. /***********************************/
  4379. /* MC_CMD_DUMP_VI_STATE
  4380. * For CmdClient use. Dump pertinent information on a specific absolute VI.
  4381. */
  4382. #define MC_CMD_DUMP_VI_STATE 0x8e
  4383. /* MC_CMD_DUMP_VI_STATE_IN msgrequest */
  4384. #define MC_CMD_DUMP_VI_STATE_IN_LEN 4
  4385. /* The VI number to query. */
  4386. #define MC_CMD_DUMP_VI_STATE_IN_VI_NUMBER_OFST 0
  4387. /* MC_CMD_DUMP_VI_STATE_OUT msgresponse */
  4388. #define MC_CMD_DUMP_VI_STATE_OUT_LEN 96
  4389. /* The PF part of the function owning this VI. */
  4390. #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_PF_OFST 0
  4391. #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_PF_LEN 2
  4392. /* The VF part of the function owning this VI. */
  4393. #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_VF_OFST 2
  4394. #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_VF_LEN 2
  4395. /* Base of VIs allocated to this function. */
  4396. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_BASE_OFST 4
  4397. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_BASE_LEN 2
  4398. /* Count of VIs allocated to the owner function. */
  4399. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_COUNT_OFST 6
  4400. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_COUNT_LEN 2
  4401. /* Base interrupt vector allocated to this function. */
  4402. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_BASE_OFST 8
  4403. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_BASE_LEN 2
  4404. /* Number of interrupt vectors allocated to this function. */
  4405. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_COUNT_OFST 10
  4406. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_COUNT_LEN 2
  4407. /* Raw evq ptr table data. */
  4408. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_OFST 12
  4409. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_LEN 8
  4410. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_LO_OFST 12
  4411. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_HI_OFST 16
  4412. /* Raw evq timer table data. */
  4413. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_OFST 20
  4414. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_LEN 8
  4415. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_LO_OFST 20
  4416. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_HI_OFST 24
  4417. /* Combined metadata field. */
  4418. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_OFST 28
  4419. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_BASE_LBN 0
  4420. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_BASE_WIDTH 16
  4421. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_NPAGES_LBN 16
  4422. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_NPAGES_WIDTH 8
  4423. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_WKUP_REF_LBN 24
  4424. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_WKUP_REF_WIDTH 8
  4425. /* TXDPCPU raw table data for queue. */
  4426. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_OFST 32
  4427. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_LEN 8
  4428. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_LO_OFST 32
  4429. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_HI_OFST 36
  4430. /* TXDPCPU raw table data for queue. */
  4431. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_OFST 40
  4432. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_LEN 8
  4433. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_LO_OFST 40
  4434. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_HI_OFST 44
  4435. /* TXDPCPU raw table data for queue. */
  4436. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_OFST 48
  4437. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_LEN 8
  4438. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_LO_OFST 48
  4439. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_HI_OFST 52
  4440. /* Combined metadata field. */
  4441. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_OFST 56
  4442. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_LEN 8
  4443. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_LO_OFST 56
  4444. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_HI_OFST 60
  4445. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_BASE_LBN 0
  4446. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_BASE_WIDTH 16
  4447. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_NPAGES_LBN 16
  4448. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_NPAGES_WIDTH 8
  4449. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_QSTATE_LBN 24
  4450. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_QSTATE_WIDTH 8
  4451. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_WAITCOUNT_LBN 32
  4452. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_WAITCOUNT_WIDTH 8
  4453. #define MC_CMD_DUMP_VI_STATE_OUT_VI_PADDING_LBN 40
  4454. #define MC_CMD_DUMP_VI_STATE_OUT_VI_PADDING_WIDTH 24
  4455. /* RXDPCPU raw table data for queue. */
  4456. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_OFST 64
  4457. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_LEN 8
  4458. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_LO_OFST 64
  4459. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_HI_OFST 68
  4460. /* RXDPCPU raw table data for queue. */
  4461. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_OFST 72
  4462. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_LEN 8
  4463. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_LO_OFST 72
  4464. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_HI_OFST 76
  4465. /* Reserved, currently 0. */
  4466. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_OFST 80
  4467. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_LEN 8
  4468. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_LO_OFST 80
  4469. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_HI_OFST 84
  4470. /* Combined metadata field. */
  4471. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_OFST 88
  4472. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_LEN 8
  4473. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_LO_OFST 88
  4474. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_HI_OFST 92
  4475. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_BASE_LBN 0
  4476. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_BASE_WIDTH 16
  4477. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_NPAGES_LBN 16
  4478. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_NPAGES_WIDTH 8
  4479. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_QSTATE_LBN 24
  4480. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_QSTATE_WIDTH 8
  4481. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_WAITCOUNT_LBN 32
  4482. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_WAITCOUNT_WIDTH 8
  4483. /***********************************/
  4484. /* MC_CMD_ALLOC_PIOBUF
  4485. * Allocate a push I/O buffer for later use with a tx queue.
  4486. */
  4487. #define MC_CMD_ALLOC_PIOBUF 0x8f
  4488. /* MC_CMD_ALLOC_PIOBUF_IN msgrequest */
  4489. #define MC_CMD_ALLOC_PIOBUF_IN_LEN 0
  4490. /* MC_CMD_ALLOC_PIOBUF_OUT msgresponse */
  4491. #define MC_CMD_ALLOC_PIOBUF_OUT_LEN 4
  4492. /* Handle for allocated push I/O buffer. */
  4493. #define MC_CMD_ALLOC_PIOBUF_OUT_PIOBUF_HANDLE_OFST 0
  4494. /***********************************/
  4495. /* MC_CMD_FREE_PIOBUF
  4496. * Free a push I/O buffer.
  4497. */
  4498. #define MC_CMD_FREE_PIOBUF 0x90
  4499. /* MC_CMD_FREE_PIOBUF_IN msgrequest */
  4500. #define MC_CMD_FREE_PIOBUF_IN_LEN 4
  4501. /* Handle for allocated push I/O buffer. */
  4502. #define MC_CMD_FREE_PIOBUF_IN_PIOBUF_HANDLE_OFST 0
  4503. /* MC_CMD_FREE_PIOBUF_OUT msgresponse */
  4504. #define MC_CMD_FREE_PIOBUF_OUT_LEN 0
  4505. /***********************************/
  4506. /* MC_CMD_GET_VI_TLP_PROCESSING
  4507. * Get TLP steering and ordering information for a VI.
  4508. */
  4509. #define MC_CMD_GET_VI_TLP_PROCESSING 0xb0
  4510. /* MC_CMD_GET_VI_TLP_PROCESSING_IN msgrequest */
  4511. #define MC_CMD_GET_VI_TLP_PROCESSING_IN_LEN 4
  4512. /* VI number to get information for. */
  4513. #define MC_CMD_GET_VI_TLP_PROCESSING_IN_INSTANCE_OFST 0
  4514. /* MC_CMD_GET_VI_TLP_PROCESSING_OUT msgresponse */
  4515. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_LEN 4
  4516. /* Transaction processing steering hint 1 for use with the Rx Queue. */
  4517. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG1_RX_OFST 0
  4518. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG1_RX_LEN 1
  4519. /* Transaction processing steering hint 2 for use with the Ev Queue. */
  4520. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG2_EV_OFST 1
  4521. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG2_EV_LEN 1
  4522. /* Use Relaxed ordering model for TLPs on this VI. */
  4523. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_RELAXED_ORDERING_LBN 16
  4524. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_RELAXED_ORDERING_WIDTH 1
  4525. /* Use ID based ordering for TLPs on this VI. */
  4526. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_ID_BASED_ORDERING_LBN 17
  4527. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_ID_BASED_ORDERING_WIDTH 1
  4528. /* Set no snoop bit for TLPs on this VI. */
  4529. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_NO_SNOOP_LBN 18
  4530. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_NO_SNOOP_WIDTH 1
  4531. /* Enable TPH for TLPs on this VI. */
  4532. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_ON_LBN 19
  4533. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_ON_WIDTH 1
  4534. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_DATA_OFST 0
  4535. /***********************************/
  4536. /* MC_CMD_SET_VI_TLP_PROCESSING
  4537. * Set TLP steering and ordering information for a VI.
  4538. */
  4539. #define MC_CMD_SET_VI_TLP_PROCESSING 0xb1
  4540. /* MC_CMD_SET_VI_TLP_PROCESSING_IN msgrequest */
  4541. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_LEN 8
  4542. /* VI number to set information for. */
  4543. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_INSTANCE_OFST 0
  4544. /* Transaction processing steering hint 1 for use with the Rx Queue. */
  4545. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG1_RX_OFST 4
  4546. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG1_RX_LEN 1
  4547. /* Transaction processing steering hint 2 for use with the Ev Queue. */
  4548. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG2_EV_OFST 5
  4549. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG2_EV_LEN 1
  4550. /* Use Relaxed ordering model for TLPs on this VI. */
  4551. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_RELAXED_ORDERING_LBN 48
  4552. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_RELAXED_ORDERING_WIDTH 1
  4553. /* Use ID based ordering for TLPs on this VI. */
  4554. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_ID_BASED_ORDERING_LBN 49
  4555. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_ID_BASED_ORDERING_WIDTH 1
  4556. /* Set the no snoop bit for TLPs on this VI. */
  4557. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_NO_SNOOP_LBN 50
  4558. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_NO_SNOOP_WIDTH 1
  4559. /* Enable TPH for TLPs on this VI. */
  4560. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_ON_LBN 51
  4561. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_ON_WIDTH 1
  4562. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_DATA_OFST 4
  4563. /* MC_CMD_SET_VI_TLP_PROCESSING_OUT msgresponse */
  4564. #define MC_CMD_SET_VI_TLP_PROCESSING_OUT_LEN 0
  4565. /***********************************/
  4566. /* MC_CMD_GET_TLP_PROCESSING_GLOBALS
  4567. * Get global PCIe steering and transaction processing configuration.
  4568. */
  4569. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS 0xbc
  4570. /* MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN msgrequest */
  4571. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_LEN 4
  4572. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_OFST 0
  4573. /* enum: MISC. */
  4574. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_MISC 0x0
  4575. /* enum: IDO. */
  4576. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_IDO 0x1
  4577. /* enum: RO. */
  4578. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_RO 0x2
  4579. /* enum: TPH Type. */
  4580. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_TPH_TYPE 0x3
  4581. /* MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT msgresponse */
  4582. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_LEN 8
  4583. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_GLOBAL_CATEGORY_OFST 0
  4584. /* Enum values, see field(s): */
  4585. /* MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN/TLP_GLOBAL_CATEGORY */
  4586. /* Amalgamated TLP info word. */
  4587. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_WORD_OFST 4
  4588. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_WTAG_EN_LBN 0
  4589. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_WTAG_EN_WIDTH 1
  4590. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_SPARE_LBN 1
  4591. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_SPARE_WIDTH 31
  4592. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_DL_EN_LBN 0
  4593. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_DL_EN_WIDTH 1
  4594. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_TX_EN_LBN 1
  4595. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_TX_EN_WIDTH 1
  4596. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_EV_EN_LBN 2
  4597. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_EV_EN_WIDTH 1
  4598. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_RX_EN_LBN 3
  4599. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_RX_EN_WIDTH 1
  4600. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_SPARE_LBN 4
  4601. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_SPARE_WIDTH 28
  4602. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_RXDMA_EN_LBN 0
  4603. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_RXDMA_EN_WIDTH 1
  4604. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_TXDMA_EN_LBN 1
  4605. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_TXDMA_EN_WIDTH 1
  4606. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_DL_EN_LBN 2
  4607. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_DL_EN_WIDTH 1
  4608. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_SPARE_LBN 3
  4609. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_SPARE_WIDTH 29
  4610. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_MSIX_LBN 0
  4611. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_MSIX_WIDTH 2
  4612. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_DL_LBN 2
  4613. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_DL_WIDTH 2
  4614. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_TX_LBN 4
  4615. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_TX_WIDTH 2
  4616. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_EV_LBN 6
  4617. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_EV_WIDTH 2
  4618. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_RX_LBN 8
  4619. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_RX_WIDTH 2
  4620. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TLP_TYPE_SPARE_LBN 9
  4621. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TLP_TYPE_SPARE_WIDTH 23
  4622. /***********************************/
  4623. /* MC_CMD_SET_TLP_PROCESSING_GLOBALS
  4624. * Set global PCIe steering and transaction processing configuration.
  4625. */
  4626. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS 0xbd
  4627. /* MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN msgrequest */
  4628. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_LEN 8
  4629. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_OFST 0
  4630. /* Enum values, see field(s): */
  4631. /* MC_CMD_GET_TLP_PROCESSING_GLOBALS/MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN/TLP_GLOBAL_CATEGORY */
  4632. /* Amalgamated TLP info word. */
  4633. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_WORD_OFST 4
  4634. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_MISC_WTAG_EN_LBN 0
  4635. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_MISC_WTAG_EN_WIDTH 1
  4636. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_DL_EN_LBN 0
  4637. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_DL_EN_WIDTH 1
  4638. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_TX_EN_LBN 1
  4639. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_TX_EN_WIDTH 1
  4640. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_EV_EN_LBN 2
  4641. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_EV_EN_WIDTH 1
  4642. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_RX_EN_LBN 3
  4643. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_RX_EN_WIDTH 1
  4644. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_RXDMA_EN_LBN 0
  4645. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_RXDMA_EN_WIDTH 1
  4646. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_TXDMA_EN_LBN 1
  4647. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_TXDMA_EN_WIDTH 1
  4648. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_DL_EN_LBN 2
  4649. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_DL_EN_WIDTH 1
  4650. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_MSIX_LBN 0
  4651. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_MSIX_WIDTH 2
  4652. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_DL_LBN 2
  4653. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_DL_WIDTH 2
  4654. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_TX_LBN 4
  4655. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_TX_WIDTH 2
  4656. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_EV_LBN 6
  4657. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_EV_WIDTH 2
  4658. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_RX_LBN 8
  4659. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_RX_WIDTH 2
  4660. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_SPARE_LBN 10
  4661. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_SPARE_WIDTH 22
  4662. /* MC_CMD_SET_TLP_PROCESSING_GLOBALS_OUT msgresponse */
  4663. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_OUT_LEN 0
  4664. /***********************************/
  4665. /* MC_CMD_SATELLITE_DOWNLOAD
  4666. * Download a new set of images to the satellite CPUs from the host.
  4667. */
  4668. #define MC_CMD_SATELLITE_DOWNLOAD 0x91
  4669. /* MC_CMD_SATELLITE_DOWNLOAD_IN msgrequest: The reset requirements for the CPUs
  4670. * are subtle, and so downloads must proceed in a number of phases.
  4671. *
  4672. * 1) PHASE_RESET with a target of TARGET_ALL and chunk ID/length of 0.
  4673. *
  4674. * 2) PHASE_IMEMS for each of the IMEM targets (target IDs 0-11). Each download
  4675. * may consist of multiple chunks. The final chunk (with CHUNK_ID_LAST) should
  4676. * be a checksum (a simple 32-bit sum) of the transferred data. An individual
  4677. * download may be aborted using CHUNK_ID_ABORT.
  4678. *
  4679. * 3) PHASE_VECTORS for each of the vector table targets (target IDs 12-15),
  4680. * similar to PHASE_IMEMS.
  4681. *
  4682. * 4) PHASE_READY with a target of TARGET_ALL and chunk ID/length of 0.
  4683. *
  4684. * After any error (a requested abort is not considered to be an error) the
  4685. * sequence must be restarted from PHASE_RESET.
  4686. */
  4687. #define MC_CMD_SATELLITE_DOWNLOAD_IN_LENMIN 20
  4688. #define MC_CMD_SATELLITE_DOWNLOAD_IN_LENMAX 252
  4689. #define MC_CMD_SATELLITE_DOWNLOAD_IN_LEN(num) (16+4*(num))
  4690. /* Download phase. (Note: the IDLE phase is used internally and is never valid
  4691. * in a command from the host.)
  4692. */
  4693. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_OFST 0
  4694. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_IDLE 0x0 /* enum */
  4695. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_RESET 0x1 /* enum */
  4696. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_IMEMS 0x2 /* enum */
  4697. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_VECTORS 0x3 /* enum */
  4698. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_READY 0x4 /* enum */
  4699. /* Target for download. (These match the blob numbers defined in
  4700. * mc_flash_layout.h.)
  4701. */
  4702. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_OFST 4
  4703. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4704. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDI_TEXT 0x0
  4705. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4706. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDI_TEXT 0x1
  4707. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4708. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDP_TEXT 0x2
  4709. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4710. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDP_TEXT 0x3
  4711. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4712. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_HR_LUT 0x4
  4713. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4714. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_HR_LUT_CFG 0x5
  4715. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4716. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_HR_LUT 0x6
  4717. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4718. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_HR_LUT_CFG 0x7
  4719. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4720. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_HR_PGM 0x8
  4721. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4722. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_SL_PGM 0x9
  4723. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4724. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_HR_PGM 0xa
  4725. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  4726. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_SL_PGM 0xb
  4727. /* enum: Valid in phase 3 (PHASE_VECTORS) only */
  4728. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDI_VTBL0 0xc
  4729. /* enum: Valid in phase 3 (PHASE_VECTORS) only */
  4730. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDI_VTBL0 0xd
  4731. /* enum: Valid in phase 3 (PHASE_VECTORS) only */
  4732. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDI_VTBL1 0xe
  4733. /* enum: Valid in phase 3 (PHASE_VECTORS) only */
  4734. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDI_VTBL1 0xf
  4735. /* enum: Valid in phases 1 (PHASE_RESET) and 4 (PHASE_READY) only */
  4736. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_ALL 0xffffffff
  4737. /* Chunk ID, or CHUNK_ID_LAST or CHUNK_ID_ABORT */
  4738. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_OFST 8
  4739. /* enum: Last chunk, containing checksum rather than data */
  4740. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_LAST 0xffffffff
  4741. /* enum: Abort download of this item */
  4742. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_ABORT 0xfffffffe
  4743. /* Length of this chunk in bytes */
  4744. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_LEN_OFST 12
  4745. /* Data for this chunk */
  4746. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_OFST 16
  4747. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_LEN 4
  4748. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_MINNUM 1
  4749. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_MAXNUM 59
  4750. /* MC_CMD_SATELLITE_DOWNLOAD_OUT msgresponse */
  4751. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_LEN 8
  4752. /* Same as MC_CMD_ERR field, but included as 0 in success cases */
  4753. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_RESULT_OFST 0
  4754. /* Extra status information */
  4755. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_INFO_OFST 4
  4756. /* enum: Code download OK, completed. */
  4757. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_OK_COMPLETE 0x0
  4758. /* enum: Code download aborted as requested. */
  4759. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_OK_ABORTED 0x1
  4760. /* enum: Code download OK so far, send next chunk. */
  4761. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_OK_NEXT_CHUNK 0x2
  4762. /* enum: Download phases out of sequence */
  4763. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_PHASE 0x100
  4764. /* enum: Bad target for this phase */
  4765. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_TARGET 0x101
  4766. /* enum: Chunk ID out of sequence */
  4767. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_CHUNK_ID 0x200
  4768. /* enum: Chunk length zero or too large */
  4769. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_CHUNK_LEN 0x201
  4770. /* enum: Checksum was incorrect */
  4771. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_CHECKSUM 0x300
  4772. /***********************************/
  4773. /* MC_CMD_GET_CAPABILITIES
  4774. * Get device capabilities.
  4775. *
  4776. * This is supplementary to the MC_CMD_GET_BOARD_CFG command, and intended to
  4777. * reference inherent device capabilities as opposed to current NVRAM config.
  4778. */
  4779. #define MC_CMD_GET_CAPABILITIES 0xbe
  4780. /* MC_CMD_GET_CAPABILITIES_IN msgrequest */
  4781. #define MC_CMD_GET_CAPABILITIES_IN_LEN 0
  4782. /* MC_CMD_GET_CAPABILITIES_OUT msgresponse */
  4783. #define MC_CMD_GET_CAPABILITIES_OUT_LEN 20
  4784. /* First word of flags. */
  4785. #define MC_CMD_GET_CAPABILITIES_OUT_FLAGS1_OFST 0
  4786. #define MC_CMD_GET_CAPABILITIES_OUT_TX_VLAN_INSERTION_LBN 19
  4787. #define MC_CMD_GET_CAPABILITIES_OUT_TX_VLAN_INSERTION_WIDTH 1
  4788. #define MC_CMD_GET_CAPABILITIES_OUT_RX_VLAN_STRIPPING_LBN 20
  4789. #define MC_CMD_GET_CAPABILITIES_OUT_RX_VLAN_STRIPPING_WIDTH 1
  4790. #define MC_CMD_GET_CAPABILITIES_OUT_TX_TSO_LBN 21
  4791. #define MC_CMD_GET_CAPABILITIES_OUT_TX_TSO_WIDTH 1
  4792. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_0_LBN 22
  4793. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_0_WIDTH 1
  4794. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_14_LBN 23
  4795. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_14_WIDTH 1
  4796. #define MC_CMD_GET_CAPABILITIES_OUT_RX_TIMESTAMP_LBN 24
  4797. #define MC_CMD_GET_CAPABILITIES_OUT_RX_TIMESTAMP_WIDTH 1
  4798. #define MC_CMD_GET_CAPABILITIES_OUT_RX_BATCHING_LBN 25
  4799. #define MC_CMD_GET_CAPABILITIES_OUT_RX_BATCHING_WIDTH 1
  4800. #define MC_CMD_GET_CAPABILITIES_OUT_MCAST_FILTER_CHAINING_LBN 26
  4801. #define MC_CMD_GET_CAPABILITIES_OUT_MCAST_FILTER_CHAINING_WIDTH 1
  4802. #define MC_CMD_GET_CAPABILITIES_OUT_PM_AND_RXDP_COUNTERS_LBN 27
  4803. #define MC_CMD_GET_CAPABILITIES_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1
  4804. /* RxDPCPU firmware id. */
  4805. #define MC_CMD_GET_CAPABILITIES_OUT_RX_DPCPU_FW_ID_OFST 4
  4806. #define MC_CMD_GET_CAPABILITIES_OUT_RX_DPCPU_FW_ID_LEN 2
  4807. /* enum: Standard RXDP firmware */
  4808. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP 0x0
  4809. /* enum: Low latency RXDP firmware */
  4810. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_LOW_LATENCY 0x1
  4811. /* enum: RXDP Test firmware image 1 */
  4812. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101
  4813. /* enum: RXDP Test firmware image 2 */
  4814. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102
  4815. /* enum: RXDP Test firmware image 3 */
  4816. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103
  4817. /* enum: RXDP Test firmware image 4 */
  4818. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104
  4819. /* enum: RXDP Test firmware image 5 */
  4820. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_BACKPRESSURE 0x105
  4821. /* enum: RXDP Test firmware image 6 */
  4822. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106
  4823. /* enum: RXDP Test firmware image 7 */
  4824. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107
  4825. /* enum: RXDP Test firmware image 8 */
  4826. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_DISABLE_DL 0x108
  4827. /* TxDPCPU firmware id. */
  4828. #define MC_CMD_GET_CAPABILITIES_OUT_TX_DPCPU_FW_ID_OFST 6
  4829. #define MC_CMD_GET_CAPABILITIES_OUT_TX_DPCPU_FW_ID_LEN 2
  4830. /* enum: Standard TXDP firmware */
  4831. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP 0x0
  4832. /* enum: Low latency TXDP firmware */
  4833. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_LOW_LATENCY 0x1
  4834. /* enum: TXDP Test firmware image 1 */
  4835. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_TEST_FW_TSO_EDIT 0x101
  4836. /* enum: TXDP Test firmware image 2 */
  4837. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102
  4838. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_OFST 8
  4839. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_LEN 2
  4840. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_REV_LBN 0
  4841. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_REV_WIDTH 12
  4842. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_TYPE_LBN 12
  4843. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4
  4844. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1 /* enum */
  4845. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2 /* enum */
  4846. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_VSWITCH 0x3 /* enum */
  4847. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 /* enum */
  4848. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */
  4849. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_OFST 10
  4850. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_LEN 2
  4851. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_REV_LBN 0
  4852. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_REV_WIDTH 12
  4853. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_TYPE_LBN 12
  4854. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4
  4855. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1 /* enum */
  4856. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2 /* enum */
  4857. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_VSWITCH 0x3 /* enum */
  4858. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4 /* enum */
  4859. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */
  4860. /* Hardware capabilities of NIC */
  4861. #define MC_CMD_GET_CAPABILITIES_OUT_HW_CAPABILITIES_OFST 12
  4862. /* Licensed capabilities */
  4863. #define MC_CMD_GET_CAPABILITIES_OUT_LICENSE_CAPABILITIES_OFST 16
  4864. /***********************************/
  4865. /* MC_CMD_V2_EXTN
  4866. * Encapsulation for a v2 extended command
  4867. */
  4868. #define MC_CMD_V2_EXTN 0x7f
  4869. /* MC_CMD_V2_EXTN_IN msgrequest */
  4870. #define MC_CMD_V2_EXTN_IN_LEN 4
  4871. /* the extended command number */
  4872. #define MC_CMD_V2_EXTN_IN_EXTENDED_CMD_LBN 0
  4873. #define MC_CMD_V2_EXTN_IN_EXTENDED_CMD_WIDTH 15
  4874. #define MC_CMD_V2_EXTN_IN_UNUSED_LBN 15
  4875. #define MC_CMD_V2_EXTN_IN_UNUSED_WIDTH 1
  4876. /* the actual length of the encapsulated command (which is not in the v1
  4877. * header)
  4878. */
  4879. #define MC_CMD_V2_EXTN_IN_ACTUAL_LEN_LBN 16
  4880. #define MC_CMD_V2_EXTN_IN_ACTUAL_LEN_WIDTH 10
  4881. #define MC_CMD_V2_EXTN_IN_UNUSED2_LBN 26
  4882. #define MC_CMD_V2_EXTN_IN_UNUSED2_WIDTH 6
  4883. /***********************************/
  4884. /* MC_CMD_TCM_BUCKET_ALLOC
  4885. * Allocate a pacer bucket (for qau rp or a snapper test)
  4886. */
  4887. #define MC_CMD_TCM_BUCKET_ALLOC 0xb2
  4888. /* MC_CMD_TCM_BUCKET_ALLOC_IN msgrequest */
  4889. #define MC_CMD_TCM_BUCKET_ALLOC_IN_LEN 0
  4890. /* MC_CMD_TCM_BUCKET_ALLOC_OUT msgresponse */
  4891. #define MC_CMD_TCM_BUCKET_ALLOC_OUT_LEN 4
  4892. /* the bucket id */
  4893. #define MC_CMD_TCM_BUCKET_ALLOC_OUT_BUCKET_OFST 0
  4894. /***********************************/
  4895. /* MC_CMD_TCM_BUCKET_FREE
  4896. * Free a pacer bucket
  4897. */
  4898. #define MC_CMD_TCM_BUCKET_FREE 0xb3
  4899. /* MC_CMD_TCM_BUCKET_FREE_IN msgrequest */
  4900. #define MC_CMD_TCM_BUCKET_FREE_IN_LEN 4
  4901. /* the bucket id */
  4902. #define MC_CMD_TCM_BUCKET_FREE_IN_BUCKET_OFST 0
  4903. /* MC_CMD_TCM_BUCKET_FREE_OUT msgresponse */
  4904. #define MC_CMD_TCM_BUCKET_FREE_OUT_LEN 0
  4905. /***********************************/
  4906. /* MC_CMD_TCM_BUCKET_INIT
  4907. * Initialise pacer bucket with a given rate
  4908. */
  4909. #define MC_CMD_TCM_BUCKET_INIT 0xb4
  4910. /* MC_CMD_TCM_BUCKET_INIT_IN msgrequest */
  4911. #define MC_CMD_TCM_BUCKET_INIT_IN_LEN 8
  4912. /* the bucket id */
  4913. #define MC_CMD_TCM_BUCKET_INIT_IN_BUCKET_OFST 0
  4914. /* the rate in mbps */
  4915. #define MC_CMD_TCM_BUCKET_INIT_IN_RATE_OFST 4
  4916. /* MC_CMD_TCM_BUCKET_INIT_OUT msgresponse */
  4917. #define MC_CMD_TCM_BUCKET_INIT_OUT_LEN 0
  4918. /***********************************/
  4919. /* MC_CMD_TCM_TXQ_INIT
  4920. * Initialise txq in pacer with given options or set options
  4921. */
  4922. #define MC_CMD_TCM_TXQ_INIT 0xb5
  4923. /* MC_CMD_TCM_TXQ_INIT_IN msgrequest */
  4924. #define MC_CMD_TCM_TXQ_INIT_IN_LEN 28
  4925. /* the txq id */
  4926. #define MC_CMD_TCM_TXQ_INIT_IN_QID_OFST 0
  4927. /* the static priority associated with the txq */
  4928. #define MC_CMD_TCM_TXQ_INIT_IN_LABEL_OFST 4
  4929. /* bitmask of the priority queues this txq is inserted into */
  4930. #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAGS_OFST 8
  4931. /* the reaction point (RP) bucket */
  4932. #define MC_CMD_TCM_TXQ_INIT_IN_RP_BKT_OFST 12
  4933. /* an already reserved bucket (typically set to bucket associated with outer
  4934. * vswitch)
  4935. */
  4936. #define MC_CMD_TCM_TXQ_INIT_IN_MAX_BKT1_OFST 16
  4937. /* an already reserved bucket (typically set to bucket associated with inner
  4938. * vswitch)
  4939. */
  4940. #define MC_CMD_TCM_TXQ_INIT_IN_MAX_BKT2_OFST 20
  4941. /* the min bucket (typically for ETS/minimum bandwidth) */
  4942. #define MC_CMD_TCM_TXQ_INIT_IN_MIN_BKT_OFST 24
  4943. /* MC_CMD_TCM_TXQ_INIT_OUT msgresponse */
  4944. #define MC_CMD_TCM_TXQ_INIT_OUT_LEN 0
  4945. /***********************************/
  4946. /* MC_CMD_LINK_PIOBUF
  4947. * Link a push I/O buffer to a TxQ
  4948. */
  4949. #define MC_CMD_LINK_PIOBUF 0x92
  4950. /* MC_CMD_LINK_PIOBUF_IN msgrequest */
  4951. #define MC_CMD_LINK_PIOBUF_IN_LEN 8
  4952. /* Handle for allocated push I/O buffer. */
  4953. #define MC_CMD_LINK_PIOBUF_IN_PIOBUF_HANDLE_OFST 0
  4954. /* Function Local Instance (VI) number. */
  4955. #define MC_CMD_LINK_PIOBUF_IN_TXQ_INSTANCE_OFST 4
  4956. /* MC_CMD_LINK_PIOBUF_OUT msgresponse */
  4957. #define MC_CMD_LINK_PIOBUF_OUT_LEN 0
  4958. /***********************************/
  4959. /* MC_CMD_UNLINK_PIOBUF
  4960. * Unlink a push I/O buffer from a TxQ
  4961. */
  4962. #define MC_CMD_UNLINK_PIOBUF 0x93
  4963. /* MC_CMD_UNLINK_PIOBUF_IN msgrequest */
  4964. #define MC_CMD_UNLINK_PIOBUF_IN_LEN 4
  4965. /* Function Local Instance (VI) number. */
  4966. #define MC_CMD_UNLINK_PIOBUF_IN_TXQ_INSTANCE_OFST 0
  4967. /* MC_CMD_UNLINK_PIOBUF_OUT msgresponse */
  4968. #define MC_CMD_UNLINK_PIOBUF_OUT_LEN 0
  4969. /***********************************/
  4970. /* MC_CMD_VSWITCH_ALLOC
  4971. * allocate and initialise a v-switch.
  4972. */
  4973. #define MC_CMD_VSWITCH_ALLOC 0x94
  4974. /* MC_CMD_VSWITCH_ALLOC_IN msgrequest */
  4975. #define MC_CMD_VSWITCH_ALLOC_IN_LEN 16
  4976. /* The port to connect to the v-switch's upstream port. */
  4977. #define MC_CMD_VSWITCH_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  4978. /* The type of v-switch to create. */
  4979. #define MC_CMD_VSWITCH_ALLOC_IN_TYPE_OFST 4
  4980. /* enum: VLAN */
  4981. #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_VLAN 0x1
  4982. /* enum: VEB */
  4983. #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_VEB 0x2
  4984. /* enum: VEPA */
  4985. #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_VEPA 0x3
  4986. /* Flags controlling v-port creation */
  4987. #define MC_CMD_VSWITCH_ALLOC_IN_FLAGS_OFST 8
  4988. #define MC_CMD_VSWITCH_ALLOC_IN_FLAG_AUTO_PORT_LBN 0
  4989. #define MC_CMD_VSWITCH_ALLOC_IN_FLAG_AUTO_PORT_WIDTH 1
  4990. /* The number of VLAN tags to support. */
  4991. #define MC_CMD_VSWITCH_ALLOC_IN_NUM_VLAN_TAGS_OFST 12
  4992. /* MC_CMD_VSWITCH_ALLOC_OUT msgresponse */
  4993. #define MC_CMD_VSWITCH_ALLOC_OUT_LEN 0
  4994. /***********************************/
  4995. /* MC_CMD_VSWITCH_FREE
  4996. * de-allocate a v-switch.
  4997. */
  4998. #define MC_CMD_VSWITCH_FREE 0x95
  4999. /* MC_CMD_VSWITCH_FREE_IN msgrequest */
  5000. #define MC_CMD_VSWITCH_FREE_IN_LEN 4
  5001. /* The port to which the v-switch is connected. */
  5002. #define MC_CMD_VSWITCH_FREE_IN_UPSTREAM_PORT_ID_OFST 0
  5003. /* MC_CMD_VSWITCH_FREE_OUT msgresponse */
  5004. #define MC_CMD_VSWITCH_FREE_OUT_LEN 0
  5005. /***********************************/
  5006. /* MC_CMD_VPORT_ALLOC
  5007. * allocate a v-port.
  5008. */
  5009. #define MC_CMD_VPORT_ALLOC 0x96
  5010. /* MC_CMD_VPORT_ALLOC_IN msgrequest */
  5011. #define MC_CMD_VPORT_ALLOC_IN_LEN 20
  5012. /* The port to which the v-switch is connected. */
  5013. #define MC_CMD_VPORT_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  5014. /* The type of the new v-port. */
  5015. #define MC_CMD_VPORT_ALLOC_IN_TYPE_OFST 4
  5016. /* enum: VLAN (obsolete) */
  5017. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_VLAN 0x1
  5018. /* enum: VEB (obsolete) */
  5019. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_VEB 0x2
  5020. /* enum: VEPA (obsolete) */
  5021. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_VEPA 0x3
  5022. /* enum: A normal v-port receives packets which match a specified MAC and/or
  5023. * VLAN.
  5024. */
  5025. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_NORMAL 0x4
  5026. /* enum: An expansion v-port packets traffic which don't match any other
  5027. * v-port.
  5028. */
  5029. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_EXPANSION 0x5
  5030. /* enum: An test v-port receives packets which match any filters installed by
  5031. * its downstream components.
  5032. */
  5033. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_TEST 0x6
  5034. /* Flags controlling v-port creation */
  5035. #define MC_CMD_VPORT_ALLOC_IN_FLAGS_OFST 8
  5036. #define MC_CMD_VPORT_ALLOC_IN_FLAG_AUTO_PORT_LBN 0
  5037. #define MC_CMD_VPORT_ALLOC_IN_FLAG_AUTO_PORT_WIDTH 1
  5038. /* The number of VLAN tags to insert/remove. */
  5039. #define MC_CMD_VPORT_ALLOC_IN_NUM_VLAN_TAGS_OFST 12
  5040. /* The actual VLAN tags to insert/remove */
  5041. #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAGS_OFST 16
  5042. #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_0_LBN 0
  5043. #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_0_WIDTH 16
  5044. #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_1_LBN 16
  5045. #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_1_WIDTH 16
  5046. /* MC_CMD_VPORT_ALLOC_OUT msgresponse */
  5047. #define MC_CMD_VPORT_ALLOC_OUT_LEN 4
  5048. /* The handle of the new v-port */
  5049. #define MC_CMD_VPORT_ALLOC_OUT_VPORT_ID_OFST 0
  5050. /***********************************/
  5051. /* MC_CMD_VPORT_FREE
  5052. * de-allocate a v-port.
  5053. */
  5054. #define MC_CMD_VPORT_FREE 0x97
  5055. /* MC_CMD_VPORT_FREE_IN msgrequest */
  5056. #define MC_CMD_VPORT_FREE_IN_LEN 4
  5057. /* The handle of the v-port */
  5058. #define MC_CMD_VPORT_FREE_IN_VPORT_ID_OFST 0
  5059. /* MC_CMD_VPORT_FREE_OUT msgresponse */
  5060. #define MC_CMD_VPORT_FREE_OUT_LEN 0
  5061. /***********************************/
  5062. /* MC_CMD_VADAPTOR_ALLOC
  5063. * allocate a v-adaptor.
  5064. */
  5065. #define MC_CMD_VADAPTOR_ALLOC 0x98
  5066. /* MC_CMD_VADAPTOR_ALLOC_IN msgrequest */
  5067. #define MC_CMD_VADAPTOR_ALLOC_IN_LEN 16
  5068. /* The port to connect to the v-adaptor's port. */
  5069. #define MC_CMD_VADAPTOR_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  5070. /* Flags controlling v-adaptor creation */
  5071. #define MC_CMD_VADAPTOR_ALLOC_IN_FLAGS_OFST 8
  5072. #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_AUTO_VADAPTOR_LBN 0
  5073. #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_AUTO_VADAPTOR_WIDTH 1
  5074. /* The number of VLAN tags to strip on receive */
  5075. #define MC_CMD_VADAPTOR_ALLOC_IN_NUM_VLANS_OFST 12
  5076. /* MC_CMD_VADAPTOR_ALLOC_OUT msgresponse */
  5077. #define MC_CMD_VADAPTOR_ALLOC_OUT_LEN 0
  5078. /***********************************/
  5079. /* MC_CMD_VADAPTOR_FREE
  5080. * de-allocate a v-adaptor.
  5081. */
  5082. #define MC_CMD_VADAPTOR_FREE 0x99
  5083. /* MC_CMD_VADAPTOR_FREE_IN msgrequest */
  5084. #define MC_CMD_VADAPTOR_FREE_IN_LEN 4
  5085. /* The port to which the v-adaptor is connected. */
  5086. #define MC_CMD_VADAPTOR_FREE_IN_UPSTREAM_PORT_ID_OFST 0
  5087. /* MC_CMD_VADAPTOR_FREE_OUT msgresponse */
  5088. #define MC_CMD_VADAPTOR_FREE_OUT_LEN 0
  5089. /***********************************/
  5090. /* MC_CMD_EVB_PORT_ASSIGN
  5091. * assign a port to a PCI function.
  5092. */
  5093. #define MC_CMD_EVB_PORT_ASSIGN 0x9a
  5094. /* MC_CMD_EVB_PORT_ASSIGN_IN msgrequest */
  5095. #define MC_CMD_EVB_PORT_ASSIGN_IN_LEN 8
  5096. /* The port to assign. */
  5097. #define MC_CMD_EVB_PORT_ASSIGN_IN_PORT_ID_OFST 0
  5098. /* The target function to modify. */
  5099. #define MC_CMD_EVB_PORT_ASSIGN_IN_FUNCTION_OFST 4
  5100. #define MC_CMD_EVB_PORT_ASSIGN_IN_PF_LBN 0
  5101. #define MC_CMD_EVB_PORT_ASSIGN_IN_PF_WIDTH 16
  5102. #define MC_CMD_EVB_PORT_ASSIGN_IN_VF_LBN 16
  5103. #define MC_CMD_EVB_PORT_ASSIGN_IN_VF_WIDTH 16
  5104. /* MC_CMD_EVB_PORT_ASSIGN_OUT msgresponse */
  5105. #define MC_CMD_EVB_PORT_ASSIGN_OUT_LEN 0
  5106. /***********************************/
  5107. /* MC_CMD_RDWR_A64_REGIONS
  5108. * Assign the 64 bit region addresses.
  5109. */
  5110. #define MC_CMD_RDWR_A64_REGIONS 0x9b
  5111. /* MC_CMD_RDWR_A64_REGIONS_IN msgrequest */
  5112. #define MC_CMD_RDWR_A64_REGIONS_IN_LEN 17
  5113. #define MC_CMD_RDWR_A64_REGIONS_IN_REGION0_OFST 0
  5114. #define MC_CMD_RDWR_A64_REGIONS_IN_REGION1_OFST 4
  5115. #define MC_CMD_RDWR_A64_REGIONS_IN_REGION2_OFST 8
  5116. #define MC_CMD_RDWR_A64_REGIONS_IN_REGION3_OFST 12
  5117. /* Write enable bits 0-3, set to write, clear to read. */
  5118. #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_LBN 128
  5119. #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_WIDTH 4
  5120. #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_BYTE_OFST 16
  5121. #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_BYTE_LEN 1
  5122. /* MC_CMD_RDWR_A64_REGIONS_OUT msgresponse: This data always included
  5123. * regardless of state of write bits in the request.
  5124. */
  5125. #define MC_CMD_RDWR_A64_REGIONS_OUT_LEN 16
  5126. #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION0_OFST 0
  5127. #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION1_OFST 4
  5128. #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION2_OFST 8
  5129. #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION3_OFST 12
  5130. /***********************************/
  5131. /* MC_CMD_ONLOAD_STACK_ALLOC
  5132. * Allocate an Onload stack ID.
  5133. */
  5134. #define MC_CMD_ONLOAD_STACK_ALLOC 0x9c
  5135. /* MC_CMD_ONLOAD_STACK_ALLOC_IN msgrequest */
  5136. #define MC_CMD_ONLOAD_STACK_ALLOC_IN_LEN 4
  5137. /* The handle of the owning upstream port */
  5138. #define MC_CMD_ONLOAD_STACK_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  5139. /* MC_CMD_ONLOAD_STACK_ALLOC_OUT msgresponse */
  5140. #define MC_CMD_ONLOAD_STACK_ALLOC_OUT_LEN 4
  5141. /* The handle of the new Onload stack */
  5142. #define MC_CMD_ONLOAD_STACK_ALLOC_OUT_ONLOAD_STACK_ID_OFST 0
  5143. /***********************************/
  5144. /* MC_CMD_ONLOAD_STACK_FREE
  5145. * Free an Onload stack ID.
  5146. */
  5147. #define MC_CMD_ONLOAD_STACK_FREE 0x9d
  5148. /* MC_CMD_ONLOAD_STACK_FREE_IN msgrequest */
  5149. #define MC_CMD_ONLOAD_STACK_FREE_IN_LEN 4
  5150. /* The handle of the Onload stack */
  5151. #define MC_CMD_ONLOAD_STACK_FREE_IN_ONLOAD_STACK_ID_OFST 0
  5152. /* MC_CMD_ONLOAD_STACK_FREE_OUT msgresponse */
  5153. #define MC_CMD_ONLOAD_STACK_FREE_OUT_LEN 0
  5154. /***********************************/
  5155. /* MC_CMD_RSS_CONTEXT_ALLOC
  5156. * Allocate an RSS context.
  5157. */
  5158. #define MC_CMD_RSS_CONTEXT_ALLOC 0x9e
  5159. /* MC_CMD_RSS_CONTEXT_ALLOC_IN msgrequest */
  5160. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_LEN 12
  5161. /* The handle of the owning upstream port */
  5162. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  5163. /* The type of context to allocate */
  5164. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_OFST 4
  5165. /* enum: Allocate a context for exclusive use. The key and indirection table
  5166. * must be explicitly configured.
  5167. */
  5168. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_EXCLUSIVE 0x0
  5169. /* enum: Allocate a context for shared use; this will spread across a range of
  5170. * queues, but the key and indirection table are pre-configured and may not be
  5171. * changed. For this mode, NUM_QUEUES must 2, 4, 8, 16, 32 or 64.
  5172. */
  5173. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_SHARED 0x1
  5174. /* Number of queues spanned by this context, in the range 1-64; valid offsets
  5175. * in the indirection table will be in the range 0 to NUM_QUEUES-1.
  5176. */
  5177. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_NUM_QUEUES_OFST 8
  5178. /* MC_CMD_RSS_CONTEXT_ALLOC_OUT msgresponse */
  5179. #define MC_CMD_RSS_CONTEXT_ALLOC_OUT_LEN 4
  5180. /* The handle of the new RSS context */
  5181. #define MC_CMD_RSS_CONTEXT_ALLOC_OUT_RSS_CONTEXT_ID_OFST 0
  5182. /***********************************/
  5183. /* MC_CMD_RSS_CONTEXT_FREE
  5184. * Free an RSS context.
  5185. */
  5186. #define MC_CMD_RSS_CONTEXT_FREE 0x9f
  5187. /* MC_CMD_RSS_CONTEXT_FREE_IN msgrequest */
  5188. #define MC_CMD_RSS_CONTEXT_FREE_IN_LEN 4
  5189. /* The handle of the RSS context */
  5190. #define MC_CMD_RSS_CONTEXT_FREE_IN_RSS_CONTEXT_ID_OFST 0
  5191. /* MC_CMD_RSS_CONTEXT_FREE_OUT msgresponse */
  5192. #define MC_CMD_RSS_CONTEXT_FREE_OUT_LEN 0
  5193. /***********************************/
  5194. /* MC_CMD_RSS_CONTEXT_SET_KEY
  5195. * Set the Toeplitz hash key for an RSS context.
  5196. */
  5197. #define MC_CMD_RSS_CONTEXT_SET_KEY 0xa0
  5198. /* MC_CMD_RSS_CONTEXT_SET_KEY_IN msgrequest */
  5199. #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_LEN 44
  5200. /* The handle of the RSS context */
  5201. #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_RSS_CONTEXT_ID_OFST 0
  5202. /* The 40-byte Toeplitz hash key (TBD endianness issues?) */
  5203. #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_TOEPLITZ_KEY_OFST 4
  5204. #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_TOEPLITZ_KEY_LEN 40
  5205. /* MC_CMD_RSS_CONTEXT_SET_KEY_OUT msgresponse */
  5206. #define MC_CMD_RSS_CONTEXT_SET_KEY_OUT_LEN 0
  5207. /***********************************/
  5208. /* MC_CMD_RSS_CONTEXT_GET_KEY
  5209. * Get the Toeplitz hash key for an RSS context.
  5210. */
  5211. #define MC_CMD_RSS_CONTEXT_GET_KEY 0xa1
  5212. /* MC_CMD_RSS_CONTEXT_GET_KEY_IN msgrequest */
  5213. #define MC_CMD_RSS_CONTEXT_GET_KEY_IN_LEN 4
  5214. /* The handle of the RSS context */
  5215. #define MC_CMD_RSS_CONTEXT_GET_KEY_IN_RSS_CONTEXT_ID_OFST 0
  5216. /* MC_CMD_RSS_CONTEXT_GET_KEY_OUT msgresponse */
  5217. #define MC_CMD_RSS_CONTEXT_GET_KEY_OUT_LEN 44
  5218. /* The 40-byte Toeplitz hash key (TBD endianness issues?) */
  5219. #define MC_CMD_RSS_CONTEXT_GET_KEY_OUT_TOEPLITZ_KEY_OFST 4
  5220. #define MC_CMD_RSS_CONTEXT_GET_KEY_OUT_TOEPLITZ_KEY_LEN 40
  5221. /***********************************/
  5222. /* MC_CMD_RSS_CONTEXT_SET_TABLE
  5223. * Set the indirection table for an RSS context.
  5224. */
  5225. #define MC_CMD_RSS_CONTEXT_SET_TABLE 0xa2
  5226. /* MC_CMD_RSS_CONTEXT_SET_TABLE_IN msgrequest */
  5227. #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_LEN 132
  5228. /* The handle of the RSS context */
  5229. #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_RSS_CONTEXT_ID_OFST 0
  5230. /* The 128-byte indirection table (1 byte per entry) */
  5231. #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_INDIRECTION_TABLE_OFST 4
  5232. #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_INDIRECTION_TABLE_LEN 128
  5233. /* MC_CMD_RSS_CONTEXT_SET_TABLE_OUT msgresponse */
  5234. #define MC_CMD_RSS_CONTEXT_SET_TABLE_OUT_LEN 0
  5235. /***********************************/
  5236. /* MC_CMD_RSS_CONTEXT_GET_TABLE
  5237. * Get the indirection table for an RSS context.
  5238. */
  5239. #define MC_CMD_RSS_CONTEXT_GET_TABLE 0xa3
  5240. /* MC_CMD_RSS_CONTEXT_GET_TABLE_IN msgrequest */
  5241. #define MC_CMD_RSS_CONTEXT_GET_TABLE_IN_LEN 4
  5242. /* The handle of the RSS context */
  5243. #define MC_CMD_RSS_CONTEXT_GET_TABLE_IN_RSS_CONTEXT_ID_OFST 0
  5244. /* MC_CMD_RSS_CONTEXT_GET_TABLE_OUT msgresponse */
  5245. #define MC_CMD_RSS_CONTEXT_GET_TABLE_OUT_LEN 132
  5246. /* The 128-byte indirection table (1 byte per entry) */
  5247. #define MC_CMD_RSS_CONTEXT_GET_TABLE_OUT_INDIRECTION_TABLE_OFST 4
  5248. #define MC_CMD_RSS_CONTEXT_GET_TABLE_OUT_INDIRECTION_TABLE_LEN 128
  5249. /***********************************/
  5250. /* MC_CMD_RSS_CONTEXT_SET_FLAGS
  5251. * Set various control flags for an RSS context.
  5252. */
  5253. #define MC_CMD_RSS_CONTEXT_SET_FLAGS 0xe1
  5254. /* MC_CMD_RSS_CONTEXT_SET_FLAGS_IN msgrequest */
  5255. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_LEN 8
  5256. /* The handle of the RSS context */
  5257. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_RSS_CONTEXT_ID_OFST 0
  5258. /* Hash control flags */
  5259. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_FLAGS_OFST 4
  5260. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV4_EN_LBN 0
  5261. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV4_EN_WIDTH 1
  5262. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV4_EN_LBN 1
  5263. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV4_EN_WIDTH 1
  5264. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV6_EN_LBN 2
  5265. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV6_EN_WIDTH 1
  5266. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV6_EN_LBN 3
  5267. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV6_EN_WIDTH 1
  5268. /* MC_CMD_RSS_CONTEXT_SET_FLAGS_OUT msgresponse */
  5269. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_OUT_LEN 0
  5270. /***********************************/
  5271. /* MC_CMD_RSS_CONTEXT_GET_FLAGS
  5272. * Get various control flags for an RSS context.
  5273. */
  5274. #define MC_CMD_RSS_CONTEXT_GET_FLAGS 0xe2
  5275. /* MC_CMD_RSS_CONTEXT_GET_FLAGS_IN msgrequest */
  5276. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_IN_LEN 4
  5277. /* The handle of the RSS context */
  5278. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_IN_RSS_CONTEXT_ID_OFST 0
  5279. /* MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT msgresponse */
  5280. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_LEN 8
  5281. /* Hash control flags */
  5282. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_FLAGS_OFST 4
  5283. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV4_EN_LBN 0
  5284. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV4_EN_WIDTH 1
  5285. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV4_EN_LBN 1
  5286. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV4_EN_WIDTH 1
  5287. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV6_EN_LBN 2
  5288. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV6_EN_WIDTH 1
  5289. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV6_EN_LBN 3
  5290. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV6_EN_WIDTH 1
  5291. /***********************************/
  5292. /* MC_CMD_DOT1P_MAPPING_ALLOC
  5293. * Allocate a .1p mapping.
  5294. */
  5295. #define MC_CMD_DOT1P_MAPPING_ALLOC 0xa4
  5296. /* MC_CMD_DOT1P_MAPPING_ALLOC_IN msgrequest */
  5297. #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_LEN 8
  5298. /* The handle of the owning upstream port */
  5299. #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  5300. /* Number of queues spanned by this mapping, in the range 1-64; valid fixed
  5301. * offsets in the mapping table will be in the range 0 to NUM_QUEUES-1, and
  5302. * referenced RSS contexts must span no more than this number.
  5303. */
  5304. #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_NUM_QUEUES_OFST 4
  5305. /* MC_CMD_DOT1P_MAPPING_ALLOC_OUT msgresponse */
  5306. #define MC_CMD_DOT1P_MAPPING_ALLOC_OUT_LEN 4
  5307. /* The handle of the new .1p mapping */
  5308. #define MC_CMD_DOT1P_MAPPING_ALLOC_OUT_DOT1P_MAPPING_ID_OFST 0
  5309. /***********************************/
  5310. /* MC_CMD_DOT1P_MAPPING_FREE
  5311. * Free a .1p mapping.
  5312. */
  5313. #define MC_CMD_DOT1P_MAPPING_FREE 0xa5
  5314. /* MC_CMD_DOT1P_MAPPING_FREE_IN msgrequest */
  5315. #define MC_CMD_DOT1P_MAPPING_FREE_IN_LEN 4
  5316. /* The handle of the .1p mapping */
  5317. #define MC_CMD_DOT1P_MAPPING_FREE_IN_DOT1P_MAPPING_ID_OFST 0
  5318. /* MC_CMD_DOT1P_MAPPING_FREE_OUT msgresponse */
  5319. #define MC_CMD_DOT1P_MAPPING_FREE_OUT_LEN 0
  5320. /***********************************/
  5321. /* MC_CMD_DOT1P_MAPPING_SET_TABLE
  5322. * Set the mapping table for a .1p mapping.
  5323. */
  5324. #define MC_CMD_DOT1P_MAPPING_SET_TABLE 0xa6
  5325. /* MC_CMD_DOT1P_MAPPING_SET_TABLE_IN msgrequest */
  5326. #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_LEN 36
  5327. /* The handle of the .1p mapping */
  5328. #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_DOT1P_MAPPING_ID_OFST 0
  5329. /* Per-priority mappings (1 32-bit word per entry - an offset or RSS context
  5330. * handle)
  5331. */
  5332. #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_MAPPING_TABLE_OFST 4
  5333. #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_MAPPING_TABLE_LEN 32
  5334. /* MC_CMD_DOT1P_MAPPING_SET_TABLE_OUT msgresponse */
  5335. #define MC_CMD_DOT1P_MAPPING_SET_TABLE_OUT_LEN 0
  5336. /***********************************/
  5337. /* MC_CMD_DOT1P_MAPPING_GET_TABLE
  5338. * Get the mapping table for a .1p mapping.
  5339. */
  5340. #define MC_CMD_DOT1P_MAPPING_GET_TABLE 0xa7
  5341. /* MC_CMD_DOT1P_MAPPING_GET_TABLE_IN msgrequest */
  5342. #define MC_CMD_DOT1P_MAPPING_GET_TABLE_IN_LEN 4
  5343. /* The handle of the .1p mapping */
  5344. #define MC_CMD_DOT1P_MAPPING_GET_TABLE_IN_DOT1P_MAPPING_ID_OFST 0
  5345. /* MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT msgresponse */
  5346. #define MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT_LEN 36
  5347. /* Per-priority mappings (1 32-bit word per entry - an offset or RSS context
  5348. * handle)
  5349. */
  5350. #define MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT_MAPPING_TABLE_OFST 4
  5351. #define MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT_MAPPING_TABLE_LEN 32
  5352. /***********************************/
  5353. /* MC_CMD_GET_VECTOR_CFG
  5354. * Get Interrupt Vector config for this PF.
  5355. */
  5356. #define MC_CMD_GET_VECTOR_CFG 0xbf
  5357. /* MC_CMD_GET_VECTOR_CFG_IN msgrequest */
  5358. #define MC_CMD_GET_VECTOR_CFG_IN_LEN 0
  5359. /* MC_CMD_GET_VECTOR_CFG_OUT msgresponse */
  5360. #define MC_CMD_GET_VECTOR_CFG_OUT_LEN 12
  5361. /* Base absolute interrupt vector number. */
  5362. #define MC_CMD_GET_VECTOR_CFG_OUT_VEC_BASE_OFST 0
  5363. /* Number of interrupt vectors allocate to this PF. */
  5364. #define MC_CMD_GET_VECTOR_CFG_OUT_VECS_PER_PF_OFST 4
  5365. /* Number of interrupt vectors to allocate per VF. */
  5366. #define MC_CMD_GET_VECTOR_CFG_OUT_VECS_PER_VF_OFST 8
  5367. /***********************************/
  5368. /* MC_CMD_SET_VECTOR_CFG
  5369. * Set Interrupt Vector config for this PF.
  5370. */
  5371. #define MC_CMD_SET_VECTOR_CFG 0xc0
  5372. /* MC_CMD_SET_VECTOR_CFG_IN msgrequest */
  5373. #define MC_CMD_SET_VECTOR_CFG_IN_LEN 12
  5374. /* Base absolute interrupt vector number, or MC_CMD_RESOURCE_INSTANCE_ANY to
  5375. * let the system find a suitable base.
  5376. */
  5377. #define MC_CMD_SET_VECTOR_CFG_IN_VEC_BASE_OFST 0
  5378. /* Number of interrupt vectors allocate to this PF. */
  5379. #define MC_CMD_SET_VECTOR_CFG_IN_VECS_PER_PF_OFST 4
  5380. /* Number of interrupt vectors to allocate per VF. */
  5381. #define MC_CMD_SET_VECTOR_CFG_IN_VECS_PER_VF_OFST 8
  5382. /* MC_CMD_SET_VECTOR_CFG_OUT msgresponse */
  5383. #define MC_CMD_SET_VECTOR_CFG_OUT_LEN 0
  5384. /***********************************/
  5385. /* MC_CMD_RMON_RX_CLASS_STATS
  5386. * Retrieve rmon rx class statistics
  5387. */
  5388. #define MC_CMD_RMON_RX_CLASS_STATS 0xc3
  5389. /* MC_CMD_RMON_RX_CLASS_STATS_IN msgrequest */
  5390. #define MC_CMD_RMON_RX_CLASS_STATS_IN_LEN 4
  5391. /* flags */
  5392. #define MC_CMD_RMON_RX_CLASS_STATS_IN_FLAGS_OFST 0
  5393. #define MC_CMD_RMON_RX_CLASS_STATS_IN_CLASS_LBN 0
  5394. #define MC_CMD_RMON_RX_CLASS_STATS_IN_CLASS_WIDTH 8
  5395. #define MC_CMD_RMON_RX_CLASS_STATS_IN_RST_LBN 8
  5396. #define MC_CMD_RMON_RX_CLASS_STATS_IN_RST_WIDTH 1
  5397. /* MC_CMD_RMON_RX_CLASS_STATS_OUT msgresponse */
  5398. #define MC_CMD_RMON_RX_CLASS_STATS_OUT_LENMIN 4
  5399. #define MC_CMD_RMON_RX_CLASS_STATS_OUT_LENMAX 252
  5400. #define MC_CMD_RMON_RX_CLASS_STATS_OUT_LEN(num) (0+4*(num))
  5401. /* Array of stats */
  5402. #define MC_CMD_RMON_RX_CLASS_STATS_OUT_BUFFER_OFST 0
  5403. #define MC_CMD_RMON_RX_CLASS_STATS_OUT_BUFFER_LEN 4
  5404. #define MC_CMD_RMON_RX_CLASS_STATS_OUT_BUFFER_MINNUM 1
  5405. #define MC_CMD_RMON_RX_CLASS_STATS_OUT_BUFFER_MAXNUM 63
  5406. /***********************************/
  5407. /* MC_CMD_RMON_TX_CLASS_STATS
  5408. * Retrieve rmon tx class statistics
  5409. */
  5410. #define MC_CMD_RMON_TX_CLASS_STATS 0xc4
  5411. /* MC_CMD_RMON_TX_CLASS_STATS_IN msgrequest */
  5412. #define MC_CMD_RMON_TX_CLASS_STATS_IN_LEN 4
  5413. /* flags */
  5414. #define MC_CMD_RMON_TX_CLASS_STATS_IN_FLAGS_OFST 0
  5415. #define MC_CMD_RMON_TX_CLASS_STATS_IN_CLASS_LBN 0
  5416. #define MC_CMD_RMON_TX_CLASS_STATS_IN_CLASS_WIDTH 8
  5417. #define MC_CMD_RMON_TX_CLASS_STATS_IN_RST_LBN 8
  5418. #define MC_CMD_RMON_TX_CLASS_STATS_IN_RST_WIDTH 1
  5419. /* MC_CMD_RMON_TX_CLASS_STATS_OUT msgresponse */
  5420. #define MC_CMD_RMON_TX_CLASS_STATS_OUT_LENMIN 4
  5421. #define MC_CMD_RMON_TX_CLASS_STATS_OUT_LENMAX 252
  5422. #define MC_CMD_RMON_TX_CLASS_STATS_OUT_LEN(num) (0+4*(num))
  5423. /* Array of stats */
  5424. #define MC_CMD_RMON_TX_CLASS_STATS_OUT_BUFFER_OFST 0
  5425. #define MC_CMD_RMON_TX_CLASS_STATS_OUT_BUFFER_LEN 4
  5426. #define MC_CMD_RMON_TX_CLASS_STATS_OUT_BUFFER_MINNUM 1
  5427. #define MC_CMD_RMON_TX_CLASS_STATS_OUT_BUFFER_MAXNUM 63
  5428. /***********************************/
  5429. /* MC_CMD_RMON_RX_SUPER_CLASS_STATS
  5430. * Retrieve rmon rx super_class statistics
  5431. */
  5432. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS 0xc5
  5433. /* MC_CMD_RMON_RX_SUPER_CLASS_STATS_IN msgrequest */
  5434. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_IN_LEN 4
  5435. /* flags */
  5436. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_IN_FLAGS_OFST 0
  5437. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_IN_SUPER_CLASS_LBN 0
  5438. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_IN_SUPER_CLASS_WIDTH 4
  5439. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_IN_RST_LBN 4
  5440. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_IN_RST_WIDTH 1
  5441. /* MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT msgresponse */
  5442. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT_LENMIN 4
  5443. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT_LENMAX 252
  5444. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT_LEN(num) (0+4*(num))
  5445. /* Array of stats */
  5446. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT_BUFFER_OFST 0
  5447. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT_BUFFER_LEN 4
  5448. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT_BUFFER_MINNUM 1
  5449. #define MC_CMD_RMON_RX_SUPER_CLASS_STATS_OUT_BUFFER_MAXNUM 63
  5450. /***********************************/
  5451. /* MC_CMD_RMON_TX_SUPER_CLASS_STATS
  5452. * Retrieve rmon tx super_class statistics
  5453. */
  5454. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS 0xc6
  5455. /* MC_CMD_RMON_TX_SUPER_CLASS_STATS_IN msgrequest */
  5456. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_IN_LEN 4
  5457. /* flags */
  5458. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_IN_FLAGS_OFST 0
  5459. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_IN_SUPER_CLASS_LBN 0
  5460. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_IN_SUPER_CLASS_WIDTH 4
  5461. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_IN_RST_LBN 4
  5462. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_IN_RST_WIDTH 1
  5463. /* MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT msgresponse */
  5464. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT_LENMIN 4
  5465. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT_LENMAX 252
  5466. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT_LEN(num) (0+4*(num))
  5467. /* Array of stats */
  5468. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT_BUFFER_OFST 0
  5469. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT_BUFFER_LEN 4
  5470. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT_BUFFER_MINNUM 1
  5471. #define MC_CMD_RMON_TX_SUPER_CLASS_STATS_OUT_BUFFER_MAXNUM 63
  5472. /***********************************/
  5473. /* MC_CMD_RMON_RX_ADD_QID_TO_CLASS
  5474. * Add qid to class for statistics collection
  5475. */
  5476. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS 0xc7
  5477. /* MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN msgrequest */
  5478. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_LEN 12
  5479. /* class */
  5480. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_CLASS_OFST 0
  5481. /* qid */
  5482. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_QID_OFST 4
  5483. /* flags */
  5484. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_FLAGS_OFST 8
  5485. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_SUPER_CLASS_LBN 0
  5486. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_SUPER_CLASS_WIDTH 4
  5487. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_PE_DELTA_LBN 4
  5488. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_PE_DELTA_WIDTH 4
  5489. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_MTU_LBN 8
  5490. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_IN_MTU_WIDTH 14
  5491. /* MC_CMD_RMON_RX_ADD_QID_TO_CLASS_OUT msgresponse */
  5492. #define MC_CMD_RMON_RX_ADD_QID_TO_CLASS_OUT_LEN 0
  5493. /***********************************/
  5494. /* MC_CMD_RMON_TX_ADD_QID_TO_CLASS
  5495. * Add qid to class for statistics collection
  5496. */
  5497. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS 0xc8
  5498. /* MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN msgrequest */
  5499. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_LEN 12
  5500. /* class */
  5501. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_CLASS_OFST 0
  5502. /* qid */
  5503. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_QID_OFST 4
  5504. /* flags */
  5505. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_FLAGS_OFST 8
  5506. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_SUPER_CLASS_LBN 0
  5507. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_SUPER_CLASS_WIDTH 4
  5508. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_PE_DELTA_LBN 4
  5509. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_PE_DELTA_WIDTH 4
  5510. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_MTU_LBN 8
  5511. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_IN_MTU_WIDTH 14
  5512. /* MC_CMD_RMON_TX_ADD_QID_TO_CLASS_OUT msgresponse */
  5513. #define MC_CMD_RMON_TX_ADD_QID_TO_CLASS_OUT_LEN 0
  5514. /***********************************/
  5515. /* MC_CMD_RMON_MC_ADD_QID_TO_CLASS
  5516. * Add qid to class for statistics collection
  5517. */
  5518. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS 0xc9
  5519. /* MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN msgrequest */
  5520. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_LEN 12
  5521. /* class */
  5522. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_CLASS_OFST 0
  5523. /* qid */
  5524. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_QID_OFST 4
  5525. /* flags */
  5526. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_FLAGS_OFST 8
  5527. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_SUPER_CLASS_LBN 0
  5528. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_SUPER_CLASS_WIDTH 4
  5529. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_PE_DELTA_LBN 4
  5530. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_PE_DELTA_WIDTH 4
  5531. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_MTU_LBN 8
  5532. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_IN_MTU_WIDTH 14
  5533. /* MC_CMD_RMON_MC_ADD_QID_TO_CLASS_OUT msgresponse */
  5534. #define MC_CMD_RMON_MC_ADD_QID_TO_CLASS_OUT_LEN 0
  5535. /***********************************/
  5536. /* MC_CMD_RMON_ALLOC_CLASS
  5537. * Allocate an rmon class
  5538. */
  5539. #define MC_CMD_RMON_ALLOC_CLASS 0xca
  5540. /* MC_CMD_RMON_ALLOC_CLASS_IN msgrequest */
  5541. #define MC_CMD_RMON_ALLOC_CLASS_IN_LEN 0
  5542. /* MC_CMD_RMON_ALLOC_CLASS_OUT msgresponse */
  5543. #define MC_CMD_RMON_ALLOC_CLASS_OUT_LEN 4
  5544. /* class */
  5545. #define MC_CMD_RMON_ALLOC_CLASS_OUT_CLASS_OFST 0
  5546. /***********************************/
  5547. /* MC_CMD_RMON_DEALLOC_CLASS
  5548. * Deallocate an rmon class
  5549. */
  5550. #define MC_CMD_RMON_DEALLOC_CLASS 0xcb
  5551. /* MC_CMD_RMON_DEALLOC_CLASS_IN msgrequest */
  5552. #define MC_CMD_RMON_DEALLOC_CLASS_IN_LEN 4
  5553. /* class */
  5554. #define MC_CMD_RMON_DEALLOC_CLASS_IN_CLASS_OFST 0
  5555. /* MC_CMD_RMON_DEALLOC_CLASS_OUT msgresponse */
  5556. #define MC_CMD_RMON_DEALLOC_CLASS_OUT_LEN 0
  5557. /***********************************/
  5558. /* MC_CMD_RMON_ALLOC_SUPER_CLASS
  5559. * Allocate an rmon super_class
  5560. */
  5561. #define MC_CMD_RMON_ALLOC_SUPER_CLASS 0xcc
  5562. /* MC_CMD_RMON_ALLOC_SUPER_CLASS_IN msgrequest */
  5563. #define MC_CMD_RMON_ALLOC_SUPER_CLASS_IN_LEN 0
  5564. /* MC_CMD_RMON_ALLOC_SUPER_CLASS_OUT msgresponse */
  5565. #define MC_CMD_RMON_ALLOC_SUPER_CLASS_OUT_LEN 4
  5566. /* super_class */
  5567. #define MC_CMD_RMON_ALLOC_SUPER_CLASS_OUT_SUPER_CLASS_OFST 0
  5568. /***********************************/
  5569. /* MC_CMD_RMON_DEALLOC_SUPER_CLASS
  5570. * Deallocate an rmon tx super_class
  5571. */
  5572. #define MC_CMD_RMON_DEALLOC_SUPER_CLASS 0xcd
  5573. /* MC_CMD_RMON_DEALLOC_SUPER_CLASS_IN msgrequest */
  5574. #define MC_CMD_RMON_DEALLOC_SUPER_CLASS_IN_LEN 4
  5575. /* super_class */
  5576. #define MC_CMD_RMON_DEALLOC_SUPER_CLASS_IN_SUPER_CLASS_OFST 0
  5577. /* MC_CMD_RMON_DEALLOC_SUPER_CLASS_OUT msgresponse */
  5578. #define MC_CMD_RMON_DEALLOC_SUPER_CLASS_OUT_LEN 0
  5579. /***********************************/
  5580. /* MC_CMD_RMON_RX_UP_CONV_STATS
  5581. * Retrieve up converter statistics
  5582. */
  5583. #define MC_CMD_RMON_RX_UP_CONV_STATS 0xce
  5584. /* MC_CMD_RMON_RX_UP_CONV_STATS_IN msgrequest */
  5585. #define MC_CMD_RMON_RX_UP_CONV_STATS_IN_LEN 4
  5586. /* flags */
  5587. #define MC_CMD_RMON_RX_UP_CONV_STATS_IN_FLAGS_OFST 0
  5588. #define MC_CMD_RMON_RX_UP_CONV_STATS_IN_PORT_LBN 0
  5589. #define MC_CMD_RMON_RX_UP_CONV_STATS_IN_PORT_WIDTH 2
  5590. #define MC_CMD_RMON_RX_UP_CONV_STATS_IN_RST_LBN 2
  5591. #define MC_CMD_RMON_RX_UP_CONV_STATS_IN_RST_WIDTH 1
  5592. /* MC_CMD_RMON_RX_UP_CONV_STATS_OUT msgresponse */
  5593. #define MC_CMD_RMON_RX_UP_CONV_STATS_OUT_LENMIN 4
  5594. #define MC_CMD_RMON_RX_UP_CONV_STATS_OUT_LENMAX 252
  5595. #define MC_CMD_RMON_RX_UP_CONV_STATS_OUT_LEN(num) (0+4*(num))
  5596. /* Array of stats */
  5597. #define MC_CMD_RMON_RX_UP_CONV_STATS_OUT_BUFFER_OFST 0
  5598. #define MC_CMD_RMON_RX_UP_CONV_STATS_OUT_BUFFER_LEN 4
  5599. #define MC_CMD_RMON_RX_UP_CONV_STATS_OUT_BUFFER_MINNUM 1
  5600. #define MC_CMD_RMON_RX_UP_CONV_STATS_OUT_BUFFER_MAXNUM 63
  5601. /***********************************/
  5602. /* MC_CMD_RMON_RX_IPI_STATS
  5603. * Retrieve rx ipi stats
  5604. */
  5605. #define MC_CMD_RMON_RX_IPI_STATS 0xcf
  5606. /* MC_CMD_RMON_RX_IPI_STATS_IN msgrequest */
  5607. #define MC_CMD_RMON_RX_IPI_STATS_IN_LEN 4
  5608. /* flags */
  5609. #define MC_CMD_RMON_RX_IPI_STATS_IN_FLAGS_OFST 0
  5610. #define MC_CMD_RMON_RX_IPI_STATS_IN_VFIFO_LBN 0
  5611. #define MC_CMD_RMON_RX_IPI_STATS_IN_VFIFO_WIDTH 5
  5612. #define MC_CMD_RMON_RX_IPI_STATS_IN_RST_LBN 5
  5613. #define MC_CMD_RMON_RX_IPI_STATS_IN_RST_WIDTH 1
  5614. /* MC_CMD_RMON_RX_IPI_STATS_OUT msgresponse */
  5615. #define MC_CMD_RMON_RX_IPI_STATS_OUT_LENMIN 4
  5616. #define MC_CMD_RMON_RX_IPI_STATS_OUT_LENMAX 252
  5617. #define MC_CMD_RMON_RX_IPI_STATS_OUT_LEN(num) (0+4*(num))
  5618. /* Array of stats */
  5619. #define MC_CMD_RMON_RX_IPI_STATS_OUT_BUFFER_OFST 0
  5620. #define MC_CMD_RMON_RX_IPI_STATS_OUT_BUFFER_LEN 4
  5621. #define MC_CMD_RMON_RX_IPI_STATS_OUT_BUFFER_MINNUM 1
  5622. #define MC_CMD_RMON_RX_IPI_STATS_OUT_BUFFER_MAXNUM 63
  5623. /***********************************/
  5624. /* MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS
  5625. * Retrieve rx ipsec cntxt_ptr indexed stats
  5626. */
  5627. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS 0xd0
  5628. /* MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_IN msgrequest */
  5629. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_IN_LEN 4
  5630. /* flags */
  5631. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_IN_FLAGS_OFST 0
  5632. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_IN_CNTXT_PTR_LBN 0
  5633. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_IN_CNTXT_PTR_WIDTH 9
  5634. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_IN_RST_LBN 9
  5635. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_IN_RST_WIDTH 1
  5636. /* MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT msgresponse */
  5637. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT_LENMIN 4
  5638. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT_LENMAX 252
  5639. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT_LEN(num) (0+4*(num))
  5640. /* Array of stats */
  5641. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_OFST 0
  5642. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_LEN 4
  5643. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_MINNUM 1
  5644. #define MC_CMD_RMON_RX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_MAXNUM 63
  5645. /***********************************/
  5646. /* MC_CMD_RMON_RX_IPSEC_PORT_STATS
  5647. * Retrieve rx ipsec port indexed stats
  5648. */
  5649. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS 0xd1
  5650. /* MC_CMD_RMON_RX_IPSEC_PORT_STATS_IN msgrequest */
  5651. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_IN_LEN 4
  5652. /* flags */
  5653. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_IN_FLAGS_OFST 0
  5654. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_IN_PORT_LBN 0
  5655. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_IN_PORT_WIDTH 2
  5656. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_IN_RST_LBN 2
  5657. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_IN_RST_WIDTH 1
  5658. /* MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT msgresponse */
  5659. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT_LENMIN 4
  5660. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT_LENMAX 252
  5661. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT_LEN(num) (0+4*(num))
  5662. /* Array of stats */
  5663. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT_BUFFER_OFST 0
  5664. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT_BUFFER_LEN 4
  5665. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT_BUFFER_MINNUM 1
  5666. #define MC_CMD_RMON_RX_IPSEC_PORT_STATS_OUT_BUFFER_MAXNUM 63
  5667. /***********************************/
  5668. /* MC_CMD_RMON_RX_IPSEC_OFLOW_STATS
  5669. * Retrieve tx ipsec overflow
  5670. */
  5671. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS 0xd2
  5672. /* MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_IN msgrequest */
  5673. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_IN_LEN 4
  5674. /* flags */
  5675. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_IN_FLAGS_OFST 0
  5676. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_IN_PORT_LBN 0
  5677. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_IN_PORT_WIDTH 2
  5678. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_IN_RST_LBN 2
  5679. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_IN_RST_WIDTH 1
  5680. /* MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT msgresponse */
  5681. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT_LENMIN 4
  5682. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT_LENMAX 252
  5683. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT_LEN(num) (0+4*(num))
  5684. /* Array of stats */
  5685. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT_BUFFER_OFST 0
  5686. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT_BUFFER_LEN 4
  5687. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT_BUFFER_MINNUM 1
  5688. #define MC_CMD_RMON_RX_IPSEC_OFLOW_STATS_OUT_BUFFER_MAXNUM 63
  5689. /***********************************/
  5690. /* MC_CMD_VPORT_ADD_MAC_ADDRESS
  5691. * Add a MAC address to a v-port
  5692. */
  5693. #define MC_CMD_VPORT_ADD_MAC_ADDRESS 0xa8
  5694. /* MC_CMD_VPORT_ADD_MAC_ADDRESS_IN msgrequest */
  5695. #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_LEN 10
  5696. /* The handle of the v-port */
  5697. #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_VPORT_ID_OFST 0
  5698. /* MAC address to add */
  5699. #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_MACADDR_OFST 4
  5700. #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_MACADDR_LEN 6
  5701. /* MC_CMD_VPORT_ADD_MAC_ADDRESS_OUT msgresponse */
  5702. #define MC_CMD_VPORT_ADD_MAC_ADDRESS_OUT_LEN 0
  5703. /***********************************/
  5704. /* MC_CMD_VPORT_DEL_MAC_ADDRESS
  5705. * Delete a MAC address from a v-port
  5706. */
  5707. #define MC_CMD_VPORT_DEL_MAC_ADDRESS 0xa9
  5708. /* MC_CMD_VPORT_DEL_MAC_ADDRESS_IN msgrequest */
  5709. #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_LEN 10
  5710. /* The handle of the v-port */
  5711. #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_VPORT_ID_OFST 0
  5712. /* MAC address to add */
  5713. #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_MACADDR_OFST 4
  5714. #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_MACADDR_LEN 6
  5715. /* MC_CMD_VPORT_DEL_MAC_ADDRESS_OUT msgresponse */
  5716. #define MC_CMD_VPORT_DEL_MAC_ADDRESS_OUT_LEN 0
  5717. /***********************************/
  5718. /* MC_CMD_VPORT_GET_MAC_ADDRESSES
  5719. * Delete a MAC address from a v-port
  5720. */
  5721. #define MC_CMD_VPORT_GET_MAC_ADDRESSES 0xaa
  5722. /* MC_CMD_VPORT_GET_MAC_ADDRESSES_IN msgrequest */
  5723. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_IN_LEN 4
  5724. /* The handle of the v-port */
  5725. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_IN_VPORT_ID_OFST 0
  5726. /* MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT msgresponse */
  5727. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LENMIN 4
  5728. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LENMAX 250
  5729. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LEN(num) (4+6*(num))
  5730. /* The number of MAC addresses returned */
  5731. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_COUNT_OFST 0
  5732. /* Array of MAC addresses */
  5733. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_OFST 4
  5734. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_LEN 6
  5735. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_MINNUM 0
  5736. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_MAXNUM 41
  5737. /***********************************/
  5738. /* MC_CMD_DUMP_BUFTBL_ENTRIES
  5739. * Dump buffer table entries, mainly for command client debug use. Dumps
  5740. * absolute entries, and does not use chunk handles. All entries must be in
  5741. * range, and used for q page mapping, Although the latter restriction may be
  5742. * lifted in future.
  5743. */
  5744. #define MC_CMD_DUMP_BUFTBL_ENTRIES 0xab
  5745. /* MC_CMD_DUMP_BUFTBL_ENTRIES_IN msgrequest */
  5746. #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_LEN 8
  5747. /* Index of the first buffer table entry. */
  5748. #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_FIRSTID_OFST 0
  5749. /* Number of buffer table entries to dump. */
  5750. #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_NUMENTRIES_OFST 4
  5751. /* MC_CMD_DUMP_BUFTBL_ENTRIES_OUT msgresponse */
  5752. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_LENMIN 12
  5753. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_LENMAX 252
  5754. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_LEN(num) (0+12*(num))
  5755. /* Raw buffer table entries, layed out as BUFTBL_ENTRY. */
  5756. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_OFST 0
  5757. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_LEN 12
  5758. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_MINNUM 1
  5759. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_MAXNUM 21
  5760. /***********************************/
  5761. /* MC_CMD_SET_RXDP_CONFIG
  5762. * Set global RXDP configuration settings
  5763. */
  5764. #define MC_CMD_SET_RXDP_CONFIG 0xc1
  5765. /* MC_CMD_SET_RXDP_CONFIG_IN msgrequest */
  5766. #define MC_CMD_SET_RXDP_CONFIG_IN_LEN 4
  5767. #define MC_CMD_SET_RXDP_CONFIG_IN_DATA_OFST 0
  5768. #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_DMA_LBN 0
  5769. #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_DMA_WIDTH 1
  5770. /* MC_CMD_SET_RXDP_CONFIG_OUT msgresponse */
  5771. #define MC_CMD_SET_RXDP_CONFIG_OUT_LEN 0
  5772. /***********************************/
  5773. /* MC_CMD_GET_RXDP_CONFIG
  5774. * Get global RXDP configuration settings
  5775. */
  5776. #define MC_CMD_GET_RXDP_CONFIG 0xc2
  5777. /* MC_CMD_GET_RXDP_CONFIG_IN msgrequest */
  5778. #define MC_CMD_GET_RXDP_CONFIG_IN_LEN 0
  5779. /* MC_CMD_GET_RXDP_CONFIG_OUT msgresponse */
  5780. #define MC_CMD_GET_RXDP_CONFIG_OUT_LEN 4
  5781. #define MC_CMD_GET_RXDP_CONFIG_OUT_DATA_OFST 0
  5782. #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_DMA_LBN 0
  5783. #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_DMA_WIDTH 1
  5784. /***********************************/
  5785. /* MC_CMD_RMON_RX_CLASS_DROPS_STATS
  5786. * Retrieve rx class drop stats
  5787. */
  5788. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS 0xd3
  5789. /* MC_CMD_RMON_RX_CLASS_DROPS_STATS_IN msgrequest */
  5790. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_IN_LEN 4
  5791. /* flags */
  5792. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_IN_FLAGS_OFST 0
  5793. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_IN_CLASS_LBN 0
  5794. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_IN_CLASS_WIDTH 8
  5795. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_IN_RST_LBN 8
  5796. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_IN_RST_WIDTH 1
  5797. /* MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT msgresponse */
  5798. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT_LENMIN 4
  5799. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT_LENMAX 252
  5800. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT_LEN(num) (0+4*(num))
  5801. /* Array of stats */
  5802. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT_BUFFER_OFST 0
  5803. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT_BUFFER_LEN 4
  5804. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT_BUFFER_MINNUM 1
  5805. #define MC_CMD_RMON_RX_CLASS_DROPS_STATS_OUT_BUFFER_MAXNUM 63
  5806. /***********************************/
  5807. /* MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS
  5808. * Retrieve rx super class drop stats
  5809. */
  5810. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS 0xd4
  5811. /* MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_IN msgrequest */
  5812. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_IN_LEN 4
  5813. /* flags */
  5814. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_IN_FLAGS_OFST 0
  5815. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_IN_SUPER_CLASS_LBN 0
  5816. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_IN_SUPER_CLASS_WIDTH 4
  5817. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_IN_RST_LBN 4
  5818. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_IN_RST_WIDTH 1
  5819. /* MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT msgresponse */
  5820. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT_LENMIN 4
  5821. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT_LENMAX 252
  5822. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT_LEN(num) (0+4*(num))
  5823. /* Array of stats */
  5824. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT_BUFFER_OFST 0
  5825. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT_BUFFER_LEN 4
  5826. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT_BUFFER_MINNUM 1
  5827. #define MC_CMD_RMON_RX_SUPER_CLASS_DROPS_STATS_OUT_BUFFER_MAXNUM 63
  5828. /***********************************/
  5829. /* MC_CMD_RMON_RX_ERRORS_STATS
  5830. * Retrieve rxdp errors
  5831. */
  5832. #define MC_CMD_RMON_RX_ERRORS_STATS 0xd5
  5833. /* MC_CMD_RMON_RX_ERRORS_STATS_IN msgrequest */
  5834. #define MC_CMD_RMON_RX_ERRORS_STATS_IN_LEN 4
  5835. /* flags */
  5836. #define MC_CMD_RMON_RX_ERRORS_STATS_IN_FLAGS_OFST 0
  5837. #define MC_CMD_RMON_RX_ERRORS_STATS_IN_QID_LBN 0
  5838. #define MC_CMD_RMON_RX_ERRORS_STATS_IN_QID_WIDTH 11
  5839. #define MC_CMD_RMON_RX_ERRORS_STATS_IN_RST_LBN 11
  5840. #define MC_CMD_RMON_RX_ERRORS_STATS_IN_RST_WIDTH 1
  5841. /* MC_CMD_RMON_RX_ERRORS_STATS_OUT msgresponse */
  5842. #define MC_CMD_RMON_RX_ERRORS_STATS_OUT_LENMIN 4
  5843. #define MC_CMD_RMON_RX_ERRORS_STATS_OUT_LENMAX 252
  5844. #define MC_CMD_RMON_RX_ERRORS_STATS_OUT_LEN(num) (0+4*(num))
  5845. /* Array of stats */
  5846. #define MC_CMD_RMON_RX_ERRORS_STATS_OUT_BUFFER_OFST 0
  5847. #define MC_CMD_RMON_RX_ERRORS_STATS_OUT_BUFFER_LEN 4
  5848. #define MC_CMD_RMON_RX_ERRORS_STATS_OUT_BUFFER_MINNUM 1
  5849. #define MC_CMD_RMON_RX_ERRORS_STATS_OUT_BUFFER_MAXNUM 63
  5850. /***********************************/
  5851. /* MC_CMD_RMON_RX_OVERFLOW_STATS
  5852. * Retrieve rxdp overflow
  5853. */
  5854. #define MC_CMD_RMON_RX_OVERFLOW_STATS 0xd6
  5855. /* MC_CMD_RMON_RX_OVERFLOW_STATS_IN msgrequest */
  5856. #define MC_CMD_RMON_RX_OVERFLOW_STATS_IN_LEN 4
  5857. /* flags */
  5858. #define MC_CMD_RMON_RX_OVERFLOW_STATS_IN_FLAGS_OFST 0
  5859. #define MC_CMD_RMON_RX_OVERFLOW_STATS_IN_CLASS_LBN 0
  5860. #define MC_CMD_RMON_RX_OVERFLOW_STATS_IN_CLASS_WIDTH 8
  5861. #define MC_CMD_RMON_RX_OVERFLOW_STATS_IN_RST_LBN 8
  5862. #define MC_CMD_RMON_RX_OVERFLOW_STATS_IN_RST_WIDTH 1
  5863. /* MC_CMD_RMON_RX_OVERFLOW_STATS_OUT msgresponse */
  5864. #define MC_CMD_RMON_RX_OVERFLOW_STATS_OUT_LENMIN 4
  5865. #define MC_CMD_RMON_RX_OVERFLOW_STATS_OUT_LENMAX 252
  5866. #define MC_CMD_RMON_RX_OVERFLOW_STATS_OUT_LEN(num) (0+4*(num))
  5867. /* Array of stats */
  5868. #define MC_CMD_RMON_RX_OVERFLOW_STATS_OUT_BUFFER_OFST 0
  5869. #define MC_CMD_RMON_RX_OVERFLOW_STATS_OUT_BUFFER_LEN 4
  5870. #define MC_CMD_RMON_RX_OVERFLOW_STATS_OUT_BUFFER_MINNUM 1
  5871. #define MC_CMD_RMON_RX_OVERFLOW_STATS_OUT_BUFFER_MAXNUM 63
  5872. /***********************************/
  5873. /* MC_CMD_RMON_TX_IPI_STATS
  5874. * Retrieve tx ipi stats
  5875. */
  5876. #define MC_CMD_RMON_TX_IPI_STATS 0xd7
  5877. /* MC_CMD_RMON_TX_IPI_STATS_IN msgrequest */
  5878. #define MC_CMD_RMON_TX_IPI_STATS_IN_LEN 4
  5879. /* flags */
  5880. #define MC_CMD_RMON_TX_IPI_STATS_IN_FLAGS_OFST 0
  5881. #define MC_CMD_RMON_TX_IPI_STATS_IN_VFIFO_LBN 0
  5882. #define MC_CMD_RMON_TX_IPI_STATS_IN_VFIFO_WIDTH 5
  5883. #define MC_CMD_RMON_TX_IPI_STATS_IN_RST_LBN 5
  5884. #define MC_CMD_RMON_TX_IPI_STATS_IN_RST_WIDTH 1
  5885. /* MC_CMD_RMON_TX_IPI_STATS_OUT msgresponse */
  5886. #define MC_CMD_RMON_TX_IPI_STATS_OUT_LENMIN 4
  5887. #define MC_CMD_RMON_TX_IPI_STATS_OUT_LENMAX 252
  5888. #define MC_CMD_RMON_TX_IPI_STATS_OUT_LEN(num) (0+4*(num))
  5889. /* Array of stats */
  5890. #define MC_CMD_RMON_TX_IPI_STATS_OUT_BUFFER_OFST 0
  5891. #define MC_CMD_RMON_TX_IPI_STATS_OUT_BUFFER_LEN 4
  5892. #define MC_CMD_RMON_TX_IPI_STATS_OUT_BUFFER_MINNUM 1
  5893. #define MC_CMD_RMON_TX_IPI_STATS_OUT_BUFFER_MAXNUM 63
  5894. /***********************************/
  5895. /* MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS
  5896. * Retrieve tx ipsec counters by cntxt_ptr
  5897. */
  5898. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS 0xd8
  5899. /* MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_IN msgrequest */
  5900. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_IN_LEN 4
  5901. /* flags */
  5902. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_IN_FLAGS_OFST 0
  5903. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_IN_CNTXT_PTR_LBN 0
  5904. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_IN_CNTXT_PTR_WIDTH 9
  5905. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_IN_RST_LBN 9
  5906. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_IN_RST_WIDTH 1
  5907. /* MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT msgresponse */
  5908. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT_LENMIN 4
  5909. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT_LENMAX 252
  5910. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT_LEN(num) (0+4*(num))
  5911. /* Array of stats */
  5912. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_OFST 0
  5913. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_LEN 4
  5914. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_MINNUM 1
  5915. #define MC_CMD_RMON_TX_IPSEC_CNTXT_PTR_STATS_OUT_BUFFER_MAXNUM 63
  5916. /***********************************/
  5917. /* MC_CMD_RMON_TX_IPSEC_PORT_STATS
  5918. * Retrieve tx ipsec counters by port
  5919. */
  5920. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS 0xd9
  5921. /* MC_CMD_RMON_TX_IPSEC_PORT_STATS_IN msgrequest */
  5922. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_IN_LEN 4
  5923. /* flags */
  5924. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_IN_FLAGS_OFST 0
  5925. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_IN_PORT_LBN 0
  5926. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_IN_PORT_WIDTH 2
  5927. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_IN_RST_LBN 2
  5928. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_IN_RST_WIDTH 1
  5929. /* MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT msgresponse */
  5930. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT_LENMIN 4
  5931. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT_LENMAX 252
  5932. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT_LEN(num) (0+4*(num))
  5933. /* Array of stats */
  5934. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT_BUFFER_OFST 0
  5935. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT_BUFFER_LEN 4
  5936. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT_BUFFER_MINNUM 1
  5937. #define MC_CMD_RMON_TX_IPSEC_PORT_STATS_OUT_BUFFER_MAXNUM 63
  5938. /***********************************/
  5939. /* MC_CMD_RMON_TX_IPSEC_OFLOW_STATS
  5940. * Retrieve tx ipsec overflow
  5941. */
  5942. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS 0xda
  5943. /* MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_IN msgrequest */
  5944. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_IN_LEN 4
  5945. /* flags */
  5946. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_IN_FLAGS_OFST 0
  5947. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_IN_PORT_LBN 0
  5948. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_IN_PORT_WIDTH 2
  5949. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_IN_RST_LBN 2
  5950. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_IN_RST_WIDTH 1
  5951. /* MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT msgresponse */
  5952. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT_LENMIN 4
  5953. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT_LENMAX 252
  5954. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT_LEN(num) (0+4*(num))
  5955. /* Array of stats */
  5956. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT_BUFFER_OFST 0
  5957. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT_BUFFER_LEN 4
  5958. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT_BUFFER_MINNUM 1
  5959. #define MC_CMD_RMON_TX_IPSEC_OFLOW_STATS_OUT_BUFFER_MAXNUM 63
  5960. /***********************************/
  5961. /* MC_CMD_RMON_TX_NOWHERE_STATS
  5962. * Retrieve tx nowhere stats
  5963. */
  5964. #define MC_CMD_RMON_TX_NOWHERE_STATS 0xdb
  5965. /* MC_CMD_RMON_TX_NOWHERE_STATS_IN msgrequest */
  5966. #define MC_CMD_RMON_TX_NOWHERE_STATS_IN_LEN 4
  5967. /* flags */
  5968. #define MC_CMD_RMON_TX_NOWHERE_STATS_IN_FLAGS_OFST 0
  5969. #define MC_CMD_RMON_TX_NOWHERE_STATS_IN_CLASS_LBN 0
  5970. #define MC_CMD_RMON_TX_NOWHERE_STATS_IN_CLASS_WIDTH 8
  5971. #define MC_CMD_RMON_TX_NOWHERE_STATS_IN_RST_LBN 8
  5972. #define MC_CMD_RMON_TX_NOWHERE_STATS_IN_RST_WIDTH 1
  5973. /* MC_CMD_RMON_TX_NOWHERE_STATS_OUT msgresponse */
  5974. #define MC_CMD_RMON_TX_NOWHERE_STATS_OUT_LENMIN 4
  5975. #define MC_CMD_RMON_TX_NOWHERE_STATS_OUT_LENMAX 252
  5976. #define MC_CMD_RMON_TX_NOWHERE_STATS_OUT_LEN(num) (0+4*(num))
  5977. /* Array of stats */
  5978. #define MC_CMD_RMON_TX_NOWHERE_STATS_OUT_BUFFER_OFST 0
  5979. #define MC_CMD_RMON_TX_NOWHERE_STATS_OUT_BUFFER_LEN 4
  5980. #define MC_CMD_RMON_TX_NOWHERE_STATS_OUT_BUFFER_MINNUM 1
  5981. #define MC_CMD_RMON_TX_NOWHERE_STATS_OUT_BUFFER_MAXNUM 63
  5982. /***********************************/
  5983. /* MC_CMD_RMON_TX_NOWHERE_QBB_STATS
  5984. * Retrieve tx nowhere qbb stats
  5985. */
  5986. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS 0xdc
  5987. /* MC_CMD_RMON_TX_NOWHERE_QBB_STATS_IN msgrequest */
  5988. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_IN_LEN 4
  5989. /* flags */
  5990. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_IN_FLAGS_OFST 0
  5991. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_IN_PRIORITY_LBN 0
  5992. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_IN_PRIORITY_WIDTH 3
  5993. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_IN_RST_LBN 3
  5994. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_IN_RST_WIDTH 1
  5995. /* MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT msgresponse */
  5996. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT_LENMIN 4
  5997. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT_LENMAX 252
  5998. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT_LEN(num) (0+4*(num))
  5999. /* Array of stats */
  6000. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT_BUFFER_OFST 0
  6001. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT_BUFFER_LEN 4
  6002. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT_BUFFER_MINNUM 1
  6003. #define MC_CMD_RMON_TX_NOWHERE_QBB_STATS_OUT_BUFFER_MAXNUM 63
  6004. /***********************************/
  6005. /* MC_CMD_RMON_TX_ERRORS_STATS
  6006. * Retrieve rxdp errors
  6007. */
  6008. #define MC_CMD_RMON_TX_ERRORS_STATS 0xdd
  6009. /* MC_CMD_RMON_TX_ERRORS_STATS_IN msgrequest */
  6010. #define MC_CMD_RMON_TX_ERRORS_STATS_IN_LEN 4
  6011. /* flags */
  6012. #define MC_CMD_RMON_TX_ERRORS_STATS_IN_FLAGS_OFST 0
  6013. #define MC_CMD_RMON_TX_ERRORS_STATS_IN_QID_LBN 0
  6014. #define MC_CMD_RMON_TX_ERRORS_STATS_IN_QID_WIDTH 11
  6015. #define MC_CMD_RMON_TX_ERRORS_STATS_IN_RST_LBN 11
  6016. #define MC_CMD_RMON_TX_ERRORS_STATS_IN_RST_WIDTH 1
  6017. /* MC_CMD_RMON_TX_ERRORS_STATS_OUT msgresponse */
  6018. #define MC_CMD_RMON_TX_ERRORS_STATS_OUT_LENMIN 4
  6019. #define MC_CMD_RMON_TX_ERRORS_STATS_OUT_LENMAX 252
  6020. #define MC_CMD_RMON_TX_ERRORS_STATS_OUT_LEN(num) (0+4*(num))
  6021. /* Array of stats */
  6022. #define MC_CMD_RMON_TX_ERRORS_STATS_OUT_BUFFER_OFST 0
  6023. #define MC_CMD_RMON_TX_ERRORS_STATS_OUT_BUFFER_LEN 4
  6024. #define MC_CMD_RMON_TX_ERRORS_STATS_OUT_BUFFER_MINNUM 1
  6025. #define MC_CMD_RMON_TX_ERRORS_STATS_OUT_BUFFER_MAXNUM 63
  6026. /***********************************/
  6027. /* MC_CMD_RMON_TX_OVERFLOW_STATS
  6028. * Retrieve rxdp overflow
  6029. */
  6030. #define MC_CMD_RMON_TX_OVERFLOW_STATS 0xde
  6031. /* MC_CMD_RMON_TX_OVERFLOW_STATS_IN msgrequest */
  6032. #define MC_CMD_RMON_TX_OVERFLOW_STATS_IN_LEN 4
  6033. /* flags */
  6034. #define MC_CMD_RMON_TX_OVERFLOW_STATS_IN_FLAGS_OFST 0
  6035. #define MC_CMD_RMON_TX_OVERFLOW_STATS_IN_CLASS_LBN 0
  6036. #define MC_CMD_RMON_TX_OVERFLOW_STATS_IN_CLASS_WIDTH 8
  6037. #define MC_CMD_RMON_TX_OVERFLOW_STATS_IN_RST_LBN 8
  6038. #define MC_CMD_RMON_TX_OVERFLOW_STATS_IN_RST_WIDTH 1
  6039. /* MC_CMD_RMON_TX_OVERFLOW_STATS_OUT msgresponse */
  6040. #define MC_CMD_RMON_TX_OVERFLOW_STATS_OUT_LENMIN 4
  6041. #define MC_CMD_RMON_TX_OVERFLOW_STATS_OUT_LENMAX 252
  6042. #define MC_CMD_RMON_TX_OVERFLOW_STATS_OUT_LEN(num) (0+4*(num))
  6043. /* Array of stats */
  6044. #define MC_CMD_RMON_TX_OVERFLOW_STATS_OUT_BUFFER_OFST 0
  6045. #define MC_CMD_RMON_TX_OVERFLOW_STATS_OUT_BUFFER_LEN 4
  6046. #define MC_CMD_RMON_TX_OVERFLOW_STATS_OUT_BUFFER_MINNUM 1
  6047. #define MC_CMD_RMON_TX_OVERFLOW_STATS_OUT_BUFFER_MAXNUM 63
  6048. /***********************************/
  6049. /* MC_CMD_RMON_COLLECT_CLASS_STATS
  6050. * Explicitly collect class stats at the specified evb port
  6051. */
  6052. #define MC_CMD_RMON_COLLECT_CLASS_STATS 0xdf
  6053. /* MC_CMD_RMON_COLLECT_CLASS_STATS_IN msgrequest */
  6054. #define MC_CMD_RMON_COLLECT_CLASS_STATS_IN_LEN 4
  6055. /* The port id associated with the vport/pport at which to collect class stats
  6056. */
  6057. #define MC_CMD_RMON_COLLECT_CLASS_STATS_IN_PORT_ID_OFST 0
  6058. /* MC_CMD_RMON_COLLECT_CLASS_STATS_OUT msgresponse */
  6059. #define MC_CMD_RMON_COLLECT_CLASS_STATS_OUT_LEN 4
  6060. /* class */
  6061. #define MC_CMD_RMON_COLLECT_CLASS_STATS_OUT_CLASS_OFST 0
  6062. /***********************************/
  6063. /* MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS
  6064. * Explicitly collect class stats at the specified evb port
  6065. */
  6066. #define MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS 0xe0
  6067. /* MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS_IN msgrequest */
  6068. #define MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS_IN_LEN 4
  6069. /* The port id associated with the vport/pport at which to collect class stats
  6070. */
  6071. #define MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS_IN_PORT_ID_OFST 0
  6072. /* MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS_OUT msgresponse */
  6073. #define MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS_OUT_LEN 4
  6074. /* super_class */
  6075. #define MC_CMD_RMON_COLLECT_SUPER_CLASS_STATS_OUT_SUPER_CLASS_OFST 0
  6076. /***********************************/
  6077. /* MC_CMD_GET_CLOCK
  6078. * Return the system and PDCPU clock frequencies.
  6079. */
  6080. #define MC_CMD_GET_CLOCK 0xac
  6081. /* MC_CMD_GET_CLOCK_IN msgrequest */
  6082. #define MC_CMD_GET_CLOCK_IN_LEN 0
  6083. /* MC_CMD_GET_CLOCK_OUT msgresponse */
  6084. #define MC_CMD_GET_CLOCK_OUT_LEN 8
  6085. /* System frequency, MHz */
  6086. #define MC_CMD_GET_CLOCK_OUT_SYS_FREQ_OFST 0
  6087. /* DPCPU frequency, MHz */
  6088. #define MC_CMD_GET_CLOCK_OUT_DPCPU_FREQ_OFST 4
  6089. /***********************************/
  6090. /* MC_CMD_SET_CLOCK
  6091. * Control the system and DPCPU clock frequencies. Changes are lost reboot.
  6092. */
  6093. #define MC_CMD_SET_CLOCK 0xad
  6094. /* MC_CMD_SET_CLOCK_IN msgrequest */
  6095. #define MC_CMD_SET_CLOCK_IN_LEN 12
  6096. /* Requested system frequency in MHz; 0 leaves unchanged. */
  6097. #define MC_CMD_SET_CLOCK_IN_SYS_FREQ_OFST 0
  6098. /* Requested inter-core frequency in MHz; 0 leaves unchanged. */
  6099. #define MC_CMD_SET_CLOCK_IN_ICORE_FREQ_OFST 4
  6100. /* Request DPCPU frequency in MHz; 0 leaves unchanged. */
  6101. #define MC_CMD_SET_CLOCK_IN_DPCPU_FREQ_OFST 8
  6102. /* MC_CMD_SET_CLOCK_OUT msgresponse */
  6103. #define MC_CMD_SET_CLOCK_OUT_LEN 12
  6104. /* Resulting system frequency in MHz */
  6105. #define MC_CMD_SET_CLOCK_OUT_SYS_FREQ_OFST 0
  6106. /* Resulting inter-core frequency in MHz */
  6107. #define MC_CMD_SET_CLOCK_OUT_ICORE_FREQ_OFST 4
  6108. /* Resulting DPCPU frequency in MHz */
  6109. #define MC_CMD_SET_CLOCK_OUT_DPCPU_FREQ_OFST 8
  6110. /***********************************/
  6111. /* MC_CMD_DPCPU_RPC
  6112. * Send an arbitrary DPCPU message.
  6113. */
  6114. #define MC_CMD_DPCPU_RPC 0xae
  6115. /* MC_CMD_DPCPU_RPC_IN msgrequest */
  6116. #define MC_CMD_DPCPU_RPC_IN_LEN 36
  6117. #define MC_CMD_DPCPU_RPC_IN_CPU_OFST 0
  6118. /* enum: RxDPCPU */
  6119. #define MC_CMD_DPCPU_RPC_IN_DPCPU_RX 0x0
  6120. /* enum: TxDPCPU0 */
  6121. #define MC_CMD_DPCPU_RPC_IN_DPCPU_TX0 0x1
  6122. /* enum: TxDPCPU1 */
  6123. #define MC_CMD_DPCPU_RPC_IN_DPCPU_TX1 0x2
  6124. /* First 8 bits [39:32] of DATA are consumed by MC-DPCPU protocol and must be
  6125. * initialised to zero
  6126. */
  6127. #define MC_CMD_DPCPU_RPC_IN_DATA_OFST 4
  6128. #define MC_CMD_DPCPU_RPC_IN_DATA_LEN 32
  6129. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_CMDNUM_LBN 8
  6130. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_CMDNUM_WIDTH 8
  6131. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_READ 0x6 /* enum */
  6132. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_WRITE 0x7 /* enum */
  6133. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_SELF_TEST 0xc /* enum */
  6134. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_CSR_ACCESS 0xe /* enum */
  6135. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_READ 0x46 /* enum */
  6136. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_WRITE 0x47 /* enum */
  6137. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_SELF_TEST 0x4a /* enum */
  6138. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_CSR_ACCESS 0x4c /* enum */
  6139. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_SET_MC_REPLAY_CNTXT 0x4d /* enum */
  6140. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_OBJID_LBN 16
  6141. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_OBJID_WIDTH 16
  6142. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_ADDR_LBN 16
  6143. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_ADDR_WIDTH 16
  6144. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_COUNT_LBN 48
  6145. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_COUNT_WIDTH 16
  6146. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_INFO_LBN 16
  6147. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_INFO_WIDTH 240
  6148. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_LBN 16
  6149. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_WIDTH 16
  6150. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_STOP_RETURN_RESULT 0x0 /* enum */
  6151. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_READ 0x1 /* enum */
  6152. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_WRITE 0x2 /* enum */
  6153. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_WRITE_READ 0x3 /* enum */
  6154. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_PIPELINED_READ 0x4 /* enum */
  6155. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_START_DELAY_LBN 48
  6156. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_START_DELAY_WIDTH 16
  6157. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_RPT_COUNT_LBN 64
  6158. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_RPT_COUNT_WIDTH 16
  6159. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_GAP_DELAY_LBN 80
  6160. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_GAP_DELAY_WIDTH 16
  6161. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_LBN 16
  6162. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_WIDTH 16
  6163. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_CUT_THROUGH 0x1 /* enum */
  6164. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_STORE_FORWARD 0x2 /* enum */
  6165. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_STORE_FORWARD_FIRST 0x3 /* enum */
  6166. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_CNTXT_LBN 64
  6167. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_CNTXT_WIDTH 16
  6168. #define MC_CMD_DPCPU_RPC_IN_WDATA_OFST 12
  6169. #define MC_CMD_DPCPU_RPC_IN_WDATA_LEN 24
  6170. /* Register data to write. Only valid in write/write-read. */
  6171. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_DATA_OFST 16
  6172. /* Register address. */
  6173. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_ADDRESS_OFST 20
  6174. /* MC_CMD_DPCPU_RPC_OUT msgresponse */
  6175. #define MC_CMD_DPCPU_RPC_OUT_LEN 36
  6176. #define MC_CMD_DPCPU_RPC_OUT_RC_OFST 0
  6177. /* DATA */
  6178. #define MC_CMD_DPCPU_RPC_OUT_DATA_OFST 4
  6179. #define MC_CMD_DPCPU_RPC_OUT_DATA_LEN 32
  6180. #define MC_CMD_DPCPU_RPC_OUT_HDR_CMD_RESP_ERRCODE_LBN 32
  6181. #define MC_CMD_DPCPU_RPC_OUT_HDR_CMD_RESP_ERRCODE_WIDTH 16
  6182. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_COUNT_LBN 48
  6183. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_COUNT_WIDTH 16
  6184. #define MC_CMD_DPCPU_RPC_OUT_RDATA_OFST 12
  6185. #define MC_CMD_DPCPU_RPC_OUT_RDATA_LEN 24
  6186. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_1_OFST 12
  6187. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_2_OFST 16
  6188. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_3_OFST 20
  6189. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_4_OFST 24
  6190. /***********************************/
  6191. /* MC_CMD_TRIGGER_INTERRUPT
  6192. * Trigger an interrupt by prodding the BIU.
  6193. */
  6194. #define MC_CMD_TRIGGER_INTERRUPT 0xe3
  6195. /* MC_CMD_TRIGGER_INTERRUPT_IN msgrequest */
  6196. #define MC_CMD_TRIGGER_INTERRUPT_IN_LEN 4
  6197. /* Interrupt level relative to base for function. */
  6198. #define MC_CMD_TRIGGER_INTERRUPT_IN_INTR_LEVEL_OFST 0
  6199. /* MC_CMD_TRIGGER_INTERRUPT_OUT msgresponse */
  6200. #define MC_CMD_TRIGGER_INTERRUPT_OUT_LEN 0
  6201. /***********************************/
  6202. /* MC_CMD_CAP_BLK_READ
  6203. * Read multiple 64bit words from capture block memory
  6204. */
  6205. #define MC_CMD_CAP_BLK_READ 0xe7
  6206. /* MC_CMD_CAP_BLK_READ_IN msgrequest */
  6207. #define MC_CMD_CAP_BLK_READ_IN_LEN 12
  6208. #define MC_CMD_CAP_BLK_READ_IN_CAP_REG_OFST 0
  6209. #define MC_CMD_CAP_BLK_READ_IN_ADDR_OFST 4
  6210. #define MC_CMD_CAP_BLK_READ_IN_COUNT_OFST 8
  6211. /* MC_CMD_CAP_BLK_READ_OUT msgresponse */
  6212. #define MC_CMD_CAP_BLK_READ_OUT_LENMIN 8
  6213. #define MC_CMD_CAP_BLK_READ_OUT_LENMAX 248
  6214. #define MC_CMD_CAP_BLK_READ_OUT_LEN(num) (0+8*(num))
  6215. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_OFST 0
  6216. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_LEN 8
  6217. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_LO_OFST 0
  6218. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_HI_OFST 4
  6219. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_MINNUM 1
  6220. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_MAXNUM 31
  6221. /***********************************/
  6222. /* MC_CMD_DUMP_DO
  6223. * Take a dump of the DUT state
  6224. */
  6225. #define MC_CMD_DUMP_DO 0xe8
  6226. /* MC_CMD_DUMP_DO_IN msgrequest */
  6227. #define MC_CMD_DUMP_DO_IN_LEN 52
  6228. #define MC_CMD_DUMP_DO_IN_PADDING_OFST 0
  6229. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_OFST 4
  6230. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM 0x0 /* enum */
  6231. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_DEFAULT 0x1 /* enum */
  6232. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_TYPE_OFST 8
  6233. #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_NVRAM 0x1 /* enum */
  6234. #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_HOST_MEMORY 0x2 /* enum */
  6235. #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_HOST_MEMORY_MLI 0x3 /* enum */
  6236. #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_UART 0x4 /* enum */
  6237. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 12
  6238. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_OFFSET_OFST 16
  6239. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 12
  6240. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 16
  6241. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 12
  6242. #define MC_CMD_DUMP_DO_IN_HOST_MEMORY_MLI_PAGE_SIZE 0x1000 /* enum */
  6243. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 16
  6244. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 20
  6245. #define MC_CMD_DUMP_DO_IN_HOST_MEMORY_MLI_MAX_DEPTH 0x2 /* enum */
  6246. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_UART_PORT_OFST 12
  6247. /* enum: The uart port this command was received over (if using a uart
  6248. * transport)
  6249. */
  6250. #define MC_CMD_DUMP_DO_IN_UART_PORT_SRC 0xff
  6251. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_SIZE_OFST 24
  6252. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_OFST 28
  6253. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM 0x0 /* enum */
  6254. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_NVRAM_DUMP_PARTITION 0x1 /* enum */
  6255. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_TYPE_OFST 32
  6256. /* Enum values, see field(s): */
  6257. /* MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC_CUSTOM_TYPE */
  6258. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 36
  6259. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_NVRAM_OFFSET_OFST 40
  6260. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 36
  6261. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 40
  6262. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 36
  6263. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 40
  6264. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 44
  6265. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_UART_PORT_OFST 36
  6266. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_SIZE_OFST 48
  6267. /* MC_CMD_DUMP_DO_OUT msgresponse */
  6268. #define MC_CMD_DUMP_DO_OUT_LEN 4
  6269. #define MC_CMD_DUMP_DO_OUT_DUMPFILE_SIZE_OFST 0
  6270. /***********************************/
  6271. /* MC_CMD_DUMP_CONFIGURE_UNSOLICITED
  6272. * Configure unsolicited dumps
  6273. */
  6274. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED 0xe9
  6275. /* MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN msgrequest */
  6276. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_LEN 52
  6277. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_ENABLE_OFST 0
  6278. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_OFST 4
  6279. /* Enum values, see field(s): */
  6280. /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC */
  6281. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_TYPE_OFST 8
  6282. /* Enum values, see field(s): */
  6283. /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC_CUSTOM_TYPE */
  6284. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 12
  6285. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_OFFSET_OFST 16
  6286. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 12
  6287. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 16
  6288. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 12
  6289. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 16
  6290. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 20
  6291. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_UART_PORT_OFST 12
  6292. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_SIZE_OFST 24
  6293. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_OFST 28
  6294. /* Enum values, see field(s): */
  6295. /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPFILE_DST */
  6296. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_TYPE_OFST 32
  6297. /* Enum values, see field(s): */
  6298. /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC_CUSTOM_TYPE */
  6299. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 36
  6300. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_NVRAM_OFFSET_OFST 40
  6301. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 36
  6302. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 40
  6303. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 36
  6304. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 40
  6305. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 44
  6306. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_UART_PORT_OFST 36
  6307. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_SIZE_OFST 48
  6308. /***********************************/
  6309. /* MC_CMD_SET_PSU
  6310. * Adjusts power supply parameters. This is a warranty-voiding operation.
  6311. * Returns: ENOENT if the parameter or rail specified does not exist, EINVAL if
  6312. * the parameter is out of range.
  6313. */
  6314. #define MC_CMD_SET_PSU 0xea
  6315. /* MC_CMD_SET_PSU_IN msgrequest */
  6316. #define MC_CMD_SET_PSU_IN_LEN 12
  6317. #define MC_CMD_SET_PSU_IN_PARAM_OFST 0
  6318. #define MC_CMD_SET_PSU_IN_PARAM_SUPPLY_VOLTAGE 0x0 /* enum */
  6319. #define MC_CMD_SET_PSU_IN_RAIL_OFST 4
  6320. #define MC_CMD_SET_PSU_IN_RAIL_0V9 0x0 /* enum */
  6321. #define MC_CMD_SET_PSU_IN_RAIL_1V2 0x1 /* enum */
  6322. /* desired value, eg voltage in mV */
  6323. #define MC_CMD_SET_PSU_IN_VALUE_OFST 8
  6324. /* MC_CMD_SET_PSU_OUT msgresponse */
  6325. #define MC_CMD_SET_PSU_OUT_LEN 0
  6326. /***********************************/
  6327. /* MC_CMD_GET_FUNCTION_INFO
  6328. * Get function information. PF and VF number.
  6329. */
  6330. #define MC_CMD_GET_FUNCTION_INFO 0xec
  6331. /* MC_CMD_GET_FUNCTION_INFO_IN msgrequest */
  6332. #define MC_CMD_GET_FUNCTION_INFO_IN_LEN 0
  6333. /* MC_CMD_GET_FUNCTION_INFO_OUT msgresponse */
  6334. #define MC_CMD_GET_FUNCTION_INFO_OUT_LEN 8
  6335. #define MC_CMD_GET_FUNCTION_INFO_OUT_PF_OFST 0
  6336. #define MC_CMD_GET_FUNCTION_INFO_OUT_VF_OFST 4
  6337. /***********************************/
  6338. /* MC_CMD_ENABLE_OFFLINE_BIST
  6339. * Enters offline BIST mode. All queues are torn down, chip enters quiescent
  6340. * mode, calling function gets exclusive MCDI ownership. The only way out is
  6341. * reboot.
  6342. */
  6343. #define MC_CMD_ENABLE_OFFLINE_BIST 0xed
  6344. /* MC_CMD_ENABLE_OFFLINE_BIST_IN msgrequest */
  6345. #define MC_CMD_ENABLE_OFFLINE_BIST_IN_LEN 0
  6346. /* MC_CMD_ENABLE_OFFLINE_BIST_OUT msgresponse */
  6347. #define MC_CMD_ENABLE_OFFLINE_BIST_OUT_LEN 0
  6348. /***********************************/
  6349. /* MC_CMD_UART_SEND_DATA
  6350. * Send checksummed[sic] block of data over the uart. Response is a placeholder
  6351. * should we wish to make this reliable; currently requests are fire-and-
  6352. * forget.
  6353. */
  6354. #define MC_CMD_UART_SEND_DATA 0xee
  6355. /* MC_CMD_UART_SEND_DATA_OUT msgrequest */
  6356. #define MC_CMD_UART_SEND_DATA_OUT_LENMIN 16
  6357. #define MC_CMD_UART_SEND_DATA_OUT_LENMAX 252
  6358. #define MC_CMD_UART_SEND_DATA_OUT_LEN(num) (16+1*(num))
  6359. /* CRC32 over OFFSET, LENGTH, RESERVED, DATA */
  6360. #define MC_CMD_UART_SEND_DATA_OUT_CHECKSUM_OFST 0
  6361. /* Offset at which to write the data */
  6362. #define MC_CMD_UART_SEND_DATA_OUT_OFFSET_OFST 4
  6363. /* Length of data */
  6364. #define MC_CMD_UART_SEND_DATA_OUT_LENGTH_OFST 8
  6365. /* Reserved for future use */
  6366. #define MC_CMD_UART_SEND_DATA_OUT_RESERVED_OFST 12
  6367. #define MC_CMD_UART_SEND_DATA_OUT_DATA_OFST 16
  6368. #define MC_CMD_UART_SEND_DATA_OUT_DATA_LEN 1
  6369. #define MC_CMD_UART_SEND_DATA_OUT_DATA_MINNUM 0
  6370. #define MC_CMD_UART_SEND_DATA_OUT_DATA_MAXNUM 236
  6371. /* MC_CMD_UART_SEND_DATA_IN msgresponse */
  6372. #define MC_CMD_UART_SEND_DATA_IN_LEN 0
  6373. /***********************************/
  6374. /* MC_CMD_UART_RECV_DATA
  6375. * Request checksummed[sic] block of data over the uart. Only a placeholder,
  6376. * subject to change and not currently implemented.
  6377. */
  6378. #define MC_CMD_UART_RECV_DATA 0xef
  6379. /* MC_CMD_UART_RECV_DATA_OUT msgrequest */
  6380. #define MC_CMD_UART_RECV_DATA_OUT_LEN 16
  6381. /* CRC32 over OFFSET, LENGTH, RESERVED */
  6382. #define MC_CMD_UART_RECV_DATA_OUT_CHECKSUM_OFST 0
  6383. /* Offset from which to read the data */
  6384. #define MC_CMD_UART_RECV_DATA_OUT_OFFSET_OFST 4
  6385. /* Length of data */
  6386. #define MC_CMD_UART_RECV_DATA_OUT_LENGTH_OFST 8
  6387. /* Reserved for future use */
  6388. #define MC_CMD_UART_RECV_DATA_OUT_RESERVED_OFST 12
  6389. /* MC_CMD_UART_RECV_DATA_IN msgresponse */
  6390. #define MC_CMD_UART_RECV_DATA_IN_LENMIN 16
  6391. #define MC_CMD_UART_RECV_DATA_IN_LENMAX 252
  6392. #define MC_CMD_UART_RECV_DATA_IN_LEN(num) (16+1*(num))
  6393. /* CRC32 over RESERVED1, RESERVED2, RESERVED3, DATA */
  6394. #define MC_CMD_UART_RECV_DATA_IN_CHECKSUM_OFST 0
  6395. /* Offset at which to write the data */
  6396. #define MC_CMD_UART_RECV_DATA_IN_RESERVED1_OFST 4
  6397. /* Length of data */
  6398. #define MC_CMD_UART_RECV_DATA_IN_RESERVED2_OFST 8
  6399. /* Reserved for future use */
  6400. #define MC_CMD_UART_RECV_DATA_IN_RESERVED3_OFST 12
  6401. #define MC_CMD_UART_RECV_DATA_IN_DATA_OFST 16
  6402. #define MC_CMD_UART_RECV_DATA_IN_DATA_LEN 1
  6403. #define MC_CMD_UART_RECV_DATA_IN_DATA_MINNUM 0
  6404. #define MC_CMD_UART_RECV_DATA_IN_DATA_MAXNUM 236
  6405. /***********************************/
  6406. /* MC_CMD_READ_FUSES
  6407. * Read data programmed into the device One-Time-Programmable (OTP) Fuses
  6408. */
  6409. #define MC_CMD_READ_FUSES 0xf0
  6410. /* MC_CMD_READ_FUSES_IN msgrequest */
  6411. #define MC_CMD_READ_FUSES_IN_LEN 8
  6412. /* Offset in OTP to read */
  6413. #define MC_CMD_READ_FUSES_IN_OFFSET_OFST 0
  6414. /* Length of data to read in bytes */
  6415. #define MC_CMD_READ_FUSES_IN_LENGTH_OFST 4
  6416. /* MC_CMD_READ_FUSES_OUT msgresponse */
  6417. #define MC_CMD_READ_FUSES_OUT_LENMIN 4
  6418. #define MC_CMD_READ_FUSES_OUT_LENMAX 252
  6419. #define MC_CMD_READ_FUSES_OUT_LEN(num) (4+1*(num))
  6420. /* Length of returned OTP data in bytes */
  6421. #define MC_CMD_READ_FUSES_OUT_LENGTH_OFST 0
  6422. /* Returned data */
  6423. #define MC_CMD_READ_FUSES_OUT_DATA_OFST 4
  6424. #define MC_CMD_READ_FUSES_OUT_DATA_LEN 1
  6425. #define MC_CMD_READ_FUSES_OUT_DATA_MINNUM 0
  6426. #define MC_CMD_READ_FUSES_OUT_DATA_MAXNUM 248
  6427. /***********************************/
  6428. /* MC_CMD_KR_TUNE
  6429. * Get or set KR Serdes RXEQ and TX Driver settings
  6430. */
  6431. #define MC_CMD_KR_TUNE 0xf1
  6432. /* MC_CMD_KR_TUNE_IN msgrequest */
  6433. #define MC_CMD_KR_TUNE_IN_LENMIN 4
  6434. #define MC_CMD_KR_TUNE_IN_LENMAX 252
  6435. #define MC_CMD_KR_TUNE_IN_LEN(num) (4+4*(num))
  6436. /* Requested operation */
  6437. #define MC_CMD_KR_TUNE_IN_KR_TUNE_OP_OFST 0
  6438. #define MC_CMD_KR_TUNE_IN_KR_TUNE_OP_LEN 1
  6439. /* enum: Get current RXEQ settings */
  6440. #define MC_CMD_KR_TUNE_IN_RXEQ_GET 0x0
  6441. /* enum: Override RXEQ settings */
  6442. #define MC_CMD_KR_TUNE_IN_RXEQ_SET 0x1
  6443. /* enum: Get current TX Driver settings */
  6444. #define MC_CMD_KR_TUNE_IN_TXEQ_GET 0x2
  6445. /* enum: Override TX Driver settings */
  6446. #define MC_CMD_KR_TUNE_IN_TXEQ_SET 0x3
  6447. /* enum: Force KR Serdes reset / recalibration */
  6448. #define MC_CMD_KR_TUNE_IN_RECAL 0x4
  6449. /* enum: Start KR Serdes Eye diagram plot on a given lane. Lane must have valid
  6450. * signal.
  6451. */
  6452. #define MC_CMD_KR_TUNE_IN_START_EYE_PLOT 0x5
  6453. /* enum: Poll KR Serdes Eye diagram plot. Returns one row of BER data. The
  6454. * caller should call this command repeatedly after starting eye plot, until no
  6455. * more data is returned.
  6456. */
  6457. #define MC_CMD_KR_TUNE_IN_POLL_EYE_PLOT 0x6
  6458. /* Align the arguments to 32 bits */
  6459. #define MC_CMD_KR_TUNE_IN_KR_TUNE_RSVD_OFST 1
  6460. #define MC_CMD_KR_TUNE_IN_KR_TUNE_RSVD_LEN 3
  6461. /* Arguments specific to the operation */
  6462. #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_OFST 4
  6463. #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_LEN 4
  6464. #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_MINNUM 0
  6465. #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_MAXNUM 62
  6466. /* MC_CMD_KR_TUNE_OUT msgresponse */
  6467. #define MC_CMD_KR_TUNE_OUT_LEN 0
  6468. /* MC_CMD_KR_TUNE_RXEQ_GET_IN msgrequest */
  6469. #define MC_CMD_KR_TUNE_RXEQ_GET_IN_LEN 4
  6470. /* Requested operation */
  6471. #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_OP_OFST 0
  6472. #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_OP_LEN 1
  6473. /* Align the arguments to 32 bits */
  6474. #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_RSVD_OFST 1
  6475. #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_RSVD_LEN 3
  6476. /* MC_CMD_KR_TUNE_RXEQ_GET_OUT msgresponse */
  6477. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LENMIN 4
  6478. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LENMAX 252
  6479. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LEN(num) (0+4*(num))
  6480. /* RXEQ Parameter */
  6481. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_OFST 0
  6482. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_LEN 4
  6483. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_MINNUM 1
  6484. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_MAXNUM 63
  6485. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_ID_LBN 0
  6486. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_ID_WIDTH 8
  6487. /* enum: Attenuation (0-15) */
  6488. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_ATT 0x0
  6489. /* enum: CTLE Boost (0-15) */
  6490. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_BOOST 0x1
  6491. /* enum: Edge DFE Tap1 (0 - max negative, 64 - zero, 127 - max positive) */
  6492. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP1 0x2
  6493. /* enum: Edge DFE Tap2 (0 - max negative, 32 - zero, 63 - max positive) */
  6494. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP2 0x3
  6495. /* enum: Edge DFE Tap3 (0 - max negative, 32 - zero, 63 - max positive) */
  6496. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP3 0x4
  6497. /* enum: Edge DFE Tap4 (0 - max negative, 32 - zero, 63 - max positive) */
  6498. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP4 0x5
  6499. /* enum: Edge DFE Tap5 (0 - max negative, 32 - zero, 63 - max positive) */
  6500. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP5 0x6
  6501. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_LANE_LBN 8
  6502. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_LANE_WIDTH 3
  6503. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_0 0x0 /* enum */
  6504. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_1 0x1 /* enum */
  6505. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_2 0x2 /* enum */
  6506. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_3 0x3 /* enum */
  6507. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_ALL 0x4 /* enum */
  6508. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_LBN 11
  6509. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_WIDTH 1
  6510. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_RESERVED_LBN 12
  6511. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_RESERVED_WIDTH 4
  6512. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_INITIAL_LBN 16
  6513. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_INITIAL_WIDTH 8
  6514. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_LBN 24
  6515. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_WIDTH 8
  6516. /* MC_CMD_KR_TUNE_RXEQ_SET_IN msgrequest */
  6517. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_LENMIN 8
  6518. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_LENMAX 252
  6519. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_LEN(num) (4+4*(num))
  6520. /* Requested operation */
  6521. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_OP_OFST 0
  6522. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_OP_LEN 1
  6523. /* Align the arguments to 32 bits */
  6524. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_RSVD_OFST 1
  6525. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_RSVD_LEN 3
  6526. /* RXEQ Parameter */
  6527. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_OFST 4
  6528. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_LEN 4
  6529. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_MINNUM 1
  6530. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_MAXNUM 62
  6531. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_ID_LBN 0
  6532. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_ID_WIDTH 8
  6533. /* Enum values, see field(s): */
  6534. /* MC_CMD_KR_TUNE_RXEQ_GET_OUT/PARAM_ID */
  6535. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_LANE_LBN 8
  6536. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_LANE_WIDTH 3
  6537. /* Enum values, see field(s): */
  6538. /* MC_CMD_KR_TUNE_RXEQ_GET_OUT/PARAM_LANE */
  6539. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_LBN 11
  6540. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_WIDTH 1
  6541. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED_LBN 12
  6542. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED_WIDTH 4
  6543. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_INITIAL_LBN 16
  6544. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_INITIAL_WIDTH 8
  6545. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED2_LBN 24
  6546. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED2_WIDTH 8
  6547. /* MC_CMD_KR_TUNE_RXEQ_SET_OUT msgresponse */
  6548. #define MC_CMD_KR_TUNE_RXEQ_SET_OUT_LEN 0
  6549. /* MC_CMD_KR_TUNE_TXEQ_GET_IN msgrequest */
  6550. #define MC_CMD_KR_TUNE_TXEQ_GET_IN_LEN 4
  6551. /* Requested operation */
  6552. #define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_OP_OFST 0
  6553. #define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_OP_LEN 1
  6554. /* Align the arguments to 32 bits */
  6555. #define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_RSVD_OFST 1
  6556. #define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_RSVD_LEN 3
  6557. /* MC_CMD_KR_TUNE_TXEQ_GET_OUT msgresponse */
  6558. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LENMIN 4
  6559. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LENMAX 252
  6560. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LEN(num) (0+4*(num))
  6561. /* TXEQ Parameter */
  6562. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_OFST 0
  6563. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_LEN 4
  6564. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_MINNUM 1
  6565. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_MAXNUM 63
  6566. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_ID_LBN 0
  6567. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_ID_WIDTH 8
  6568. /* enum: TX Amplitude */
  6569. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_LEV 0x0
  6570. /* enum: De-Emphasis Tap1 Magnitude (0-7) */
  6571. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_MODE 0x1
  6572. /* enum: De-Emphasis Tap1 Fine */
  6573. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_DTLEV 0x2
  6574. /* enum: De-Emphasis Tap2 Magnitude (0-6) */
  6575. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_D2 0x3
  6576. /* enum: De-Emphasis Tap2 Fine */
  6577. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_D2TLEV 0x4
  6578. /* enum: Pre-Emphasis Magnitude */
  6579. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_E 0x5
  6580. /* enum: Pre-Emphasis Fine */
  6581. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_ETLEV 0x6
  6582. /* enum: TX Slew Rate Coarse control */
  6583. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_PREDRV_DLY 0x7
  6584. /* enum: TX Slew Rate Fine control */
  6585. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_SR_SET 0x8
  6586. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_LANE_LBN 8
  6587. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_LANE_WIDTH 3
  6588. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_0 0x0 /* enum */
  6589. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_1 0x1 /* enum */
  6590. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_2 0x2 /* enum */
  6591. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_3 0x3 /* enum */
  6592. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_ALL 0x4 /* enum */
  6593. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED_LBN 11
  6594. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED_WIDTH 5
  6595. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_INITIAL_LBN 16
  6596. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_INITIAL_WIDTH 8
  6597. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED2_LBN 24
  6598. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED2_WIDTH 8
  6599. /* MC_CMD_KR_TUNE_TXEQ_SET_IN msgrequest */
  6600. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_LENMIN 8
  6601. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_LENMAX 252
  6602. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_LEN(num) (4+4*(num))
  6603. /* Requested operation */
  6604. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_OP_OFST 0
  6605. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_OP_LEN 1
  6606. /* Align the arguments to 32 bits */
  6607. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_RSVD_OFST 1
  6608. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_RSVD_LEN 3
  6609. /* TXEQ Parameter */
  6610. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_OFST 4
  6611. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_LEN 4
  6612. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_MINNUM 1
  6613. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_MAXNUM 62
  6614. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_ID_LBN 0
  6615. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_ID_WIDTH 8
  6616. /* Enum values, see field(s): */
  6617. /* MC_CMD_KR_TUNE_TXEQ_GET_OUT/PARAM_ID */
  6618. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_LANE_LBN 8
  6619. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_LANE_WIDTH 3
  6620. /* Enum values, see field(s): */
  6621. /* MC_CMD_KR_TUNE_TXEQ_GET_OUT/PARAM_LANE */
  6622. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED_LBN 11
  6623. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED_WIDTH 5
  6624. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_INITIAL_LBN 16
  6625. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_INITIAL_WIDTH 8
  6626. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED2_LBN 24
  6627. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED2_WIDTH 8
  6628. /* MC_CMD_KR_TUNE_TXEQ_SET_OUT msgresponse */
  6629. #define MC_CMD_KR_TUNE_TXEQ_SET_OUT_LEN 0
  6630. /* MC_CMD_KR_TUNE_RECAL_IN msgrequest */
  6631. #define MC_CMD_KR_TUNE_RECAL_IN_LEN 4
  6632. /* Requested operation */
  6633. #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_OP_OFST 0
  6634. #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_OP_LEN 1
  6635. /* Align the arguments to 32 bits */
  6636. #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_RSVD_OFST 1
  6637. #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_RSVD_LEN 3
  6638. /* MC_CMD_KR_TUNE_RECAL_OUT msgresponse */
  6639. #define MC_CMD_KR_TUNE_RECAL_OUT_LEN 0
  6640. /* MC_CMD_KR_TUNE_START_EYE_PLOT_IN msgrequest */
  6641. #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_LEN 8
  6642. /* Requested operation */
  6643. #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_OP_OFST 0
  6644. #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_OP_LEN 1
  6645. /* Align the arguments to 32 bits */
  6646. #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_RSVD_OFST 1
  6647. #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_RSVD_LEN 3
  6648. #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_LANE_OFST 4
  6649. /* MC_CMD_KR_TUNE_START_EYE_PLOT_OUT msgresponse */
  6650. #define MC_CMD_KR_TUNE_START_EYE_PLOT_OUT_LEN 0
  6651. /* MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN msgrequest */
  6652. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_LEN 4
  6653. /* Requested operation */
  6654. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_OP_OFST 0
  6655. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_OP_LEN 1
  6656. /* Align the arguments to 32 bits */
  6657. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_RSVD_OFST 1
  6658. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_RSVD_LEN 3
  6659. /* MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT msgresponse */
  6660. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_LENMIN 0
  6661. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_LENMAX 252
  6662. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_LEN(num) (0+2*(num))
  6663. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_OFST 0
  6664. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_LEN 2
  6665. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MINNUM 0
  6666. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MAXNUM 126
  6667. /***********************************/
  6668. /* MC_CMD_PCIE_TUNE
  6669. * Get or set PCIE Serdes RXEQ and TX Driver settings
  6670. */
  6671. #define MC_CMD_PCIE_TUNE 0xf2
  6672. /* MC_CMD_PCIE_TUNE_IN msgrequest */
  6673. #define MC_CMD_PCIE_TUNE_IN_LENMIN 4
  6674. #define MC_CMD_PCIE_TUNE_IN_LENMAX 252
  6675. #define MC_CMD_PCIE_TUNE_IN_LEN(num) (4+4*(num))
  6676. /* Requested operation */
  6677. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_OP_OFST 0
  6678. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_OP_LEN 1
  6679. /* enum: Get current RXEQ settings */
  6680. #define MC_CMD_PCIE_TUNE_IN_RXEQ_GET 0x0
  6681. /* enum: Override RXEQ settings */
  6682. #define MC_CMD_PCIE_TUNE_IN_RXEQ_SET 0x1
  6683. /* enum: Get current TX Driver settings */
  6684. #define MC_CMD_PCIE_TUNE_IN_TXEQ_GET 0x2
  6685. /* enum: Override TX Driver settings */
  6686. #define MC_CMD_PCIE_TUNE_IN_TXEQ_SET 0x3
  6687. /* enum: Start PCIe Serdes Eye diagram plot on a given lane. */
  6688. #define MC_CMD_PCIE_TUNE_IN_START_EYE_PLOT 0x5
  6689. /* enum: Poll PCIe Serdes Eye diagram plot. Returns one row of BER data. The
  6690. * caller should call this command repeatedly after starting eye plot, until no
  6691. * more data is returned.
  6692. */
  6693. #define MC_CMD_PCIE_TUNE_IN_POLL_EYE_PLOT 0x6
  6694. /* Align the arguments to 32 bits */
  6695. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_RSVD_OFST 1
  6696. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_RSVD_LEN 3
  6697. /* Arguments specific to the operation */
  6698. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_OFST 4
  6699. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_LEN 4
  6700. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_MINNUM 0
  6701. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_MAXNUM 62
  6702. /* MC_CMD_PCIE_TUNE_OUT msgresponse */
  6703. #define MC_CMD_PCIE_TUNE_OUT_LEN 0
  6704. /* MC_CMD_PCIE_TUNE_RXEQ_GET_IN msgrequest */
  6705. #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_LEN 4
  6706. /* Requested operation */
  6707. #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_OP_OFST 0
  6708. #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_OP_LEN 1
  6709. /* Align the arguments to 32 bits */
  6710. #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_RSVD_OFST 1
  6711. #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_RSVD_LEN 3
  6712. /* MC_CMD_PCIE_TUNE_RXEQ_GET_OUT msgresponse */
  6713. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LENMIN 4
  6714. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LENMAX 252
  6715. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LEN(num) (0+4*(num))
  6716. /* RXEQ Parameter */
  6717. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_OFST 0
  6718. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_LEN 4
  6719. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_MINNUM 1
  6720. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_MAXNUM 63
  6721. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_ID_LBN 0
  6722. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_ID_WIDTH 8
  6723. /* enum: Attenuation (0-15) */
  6724. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_ATT 0x0
  6725. /* enum: CTLE Boost (0-15) */
  6726. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_BOOST 0x1
  6727. /* enum: DFE Tap1 (0 - max negative, 64 - zero, 127 - max positive) */
  6728. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP1 0x2
  6729. /* enum: DFE Tap2 (0 - max negative, 32 - zero, 63 - max positive) */
  6730. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP2 0x3
  6731. /* enum: DFE Tap3 (0 - max negative, 32 - zero, 63 - max positive) */
  6732. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP3 0x4
  6733. /* enum: DFE Tap4 (0 - max negative, 32 - zero, 63 - max positive) */
  6734. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP4 0x5
  6735. /* enum: DFE Tap5 (0 - max negative, 32 - zero, 63 - max positive) */
  6736. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP5 0x6
  6737. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_LANE_LBN 8
  6738. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_LANE_WIDTH 4
  6739. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_0 0x0 /* enum */
  6740. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_1 0x1 /* enum */
  6741. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_2 0x2 /* enum */
  6742. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_3 0x3 /* enum */
  6743. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_4 0x4 /* enum */
  6744. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_5 0x5 /* enum */
  6745. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_6 0x6 /* enum */
  6746. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_7 0x7 /* enum */
  6747. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_ALL 0x8 /* enum */
  6748. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_RESERVED_LBN 12
  6749. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_RESERVED_WIDTH 12
  6750. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_LBN 24
  6751. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_WIDTH 8
  6752. /* MC_CMD_PCIE_TUNE_TXEQ_GET_IN msgrequest */
  6753. #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_LEN 4
  6754. /* Requested operation */
  6755. #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_OP_OFST 0
  6756. #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_OP_LEN 1
  6757. /* Align the arguments to 32 bits */
  6758. #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_RSVD_OFST 1
  6759. #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_RSVD_LEN 3
  6760. /* MC_CMD_PCIE_TUNE_TXEQ_GET_OUT msgresponse */
  6761. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_LENMIN 4
  6762. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_LENMAX 252
  6763. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_LEN(num) (0+4*(num))
  6764. /* RXEQ Parameter */
  6765. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_OFST 0
  6766. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_LEN 4
  6767. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_MINNUM 1
  6768. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_MAXNUM 63
  6769. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_ID_LBN 0
  6770. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_ID_WIDTH 8
  6771. /* enum: TxMargin (PIPE) */
  6772. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_TXMARGIN 0x0
  6773. /* enum: TxSwing (PIPE) */
  6774. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_TXSWING 0x1
  6775. /* enum: De-emphasis coefficient C(-1) (PIPE) */
  6776. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_CM1 0x2
  6777. /* enum: De-emphasis coefficient C(0) (PIPE) */
  6778. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_C0 0x3
  6779. /* enum: De-emphasis coefficient C(+1) (PIPE) */
  6780. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_CP1 0x4
  6781. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_LANE_LBN 8
  6782. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_LANE_WIDTH 4
  6783. /* Enum values, see field(s): */
  6784. /* MC_CMD_PCIE_TUNE_RXEQ_GET_OUT/PARAM_LANE */
  6785. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_RESERVED_LBN 12
  6786. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_RESERVED_WIDTH 12
  6787. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_CURRENT_LBN 24
  6788. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_CURRENT_WIDTH 8
  6789. /* MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN msgrequest */
  6790. #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_LEN 8
  6791. /* Requested operation */
  6792. #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_OP_OFST 0
  6793. #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_OP_LEN 1
  6794. /* Align the arguments to 32 bits */
  6795. #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_RSVD_OFST 1
  6796. #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_RSVD_LEN 3
  6797. #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_LANE_OFST 4
  6798. /* MC_CMD_PCIE_TUNE_START_EYE_PLOT_OUT msgresponse */
  6799. #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_OUT_LEN 0
  6800. /* MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN msgrequest */
  6801. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_LEN 4
  6802. /* Requested operation */
  6803. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_OP_OFST 0
  6804. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_OP_LEN 1
  6805. /* Align the arguments to 32 bits */
  6806. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_RSVD_OFST 1
  6807. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_RSVD_LEN 3
  6808. /* MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT msgresponse */
  6809. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_LENMIN 0
  6810. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_LENMAX 252
  6811. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_LEN(num) (0+2*(num))
  6812. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_OFST 0
  6813. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_LEN 2
  6814. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MINNUM 0
  6815. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MAXNUM 126
  6816. /***********************************/
  6817. /* MC_CMD_LICENSING
  6818. * Operations on the NVRAM_PARTITION_TYPE_LICENSE application license partition
  6819. */
  6820. #define MC_CMD_LICENSING 0xf3
  6821. /* MC_CMD_LICENSING_IN msgrequest */
  6822. #define MC_CMD_LICENSING_IN_LEN 4
  6823. /* identifies the type of operation requested */
  6824. #define MC_CMD_LICENSING_IN_OP_OFST 0
  6825. /* enum: re-read and apply licenses after a license key partition update; note
  6826. * that this operation returns a zero-length response
  6827. */
  6828. #define MC_CMD_LICENSING_IN_OP_UPDATE_LICENSE 0x0
  6829. /* enum: report counts of installed licenses */
  6830. #define MC_CMD_LICENSING_IN_OP_GET_KEY_STATS 0x1
  6831. /* MC_CMD_LICENSING_OUT msgresponse */
  6832. #define MC_CMD_LICENSING_OUT_LEN 28
  6833. /* count of application keys which are valid */
  6834. #define MC_CMD_LICENSING_OUT_VALID_APP_KEYS_OFST 0
  6835. /* sum of UNVERIFIABLE_APP_KEYS + WRONG_NODE_APP_KEYS (for compatibility with
  6836. * MC_CMD_FC_OP_LICENSE)
  6837. */
  6838. #define MC_CMD_LICENSING_OUT_INVALID_APP_KEYS_OFST 4
  6839. /* count of application keys which are invalid due to being blacklisted */
  6840. #define MC_CMD_LICENSING_OUT_BLACKLISTED_APP_KEYS_OFST 8
  6841. /* count of application keys which are invalid due to being unverifiable */
  6842. #define MC_CMD_LICENSING_OUT_UNVERIFIABLE_APP_KEYS_OFST 12
  6843. /* count of application keys which are invalid due to being for the wrong node
  6844. */
  6845. #define MC_CMD_LICENSING_OUT_WRONG_NODE_APP_KEYS_OFST 16
  6846. /* licensing state (for diagnostics; the exact meaning of the bits in this
  6847. * field are private to the firmware)
  6848. */
  6849. #define MC_CMD_LICENSING_OUT_LICENSING_STATE_OFST 20
  6850. /* licensing subsystem self-test report (for manftest) */
  6851. #define MC_CMD_LICENSING_OUT_LICENSING_SELF_TEST_OFST 24
  6852. /* enum: licensing subsystem self-test failed */
  6853. #define MC_CMD_LICENSING_OUT_SELF_TEST_FAIL 0x0
  6854. /* enum: licensing subsystem self-test passed */
  6855. #define MC_CMD_LICENSING_OUT_SELF_TEST_PASS 0x1
  6856. /***********************************/
  6857. /* MC_CMD_MC2MC_PROXY
  6858. * Execute an arbitrary MCDI command on the slave MC of a dual-core device.
  6859. * This will fail on a single-core system.
  6860. */
  6861. #define MC_CMD_MC2MC_PROXY 0xf4
  6862. /* MC_CMD_MC2MC_PROXY_IN msgrequest */
  6863. #define MC_CMD_MC2MC_PROXY_IN_LEN 0
  6864. /* MC_CMD_MC2MC_PROXY_OUT msgresponse */
  6865. #define MC_CMD_MC2MC_PROXY_OUT_LEN 0
  6866. /***********************************/
  6867. /* MC_CMD_GET_LICENSED_APP_STATE
  6868. * Query the state of an individual licensed application. (Note that the actual
  6869. * state may be invalidated by the MC_CMD_LICENSING OP_UPDATE_LICENSE operation
  6870. * or a reboot of the MC.)
  6871. */
  6872. #define MC_CMD_GET_LICENSED_APP_STATE 0xf5
  6873. /* MC_CMD_GET_LICENSED_APP_STATE_IN msgrequest */
  6874. #define MC_CMD_GET_LICENSED_APP_STATE_IN_LEN 4
  6875. /* application ID to query (LICENSED_APP_ID_xxx) */
  6876. #define MC_CMD_GET_LICENSED_APP_STATE_IN_APP_ID_OFST 0
  6877. /* MC_CMD_GET_LICENSED_APP_STATE_OUT msgresponse */
  6878. #define MC_CMD_GET_LICENSED_APP_STATE_OUT_LEN 4
  6879. /* state of this application */
  6880. #define MC_CMD_GET_LICENSED_APP_STATE_OUT_STATE_OFST 0
  6881. /* enum: no (or invalid) license is present for the application */
  6882. #define MC_CMD_GET_LICENSED_APP_STATE_OUT_NOT_LICENSED 0x0
  6883. /* enum: a valid license is present for the application */
  6884. #define MC_CMD_GET_LICENSED_APP_STATE_OUT_LICENSED 0x1
  6885. /***********************************/
  6886. /* MC_CMD_LICENSED_APP_OP
  6887. * Perform an action for an individual licensed application.
  6888. */
  6889. #define MC_CMD_LICENSED_APP_OP 0xf6
  6890. /* MC_CMD_LICENSED_APP_OP_IN msgrequest */
  6891. #define MC_CMD_LICENSED_APP_OP_IN_LENMIN 8
  6892. #define MC_CMD_LICENSED_APP_OP_IN_LENMAX 252
  6893. #define MC_CMD_LICENSED_APP_OP_IN_LEN(num) (8+4*(num))
  6894. /* application ID */
  6895. #define MC_CMD_LICENSED_APP_OP_IN_APP_ID_OFST 0
  6896. /* the type of operation requested */
  6897. #define MC_CMD_LICENSED_APP_OP_IN_OP_OFST 4
  6898. /* enum: validate application */
  6899. #define MC_CMD_LICENSED_APP_OP_IN_OP_VALIDATE 0x0
  6900. /* arguments specific to this particular operation */
  6901. #define MC_CMD_LICENSED_APP_OP_IN_ARGS_OFST 8
  6902. #define MC_CMD_LICENSED_APP_OP_IN_ARGS_LEN 4
  6903. #define MC_CMD_LICENSED_APP_OP_IN_ARGS_MINNUM 0
  6904. #define MC_CMD_LICENSED_APP_OP_IN_ARGS_MAXNUM 61
  6905. /* MC_CMD_LICENSED_APP_OP_OUT msgresponse */
  6906. #define MC_CMD_LICENSED_APP_OP_OUT_LENMIN 0
  6907. #define MC_CMD_LICENSED_APP_OP_OUT_LENMAX 252
  6908. #define MC_CMD_LICENSED_APP_OP_OUT_LEN(num) (0+4*(num))
  6909. /* result specific to this particular operation */
  6910. #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_OFST 0
  6911. #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_LEN 4
  6912. #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_MINNUM 0
  6913. #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_MAXNUM 63
  6914. /* MC_CMD_LICENSED_APP_OP_VALIDATE_IN msgrequest */
  6915. #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_LEN 72
  6916. /* application ID */
  6917. #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_APP_ID_OFST 0
  6918. /* the type of operation requested */
  6919. #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_OP_OFST 4
  6920. /* validation challenge */
  6921. #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_CHALLENGE_OFST 8
  6922. #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_CHALLENGE_LEN 64
  6923. /* MC_CMD_LICENSED_APP_OP_VALIDATE_OUT msgresponse */
  6924. #define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_LEN 68
  6925. /* feature expiry (time_t) */
  6926. #define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_EXPIRY_OFST 0
  6927. /* validation response */
  6928. #define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_RESPONSE_OFST 4
  6929. #define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_RESPONSE_LEN 64
  6930. /***********************************/
  6931. /* MC_CMD_SET_PORT_SNIFF_CONFIG
  6932. * Configure port sniffing for the physical port associated with the calling
  6933. * function. Only a privileged function may change the port sniffing
  6934. * configuration. A copy of all traffic delivered to the host (non-promiscuous
  6935. * mode) or all traffic arriving at the port (promiscuous mode) may be
  6936. * delivered to a specific queue, or a set of queues with RSS.
  6937. */
  6938. #define MC_CMD_SET_PORT_SNIFF_CONFIG 0xf7
  6939. /* MC_CMD_SET_PORT_SNIFF_CONFIG_IN msgrequest */
  6940. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_LEN 16
  6941. /* configuration flags */
  6942. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_FLAGS_OFST 0
  6943. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_ENABLE_LBN 0
  6944. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_ENABLE_WIDTH 1
  6945. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_PROMISCUOUS_LBN 1
  6946. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_PROMISCUOUS_WIDTH 1
  6947. /* receive queue handle (for RSS mode, this is the base queue) */
  6948. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_QUEUE_OFST 4
  6949. /* receive mode */
  6950. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_MODE_OFST 8
  6951. /* enum: receive to just the specified queue */
  6952. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_MODE_SIMPLE 0x0
  6953. /* enum: receive to multiple queues using RSS context */
  6954. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_MODE_RSS 0x1
  6955. /* RSS context (for RX_MODE_RSS) as returned by MC_CMD_RSS_CONTEXT_ALLOC. Note
  6956. * that these handles should be considered opaque to the host, although a value
  6957. * of 0xFFFFFFFF is guaranteed never to be a valid handle.
  6958. */
  6959. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_CONTEXT_OFST 12
  6960. /* MC_CMD_SET_PORT_SNIFF_CONFIG_OUT msgresponse */
  6961. #define MC_CMD_SET_PORT_SNIFF_CONFIG_OUT_LEN 0
  6962. /***********************************/
  6963. /* MC_CMD_GET_PORT_SNIFF_CONFIG
  6964. * Obtain the current port sniffing configuration for the physical port
  6965. * associated with the calling function. Only a privileged function may read
  6966. * the configuration.
  6967. */
  6968. #define MC_CMD_GET_PORT_SNIFF_CONFIG 0xf8
  6969. /* MC_CMD_GET_PORT_SNIFF_CONFIG_IN msgrequest */
  6970. #define MC_CMD_GET_PORT_SNIFF_CONFIG_IN_LEN 0
  6971. /* MC_CMD_GET_PORT_SNIFF_CONFIG_OUT msgresponse */
  6972. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_LEN 16
  6973. /* configuration flags */
  6974. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_FLAGS_OFST 0
  6975. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_ENABLE_LBN 0
  6976. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_ENABLE_WIDTH 1
  6977. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_PROMISCUOUS_LBN 1
  6978. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_PROMISCUOUS_WIDTH 1
  6979. /* receiving queue handle (for RSS mode, this is the base queue) */
  6980. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_QUEUE_OFST 4
  6981. /* receive mode */
  6982. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_MODE_OFST 8
  6983. /* enum: receiving to just the specified queue */
  6984. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_MODE_SIMPLE 0x0
  6985. /* enum: receiving to multiple queues using RSS context */
  6986. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_MODE_RSS 0x1
  6987. /* RSS context (for RX_MODE_RSS) */
  6988. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_CONTEXT_OFST 12
  6989. #endif /* MCDI_PCOL_H */