qlcnic.h 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #ifndef _QLCNIC_H_
  8. #define _QLCNIC_H_
  9. #include <linux/module.h>
  10. #include <linux/kernel.h>
  11. #include <linux/types.h>
  12. #include <linux/ioport.h>
  13. #include <linux/pci.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ip.h>
  17. #include <linux/in.h>
  18. #include <linux/tcp.h>
  19. #include <linux/skbuff.h>
  20. #include <linux/firmware.h>
  21. #include <linux/ethtool.h>
  22. #include <linux/mii.h>
  23. #include <linux/timer.h>
  24. #include <linux/irq.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/io.h>
  27. #include <asm/byteorder.h>
  28. #include <linux/bitops.h>
  29. #include <linux/if_vlan.h>
  30. #include "qlcnic_hdr.h"
  31. #include "qlcnic_hw.h"
  32. #include "qlcnic_83xx_hw.h"
  33. #include "qlcnic_dcb.h"
  34. #define _QLCNIC_LINUX_MAJOR 5
  35. #define _QLCNIC_LINUX_MINOR 3
  36. #define _QLCNIC_LINUX_SUBVERSION 60
  37. #define QLCNIC_LINUX_VERSIONID "5.3.60"
  38. #define QLCNIC_DRV_IDC_VER 0x01
  39. #define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
  40. (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
  41. #define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
  42. #define _major(v) (((v) >> 24) & 0xff)
  43. #define _minor(v) (((v) >> 16) & 0xff)
  44. #define _build(v) ((v) & 0xffff)
  45. /* version in image has weird encoding:
  46. * 7:0 - major
  47. * 15:8 - minor
  48. * 31:16 - build (little endian)
  49. */
  50. #define QLCNIC_DECODE_VERSION(v) \
  51. QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
  52. #define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
  53. #define QLCNIC_NUM_FLASH_SECTORS (64)
  54. #define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
  55. #define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
  56. * QLCNIC_FLASH_SECTOR_SIZE)
  57. #define RCV_DESC_RINGSIZE(rds_ring) \
  58. (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
  59. #define RCV_BUFF_RINGSIZE(rds_ring) \
  60. (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
  61. #define STATUS_DESC_RINGSIZE(sds_ring) \
  62. (sizeof(struct status_desc) * (sds_ring)->num_desc)
  63. #define TX_BUFF_RINGSIZE(tx_ring) \
  64. (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
  65. #define TX_DESC_RINGSIZE(tx_ring) \
  66. (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
  67. #define QLCNIC_P3P_A0 0x50
  68. #define QLCNIC_P3P_C0 0x58
  69. #define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
  70. #define FIRST_PAGE_GROUP_START 0
  71. #define FIRST_PAGE_GROUP_END 0x100000
  72. #define P3P_MAX_MTU (9600)
  73. #define P3P_MIN_MTU (68)
  74. #define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
  75. #define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
  76. #define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
  77. #define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
  78. #define QLCNIC_LRO_BUFFER_EXTRA 2048
  79. /* Tx defines */
  80. #define QLCNIC_MAX_FRAGS_PER_TX 14
  81. #define MAX_TSO_HEADER_DESC 2
  82. #define MGMT_CMD_DESC_RESV 4
  83. #define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
  84. + MGMT_CMD_DESC_RESV)
  85. #define QLCNIC_MAX_TX_TIMEOUTS 2
  86. /* Driver will use 1 Tx ring in INT-x/MSI/SRIOV mode. */
  87. #define QLCNIC_SINGLE_RING 1
  88. #define QLCNIC_DEF_SDS_RINGS 4
  89. #define QLCNIC_DEF_TX_RINGS 4
  90. #define QLCNIC_MAX_VNIC_TX_RINGS 4
  91. #define QLCNIC_MAX_VNIC_SDS_RINGS 4
  92. #define QLCNIC_83XX_MINIMUM_VECTOR 3
  93. #define QLCNIC_82XX_MINIMUM_VECTOR 2
  94. enum qlcnic_queue_type {
  95. QLCNIC_TX_QUEUE = 1,
  96. QLCNIC_RX_QUEUE,
  97. };
  98. /* Operational mode for driver */
  99. #define QLCNIC_VNIC_MODE 0xFF
  100. #define QLCNIC_DEFAULT_MODE 0x0
  101. /* Virtual NIC function count */
  102. #define QLC_DEFAULT_VNIC_COUNT 8
  103. #define QLC_84XX_VNIC_COUNT 16
  104. /*
  105. * Following are the states of the Phantom. Phantom will set them and
  106. * Host will read to check if the fields are correct.
  107. */
  108. #define PHAN_INITIALIZE_FAILED 0xffff
  109. #define PHAN_INITIALIZE_COMPLETE 0xff01
  110. /* Host writes the following to notify that it has done the init-handshake */
  111. #define PHAN_INITIALIZE_ACK 0xf00f
  112. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  113. #define NUM_RCV_DESC_RINGS 3
  114. #define RCV_RING_NORMAL 0
  115. #define RCV_RING_JUMBO 1
  116. #define MIN_CMD_DESCRIPTORS 64
  117. #define MIN_RCV_DESCRIPTORS 64
  118. #define MIN_JUMBO_DESCRIPTORS 32
  119. #define MAX_CMD_DESCRIPTORS 1024
  120. #define MAX_RCV_DESCRIPTORS_1G 4096
  121. #define MAX_RCV_DESCRIPTORS_10G 8192
  122. #define MAX_RCV_DESCRIPTORS_VF 2048
  123. #define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
  124. #define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
  125. #define DEFAULT_RCV_DESCRIPTORS_1G 2048
  126. #define DEFAULT_RCV_DESCRIPTORS_10G 4096
  127. #define DEFAULT_RCV_DESCRIPTORS_VF 1024
  128. #define MAX_RDS_RINGS 2
  129. #define get_next_index(index, length) \
  130. (((index) + 1) & ((length) - 1))
  131. /*
  132. * Following data structures describe the descriptors that will be used.
  133. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  134. * we are doing LSO (above the 1500 size packet) only.
  135. */
  136. struct cmd_desc_type0 {
  137. u8 tcp_hdr_offset; /* For LSO only */
  138. u8 ip_hdr_offset; /* For LSO only */
  139. __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
  140. __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
  141. __le64 addr_buffer2;
  142. __le16 encap_descr; /* 15:10 offset of outer L3 header,
  143. * 9:6 number of 32bit words in outer L3 header,
  144. * 5 offload outer L4 checksum,
  145. * 4 offload outer L3 checksum,
  146. * 3 Inner L4 type, TCP=0, UDP=1,
  147. * 2 Inner L3 type, IPv4=0, IPv6=1,
  148. * 1 Outer L3 type,IPv4=0, IPv6=1,
  149. * 0 type of encapsulation, GRE=0, VXLAN=1
  150. */
  151. __le16 mss;
  152. u8 port_ctxid; /* 7:4 ctxid 3:0 port */
  153. u8 hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  154. u8 outer_hdr_length; /* Encapsulation only */
  155. u8 rsvd1;
  156. __le64 addr_buffer3;
  157. __le64 addr_buffer1;
  158. __le16 buffer_length[4];
  159. __le64 addr_buffer4;
  160. u8 eth_addr[ETH_ALEN];
  161. __le16 vlan_TCI; /* In case of encapsulation,
  162. * this is for outer VLAN
  163. */
  164. } __attribute__ ((aligned(64)));
  165. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  166. struct rcv_desc {
  167. __le16 reference_handle;
  168. __le16 reserved;
  169. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  170. __le64 addr_buffer;
  171. } __packed;
  172. struct status_desc {
  173. __le64 status_desc_data[2];
  174. } __attribute__ ((aligned(16)));
  175. /* UNIFIED ROMIMAGE */
  176. #define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
  177. #define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
  178. #define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
  179. #define QLCNIC_UNI_DIR_SECT_FW 0x7
  180. /*Offsets */
  181. #define QLCNIC_UNI_CHIP_REV_OFF 10
  182. #define QLCNIC_UNI_FLAGS_OFF 11
  183. #define QLCNIC_UNI_BIOS_VERSION_OFF 12
  184. #define QLCNIC_UNI_BOOTLD_IDX_OFF 27
  185. #define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
  186. struct uni_table_desc{
  187. __le32 findex;
  188. __le32 num_entries;
  189. __le32 entry_size;
  190. __le32 reserved[5];
  191. };
  192. struct uni_data_desc{
  193. __le32 findex;
  194. __le32 size;
  195. __le32 reserved[5];
  196. };
  197. /* Flash Defines and Structures */
  198. #define QLCNIC_FLT_LOCATION 0x3F1000
  199. #define QLCNIC_FDT_LOCATION 0x3F0000
  200. #define QLCNIC_B0_FW_IMAGE_REGION 0x74
  201. #define QLCNIC_C0_FW_IMAGE_REGION 0x97
  202. #define QLCNIC_BOOTLD_REGION 0X72
  203. struct qlcnic_flt_header {
  204. u16 version;
  205. u16 len;
  206. u16 checksum;
  207. u16 reserved;
  208. };
  209. struct qlcnic_flt_entry {
  210. u8 region;
  211. u8 reserved0;
  212. u8 attrib;
  213. u8 reserved1;
  214. u32 size;
  215. u32 start_addr;
  216. u32 end_addr;
  217. };
  218. /* Flash Descriptor Table */
  219. struct qlcnic_fdt {
  220. u32 valid;
  221. u16 ver;
  222. u16 len;
  223. u16 cksum;
  224. u16 unused;
  225. u8 model[16];
  226. u16 mfg_id;
  227. u16 id;
  228. u8 flag;
  229. u8 erase_cmd;
  230. u8 alt_erase_cmd;
  231. u8 write_enable_cmd;
  232. u8 write_enable_bits;
  233. u8 write_statusreg_cmd;
  234. u8 unprotected_sec_cmd;
  235. u8 read_manuf_cmd;
  236. u32 block_size;
  237. u32 alt_block_size;
  238. u32 flash_size;
  239. u32 write_enable_data;
  240. u8 readid_addr_len;
  241. u8 write_disable_bits;
  242. u8 read_dev_id_len;
  243. u8 chip_erase_cmd;
  244. u16 read_timeo;
  245. u8 protected_sec_cmd;
  246. u8 resvd[65];
  247. };
  248. /* Magic number to let user know flash is programmed */
  249. #define QLCNIC_BDINFO_MAGIC 0x12345678
  250. #define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
  251. #define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
  252. #define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
  253. #define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
  254. #define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
  255. #define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
  256. #define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
  257. #define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
  258. #define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
  259. #define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
  260. #define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
  261. #define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
  262. #define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
  263. #define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
  264. #define QLCNIC_MSIX_TABLE_OFFSET 0x44
  265. /* Flash memory map */
  266. #define QLCNIC_BRDCFG_START 0x4000 /* board config */
  267. #define QLCNIC_BOOTLD_START 0x10000 /* bootld */
  268. #define QLCNIC_IMAGE_START 0x43000 /* compressed image */
  269. #define QLCNIC_USER_START 0x3E8000 /* Firmare info */
  270. #define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
  271. #define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
  272. #define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
  273. #define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
  274. #define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
  275. #define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
  276. #define QLCNIC_FW_MIN_SIZE (0x3fffff)
  277. #define QLCNIC_UNIFIED_ROMIMAGE 0
  278. #define QLCNIC_FLASH_ROMIMAGE 1
  279. #define QLCNIC_UNKNOWN_ROMIMAGE 0xff
  280. #define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
  281. #define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
  282. extern char qlcnic_driver_name[];
  283. extern int qlcnic_use_msi;
  284. extern int qlcnic_use_msi_x;
  285. extern int qlcnic_auto_fw_reset;
  286. extern int qlcnic_load_fw_file;
  287. /* Number of status descriptors to handle per interrupt */
  288. #define MAX_STATUS_HANDLE (64)
  289. /*
  290. * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
  291. * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
  292. */
  293. struct qlcnic_skb_frag {
  294. u64 dma;
  295. u64 length;
  296. };
  297. /* Following defines are for the state of the buffers */
  298. #define QLCNIC_BUFFER_FREE 0
  299. #define QLCNIC_BUFFER_BUSY 1
  300. /*
  301. * There will be one qlcnic_buffer per skb packet. These will be
  302. * used to save the dma info for pci_unmap_page()
  303. */
  304. struct qlcnic_cmd_buffer {
  305. struct sk_buff *skb;
  306. struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
  307. u32 frag_count;
  308. };
  309. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  310. struct qlcnic_rx_buffer {
  311. u16 ref_handle;
  312. struct sk_buff *skb;
  313. struct list_head list;
  314. u64 dma;
  315. };
  316. /* Board types */
  317. #define QLCNIC_GBE 0x01
  318. #define QLCNIC_XGBE 0x02
  319. /*
  320. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  321. * adjusted based on configured MTU.
  322. */
  323. #define QLCNIC_INTR_COAL_TYPE_RX 1
  324. #define QLCNIC_INTR_COAL_TYPE_TX 2
  325. #define QLCNIC_INTR_COAL_TYPE_RX_TX 3
  326. #define QLCNIC_DEF_INTR_COALESCE_RX_TIME_US 3
  327. #define QLCNIC_DEF_INTR_COALESCE_RX_PACKETS 256
  328. #define QLCNIC_DEF_INTR_COALESCE_TX_TIME_US 64
  329. #define QLCNIC_DEF_INTR_COALESCE_TX_PACKETS 64
  330. #define QLCNIC_INTR_DEFAULT 0x04
  331. #define QLCNIC_CONFIG_INTR_COALESCE 3
  332. #define QLCNIC_DEV_INFO_SIZE 2
  333. struct qlcnic_nic_intr_coalesce {
  334. u8 type;
  335. u8 sts_ring_mask;
  336. u16 rx_packets;
  337. u16 rx_time_us;
  338. u16 tx_packets;
  339. u16 tx_time_us;
  340. u16 flag;
  341. u32 timer_out;
  342. };
  343. struct qlcnic_83xx_dump_template_hdr {
  344. u32 type;
  345. u32 offset;
  346. u32 size;
  347. u32 cap_mask;
  348. u32 num_entries;
  349. u32 version;
  350. u32 timestamp;
  351. u32 checksum;
  352. u32 drv_cap_mask;
  353. u32 sys_info[3];
  354. u32 saved_state[16];
  355. u32 cap_sizes[8];
  356. u32 ocm_wnd_reg[16];
  357. u32 rsvd[0];
  358. };
  359. struct qlcnic_82xx_dump_template_hdr {
  360. u32 type;
  361. u32 offset;
  362. u32 size;
  363. u32 cap_mask;
  364. u32 num_entries;
  365. u32 version;
  366. u32 timestamp;
  367. u32 checksum;
  368. u32 drv_cap_mask;
  369. u32 sys_info[3];
  370. u32 saved_state[16];
  371. u32 cap_sizes[8];
  372. u32 rsvd[7];
  373. u32 capabilities;
  374. u32 rsvd1[0];
  375. };
  376. #define QLC_PEX_DMA_READ_SIZE (PAGE_SIZE * 16)
  377. struct qlcnic_fw_dump {
  378. u8 clr; /* flag to indicate if dump is cleared */
  379. bool enable; /* enable/disable dump */
  380. u32 size; /* total size of the dump */
  381. u32 cap_mask; /* Current capture mask */
  382. void *data; /* dump data area */
  383. void *tmpl_hdr;
  384. dma_addr_t phys_addr;
  385. void *dma_buffer;
  386. bool use_pex_dma;
  387. /* Read only elements which are common between 82xx and 83xx
  388. * template header. Update these values immediately after we read
  389. * template header from Firmware
  390. */
  391. u32 tmpl_hdr_size;
  392. u32 version;
  393. u32 num_entries;
  394. u32 offset;
  395. };
  396. /*
  397. * One hardware_context{} per adapter
  398. * contains interrupt info as well shared hardware info.
  399. */
  400. struct qlcnic_hardware_context {
  401. void __iomem *pci_base0;
  402. void __iomem *ocm_win_crb;
  403. unsigned long pci_len0;
  404. rwlock_t crb_lock;
  405. struct mutex mem_lock;
  406. u8 revision_id;
  407. u8 pci_func;
  408. u8 linkup;
  409. u8 loopback_state;
  410. u8 beacon_state;
  411. u8 has_link_events;
  412. u8 fw_type;
  413. u8 physical_port;
  414. u8 reset_context;
  415. u8 msix_supported;
  416. u8 max_mac_filters;
  417. u8 mc_enabled;
  418. u8 max_mc_count;
  419. u8 diag_test;
  420. u8 num_msix;
  421. u8 nic_mode;
  422. int diag_cnt;
  423. u16 max_uc_count;
  424. u16 port_type;
  425. u16 board_type;
  426. u16 supported_type;
  427. u16 link_speed;
  428. u16 link_duplex;
  429. u16 link_autoneg;
  430. u16 module_type;
  431. u16 op_mode;
  432. u16 switch_mode;
  433. u16 max_tx_ques;
  434. u16 max_rx_ques;
  435. u16 max_mtu;
  436. u32 msg_enable;
  437. u16 total_nic_func;
  438. u16 max_pci_func;
  439. u32 max_vnic_func;
  440. u32 total_pci_func;
  441. u32 capabilities;
  442. u32 extra_capability[3];
  443. u32 temp;
  444. u32 int_vec_bit;
  445. u32 fw_hal_version;
  446. u32 port_config;
  447. struct qlcnic_hardware_ops *hw_ops;
  448. struct qlcnic_nic_intr_coalesce coal;
  449. struct qlcnic_fw_dump fw_dump;
  450. struct qlcnic_fdt fdt;
  451. struct qlc_83xx_reset reset;
  452. struct qlc_83xx_idc idc;
  453. struct qlc_83xx_fw_info *fw_info;
  454. struct qlcnic_intrpt_config *intr_tbl;
  455. struct qlcnic_sriov *sriov;
  456. u32 *reg_tbl;
  457. u32 *ext_reg_tbl;
  458. u32 mbox_aen[QLC_83XX_MBX_AEN_CNT];
  459. u32 mbox_reg[4];
  460. struct qlcnic_mailbox *mailbox;
  461. u8 extend_lb_time;
  462. u8 phys_port_id[ETH_ALEN];
  463. u8 lb_mode;
  464. u16 vxlan_port;
  465. struct device *hwmon_dev;
  466. };
  467. struct qlcnic_adapter_stats {
  468. u64 xmitcalled;
  469. u64 xmitfinished;
  470. u64 rxdropped;
  471. u64 txdropped;
  472. u64 csummed;
  473. u64 rx_pkts;
  474. u64 lro_pkts;
  475. u64 rxbytes;
  476. u64 txbytes;
  477. u64 lrobytes;
  478. u64 lso_frames;
  479. u64 encap_lso_frames;
  480. u64 encap_tx_csummed;
  481. u64 encap_rx_csummed;
  482. u64 xmit_on;
  483. u64 xmit_off;
  484. u64 skb_alloc_failure;
  485. u64 null_rxbuf;
  486. u64 rx_dma_map_error;
  487. u64 tx_dma_map_error;
  488. u64 spurious_intr;
  489. u64 mac_filter_limit_overrun;
  490. };
  491. /*
  492. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  493. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  494. */
  495. struct qlcnic_host_rds_ring {
  496. void __iomem *crb_rcv_producer;
  497. struct rcv_desc *desc_head;
  498. struct qlcnic_rx_buffer *rx_buf_arr;
  499. u32 num_desc;
  500. u32 producer;
  501. u32 dma_size;
  502. u32 skb_size;
  503. u32 flags;
  504. struct list_head free_list;
  505. spinlock_t lock;
  506. dma_addr_t phys_addr;
  507. } ____cacheline_internodealigned_in_smp;
  508. struct qlcnic_host_sds_ring {
  509. u32 consumer;
  510. u32 num_desc;
  511. void __iomem *crb_sts_consumer;
  512. struct qlcnic_host_tx_ring *tx_ring;
  513. struct status_desc *desc_head;
  514. struct qlcnic_adapter *adapter;
  515. struct napi_struct napi;
  516. struct list_head free_list[NUM_RCV_DESC_RINGS];
  517. void __iomem *crb_intr_mask;
  518. int irq;
  519. dma_addr_t phys_addr;
  520. char name[IFNAMSIZ + 12];
  521. } ____cacheline_internodealigned_in_smp;
  522. struct qlcnic_tx_queue_stats {
  523. u64 xmit_on;
  524. u64 xmit_off;
  525. u64 xmit_called;
  526. u64 xmit_finished;
  527. u64 tx_bytes;
  528. };
  529. struct qlcnic_host_tx_ring {
  530. int irq;
  531. void __iomem *crb_intr_mask;
  532. char name[IFNAMSIZ + 12];
  533. u16 ctx_id;
  534. u32 state;
  535. u32 producer;
  536. u32 sw_consumer;
  537. u32 num_desc;
  538. struct qlcnic_tx_queue_stats tx_stats;
  539. void __iomem *crb_cmd_producer;
  540. struct cmd_desc_type0 *desc_head;
  541. struct qlcnic_adapter *adapter;
  542. struct napi_struct napi;
  543. struct qlcnic_cmd_buffer *cmd_buf_arr;
  544. __le32 *hw_consumer;
  545. dma_addr_t phys_addr;
  546. dma_addr_t hw_cons_phys_addr;
  547. struct netdev_queue *txq;
  548. /* Lock to protect Tx descriptors cleanup */
  549. spinlock_t tx_clean_lock;
  550. } ____cacheline_internodealigned_in_smp;
  551. /*
  552. * Receive context. There is one such structure per instance of the
  553. * receive processing. Any state information that is relevant to
  554. * the receive, and is must be in this structure. The global data may be
  555. * present elsewhere.
  556. */
  557. struct qlcnic_recv_context {
  558. struct qlcnic_host_rds_ring *rds_rings;
  559. struct qlcnic_host_sds_ring *sds_rings;
  560. u32 state;
  561. u16 context_id;
  562. u16 virt_port;
  563. };
  564. /* HW context creation */
  565. #define QLCNIC_OS_CRB_RETRY_COUNT 4000
  566. #define QLCNIC_CDRP_CMD_BIT 0x80000000
  567. /*
  568. * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
  569. * in the crb QLCNIC_CDRP_CRB_OFFSET.
  570. */
  571. #define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
  572. #define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
  573. #define QLCNIC_CDRP_RSP_OK 0x00000001
  574. #define QLCNIC_CDRP_RSP_FAIL 0x00000002
  575. #define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
  576. /*
  577. * All commands must have the QLCNIC_CDRP_CMD_BIT set in
  578. * the crb QLCNIC_CDRP_CRB_OFFSET.
  579. */
  580. #define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
  581. #define QLCNIC_RCODE_SUCCESS 0
  582. #define QLCNIC_RCODE_INVALID_ARGS 6
  583. #define QLCNIC_RCODE_NOT_SUPPORTED 9
  584. #define QLCNIC_RCODE_NOT_PERMITTED 10
  585. #define QLCNIC_RCODE_NOT_IMPL 15
  586. #define QLCNIC_RCODE_INVALID 16
  587. #define QLCNIC_RCODE_TIMEOUT 17
  588. #define QLCNIC_DESTROY_CTX_RESET 0
  589. /*
  590. * Capabilities Announced
  591. */
  592. #define QLCNIC_CAP0_LEGACY_CONTEXT (1)
  593. #define QLCNIC_CAP0_LEGACY_MN (1 << 2)
  594. #define QLCNIC_CAP0_LSO (1 << 6)
  595. #define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
  596. #define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
  597. #define QLCNIC_CAP0_VALIDOFF (1 << 11)
  598. #define QLCNIC_CAP0_LRO_MSS (1 << 21)
  599. #define QLCNIC_CAP0_TX_MULTI (1 << 22)
  600. /*
  601. * Context state
  602. */
  603. #define QLCNIC_HOST_CTX_STATE_FREED 0
  604. #define QLCNIC_HOST_CTX_STATE_ACTIVE 2
  605. /*
  606. * Rx context
  607. */
  608. struct qlcnic_hostrq_sds_ring {
  609. __le64 host_phys_addr; /* Ring base addr */
  610. __le32 ring_size; /* Ring entries */
  611. __le16 msi_index;
  612. __le16 rsvd; /* Padding */
  613. } __packed;
  614. struct qlcnic_hostrq_rds_ring {
  615. __le64 host_phys_addr; /* Ring base addr */
  616. __le64 buff_size; /* Packet buffer size */
  617. __le32 ring_size; /* Ring entries */
  618. __le32 ring_kind; /* Class of ring */
  619. } __packed;
  620. struct qlcnic_hostrq_rx_ctx {
  621. __le64 host_rsp_dma_addr; /* Response dma'd here */
  622. __le32 capabilities[4]; /* Flag bit vector */
  623. __le32 host_int_crb_mode; /* Interrupt crb usage */
  624. __le32 host_rds_crb_mode; /* RDS crb usage */
  625. /* These ring offsets are relative to data[0] below */
  626. __le32 rds_ring_offset; /* Offset to RDS config */
  627. __le32 sds_ring_offset; /* Offset to SDS config */
  628. __le16 num_rds_rings; /* Count of RDS rings */
  629. __le16 num_sds_rings; /* Count of SDS rings */
  630. __le16 valid_field_offset;
  631. u8 txrx_sds_binding;
  632. u8 msix_handler;
  633. u8 reserved[128]; /* reserve space for future expansion*/
  634. /* MUST BE 64-bit aligned.
  635. The following is packed:
  636. - N hostrq_rds_rings
  637. - N hostrq_sds_rings */
  638. char data[0];
  639. } __packed;
  640. struct qlcnic_cardrsp_rds_ring{
  641. __le32 host_producer_crb; /* Crb to use */
  642. __le32 rsvd1; /* Padding */
  643. } __packed;
  644. struct qlcnic_cardrsp_sds_ring {
  645. __le32 host_consumer_crb; /* Crb to use */
  646. __le32 interrupt_crb; /* Crb to use */
  647. } __packed;
  648. struct qlcnic_cardrsp_rx_ctx {
  649. /* These ring offsets are relative to data[0] below */
  650. __le32 rds_ring_offset; /* Offset to RDS config */
  651. __le32 sds_ring_offset; /* Offset to SDS config */
  652. __le32 host_ctx_state; /* Starting State */
  653. __le32 num_fn_per_port; /* How many PCI fn share the port */
  654. __le16 num_rds_rings; /* Count of RDS rings */
  655. __le16 num_sds_rings; /* Count of SDS rings */
  656. __le16 context_id; /* Handle for context */
  657. u8 phys_port; /* Physical id of port */
  658. u8 virt_port; /* Virtual/Logical id of port */
  659. u8 reserved[128]; /* save space for future expansion */
  660. /* MUST BE 64-bit aligned.
  661. The following is packed:
  662. - N cardrsp_rds_rings
  663. - N cardrs_sds_rings */
  664. char data[0];
  665. } __packed;
  666. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  667. (sizeof(HOSTRQ_RX) + \
  668. (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
  669. (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
  670. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  671. (sizeof(CARDRSP_RX) + \
  672. (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
  673. (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
  674. /*
  675. * Tx context
  676. */
  677. struct qlcnic_hostrq_cds_ring {
  678. __le64 host_phys_addr; /* Ring base addr */
  679. __le32 ring_size; /* Ring entries */
  680. __le32 rsvd; /* Padding */
  681. } __packed;
  682. struct qlcnic_hostrq_tx_ctx {
  683. __le64 host_rsp_dma_addr; /* Response dma'd here */
  684. __le64 cmd_cons_dma_addr; /* */
  685. __le64 dummy_dma_addr; /* */
  686. __le32 capabilities[4]; /* Flag bit vector */
  687. __le32 host_int_crb_mode; /* Interrupt crb usage */
  688. __le32 rsvd1; /* Padding */
  689. __le16 rsvd2; /* Padding */
  690. __le16 interrupt_ctl;
  691. __le16 msi_index;
  692. __le16 rsvd3; /* Padding */
  693. struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
  694. u8 reserved[128]; /* future expansion */
  695. } __packed;
  696. struct qlcnic_cardrsp_cds_ring {
  697. __le32 host_producer_crb; /* Crb to use */
  698. __le32 interrupt_crb; /* Crb to use */
  699. } __packed;
  700. struct qlcnic_cardrsp_tx_ctx {
  701. __le32 host_ctx_state; /* Starting state */
  702. __le16 context_id; /* Handle for context */
  703. u8 phys_port; /* Physical id of port */
  704. u8 virt_port; /* Virtual/Logical id of port */
  705. struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
  706. u8 reserved[128]; /* future expansion */
  707. } __packed;
  708. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  709. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  710. /* CRB */
  711. #define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
  712. #define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
  713. #define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
  714. #define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
  715. #define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
  716. #define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
  717. #define QLCNIC_HOST_INT_CRB_MODE_NORX 2
  718. #define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
  719. #define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
  720. /* MAC */
  721. #define MC_COUNT_P3P 38
  722. #define QLCNIC_MAC_NOOP 0
  723. #define QLCNIC_MAC_ADD 1
  724. #define QLCNIC_MAC_DEL 2
  725. #define QLCNIC_MAC_VLAN_ADD 3
  726. #define QLCNIC_MAC_VLAN_DEL 4
  727. struct qlcnic_mac_vlan_list {
  728. struct list_head list;
  729. uint8_t mac_addr[ETH_ALEN+2];
  730. u16 vlan_id;
  731. };
  732. /* MAC Learn */
  733. #define NO_MAC_LEARN 0
  734. #define DRV_MAC_LEARN 1
  735. #define FDB_MAC_LEARN 2
  736. #define QLCNIC_HOST_REQUEST 0x13
  737. #define QLCNIC_REQUEST 0x14
  738. #define QLCNIC_MAC_EVENT 0x1
  739. #define QLCNIC_IP_UP 2
  740. #define QLCNIC_IP_DOWN 3
  741. #define QLCNIC_ILB_MODE 0x1
  742. #define QLCNIC_ELB_MODE 0x2
  743. #define QLCNIC_LB_MODE_MASK 0x3
  744. #define QLCNIC_LINKEVENT 0x1
  745. #define QLCNIC_LB_RESPONSE 0x2
  746. #define QLCNIC_IS_LB_CONFIGURED(VAL) \
  747. (VAL == (QLCNIC_LINKEVENT | QLCNIC_LB_RESPONSE))
  748. /*
  749. * Driver --> Firmware
  750. */
  751. #define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
  752. #define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
  753. #define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
  754. #define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
  755. #define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
  756. #define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
  757. #define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
  758. #define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
  759. #define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
  760. #define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 0x13
  761. /*
  762. * Firmware --> Driver
  763. */
  764. #define QLCNIC_C2H_OPCODE_CONFIG_LOOPBACK 0x8f
  765. #define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 0x8D
  766. #define QLCNIC_C2H_OPCODE_GET_DCB_AEN 0x90
  767. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  768. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  769. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  770. #define QLCNIC_LRO_REQUEST_CLEANUP 4
  771. /* Capabilites received */
  772. #define QLCNIC_FW_CAPABILITY_TSO BIT_1
  773. #define QLCNIC_FW_CAPABILITY_BDG BIT_8
  774. #define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
  775. #define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
  776. #define QLCNIC_FW_CAPABILITY_2_MULTI_TX BIT_4
  777. #define QLCNIC_FW_CAPABILITY_MULTI_LOOPBACK BIT_27
  778. #define QLCNIC_FW_CAPABILITY_MORE_CAPS BIT_31
  779. #define QLCNIC_FW_CAPABILITY_2_LRO_MAX_TCP_SEG BIT_2
  780. #define QLCNIC_FW_CAP2_HW_LRO_IPV6 BIT_3
  781. #define QLCNIC_FW_CAPABILITY_SET_DRV_VER BIT_5
  782. #define QLCNIC_FW_CAPABILITY_2_BEACON BIT_7
  783. #define QLCNIC_FW_CAPABILITY_2_PER_PORT_ESWITCH_CFG BIT_9
  784. #define QLCNIC_83XX_FW_CAPAB_ENCAP_RX_OFFLOAD BIT_0
  785. #define QLCNIC_83XX_FW_CAPAB_ENCAP_TX_OFFLOAD BIT_1
  786. #define QLCNIC_83XX_FW_CAPAB_ENCAP_CKO_OFFLOAD BIT_4
  787. /* module types */
  788. #define LINKEVENT_MODULE_NOT_PRESENT 1
  789. #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
  790. #define LINKEVENT_MODULE_OPTICAL_SRLR 3
  791. #define LINKEVENT_MODULE_OPTICAL_LRM 4
  792. #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
  793. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
  794. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
  795. #define LINKEVENT_MODULE_TWINAX 8
  796. #define LINKSPEED_10GBPS 10000
  797. #define LINKSPEED_1GBPS 1000
  798. #define LINKSPEED_100MBPS 100
  799. #define LINKSPEED_10MBPS 10
  800. #define LINKSPEED_ENCODED_10MBPS 0
  801. #define LINKSPEED_ENCODED_100MBPS 1
  802. #define LINKSPEED_ENCODED_1GBPS 2
  803. #define LINKEVENT_AUTONEG_DISABLED 0
  804. #define LINKEVENT_AUTONEG_ENABLED 1
  805. #define LINKEVENT_HALF_DUPLEX 0
  806. #define LINKEVENT_FULL_DUPLEX 1
  807. #define LINKEVENT_LINKSPEED_MBPS 0
  808. #define LINKEVENT_LINKSPEED_ENCODED 1
  809. /* firmware response header:
  810. * 63:58 - message type
  811. * 57:56 - owner
  812. * 55:53 - desc count
  813. * 52:48 - reserved
  814. * 47:40 - completion id
  815. * 39:32 - opcode
  816. * 31:16 - error code
  817. * 15:00 - reserved
  818. */
  819. #define qlcnic_get_nic_msg_opcode(msg_hdr) \
  820. ((msg_hdr >> 32) & 0xFF)
  821. struct qlcnic_fw_msg {
  822. union {
  823. struct {
  824. u64 hdr;
  825. u64 body[7];
  826. };
  827. u64 words[8];
  828. };
  829. };
  830. struct qlcnic_nic_req {
  831. __le64 qhdr;
  832. __le64 req_hdr;
  833. __le64 words[6];
  834. } __packed;
  835. struct qlcnic_mac_req {
  836. u8 op;
  837. u8 tag;
  838. u8 mac_addr[6];
  839. };
  840. struct qlcnic_vlan_req {
  841. __le16 vlan_id;
  842. __le16 rsvd[3];
  843. } __packed;
  844. struct qlcnic_ipaddr {
  845. __be32 ipv4;
  846. __be32 ipv6[4];
  847. };
  848. #define QLCNIC_MSI_ENABLED 0x02
  849. #define QLCNIC_MSIX_ENABLED 0x04
  850. #define QLCNIC_LRO_ENABLED 0x01
  851. #define QLCNIC_LRO_DISABLED 0x00
  852. #define QLCNIC_BRIDGE_ENABLED 0X10
  853. #define QLCNIC_DIAG_ENABLED 0x20
  854. #define QLCNIC_ESWITCH_ENABLED 0x40
  855. #define QLCNIC_ADAPTER_INITIALIZED 0x80
  856. #define QLCNIC_TAGGING_ENABLED 0x100
  857. #define QLCNIC_MACSPOOF 0x200
  858. #define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
  859. #define QLCNIC_PROMISC_DISABLED 0x800
  860. #define QLCNIC_NEED_FLR 0x1000
  861. #define QLCNIC_FW_RESET_OWNER 0x2000
  862. #define QLCNIC_FW_HANG 0x4000
  863. #define QLCNIC_FW_LRO_MSS_CAP 0x8000
  864. #define QLCNIC_TX_INTR_SHARED 0x10000
  865. #define QLCNIC_APP_CHANGED_FLAGS 0x20000
  866. #define QLCNIC_HAS_PHYS_PORT_ID 0x40000
  867. #define QLCNIC_TSS_RSS 0x80000
  868. #ifdef CONFIG_QLCNIC_VXLAN
  869. #define QLCNIC_ADD_VXLAN_PORT 0x100000
  870. #define QLCNIC_DEL_VXLAN_PORT 0x200000
  871. #endif
  872. #define QLCNIC_VLAN_FILTERING 0x800000
  873. #define QLCNIC_IS_MSI_FAMILY(adapter) \
  874. ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
  875. #define QLCNIC_IS_TSO_CAPABLE(adapter) \
  876. ((adapter)->ahw->capabilities & QLCNIC_FW_CAPABILITY_TSO)
  877. #define QLCNIC_BEACON_EANBLE 0xC
  878. #define QLCNIC_BEACON_DISABLE 0xD
  879. #define QLCNIC_BEACON_ON 2
  880. #define QLCNIC_BEACON_OFF 0
  881. #define QLCNIC_MSIX_TBL_SPACE 8192
  882. #define QLCNIC_PCI_REG_MSIX_TBL 0x44
  883. #define QLCNIC_MSIX_TBL_PGSIZE 4096
  884. #define QLCNIC_ADAPTER_UP_MAGIC 777
  885. #define __QLCNIC_FW_ATTACHED 0
  886. #define __QLCNIC_DEV_UP 1
  887. #define __QLCNIC_RESETTING 2
  888. #define __QLCNIC_START_FW 4
  889. #define __QLCNIC_AER 5
  890. #define __QLCNIC_DIAG_RES_ALLOC 6
  891. #define __QLCNIC_LED_ENABLE 7
  892. #define __QLCNIC_ELB_INPROGRESS 8
  893. #define __QLCNIC_MULTI_TX_UNIQUE 9
  894. #define __QLCNIC_SRIOV_ENABLE 10
  895. #define __QLCNIC_SRIOV_CAPABLE 11
  896. #define __QLCNIC_MBX_POLL_ENABLE 12
  897. #define __QLCNIC_DIAG_MODE 13
  898. #define __QLCNIC_MAINTENANCE_MODE 16
  899. #define QLCNIC_INTERRUPT_TEST 1
  900. #define QLCNIC_LOOPBACK_TEST 2
  901. #define QLCNIC_LED_TEST 3
  902. #define QLCNIC_FILTER_AGE 80
  903. #define QLCNIC_READD_AGE 20
  904. #define QLCNIC_LB_MAX_FILTERS 64
  905. #define QLCNIC_LB_BUCKET_SIZE 32
  906. #define QLCNIC_ILB_MAX_RCV_LOOP 10
  907. struct qlcnic_filter {
  908. struct hlist_node fnode;
  909. u8 faddr[ETH_ALEN];
  910. u16 vlan_id;
  911. unsigned long ftime;
  912. };
  913. struct qlcnic_filter_hash {
  914. struct hlist_head *fhead;
  915. u8 fnum;
  916. u16 fmax;
  917. u16 fbucket_size;
  918. };
  919. /* Mailbox specific data structures */
  920. struct qlcnic_mailbox {
  921. struct workqueue_struct *work_q;
  922. struct qlcnic_adapter *adapter;
  923. struct qlcnic_mbx_ops *ops;
  924. struct work_struct work;
  925. struct completion completion;
  926. struct list_head cmd_q;
  927. unsigned long status;
  928. spinlock_t queue_lock; /* Mailbox queue lock */
  929. spinlock_t aen_lock; /* Mailbox response/AEN lock */
  930. atomic_t rsp_status;
  931. u32 num_cmds;
  932. };
  933. struct qlcnic_adapter {
  934. struct qlcnic_hardware_context *ahw;
  935. struct qlcnic_recv_context *recv_ctx;
  936. struct qlcnic_host_tx_ring *tx_ring;
  937. struct net_device *netdev;
  938. struct pci_dev *pdev;
  939. unsigned long state;
  940. u32 flags;
  941. u16 num_txd;
  942. u16 num_rxd;
  943. u16 num_jumbo_rxd;
  944. u16 max_rxd;
  945. u16 max_jumbo_rxd;
  946. u8 max_rds_rings;
  947. u8 max_sds_rings; /* max sds rings supported by adapter */
  948. u8 max_tx_rings; /* max tx rings supported by adapter */
  949. u8 drv_tx_rings; /* max tx rings supported by driver */
  950. u8 drv_sds_rings; /* max sds rings supported by driver */
  951. u8 drv_tss_rings; /* tss ring input */
  952. u8 drv_rss_rings; /* rss ring input */
  953. u8 rx_csum;
  954. u8 portnum;
  955. u8 fw_wait_cnt;
  956. u8 fw_fail_cnt;
  957. u8 tx_timeo_cnt;
  958. u8 need_fw_reset;
  959. u8 reset_ctx_cnt;
  960. u16 is_up;
  961. u16 rx_pvid;
  962. u16 tx_pvid;
  963. u32 irq;
  964. u32 heartbeat;
  965. u8 dev_state;
  966. u8 reset_ack_timeo;
  967. u8 dev_init_timeo;
  968. u8 mac_addr[ETH_ALEN];
  969. u64 dev_rst_time;
  970. bool drv_mac_learn;
  971. bool fdb_mac_learn;
  972. bool rx_mac_learn;
  973. unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
  974. u8 flash_mfg_id;
  975. struct qlcnic_npar_info *npars;
  976. struct qlcnic_eswitch *eswitch;
  977. struct qlcnic_nic_template *nic_ops;
  978. struct qlcnic_adapter_stats stats;
  979. struct list_head mac_list;
  980. void __iomem *tgt_mask_reg;
  981. void __iomem *tgt_status_reg;
  982. void __iomem *crb_int_state_reg;
  983. void __iomem *isr_int_vec;
  984. struct msix_entry *msix_entries;
  985. struct workqueue_struct *qlcnic_wq;
  986. struct delayed_work fw_work;
  987. struct delayed_work idc_aen_work;
  988. struct delayed_work mbx_poll_work;
  989. struct qlcnic_dcb *dcb;
  990. struct qlcnic_filter_hash fhash;
  991. struct qlcnic_filter_hash rx_fhash;
  992. struct list_head vf_mc_list;
  993. spinlock_t mac_learn_lock;
  994. /* spinlock for catching rcv filters for eswitch traffic */
  995. spinlock_t rx_mac_learn_lock;
  996. u32 file_prd_off; /*File fw product offset*/
  997. u32 fw_version;
  998. u32 offload_flags;
  999. const struct firmware *fw;
  1000. };
  1001. struct qlcnic_info_le {
  1002. __le16 pci_func;
  1003. __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
  1004. __le16 phys_port;
  1005. __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
  1006. __le32 capabilities;
  1007. u8 max_mac_filters;
  1008. u8 reserved1;
  1009. __le16 max_mtu;
  1010. __le16 max_tx_ques;
  1011. __le16 max_rx_ques;
  1012. __le16 min_tx_bw;
  1013. __le16 max_tx_bw;
  1014. __le32 op_type;
  1015. __le16 max_bw_reg_offset;
  1016. __le16 max_linkspeed_reg_offset;
  1017. __le32 capability1;
  1018. __le32 capability2;
  1019. __le32 capability3;
  1020. __le16 max_tx_mac_filters;
  1021. __le16 max_rx_mcast_mac_filters;
  1022. __le16 max_rx_ucast_mac_filters;
  1023. __le16 max_rx_ip_addr;
  1024. __le16 max_rx_lro_flow;
  1025. __le16 max_rx_status_rings;
  1026. __le16 max_rx_buf_rings;
  1027. __le16 max_tx_vlan_keys;
  1028. u8 total_pf;
  1029. u8 total_rss_engines;
  1030. __le16 max_vports;
  1031. __le16 linkstate_reg_offset;
  1032. __le16 bit_offsets;
  1033. __le16 max_local_ipv6_addrs;
  1034. __le16 max_remote_ipv6_addrs;
  1035. u8 reserved2[56];
  1036. } __packed;
  1037. struct qlcnic_info {
  1038. u16 pci_func;
  1039. u16 op_mode;
  1040. u16 phys_port;
  1041. u16 switch_mode;
  1042. u32 capabilities;
  1043. u8 max_mac_filters;
  1044. u16 max_mtu;
  1045. u16 max_tx_ques;
  1046. u16 max_rx_ques;
  1047. u16 min_tx_bw;
  1048. u16 max_tx_bw;
  1049. u32 op_type;
  1050. u16 max_bw_reg_offset;
  1051. u16 max_linkspeed_reg_offset;
  1052. u32 capability1;
  1053. u32 capability2;
  1054. u32 capability3;
  1055. u16 max_tx_mac_filters;
  1056. u16 max_rx_mcast_mac_filters;
  1057. u16 max_rx_ucast_mac_filters;
  1058. u16 max_rx_ip_addr;
  1059. u16 max_rx_lro_flow;
  1060. u16 max_rx_status_rings;
  1061. u16 max_rx_buf_rings;
  1062. u16 max_tx_vlan_keys;
  1063. u8 total_pf;
  1064. u8 total_rss_engines;
  1065. u16 max_vports;
  1066. u16 linkstate_reg_offset;
  1067. u16 bit_offsets;
  1068. u16 max_local_ipv6_addrs;
  1069. u16 max_remote_ipv6_addrs;
  1070. };
  1071. struct qlcnic_pci_info_le {
  1072. __le16 id; /* pci function id */
  1073. __le16 active; /* 1 = Enabled */
  1074. __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
  1075. __le16 default_port; /* default port number */
  1076. __le16 tx_min_bw; /* Multiple of 100mbpc */
  1077. __le16 tx_max_bw;
  1078. __le16 reserved1[2];
  1079. u8 mac[ETH_ALEN];
  1080. __le16 func_count;
  1081. u8 reserved2[104];
  1082. } __packed;
  1083. struct qlcnic_pci_info {
  1084. u16 id;
  1085. u16 active;
  1086. u16 type;
  1087. u16 default_port;
  1088. u16 tx_min_bw;
  1089. u16 tx_max_bw;
  1090. u8 mac[ETH_ALEN];
  1091. u16 func_count;
  1092. };
  1093. struct qlcnic_npar_info {
  1094. bool eswitch_status;
  1095. u16 pvid;
  1096. u16 min_bw;
  1097. u16 max_bw;
  1098. u8 phy_port;
  1099. u8 type;
  1100. u8 active;
  1101. u8 enable_pm;
  1102. u8 dest_npar;
  1103. u8 discard_tagged;
  1104. u8 mac_override;
  1105. u8 mac_anti_spoof;
  1106. u8 promisc_mode;
  1107. u8 offload_flags;
  1108. u8 pci_func;
  1109. u8 mac[ETH_ALEN];
  1110. };
  1111. struct qlcnic_eswitch {
  1112. u8 port;
  1113. u8 active_vports;
  1114. u8 active_vlans;
  1115. u8 active_ucast_filters;
  1116. u8 max_ucast_filters;
  1117. u8 max_active_vlans;
  1118. u32 flags;
  1119. #define QLCNIC_SWITCH_ENABLE BIT_1
  1120. #define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
  1121. #define QLCNIC_SWITCH_PROMISC_MODE BIT_3
  1122. #define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
  1123. };
  1124. /* Return codes for Error handling */
  1125. #define QL_STATUS_INVALID_PARAM -1
  1126. #define MAX_BW 100 /* % of link speed */
  1127. #define MIN_BW 1 /* % of link speed */
  1128. #define MAX_VLAN_ID 4095
  1129. #define MIN_VLAN_ID 2
  1130. #define DEFAULT_MAC_LEARN 1
  1131. #define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
  1132. #define IS_VALID_BW(bw) (bw <= MAX_BW)
  1133. struct qlcnic_pci_func_cfg {
  1134. u16 func_type;
  1135. u16 min_bw;
  1136. u16 max_bw;
  1137. u16 port_num;
  1138. u8 pci_func;
  1139. u8 func_state;
  1140. u8 def_mac_addr[ETH_ALEN];
  1141. };
  1142. struct qlcnic_npar_func_cfg {
  1143. u32 fw_capab;
  1144. u16 port_num;
  1145. u16 min_bw;
  1146. u16 max_bw;
  1147. u16 max_tx_queues;
  1148. u16 max_rx_queues;
  1149. u8 pci_func;
  1150. u8 op_mode;
  1151. };
  1152. struct qlcnic_pm_func_cfg {
  1153. u8 pci_func;
  1154. u8 action;
  1155. u8 dest_npar;
  1156. u8 reserved[5];
  1157. };
  1158. struct qlcnic_esw_func_cfg {
  1159. u16 vlan_id;
  1160. u8 op_mode;
  1161. u8 op_type;
  1162. u8 pci_func;
  1163. u8 host_vlan_tag;
  1164. u8 promisc_mode;
  1165. u8 discard_tagged;
  1166. u8 mac_override;
  1167. u8 mac_anti_spoof;
  1168. u8 offload_flags;
  1169. u8 reserved[5];
  1170. };
  1171. #define QLCNIC_STATS_VERSION 1
  1172. #define QLCNIC_STATS_PORT 1
  1173. #define QLCNIC_STATS_ESWITCH 2
  1174. #define QLCNIC_QUERY_RX_COUNTER 0
  1175. #define QLCNIC_QUERY_TX_COUNTER 1
  1176. #define QLCNIC_STATS_NOT_AVAIL 0xffffffffffffffffULL
  1177. #define QLCNIC_FILL_STATS(VAL1) \
  1178. (((VAL1) == QLCNIC_STATS_NOT_AVAIL) ? 0 : VAL1)
  1179. #define QLCNIC_MAC_STATS 1
  1180. #define QLCNIC_ESW_STATS 2
  1181. #define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
  1182. do { \
  1183. if (((VAL1) == QLCNIC_STATS_NOT_AVAIL) && \
  1184. ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
  1185. (VAL1) = (VAL2); \
  1186. else if (((VAL1) != QLCNIC_STATS_NOT_AVAIL) && \
  1187. ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
  1188. (VAL1) += (VAL2); \
  1189. } while (0)
  1190. struct qlcnic_mac_statistics_le {
  1191. __le64 mac_tx_frames;
  1192. __le64 mac_tx_bytes;
  1193. __le64 mac_tx_mcast_pkts;
  1194. __le64 mac_tx_bcast_pkts;
  1195. __le64 mac_tx_pause_cnt;
  1196. __le64 mac_tx_ctrl_pkt;
  1197. __le64 mac_tx_lt_64b_pkts;
  1198. __le64 mac_tx_lt_127b_pkts;
  1199. __le64 mac_tx_lt_255b_pkts;
  1200. __le64 mac_tx_lt_511b_pkts;
  1201. __le64 mac_tx_lt_1023b_pkts;
  1202. __le64 mac_tx_lt_1518b_pkts;
  1203. __le64 mac_tx_gt_1518b_pkts;
  1204. __le64 rsvd1[3];
  1205. __le64 mac_rx_frames;
  1206. __le64 mac_rx_bytes;
  1207. __le64 mac_rx_mcast_pkts;
  1208. __le64 mac_rx_bcast_pkts;
  1209. __le64 mac_rx_pause_cnt;
  1210. __le64 mac_rx_ctrl_pkt;
  1211. __le64 mac_rx_lt_64b_pkts;
  1212. __le64 mac_rx_lt_127b_pkts;
  1213. __le64 mac_rx_lt_255b_pkts;
  1214. __le64 mac_rx_lt_511b_pkts;
  1215. __le64 mac_rx_lt_1023b_pkts;
  1216. __le64 mac_rx_lt_1518b_pkts;
  1217. __le64 mac_rx_gt_1518b_pkts;
  1218. __le64 rsvd2[3];
  1219. __le64 mac_rx_length_error;
  1220. __le64 mac_rx_length_small;
  1221. __le64 mac_rx_length_large;
  1222. __le64 mac_rx_jabber;
  1223. __le64 mac_rx_dropped;
  1224. __le64 mac_rx_crc_error;
  1225. __le64 mac_align_error;
  1226. } __packed;
  1227. struct qlcnic_mac_statistics {
  1228. u64 mac_tx_frames;
  1229. u64 mac_tx_bytes;
  1230. u64 mac_tx_mcast_pkts;
  1231. u64 mac_tx_bcast_pkts;
  1232. u64 mac_tx_pause_cnt;
  1233. u64 mac_tx_ctrl_pkt;
  1234. u64 mac_tx_lt_64b_pkts;
  1235. u64 mac_tx_lt_127b_pkts;
  1236. u64 mac_tx_lt_255b_pkts;
  1237. u64 mac_tx_lt_511b_pkts;
  1238. u64 mac_tx_lt_1023b_pkts;
  1239. u64 mac_tx_lt_1518b_pkts;
  1240. u64 mac_tx_gt_1518b_pkts;
  1241. u64 rsvd1[3];
  1242. u64 mac_rx_frames;
  1243. u64 mac_rx_bytes;
  1244. u64 mac_rx_mcast_pkts;
  1245. u64 mac_rx_bcast_pkts;
  1246. u64 mac_rx_pause_cnt;
  1247. u64 mac_rx_ctrl_pkt;
  1248. u64 mac_rx_lt_64b_pkts;
  1249. u64 mac_rx_lt_127b_pkts;
  1250. u64 mac_rx_lt_255b_pkts;
  1251. u64 mac_rx_lt_511b_pkts;
  1252. u64 mac_rx_lt_1023b_pkts;
  1253. u64 mac_rx_lt_1518b_pkts;
  1254. u64 mac_rx_gt_1518b_pkts;
  1255. u64 rsvd2[3];
  1256. u64 mac_rx_length_error;
  1257. u64 mac_rx_length_small;
  1258. u64 mac_rx_length_large;
  1259. u64 mac_rx_jabber;
  1260. u64 mac_rx_dropped;
  1261. u64 mac_rx_crc_error;
  1262. u64 mac_align_error;
  1263. };
  1264. struct qlcnic_esw_stats_le {
  1265. __le16 context_id;
  1266. __le16 version;
  1267. __le16 size;
  1268. __le16 unused;
  1269. __le64 unicast_frames;
  1270. __le64 multicast_frames;
  1271. __le64 broadcast_frames;
  1272. __le64 dropped_frames;
  1273. __le64 errors;
  1274. __le64 local_frames;
  1275. __le64 numbytes;
  1276. __le64 rsvd[3];
  1277. } __packed;
  1278. struct __qlcnic_esw_statistics {
  1279. u16 context_id;
  1280. u16 version;
  1281. u16 size;
  1282. u16 unused;
  1283. u64 unicast_frames;
  1284. u64 multicast_frames;
  1285. u64 broadcast_frames;
  1286. u64 dropped_frames;
  1287. u64 errors;
  1288. u64 local_frames;
  1289. u64 numbytes;
  1290. u64 rsvd[3];
  1291. };
  1292. struct qlcnic_esw_statistics {
  1293. struct __qlcnic_esw_statistics rx;
  1294. struct __qlcnic_esw_statistics tx;
  1295. };
  1296. #define QLCNIC_FORCE_FW_DUMP_KEY 0xdeadfeed
  1297. #define QLCNIC_ENABLE_FW_DUMP 0xaddfeed
  1298. #define QLCNIC_DISABLE_FW_DUMP 0xbadfeed
  1299. #define QLCNIC_FORCE_FW_RESET 0xdeaddead
  1300. #define QLCNIC_SET_QUIESCENT 0xadd00010
  1301. #define QLCNIC_RESET_QUIESCENT 0xadd00020
  1302. struct _cdrp_cmd {
  1303. u32 num;
  1304. u32 *arg;
  1305. };
  1306. struct qlcnic_cmd_args {
  1307. struct completion completion;
  1308. struct list_head list;
  1309. struct _cdrp_cmd req;
  1310. struct _cdrp_cmd rsp;
  1311. atomic_t rsp_status;
  1312. int pay_size;
  1313. u32 rsp_opcode;
  1314. u32 total_cmds;
  1315. u32 op_type;
  1316. u32 type;
  1317. u32 cmd_op;
  1318. u32 *hdr; /* Back channel message header */
  1319. u32 *pay; /* Back channel message payload */
  1320. u8 func_num;
  1321. };
  1322. int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter);
  1323. int qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config);
  1324. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
  1325. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
  1326. #define ADDR_IN_RANGE(addr, low, high) \
  1327. (((addr) < (high)) && ((addr) >= (low)))
  1328. #define QLCRD32(adapter, off, err) \
  1329. (adapter->ahw->hw_ops->read_reg)(adapter, off, err)
  1330. #define QLCWR32(adapter, off, val) \
  1331. adapter->ahw->hw_ops->write_reg(adapter, off, val)
  1332. int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
  1333. void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
  1334. #define qlcnic_rom_lock(a) \
  1335. qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
  1336. #define qlcnic_rom_unlock(a) \
  1337. qlcnic_pcie_sem_unlock((a), 2)
  1338. #define qlcnic_phy_lock(a) \
  1339. qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
  1340. #define qlcnic_phy_unlock(a) \
  1341. qlcnic_pcie_sem_unlock((a), 3)
  1342. #define qlcnic_sw_lock(a) \
  1343. qlcnic_pcie_sem_lock((a), 6, 0)
  1344. #define qlcnic_sw_unlock(a) \
  1345. qlcnic_pcie_sem_unlock((a), 6)
  1346. #define crb_win_lock(a) \
  1347. qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
  1348. #define crb_win_unlock(a) \
  1349. qlcnic_pcie_sem_unlock((a), 7)
  1350. #define __QLCNIC_MAX_LED_RATE 0xf
  1351. #define __QLCNIC_MAX_LED_STATE 0x2
  1352. #define MAX_CTL_CHECK 1000
  1353. void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
  1354. void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
  1355. int qlcnic_dump_fw(struct qlcnic_adapter *);
  1356. int qlcnic_enable_fw_dump_state(struct qlcnic_adapter *);
  1357. bool qlcnic_check_fw_dump_state(struct qlcnic_adapter *);
  1358. /* Functions from qlcnic_init.c */
  1359. void qlcnic_schedule_work(struct qlcnic_adapter *, work_func_t, int);
  1360. int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
  1361. int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
  1362. void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
  1363. void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
  1364. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
  1365. int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
  1366. int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
  1367. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp);
  1368. int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  1369. u8 *bytes, size_t size);
  1370. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
  1371. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
  1372. void __iomem *qlcnic_get_ioaddr(struct qlcnic_hardware_context *, u32);
  1373. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
  1374. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
  1375. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
  1376. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
  1377. void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
  1378. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
  1379. void qlcnic_release_tx_buffers(struct qlcnic_adapter *,
  1380. struct qlcnic_host_tx_ring *);
  1381. int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
  1382. void qlcnic_watchdog_task(struct work_struct *work);
  1383. void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
  1384. struct qlcnic_host_rds_ring *rds_ring, u8 ring_id);
  1385. void qlcnic_set_multi(struct net_device *netdev);
  1386. int qlcnic_nic_add_mac(struct qlcnic_adapter *, const u8 *, u16);
  1387. int qlcnic_nic_del_mac(struct qlcnic_adapter *, const u8 *);
  1388. void qlcnic_82xx_free_mac_list(struct qlcnic_adapter *adapter);
  1389. int qlcnic_82xx_read_phys_port_id(struct qlcnic_adapter *);
  1390. int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
  1391. int qlcnic_fw_cmd_set_drv_version(struct qlcnic_adapter *, u32);
  1392. int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
  1393. netdev_features_t qlcnic_fix_features(struct net_device *netdev,
  1394. netdev_features_t features);
  1395. int qlcnic_set_features(struct net_device *netdev, netdev_features_t features);
  1396. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
  1397. void qlcnic_update_cmd_producer(struct qlcnic_host_tx_ring *);
  1398. /* Functions from qlcnic_ethtool.c */
  1399. int qlcnic_check_loopback_buff(unsigned char *, u8 []);
  1400. int qlcnic_do_lb_test(struct qlcnic_adapter *, u8);
  1401. /* Functions from qlcnic_main.c */
  1402. int qlcnic_reset_context(struct qlcnic_adapter *);
  1403. void qlcnic_diag_free_res(struct net_device *netdev, int);
  1404. int qlcnic_diag_alloc_res(struct net_device *netdev, int);
  1405. netdev_tx_t qlcnic_xmit_frame(struct sk_buff *, struct net_device *);
  1406. void qlcnic_set_tx_ring_count(struct qlcnic_adapter *, u8);
  1407. void qlcnic_set_sds_ring_count(struct qlcnic_adapter *, u8);
  1408. int qlcnic_setup_rings(struct qlcnic_adapter *);
  1409. int qlcnic_validate_rings(struct qlcnic_adapter *, __u32, int);
  1410. void qlcnic_alloc_lb_filters_mem(struct qlcnic_adapter *adapter);
  1411. int qlcnic_enable_msix(struct qlcnic_adapter *, u32);
  1412. void qlcnic_set_drv_version(struct qlcnic_adapter *);
  1413. /* eSwitch management functions */
  1414. int qlcnic_config_switch_port(struct qlcnic_adapter *,
  1415. struct qlcnic_esw_func_cfg *);
  1416. int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
  1417. struct qlcnic_esw_func_cfg *);
  1418. int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
  1419. int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
  1420. struct __qlcnic_esw_statistics *);
  1421. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
  1422. struct __qlcnic_esw_statistics *);
  1423. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
  1424. int qlcnic_get_mac_stats(struct qlcnic_adapter *, struct qlcnic_mac_statistics *);
  1425. void qlcnic_free_mbx_args(struct qlcnic_cmd_args *cmd);
  1426. int qlcnic_alloc_sds_rings(struct qlcnic_recv_context *, int);
  1427. void qlcnic_free_sds_rings(struct qlcnic_recv_context *);
  1428. void qlcnic_advert_link_change(struct qlcnic_adapter *, int);
  1429. void qlcnic_free_tx_rings(struct qlcnic_adapter *);
  1430. int qlcnic_alloc_tx_rings(struct qlcnic_adapter *, struct net_device *);
  1431. void qlcnic_dump_mbx(struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1432. void qlcnic_create_sysfs_entries(struct qlcnic_adapter *adapter);
  1433. void qlcnic_remove_sysfs_entries(struct qlcnic_adapter *adapter);
  1434. void qlcnic_82xx_add_sysfs(struct qlcnic_adapter *adapter);
  1435. void qlcnic_82xx_remove_sysfs(struct qlcnic_adapter *adapter);
  1436. int qlcnicvf_config_bridged_mode(struct qlcnic_adapter *, u32);
  1437. int qlcnicvf_config_led(struct qlcnic_adapter *, u32, u32);
  1438. void qlcnic_set_vlan_config(struct qlcnic_adapter *,
  1439. struct qlcnic_esw_func_cfg *);
  1440. void qlcnic_set_eswitch_port_features(struct qlcnic_adapter *,
  1441. struct qlcnic_esw_func_cfg *);
  1442. int qlcnic_setup_tss_rss_intr(struct qlcnic_adapter *);
  1443. void qlcnic_down(struct qlcnic_adapter *, struct net_device *);
  1444. int qlcnic_up(struct qlcnic_adapter *, struct net_device *);
  1445. void __qlcnic_down(struct qlcnic_adapter *, struct net_device *);
  1446. void qlcnic_detach(struct qlcnic_adapter *);
  1447. void qlcnic_teardown_intr(struct qlcnic_adapter *);
  1448. int qlcnic_attach(struct qlcnic_adapter *);
  1449. int __qlcnic_up(struct qlcnic_adapter *, struct net_device *);
  1450. void qlcnic_restore_indev_addr(struct net_device *, unsigned long);
  1451. int qlcnic_check_temp(struct qlcnic_adapter *);
  1452. int qlcnic_init_pci_info(struct qlcnic_adapter *);
  1453. int qlcnic_set_default_offload_settings(struct qlcnic_adapter *);
  1454. int qlcnic_reset_npar_config(struct qlcnic_adapter *);
  1455. int qlcnic_set_eswitch_port_config(struct qlcnic_adapter *);
  1456. int qlcnic_83xx_configure_opmode(struct qlcnic_adapter *adapter);
  1457. int qlcnic_read_mac_addr(struct qlcnic_adapter *);
  1458. int qlcnic_setup_netdev(struct qlcnic_adapter *, struct net_device *, int);
  1459. void qlcnic_set_netdev_features(struct qlcnic_adapter *,
  1460. struct qlcnic_esw_func_cfg *);
  1461. void qlcnic_sriov_vf_set_multi(struct net_device *);
  1462. int qlcnic_is_valid_nic_func(struct qlcnic_adapter *, u8);
  1463. int qlcnic_get_pci_func_type(struct qlcnic_adapter *, u16, u16 *, u16 *,
  1464. u16 *);
  1465. /*
  1466. * QLOGIC Board information
  1467. */
  1468. #define QLCNIC_MAX_BOARD_NAME_LEN 100
  1469. struct qlcnic_board_info {
  1470. unsigned short vendor;
  1471. unsigned short device;
  1472. unsigned short sub_vendor;
  1473. unsigned short sub_device;
  1474. char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
  1475. };
  1476. static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
  1477. {
  1478. if (likely(tx_ring->producer < tx_ring->sw_consumer))
  1479. return tx_ring->sw_consumer - tx_ring->producer;
  1480. else
  1481. return tx_ring->sw_consumer + tx_ring->num_desc -
  1482. tx_ring->producer;
  1483. }
  1484. struct qlcnic_nic_template {
  1485. int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
  1486. int (*config_led) (struct qlcnic_adapter *, u32, u32);
  1487. int (*start_firmware) (struct qlcnic_adapter *);
  1488. int (*init_driver) (struct qlcnic_adapter *);
  1489. void (*request_reset) (struct qlcnic_adapter *, u32);
  1490. void (*cancel_idc_work) (struct qlcnic_adapter *);
  1491. int (*napi_add)(struct qlcnic_adapter *, struct net_device *);
  1492. void (*napi_del)(struct qlcnic_adapter *);
  1493. void (*config_ipaddr)(struct qlcnic_adapter *, __be32, int);
  1494. irqreturn_t (*clear_legacy_intr)(struct qlcnic_adapter *);
  1495. int (*shutdown)(struct pci_dev *);
  1496. int (*resume)(struct qlcnic_adapter *);
  1497. };
  1498. struct qlcnic_mbx_ops {
  1499. int (*enqueue_cmd) (struct qlcnic_adapter *,
  1500. struct qlcnic_cmd_args *, unsigned long *);
  1501. void (*dequeue_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1502. void (*decode_resp) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1503. void (*encode_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1504. void (*nofity_fw) (struct qlcnic_adapter *, u8);
  1505. };
  1506. int qlcnic_83xx_init_mailbox_work(struct qlcnic_adapter *);
  1507. void qlcnic_83xx_detach_mailbox_work(struct qlcnic_adapter *);
  1508. void qlcnic_83xx_reinit_mbx_work(struct qlcnic_mailbox *mbx);
  1509. void qlcnic_83xx_free_mailbox(struct qlcnic_mailbox *mbx);
  1510. void qlcnic_update_stats(struct qlcnic_adapter *);
  1511. /* Adapter hardware abstraction */
  1512. struct qlcnic_hardware_ops {
  1513. void (*read_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
  1514. void (*write_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
  1515. int (*read_reg) (struct qlcnic_adapter *, ulong, int *);
  1516. int (*write_reg) (struct qlcnic_adapter *, ulong, u32);
  1517. void (*get_ocm_win) (struct qlcnic_hardware_context *);
  1518. int (*get_mac_address) (struct qlcnic_adapter *, u8 *, u8);
  1519. int (*setup_intr) (struct qlcnic_adapter *);
  1520. int (*alloc_mbx_args)(struct qlcnic_cmd_args *,
  1521. struct qlcnic_adapter *, u32);
  1522. int (*mbx_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1523. void (*get_func_no) (struct qlcnic_adapter *);
  1524. int (*api_lock) (struct qlcnic_adapter *);
  1525. void (*api_unlock) (struct qlcnic_adapter *);
  1526. void (*add_sysfs) (struct qlcnic_adapter *);
  1527. void (*remove_sysfs) (struct qlcnic_adapter *);
  1528. void (*process_lb_rcv_ring_diag) (struct qlcnic_host_sds_ring *);
  1529. int (*create_rx_ctx) (struct qlcnic_adapter *);
  1530. int (*create_tx_ctx) (struct qlcnic_adapter *,
  1531. struct qlcnic_host_tx_ring *, int);
  1532. void (*del_rx_ctx) (struct qlcnic_adapter *);
  1533. void (*del_tx_ctx) (struct qlcnic_adapter *,
  1534. struct qlcnic_host_tx_ring *);
  1535. int (*setup_link_event) (struct qlcnic_adapter *, int);
  1536. int (*get_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *, u8);
  1537. int (*get_pci_info) (struct qlcnic_adapter *, struct qlcnic_pci_info *);
  1538. int (*set_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *);
  1539. int (*change_macvlan) (struct qlcnic_adapter *, u8*, u16, u8);
  1540. void (*napi_enable) (struct qlcnic_adapter *);
  1541. void (*napi_disable) (struct qlcnic_adapter *);
  1542. int (*config_intr_coal) (struct qlcnic_adapter *,
  1543. struct ethtool_coalesce *);
  1544. int (*config_rss) (struct qlcnic_adapter *, int);
  1545. int (*config_hw_lro) (struct qlcnic_adapter *, int);
  1546. int (*config_loopback) (struct qlcnic_adapter *, u8);
  1547. int (*clear_loopback) (struct qlcnic_adapter *, u8);
  1548. int (*config_promisc_mode) (struct qlcnic_adapter *, u32);
  1549. void (*change_l2_filter) (struct qlcnic_adapter *, u64 *, u16);
  1550. int (*get_board_info) (struct qlcnic_adapter *);
  1551. void (*set_mac_filter_count) (struct qlcnic_adapter *);
  1552. void (*free_mac_list) (struct qlcnic_adapter *);
  1553. int (*read_phys_port_id) (struct qlcnic_adapter *);
  1554. pci_ers_result_t (*io_error_detected) (struct pci_dev *,
  1555. pci_channel_state_t);
  1556. pci_ers_result_t (*io_slot_reset) (struct pci_dev *);
  1557. void (*io_resume) (struct pci_dev *);
  1558. void (*get_beacon_state)(struct qlcnic_adapter *);
  1559. void (*enable_sds_intr) (struct qlcnic_adapter *,
  1560. struct qlcnic_host_sds_ring *);
  1561. void (*disable_sds_intr) (struct qlcnic_adapter *,
  1562. struct qlcnic_host_sds_ring *);
  1563. void (*enable_tx_intr) (struct qlcnic_adapter *,
  1564. struct qlcnic_host_tx_ring *);
  1565. void (*disable_tx_intr) (struct qlcnic_adapter *,
  1566. struct qlcnic_host_tx_ring *);
  1567. u32 (*get_saved_state)(void *, u32);
  1568. void (*set_saved_state)(void *, u32, u32);
  1569. void (*cache_tmpl_hdr_values)(struct qlcnic_fw_dump *);
  1570. u32 (*get_cap_size)(void *, int);
  1571. void (*set_sys_info)(void *, int, u32);
  1572. void (*store_cap_mask)(void *, u32);
  1573. };
  1574. extern struct qlcnic_nic_template qlcnic_vf_ops;
  1575. static inline bool qlcnic_encap_tx_offload(struct qlcnic_adapter *adapter)
  1576. {
  1577. return adapter->ahw->extra_capability[0] &
  1578. QLCNIC_83XX_FW_CAPAB_ENCAP_TX_OFFLOAD;
  1579. }
  1580. static inline bool qlcnic_encap_rx_offload(struct qlcnic_adapter *adapter)
  1581. {
  1582. return adapter->ahw->extra_capability[0] &
  1583. QLCNIC_83XX_FW_CAPAB_ENCAP_RX_OFFLOAD;
  1584. }
  1585. static inline int qlcnic_start_firmware(struct qlcnic_adapter *adapter)
  1586. {
  1587. return adapter->nic_ops->start_firmware(adapter);
  1588. }
  1589. static inline void qlcnic_read_crb(struct qlcnic_adapter *adapter, char *buf,
  1590. loff_t offset, size_t size)
  1591. {
  1592. adapter->ahw->hw_ops->read_crb(adapter, buf, offset, size);
  1593. }
  1594. static inline void qlcnic_write_crb(struct qlcnic_adapter *adapter, char *buf,
  1595. loff_t offset, size_t size)
  1596. {
  1597. adapter->ahw->hw_ops->write_crb(adapter, buf, offset, size);
  1598. }
  1599. static inline int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *adapter,
  1600. ulong off, u32 data)
  1601. {
  1602. return adapter->ahw->hw_ops->write_reg(adapter, off, data);
  1603. }
  1604. static inline int qlcnic_get_mac_address(struct qlcnic_adapter *adapter,
  1605. u8 *mac, u8 function)
  1606. {
  1607. return adapter->ahw->hw_ops->get_mac_address(adapter, mac, function);
  1608. }
  1609. static inline int qlcnic_setup_intr(struct qlcnic_adapter *adapter)
  1610. {
  1611. return adapter->ahw->hw_ops->setup_intr(adapter);
  1612. }
  1613. static inline int qlcnic_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  1614. struct qlcnic_adapter *adapter, u32 arg)
  1615. {
  1616. return adapter->ahw->hw_ops->alloc_mbx_args(mbx, adapter, arg);
  1617. }
  1618. static inline int qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  1619. struct qlcnic_cmd_args *cmd)
  1620. {
  1621. if (adapter->ahw->hw_ops->mbx_cmd)
  1622. return adapter->ahw->hw_ops->mbx_cmd(adapter, cmd);
  1623. return -EIO;
  1624. }
  1625. static inline void qlcnic_get_func_no(struct qlcnic_adapter *adapter)
  1626. {
  1627. adapter->ahw->hw_ops->get_func_no(adapter);
  1628. }
  1629. static inline int qlcnic_api_lock(struct qlcnic_adapter *adapter)
  1630. {
  1631. return adapter->ahw->hw_ops->api_lock(adapter);
  1632. }
  1633. static inline void qlcnic_api_unlock(struct qlcnic_adapter *adapter)
  1634. {
  1635. adapter->ahw->hw_ops->api_unlock(adapter);
  1636. }
  1637. static inline void qlcnic_add_sysfs(struct qlcnic_adapter *adapter)
  1638. {
  1639. if (adapter->ahw->hw_ops->add_sysfs)
  1640. adapter->ahw->hw_ops->add_sysfs(adapter);
  1641. }
  1642. static inline void qlcnic_remove_sysfs(struct qlcnic_adapter *adapter)
  1643. {
  1644. if (adapter->ahw->hw_ops->remove_sysfs)
  1645. adapter->ahw->hw_ops->remove_sysfs(adapter);
  1646. }
  1647. static inline void
  1648. qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring)
  1649. {
  1650. sds_ring->adapter->ahw->hw_ops->process_lb_rcv_ring_diag(sds_ring);
  1651. }
  1652. static inline int qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  1653. {
  1654. return adapter->ahw->hw_ops->create_rx_ctx(adapter);
  1655. }
  1656. static inline int qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter,
  1657. struct qlcnic_host_tx_ring *ptr,
  1658. int ring)
  1659. {
  1660. return adapter->ahw->hw_ops->create_tx_ctx(adapter, ptr, ring);
  1661. }
  1662. static inline void qlcnic_fw_cmd_del_rx_ctx(struct qlcnic_adapter *adapter)
  1663. {
  1664. return adapter->ahw->hw_ops->del_rx_ctx(adapter);
  1665. }
  1666. static inline void qlcnic_fw_cmd_del_tx_ctx(struct qlcnic_adapter *adapter,
  1667. struct qlcnic_host_tx_ring *ptr)
  1668. {
  1669. return adapter->ahw->hw_ops->del_tx_ctx(adapter, ptr);
  1670. }
  1671. static inline int qlcnic_linkevent_request(struct qlcnic_adapter *adapter,
  1672. int enable)
  1673. {
  1674. return adapter->ahw->hw_ops->setup_link_event(adapter, enable);
  1675. }
  1676. static inline int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
  1677. struct qlcnic_info *info, u8 id)
  1678. {
  1679. return adapter->ahw->hw_ops->get_nic_info(adapter, info, id);
  1680. }
  1681. static inline int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
  1682. struct qlcnic_pci_info *info)
  1683. {
  1684. return adapter->ahw->hw_ops->get_pci_info(adapter, info);
  1685. }
  1686. static inline int qlcnic_set_nic_info(struct qlcnic_adapter *adapter,
  1687. struct qlcnic_info *info)
  1688. {
  1689. return adapter->ahw->hw_ops->set_nic_info(adapter, info);
  1690. }
  1691. static inline int qlcnic_sre_macaddr_change(struct qlcnic_adapter *adapter,
  1692. u8 *addr, u16 id, u8 cmd)
  1693. {
  1694. return adapter->ahw->hw_ops->change_macvlan(adapter, addr, id, cmd);
  1695. }
  1696. static inline int qlcnic_napi_add(struct qlcnic_adapter *adapter,
  1697. struct net_device *netdev)
  1698. {
  1699. return adapter->nic_ops->napi_add(adapter, netdev);
  1700. }
  1701. static inline void qlcnic_napi_del(struct qlcnic_adapter *adapter)
  1702. {
  1703. adapter->nic_ops->napi_del(adapter);
  1704. }
  1705. static inline void qlcnic_napi_enable(struct qlcnic_adapter *adapter)
  1706. {
  1707. adapter->ahw->hw_ops->napi_enable(adapter);
  1708. }
  1709. static inline int __qlcnic_shutdown(struct pci_dev *pdev)
  1710. {
  1711. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  1712. return adapter->nic_ops->shutdown(pdev);
  1713. }
  1714. static inline int __qlcnic_resume(struct qlcnic_adapter *adapter)
  1715. {
  1716. return adapter->nic_ops->resume(adapter);
  1717. }
  1718. static inline void qlcnic_napi_disable(struct qlcnic_adapter *adapter)
  1719. {
  1720. adapter->ahw->hw_ops->napi_disable(adapter);
  1721. }
  1722. static inline int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter,
  1723. struct ethtool_coalesce *ethcoal)
  1724. {
  1725. return adapter->ahw->hw_ops->config_intr_coal(adapter, ethcoal);
  1726. }
  1727. static inline int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable)
  1728. {
  1729. return adapter->ahw->hw_ops->config_rss(adapter, enable);
  1730. }
  1731. static inline int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter,
  1732. int enable)
  1733. {
  1734. return adapter->ahw->hw_ops->config_hw_lro(adapter, enable);
  1735. }
  1736. static inline int qlcnic_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1737. {
  1738. return adapter->ahw->hw_ops->config_loopback(adapter, mode);
  1739. }
  1740. static inline int qlcnic_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1741. {
  1742. return adapter->ahw->hw_ops->clear_loopback(adapter, mode);
  1743. }
  1744. static inline int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter,
  1745. u32 mode)
  1746. {
  1747. return adapter->ahw->hw_ops->config_promisc_mode(adapter, mode);
  1748. }
  1749. static inline void qlcnic_change_filter(struct qlcnic_adapter *adapter,
  1750. u64 *addr, u16 id)
  1751. {
  1752. adapter->ahw->hw_ops->change_l2_filter(adapter, addr, id);
  1753. }
  1754. static inline int qlcnic_get_board_info(struct qlcnic_adapter *adapter)
  1755. {
  1756. return adapter->ahw->hw_ops->get_board_info(adapter);
  1757. }
  1758. static inline void qlcnic_free_mac_list(struct qlcnic_adapter *adapter)
  1759. {
  1760. return adapter->ahw->hw_ops->free_mac_list(adapter);
  1761. }
  1762. static inline void qlcnic_set_mac_filter_count(struct qlcnic_adapter *adapter)
  1763. {
  1764. if (adapter->ahw->hw_ops->set_mac_filter_count)
  1765. adapter->ahw->hw_ops->set_mac_filter_count(adapter);
  1766. }
  1767. static inline void qlcnic_get_beacon_state(struct qlcnic_adapter *adapter)
  1768. {
  1769. adapter->ahw->hw_ops->get_beacon_state(adapter);
  1770. }
  1771. static inline void qlcnic_read_phys_port_id(struct qlcnic_adapter *adapter)
  1772. {
  1773. if (adapter->ahw->hw_ops->read_phys_port_id)
  1774. adapter->ahw->hw_ops->read_phys_port_id(adapter);
  1775. }
  1776. static inline u32 qlcnic_get_saved_state(struct qlcnic_adapter *adapter,
  1777. void *t_hdr, u32 index)
  1778. {
  1779. return adapter->ahw->hw_ops->get_saved_state(t_hdr, index);
  1780. }
  1781. static inline void qlcnic_set_saved_state(struct qlcnic_adapter *adapter,
  1782. void *t_hdr, u32 index, u32 value)
  1783. {
  1784. adapter->ahw->hw_ops->set_saved_state(t_hdr, index, value);
  1785. }
  1786. static inline void qlcnic_cache_tmpl_hdr_values(struct qlcnic_adapter *adapter,
  1787. struct qlcnic_fw_dump *fw_dump)
  1788. {
  1789. adapter->ahw->hw_ops->cache_tmpl_hdr_values(fw_dump);
  1790. }
  1791. static inline u32 qlcnic_get_cap_size(struct qlcnic_adapter *adapter,
  1792. void *tmpl_hdr, int index)
  1793. {
  1794. return adapter->ahw->hw_ops->get_cap_size(tmpl_hdr, index);
  1795. }
  1796. static inline void qlcnic_set_sys_info(struct qlcnic_adapter *adapter,
  1797. void *tmpl_hdr, int idx, u32 value)
  1798. {
  1799. adapter->ahw->hw_ops->set_sys_info(tmpl_hdr, idx, value);
  1800. }
  1801. static inline void qlcnic_store_cap_mask(struct qlcnic_adapter *adapter,
  1802. void *tmpl_hdr, u32 mask)
  1803. {
  1804. adapter->ahw->hw_ops->store_cap_mask(tmpl_hdr, mask);
  1805. }
  1806. static inline void qlcnic_dev_request_reset(struct qlcnic_adapter *adapter,
  1807. u32 key)
  1808. {
  1809. if (adapter->nic_ops->request_reset)
  1810. adapter->nic_ops->request_reset(adapter, key);
  1811. }
  1812. static inline void qlcnic_cancel_idc_work(struct qlcnic_adapter *adapter)
  1813. {
  1814. if (adapter->nic_ops->cancel_idc_work)
  1815. adapter->nic_ops->cancel_idc_work(adapter);
  1816. }
  1817. static inline irqreturn_t
  1818. qlcnic_clear_legacy_intr(struct qlcnic_adapter *adapter)
  1819. {
  1820. return adapter->nic_ops->clear_legacy_intr(adapter);
  1821. }
  1822. static inline int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state,
  1823. u32 rate)
  1824. {
  1825. return adapter->nic_ops->config_led(adapter, state, rate);
  1826. }
  1827. static inline void qlcnic_config_ipaddr(struct qlcnic_adapter *adapter,
  1828. __be32 ip, int cmd)
  1829. {
  1830. adapter->nic_ops->config_ipaddr(adapter, ip, cmd);
  1831. }
  1832. static inline bool qlcnic_check_multi_tx(struct qlcnic_adapter *adapter)
  1833. {
  1834. return test_bit(__QLCNIC_MULTI_TX_UNIQUE, &adapter->state);
  1835. }
  1836. static inline void
  1837. qlcnic_82xx_enable_tx_intr(struct qlcnic_adapter *adapter,
  1838. struct qlcnic_host_tx_ring *tx_ring)
  1839. {
  1840. if (qlcnic_check_multi_tx(adapter) &&
  1841. !adapter->ahw->diag_test)
  1842. writel(0x0, tx_ring->crb_intr_mask);
  1843. }
  1844. static inline void
  1845. qlcnic_82xx_disable_tx_intr(struct qlcnic_adapter *adapter,
  1846. struct qlcnic_host_tx_ring *tx_ring)
  1847. {
  1848. if (qlcnic_check_multi_tx(adapter) &&
  1849. !adapter->ahw->diag_test)
  1850. writel(1, tx_ring->crb_intr_mask);
  1851. }
  1852. static inline void
  1853. qlcnic_83xx_enable_tx_intr(struct qlcnic_adapter *adapter,
  1854. struct qlcnic_host_tx_ring *tx_ring)
  1855. {
  1856. writel(0, tx_ring->crb_intr_mask);
  1857. }
  1858. static inline void
  1859. qlcnic_83xx_disable_tx_intr(struct qlcnic_adapter *adapter,
  1860. struct qlcnic_host_tx_ring *tx_ring)
  1861. {
  1862. writel(1, tx_ring->crb_intr_mask);
  1863. }
  1864. /* Enable MSI-x and INT-x interrupts */
  1865. static inline void
  1866. qlcnic_83xx_enable_sds_intr(struct qlcnic_adapter *adapter,
  1867. struct qlcnic_host_sds_ring *sds_ring)
  1868. {
  1869. writel(0, sds_ring->crb_intr_mask);
  1870. }
  1871. /* Disable MSI-x and INT-x interrupts */
  1872. static inline void
  1873. qlcnic_83xx_disable_sds_intr(struct qlcnic_adapter *adapter,
  1874. struct qlcnic_host_sds_ring *sds_ring)
  1875. {
  1876. writel(1, sds_ring->crb_intr_mask);
  1877. }
  1878. static inline void qlcnic_disable_multi_tx(struct qlcnic_adapter *adapter)
  1879. {
  1880. test_and_clear_bit(__QLCNIC_MULTI_TX_UNIQUE, &adapter->state);
  1881. adapter->drv_tx_rings = QLCNIC_SINGLE_RING;
  1882. }
  1883. /* When operating in a muti tx mode, driver needs to write 0x1
  1884. * to src register, instead of 0x0 to disable receiving interrupt.
  1885. */
  1886. static inline void
  1887. qlcnic_82xx_disable_sds_intr(struct qlcnic_adapter *adapter,
  1888. struct qlcnic_host_sds_ring *sds_ring)
  1889. {
  1890. if (qlcnic_check_multi_tx(adapter) &&
  1891. !adapter->ahw->diag_test &&
  1892. (adapter->flags & QLCNIC_MSIX_ENABLED))
  1893. writel(0x1, sds_ring->crb_intr_mask);
  1894. else
  1895. writel(0, sds_ring->crb_intr_mask);
  1896. }
  1897. static inline void qlcnic_enable_sds_intr(struct qlcnic_adapter *adapter,
  1898. struct qlcnic_host_sds_ring *sds_ring)
  1899. {
  1900. if (adapter->ahw->hw_ops->enable_sds_intr)
  1901. adapter->ahw->hw_ops->enable_sds_intr(adapter, sds_ring);
  1902. }
  1903. static inline void
  1904. qlcnic_disable_sds_intr(struct qlcnic_adapter *adapter,
  1905. struct qlcnic_host_sds_ring *sds_ring)
  1906. {
  1907. if (adapter->ahw->hw_ops->disable_sds_intr)
  1908. adapter->ahw->hw_ops->disable_sds_intr(adapter, sds_ring);
  1909. }
  1910. static inline void qlcnic_enable_tx_intr(struct qlcnic_adapter *adapter,
  1911. struct qlcnic_host_tx_ring *tx_ring)
  1912. {
  1913. if (adapter->ahw->hw_ops->enable_tx_intr)
  1914. adapter->ahw->hw_ops->enable_tx_intr(adapter, tx_ring);
  1915. }
  1916. static inline void qlcnic_disable_tx_intr(struct qlcnic_adapter *adapter,
  1917. struct qlcnic_host_tx_ring *tx_ring)
  1918. {
  1919. if (adapter->ahw->hw_ops->disable_tx_intr)
  1920. adapter->ahw->hw_ops->disable_tx_intr(adapter, tx_ring);
  1921. }
  1922. /* When operating in a muti tx mode, driver needs to write 0x0
  1923. * to src register, instead of 0x1 to enable receiving interrupts.
  1924. */
  1925. static inline void
  1926. qlcnic_82xx_enable_sds_intr(struct qlcnic_adapter *adapter,
  1927. struct qlcnic_host_sds_ring *sds_ring)
  1928. {
  1929. if (qlcnic_check_multi_tx(adapter) &&
  1930. !adapter->ahw->diag_test &&
  1931. (adapter->flags & QLCNIC_MSIX_ENABLED))
  1932. writel(0, sds_ring->crb_intr_mask);
  1933. else
  1934. writel(0x1, sds_ring->crb_intr_mask);
  1935. if (!QLCNIC_IS_MSI_FAMILY(adapter))
  1936. writel(0xfbff, adapter->tgt_mask_reg);
  1937. }
  1938. static inline int qlcnic_get_diag_lock(struct qlcnic_adapter *adapter)
  1939. {
  1940. return test_and_set_bit(__QLCNIC_DIAG_MODE, &adapter->state);
  1941. }
  1942. static inline void qlcnic_release_diag_lock(struct qlcnic_adapter *adapter)
  1943. {
  1944. clear_bit(__QLCNIC_DIAG_MODE, &adapter->state);
  1945. }
  1946. static inline int qlcnic_check_diag_status(struct qlcnic_adapter *adapter)
  1947. {
  1948. return test_bit(__QLCNIC_DIAG_MODE, &adapter->state);
  1949. }
  1950. extern const struct ethtool_ops qlcnic_sriov_vf_ethtool_ops;
  1951. extern const struct ethtool_ops qlcnic_ethtool_ops;
  1952. extern const struct ethtool_ops qlcnic_ethtool_failed_ops;
  1953. #define QLCDB(adapter, lvl, _fmt, _args...) do { \
  1954. if (NETIF_MSG_##lvl & adapter->ahw->msg_enable) \
  1955. printk(KERN_INFO "%s: %s: " _fmt, \
  1956. dev_name(&adapter->pdev->dev), \
  1957. __func__, ##_args); \
  1958. } while (0)
  1959. #define PCI_DEVICE_ID_QLOGIC_QLE824X 0x8020
  1960. #define PCI_DEVICE_ID_QLOGIC_QLE834X 0x8030
  1961. #define PCI_DEVICE_ID_QLOGIC_VF_QLE834X 0x8430
  1962. #define PCI_DEVICE_ID_QLOGIC_QLE844X 0x8040
  1963. #define PCI_DEVICE_ID_QLOGIC_VF_QLE844X 0x8440
  1964. static inline bool qlcnic_82xx_check(struct qlcnic_adapter *adapter)
  1965. {
  1966. unsigned short device = adapter->pdev->device;
  1967. return (device == PCI_DEVICE_ID_QLOGIC_QLE824X) ? true : false;
  1968. }
  1969. static inline bool qlcnic_84xx_check(struct qlcnic_adapter *adapter)
  1970. {
  1971. unsigned short device = adapter->pdev->device;
  1972. return ((device == PCI_DEVICE_ID_QLOGIC_QLE844X) ||
  1973. (device == PCI_DEVICE_ID_QLOGIC_VF_QLE844X)) ? true : false;
  1974. }
  1975. static inline bool qlcnic_83xx_check(struct qlcnic_adapter *adapter)
  1976. {
  1977. unsigned short device = adapter->pdev->device;
  1978. bool status;
  1979. status = ((device == PCI_DEVICE_ID_QLOGIC_QLE834X) ||
  1980. (device == PCI_DEVICE_ID_QLOGIC_QLE844X) ||
  1981. (device == PCI_DEVICE_ID_QLOGIC_VF_QLE844X) ||
  1982. (device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X)) ? true : false;
  1983. return status;
  1984. }
  1985. static inline bool qlcnic_sriov_pf_check(struct qlcnic_adapter *adapter)
  1986. {
  1987. return (adapter->ahw->op_mode == QLCNIC_SRIOV_PF_FUNC) ? true : false;
  1988. }
  1989. static inline bool qlcnic_sriov_vf_check(struct qlcnic_adapter *adapter)
  1990. {
  1991. unsigned short device = adapter->pdev->device;
  1992. bool status;
  1993. status = ((device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X) ||
  1994. (device == PCI_DEVICE_ID_QLOGIC_VF_QLE844X)) ? true : false;
  1995. return status;
  1996. }
  1997. static inline bool qlcnic_83xx_pf_check(struct qlcnic_adapter *adapter)
  1998. {
  1999. unsigned short device = adapter->pdev->device;
  2000. return (device == PCI_DEVICE_ID_QLOGIC_QLE834X) ? true : false;
  2001. }
  2002. static inline bool qlcnic_83xx_vf_check(struct qlcnic_adapter *adapter)
  2003. {
  2004. unsigned short device = adapter->pdev->device;
  2005. return (device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X) ? true : false;
  2006. }
  2007. static inline bool qlcnic_sriov_check(struct qlcnic_adapter *adapter)
  2008. {
  2009. bool status;
  2010. status = (qlcnic_sriov_pf_check(adapter) ||
  2011. qlcnic_sriov_vf_check(adapter)) ? true : false;
  2012. return status;
  2013. }
  2014. static inline u32 qlcnic_get_vnic_func_count(struct qlcnic_adapter *adapter)
  2015. {
  2016. if (qlcnic_84xx_check(adapter))
  2017. return QLC_84XX_VNIC_COUNT;
  2018. else
  2019. return QLC_DEFAULT_VNIC_COUNT;
  2020. }
  2021. #ifdef CONFIG_QLCNIC_HWMON
  2022. void qlcnic_register_hwmon_dev(struct qlcnic_adapter *);
  2023. void qlcnic_unregister_hwmon_dev(struct qlcnic_adapter *);
  2024. #else
  2025. static inline void qlcnic_register_hwmon_dev(struct qlcnic_adapter *adapter)
  2026. {
  2027. return;
  2028. }
  2029. static inline void qlcnic_unregister_hwmon_dev(struct qlcnic_adapter *adapter)
  2030. {
  2031. return;
  2032. }
  2033. #endif
  2034. #endif /* __QLCNIC_H_ */