i40e_ptp.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625
  1. /*******************************************************************************
  2. *
  3. * Intel Ethernet Controller XL710 Family Linux Driver
  4. * Copyright(c) 2013 - 2014 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program. If not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. * Contact Information:
  22. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. ******************************************************************************/
  26. #include "i40e.h"
  27. #include <linux/export.h>
  28. #include <linux/ptp_classify.h>
  29. /* The XL710 timesync is very much like Intel's 82599 design when it comes to
  30. * the fundamental clock design. However, the clock operations are much simpler
  31. * in the XL710 because the device supports a full 64 bits of nanoseconds.
  32. * Because the field is so wide, we can forgo the cycle counter and just
  33. * operate with the nanosecond field directly without fear of overflow.
  34. *
  35. * Much like the 82599, the update period is dependent upon the link speed:
  36. * At 40Gb link or no link, the period is 1.6ns.
  37. * At 10Gb link, the period is multiplied by 2. (3.2ns)
  38. * At 1Gb link, the period is multiplied by 20. (32ns)
  39. * 1588 functionality is not supported at 100Mbps.
  40. */
  41. #define I40E_PTP_40GB_INCVAL 0x0199999999ULL
  42. #define I40E_PTP_10GB_INCVAL 0x0333333333ULL
  43. #define I40E_PTP_1GB_INCVAL 0x2000000000ULL
  44. #define I40E_PRTTSYN_CTL1_TSYNTYPE_V1 (0x1 << \
  45. I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT)
  46. #define I40E_PRTTSYN_CTL1_TSYNTYPE_V2 (0x2 << \
  47. I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT)
  48. /**
  49. * i40e_ptp_read - Read the PHC time from the device
  50. * @pf: Board private structure
  51. * @ts: timespec structure to hold the current time value
  52. *
  53. * This function reads the PRTTSYN_TIME registers and stores them in a
  54. * timespec. However, since the registers are 64 bits of nanoseconds, we must
  55. * convert the result to a timespec before we can return.
  56. **/
  57. static void i40e_ptp_read(struct i40e_pf *pf, struct timespec *ts)
  58. {
  59. struct i40e_hw *hw = &pf->hw;
  60. u32 hi, lo;
  61. u64 ns;
  62. /* The timer latches on the lowest register read. */
  63. lo = rd32(hw, I40E_PRTTSYN_TIME_L);
  64. hi = rd32(hw, I40E_PRTTSYN_TIME_H);
  65. ns = (((u64)hi) << 32) | lo;
  66. *ts = ns_to_timespec(ns);
  67. }
  68. /**
  69. * i40e_ptp_write - Write the PHC time to the device
  70. * @pf: Board private structure
  71. * @ts: timespec structure that holds the new time value
  72. *
  73. * This function writes the PRTTSYN_TIME registers with the user value. Since
  74. * we receive a timespec from the stack, we must convert that timespec into
  75. * nanoseconds before programming the registers.
  76. **/
  77. static void i40e_ptp_write(struct i40e_pf *pf, const struct timespec *ts)
  78. {
  79. struct i40e_hw *hw = &pf->hw;
  80. u64 ns = timespec_to_ns(ts);
  81. /* The timer will not update until the high register is written, so
  82. * write the low register first.
  83. */
  84. wr32(hw, I40E_PRTTSYN_TIME_L, ns & 0xFFFFFFFF);
  85. wr32(hw, I40E_PRTTSYN_TIME_H, ns >> 32);
  86. }
  87. /**
  88. * i40e_ptp_convert_to_hwtstamp - Convert device clock to system time
  89. * @hwtstamps: Timestamp structure to update
  90. * @timestamp: Timestamp from the hardware
  91. *
  92. * We need to convert the NIC clock value into a hwtstamp which can be used by
  93. * the upper level timestamping functions. Since the timestamp is simply a 64-
  94. * bit nanosecond value, we can call ns_to_ktime directly to handle this.
  95. **/
  96. static void i40e_ptp_convert_to_hwtstamp(struct skb_shared_hwtstamps *hwtstamps,
  97. u64 timestamp)
  98. {
  99. memset(hwtstamps, 0, sizeof(*hwtstamps));
  100. hwtstamps->hwtstamp = ns_to_ktime(timestamp);
  101. }
  102. /**
  103. * i40e_ptp_adjfreq - Adjust the PHC frequency
  104. * @ptp: The PTP clock structure
  105. * @ppb: Parts per billion adjustment from the base
  106. *
  107. * Adjust the frequency of the PHC by the indicated parts per billion from the
  108. * base frequency.
  109. **/
  110. static int i40e_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  111. {
  112. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  113. struct i40e_hw *hw = &pf->hw;
  114. u64 adj, freq, diff;
  115. int neg_adj = 0;
  116. if (ppb < 0) {
  117. neg_adj = 1;
  118. ppb = -ppb;
  119. }
  120. smp_mb(); /* Force any pending update before accessing. */
  121. adj = ACCESS_ONCE(pf->ptp_base_adj);
  122. freq = adj;
  123. freq *= ppb;
  124. diff = div_u64(freq, 1000000000ULL);
  125. if (neg_adj)
  126. adj -= diff;
  127. else
  128. adj += diff;
  129. wr32(hw, I40E_PRTTSYN_INC_L, adj & 0xFFFFFFFF);
  130. wr32(hw, I40E_PRTTSYN_INC_H, adj >> 32);
  131. return 0;
  132. }
  133. /**
  134. * i40e_ptp_adjtime - Adjust the PHC time
  135. * @ptp: The PTP clock structure
  136. * @delta: Offset in nanoseconds to adjust the PHC time by
  137. *
  138. * Adjust the frequency of the PHC by the indicated parts per billion from the
  139. * base frequency.
  140. **/
  141. static int i40e_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  142. {
  143. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  144. struct timespec now, then = ns_to_timespec(delta);
  145. unsigned long flags;
  146. spin_lock_irqsave(&pf->tmreg_lock, flags);
  147. i40e_ptp_read(pf, &now);
  148. now = timespec_add(now, then);
  149. i40e_ptp_write(pf, (const struct timespec *)&now);
  150. spin_unlock_irqrestore(&pf->tmreg_lock, flags);
  151. return 0;
  152. }
  153. /**
  154. * i40e_ptp_gettime - Get the time of the PHC
  155. * @ptp: The PTP clock structure
  156. * @ts: timespec structure to hold the current time value
  157. *
  158. * Read the device clock and return the correct value on ns, after converting it
  159. * into a timespec struct.
  160. **/
  161. static int i40e_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
  162. {
  163. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  164. unsigned long flags;
  165. spin_lock_irqsave(&pf->tmreg_lock, flags);
  166. i40e_ptp_read(pf, ts);
  167. spin_unlock_irqrestore(&pf->tmreg_lock, flags);
  168. return 0;
  169. }
  170. /**
  171. * i40e_ptp_settime - Set the time of the PHC
  172. * @ptp: The PTP clock structure
  173. * @ts: timespec structure that holds the new time value
  174. *
  175. * Set the device clock to the user input value. The conversion from timespec
  176. * to ns happens in the write function.
  177. **/
  178. static int i40e_ptp_settime(struct ptp_clock_info *ptp,
  179. const struct timespec *ts)
  180. {
  181. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  182. unsigned long flags;
  183. spin_lock_irqsave(&pf->tmreg_lock, flags);
  184. i40e_ptp_write(pf, ts);
  185. spin_unlock_irqrestore(&pf->tmreg_lock, flags);
  186. return 0;
  187. }
  188. /**
  189. * i40e_ptp_enable - Enable/disable ancillary features of the PHC subsystem
  190. * @ptp: The PTP clock structure
  191. * @rq: The requested feature to change
  192. * @on: Enable/disable flag
  193. *
  194. * The XL710 does not support any of the ancillary features of the PHC
  195. * subsystem, so this function may just return.
  196. **/
  197. static int i40e_ptp_enable(struct ptp_clock_info *ptp,
  198. struct ptp_clock_request *rq, int on)
  199. {
  200. return -EOPNOTSUPP;
  201. }
  202. /**
  203. * i40e_ptp_rx_hang - Detect error case when Rx timestamp registers are hung
  204. * @vsi: The VSI with the rings relevant to 1588
  205. *
  206. * This watchdog task is scheduled to detect error case where hardware has
  207. * dropped an Rx packet that was timestamped when the ring is full. The
  208. * particular error is rare but leaves the device in a state unable to timestamp
  209. * any future packets.
  210. **/
  211. void i40e_ptp_rx_hang(struct i40e_vsi *vsi)
  212. {
  213. struct i40e_pf *pf = vsi->back;
  214. struct i40e_hw *hw = &pf->hw;
  215. struct i40e_ring *rx_ring;
  216. unsigned long rx_event;
  217. u32 prttsyn_stat;
  218. int n;
  219. if (pf->flags & I40E_FLAG_PTP)
  220. return;
  221. prttsyn_stat = rd32(hw, I40E_PRTTSYN_STAT_1);
  222. /* Unless all four receive timestamp registers are latched, we are not
  223. * concerned about a possible PTP Rx hang, so just update the timeout
  224. * counter and exit.
  225. */
  226. if (!(prttsyn_stat & ((I40E_PRTTSYN_STAT_1_RXT0_MASK <<
  227. I40E_PRTTSYN_STAT_1_RXT0_SHIFT) |
  228. (I40E_PRTTSYN_STAT_1_RXT1_MASK <<
  229. I40E_PRTTSYN_STAT_1_RXT1_SHIFT) |
  230. (I40E_PRTTSYN_STAT_1_RXT2_MASK <<
  231. I40E_PRTTSYN_STAT_1_RXT2_SHIFT) |
  232. (I40E_PRTTSYN_STAT_1_RXT3_MASK <<
  233. I40E_PRTTSYN_STAT_1_RXT3_SHIFT)))) {
  234. pf->last_rx_ptp_check = jiffies;
  235. return;
  236. }
  237. /* Determine the most recent watchdog or rx_timestamp event. */
  238. rx_event = pf->last_rx_ptp_check;
  239. for (n = 0; n < vsi->num_queue_pairs; n++) {
  240. rx_ring = vsi->rx_rings[n];
  241. if (time_after(rx_ring->last_rx_timestamp, rx_event))
  242. rx_event = rx_ring->last_rx_timestamp;
  243. }
  244. /* Only need to read the high RXSTMP register to clear the lock */
  245. if (time_is_before_jiffies(rx_event + 5 * HZ)) {
  246. rd32(hw, I40E_PRTTSYN_RXTIME_H(0));
  247. rd32(hw, I40E_PRTTSYN_RXTIME_H(1));
  248. rd32(hw, I40E_PRTTSYN_RXTIME_H(2));
  249. rd32(hw, I40E_PRTTSYN_RXTIME_H(3));
  250. pf->last_rx_ptp_check = jiffies;
  251. pf->rx_hwtstamp_cleared++;
  252. dev_warn(&vsi->back->pdev->dev,
  253. "%s: clearing Rx timestamp hang\n",
  254. __func__);
  255. }
  256. }
  257. /**
  258. * i40e_ptp_tx_hwtstamp - Utility function which returns the Tx timestamp
  259. * @pf: Board private structure
  260. *
  261. * Read the value of the Tx timestamp from the registers, convert it into a
  262. * value consumable by the stack, and store that result into the shhwtstamps
  263. * struct before returning it up the stack.
  264. **/
  265. void i40e_ptp_tx_hwtstamp(struct i40e_pf *pf)
  266. {
  267. struct skb_shared_hwtstamps shhwtstamps;
  268. struct i40e_hw *hw = &pf->hw;
  269. u32 hi, lo;
  270. u64 ns;
  271. lo = rd32(hw, I40E_PRTTSYN_TXTIME_L);
  272. hi = rd32(hw, I40E_PRTTSYN_TXTIME_H);
  273. ns = (((u64)hi) << 32) | lo;
  274. i40e_ptp_convert_to_hwtstamp(&shhwtstamps, ns);
  275. skb_tstamp_tx(pf->ptp_tx_skb, &shhwtstamps);
  276. dev_kfree_skb_any(pf->ptp_tx_skb);
  277. pf->ptp_tx_skb = NULL;
  278. }
  279. /**
  280. * i40e_ptp_rx_hwtstamp - Utility function which checks for an Rx timestamp
  281. * @pf: Board private structure
  282. * @skb: Particular skb to send timestamp with
  283. * @index: Index into the receive timestamp registers for the timestamp
  284. *
  285. * The XL710 receives a notification in the receive descriptor with an offset
  286. * into the set of RXTIME registers where the timestamp is for that skb. This
  287. * function goes and fetches the receive timestamp from that offset, if a valid
  288. * one exists. The RXTIME registers are in ns, so we must convert the result
  289. * first.
  290. **/
  291. void i40e_ptp_rx_hwtstamp(struct i40e_pf *pf, struct sk_buff *skb, u8 index)
  292. {
  293. u32 prttsyn_stat, hi, lo;
  294. struct i40e_hw *hw;
  295. u64 ns;
  296. /* Since we cannot turn off the Rx timestamp logic if the device is
  297. * doing Tx timestamping, check if Rx timestamping is configured.
  298. */
  299. if (!pf->ptp_rx)
  300. return;
  301. hw = &pf->hw;
  302. prttsyn_stat = rd32(hw, I40E_PRTTSYN_STAT_1);
  303. if (!(prttsyn_stat & (1 << index)))
  304. return;
  305. lo = rd32(hw, I40E_PRTTSYN_RXTIME_L(index));
  306. hi = rd32(hw, I40E_PRTTSYN_RXTIME_H(index));
  307. ns = (((u64)hi) << 32) | lo;
  308. i40e_ptp_convert_to_hwtstamp(skb_hwtstamps(skb), ns);
  309. }
  310. /**
  311. * i40e_ptp_set_increment - Utility function to update clock increment rate
  312. * @pf: Board private structure
  313. *
  314. * During a link change, the DMA frequency that drives the 1588 logic will
  315. * change. In order to keep the PRTTSYN_TIME registers in units of nanoseconds,
  316. * we must update the increment value per clock tick.
  317. **/
  318. void i40e_ptp_set_increment(struct i40e_pf *pf)
  319. {
  320. struct i40e_link_status *hw_link_info;
  321. struct i40e_hw *hw = &pf->hw;
  322. u64 incval;
  323. hw_link_info = &hw->phy.link_info;
  324. i40e_aq_get_link_info(&pf->hw, true, NULL, NULL);
  325. switch (hw_link_info->link_speed) {
  326. case I40E_LINK_SPEED_10GB:
  327. incval = I40E_PTP_10GB_INCVAL;
  328. break;
  329. case I40E_LINK_SPEED_1GB:
  330. incval = I40E_PTP_1GB_INCVAL;
  331. break;
  332. case I40E_LINK_SPEED_100MB:
  333. dev_warn(&pf->pdev->dev,
  334. "%s: 1588 functionality is not supported at 100 Mbps. Stopping the PHC.\n",
  335. __func__);
  336. incval = 0;
  337. break;
  338. case I40E_LINK_SPEED_40GB:
  339. default:
  340. incval = I40E_PTP_40GB_INCVAL;
  341. break;
  342. }
  343. /* Write the new increment value into the increment register. The
  344. * hardware will not update the clock until both registers have been
  345. * written.
  346. */
  347. wr32(hw, I40E_PRTTSYN_INC_L, incval & 0xFFFFFFFF);
  348. wr32(hw, I40E_PRTTSYN_INC_H, incval >> 32);
  349. /* Update the base adjustement value. */
  350. ACCESS_ONCE(pf->ptp_base_adj) = incval;
  351. smp_mb(); /* Force the above update. */
  352. }
  353. /**
  354. * i40e_ptp_get_ts_config - ioctl interface to read the HW timestamping
  355. * @pf: Board private structure
  356. * @ifreq: ioctl data
  357. *
  358. * Obtain the current hardware timestamping settigs as requested. To do this,
  359. * keep a shadow copy of the timestamp settings rather than attempting to
  360. * deconstruct it from the registers.
  361. **/
  362. int i40e_ptp_get_ts_config(struct i40e_pf *pf, struct ifreq *ifr)
  363. {
  364. struct hwtstamp_config *config = &pf->tstamp_config;
  365. return copy_to_user(ifr->ifr_data, config, sizeof(*config)) ?
  366. -EFAULT : 0;
  367. }
  368. /**
  369. * i40e_ptp_set_ts_config - ioctl interface to control the HW timestamping
  370. * @pf: Board private structure
  371. * @ifreq: ioctl data
  372. *
  373. * Respond to the user filter requests and make the appropriate hardware
  374. * changes here. The XL710 cannot support splitting of the Tx/Rx timestamping
  375. * logic, so keep track in software of whether to indicate these timestamps
  376. * or not.
  377. *
  378. * It is permissible to "upgrade" the user request to a broader filter, as long
  379. * as the user receives the timestamps they care about and the user is notified
  380. * the filter has been broadened.
  381. **/
  382. int i40e_ptp_set_ts_config(struct i40e_pf *pf, struct ifreq *ifr)
  383. {
  384. struct i40e_hw *hw = &pf->hw;
  385. struct hwtstamp_config *config = &pf->tstamp_config;
  386. u32 pf_id, tsyntype, regval;
  387. if (copy_from_user(config, ifr->ifr_data, sizeof(*config)))
  388. return -EFAULT;
  389. /* Reserved for future extensions. */
  390. if (config->flags)
  391. return -EINVAL;
  392. /* Confirm that 1588 is supported on this PF. */
  393. pf_id = (rd32(hw, I40E_PRTTSYN_CTL0) & I40E_PRTTSYN_CTL0_PF_ID_MASK) >>
  394. I40E_PRTTSYN_CTL0_PF_ID_SHIFT;
  395. if (hw->pf_id != pf_id)
  396. return -EINVAL;
  397. switch (config->tx_type) {
  398. case HWTSTAMP_TX_OFF:
  399. pf->ptp_tx = false;
  400. break;
  401. case HWTSTAMP_TX_ON:
  402. pf->ptp_tx = true;
  403. break;
  404. default:
  405. return -ERANGE;
  406. }
  407. switch (config->rx_filter) {
  408. case HWTSTAMP_FILTER_NONE:
  409. pf->ptp_rx = false;
  410. tsyntype = 0;
  411. break;
  412. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  413. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  414. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  415. pf->ptp_rx = true;
  416. tsyntype = I40E_PRTTSYN_CTL1_V1MESSTYPE0_MASK |
  417. I40E_PRTTSYN_CTL1_TSYNTYPE_V1 |
  418. I40E_PRTTSYN_CTL1_UDP_ENA_MASK;
  419. config->rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
  420. break;
  421. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  422. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  423. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  424. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  425. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  426. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  427. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  428. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  429. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  430. pf->ptp_rx = true;
  431. tsyntype = I40E_PRTTSYN_CTL1_V2MESSTYPE0_MASK |
  432. I40E_PRTTSYN_CTL1_TSYNTYPE_V2 |
  433. I40E_PRTTSYN_CTL1_UDP_ENA_MASK;
  434. config->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
  435. break;
  436. case HWTSTAMP_FILTER_ALL:
  437. default:
  438. return -ERANGE;
  439. }
  440. /* Clear out all 1588-related registers to clear and unlatch them. */
  441. rd32(hw, I40E_PRTTSYN_STAT_0);
  442. rd32(hw, I40E_PRTTSYN_TXTIME_H);
  443. rd32(hw, I40E_PRTTSYN_RXTIME_H(0));
  444. rd32(hw, I40E_PRTTSYN_RXTIME_H(1));
  445. rd32(hw, I40E_PRTTSYN_RXTIME_H(2));
  446. rd32(hw, I40E_PRTTSYN_RXTIME_H(3));
  447. /* Enable/disable the Tx timestamp interrupt based on user input. */
  448. regval = rd32(hw, I40E_PRTTSYN_CTL0);
  449. if (pf->ptp_tx)
  450. regval |= I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_MASK;
  451. else
  452. regval &= ~I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_MASK;
  453. wr32(hw, I40E_PRTTSYN_CTL0, regval);
  454. regval = rd32(hw, I40E_PFINT_ICR0_ENA);
  455. if (pf->ptp_tx)
  456. regval |= I40E_PFINT_ICR0_ENA_TIMESYNC_MASK;
  457. else
  458. regval &= ~I40E_PFINT_ICR0_ENA_TIMESYNC_MASK;
  459. wr32(hw, I40E_PFINT_ICR0_ENA, regval);
  460. /* There is no simple on/off switch for Rx. To "disable" Rx support,
  461. * ignore any received timestamps, rather than turn off the clock.
  462. */
  463. if (pf->ptp_rx) {
  464. regval = rd32(hw, I40E_PRTTSYN_CTL1);
  465. /* clear everything but the enable bit */
  466. regval &= I40E_PRTTSYN_CTL1_TSYNENA_MASK;
  467. /* now enable bits for desired Rx timestamps */
  468. regval |= tsyntype;
  469. wr32(hw, I40E_PRTTSYN_CTL1, regval);
  470. }
  471. return copy_to_user(ifr->ifr_data, config, sizeof(*config)) ?
  472. -EFAULT : 0;
  473. }
  474. /**
  475. * i40e_ptp_init - Initialize the 1588 support and register the PHC
  476. * @pf: Board private structure
  477. *
  478. * This function registers the device clock as a PHC. If it is successful, it
  479. * starts the clock in the hardware.
  480. **/
  481. void i40e_ptp_init(struct i40e_pf *pf)
  482. {
  483. struct i40e_hw *hw = &pf->hw;
  484. struct net_device *netdev = pf->vsi[pf->lan_vsi]->netdev;
  485. strncpy(pf->ptp_caps.name, "i40e", sizeof(pf->ptp_caps.name));
  486. pf->ptp_caps.owner = THIS_MODULE;
  487. pf->ptp_caps.max_adj = 999999999;
  488. pf->ptp_caps.n_ext_ts = 0;
  489. pf->ptp_caps.pps = 0;
  490. pf->ptp_caps.adjfreq = i40e_ptp_adjfreq;
  491. pf->ptp_caps.adjtime = i40e_ptp_adjtime;
  492. pf->ptp_caps.gettime = i40e_ptp_gettime;
  493. pf->ptp_caps.settime = i40e_ptp_settime;
  494. pf->ptp_caps.enable = i40e_ptp_enable;
  495. /* Attempt to register the clock before enabling the hardware. */
  496. pf->ptp_clock = ptp_clock_register(&pf->ptp_caps, &pf->pdev->dev);
  497. if (IS_ERR(pf->ptp_clock)) {
  498. pf->ptp_clock = NULL;
  499. dev_err(&pf->pdev->dev, "%s: ptp_clock_register failed\n",
  500. __func__);
  501. } else {
  502. struct timespec ts;
  503. u32 regval;
  504. spin_lock_init(&pf->tmreg_lock);
  505. dev_info(&pf->pdev->dev, "%s: added PHC on %s\n", __func__,
  506. netdev->name);
  507. pf->flags |= I40E_FLAG_PTP;
  508. /* Ensure the clocks are running. */
  509. regval = rd32(hw, I40E_PRTTSYN_CTL0);
  510. regval |= I40E_PRTTSYN_CTL0_TSYNENA_MASK;
  511. wr32(hw, I40E_PRTTSYN_CTL0, regval);
  512. regval = rd32(hw, I40E_PRTTSYN_CTL1);
  513. regval |= I40E_PRTTSYN_CTL1_TSYNENA_MASK;
  514. wr32(hw, I40E_PRTTSYN_CTL1, regval);
  515. /* Set the increment value per clock tick. */
  516. i40e_ptp_set_increment(pf);
  517. /* reset the tstamp_config */
  518. memset(&pf->tstamp_config, 0, sizeof(pf->tstamp_config));
  519. /* Set the clock value. */
  520. ts = ktime_to_timespec(ktime_get_real());
  521. i40e_ptp_settime(&pf->ptp_caps, &ts);
  522. }
  523. }
  524. /**
  525. * i40e_ptp_stop - Disable the driver/hardware support and unregister the PHC
  526. * @pf: Board private structure
  527. *
  528. * This function handles the cleanup work required from the initialization by
  529. * clearing out the important information and unregistering the PHC.
  530. **/
  531. void i40e_ptp_stop(struct i40e_pf *pf)
  532. {
  533. pf->flags &= ~I40E_FLAG_PTP;
  534. pf->ptp_tx = false;
  535. pf->ptp_rx = false;
  536. if (pf->ptp_tx_skb) {
  537. dev_kfree_skb_any(pf->ptp_tx_skb);
  538. pf->ptp_tx_skb = NULL;
  539. }
  540. if (pf->ptp_clock) {
  541. ptp_clock_unregister(pf->ptp_clock);
  542. pf->ptp_clock = NULL;
  543. dev_info(&pf->pdev->dev, "%s: removed PHC on %s\n", __func__,
  544. pf->vsi[pf->lan_vsi]->netdev->name);
  545. }
  546. }