ftgmac100.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346
  1. /*
  2. * Faraday FTGMAC100 Gigabit Ethernet
  3. *
  4. * (C) Copyright 2009-2011 Faraday Technology
  5. * Po-Yu Chuang <ratbert@faraday-tech.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. */
  21. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  22. #include <linux/dma-mapping.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/ethtool.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/io.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/phy.h>
  30. #include <linux/platform_device.h>
  31. #include <net/ip.h>
  32. #include "ftgmac100.h"
  33. #define DRV_NAME "ftgmac100"
  34. #define DRV_VERSION "0.7"
  35. #define RX_QUEUE_ENTRIES 256 /* must be power of 2 */
  36. #define TX_QUEUE_ENTRIES 512 /* must be power of 2 */
  37. #define MAX_PKT_SIZE 1518
  38. #define RX_BUF_SIZE PAGE_SIZE /* must be smaller than 0x3fff */
  39. /******************************************************************************
  40. * private data
  41. *****************************************************************************/
  42. struct ftgmac100_descs {
  43. struct ftgmac100_rxdes rxdes[RX_QUEUE_ENTRIES];
  44. struct ftgmac100_txdes txdes[TX_QUEUE_ENTRIES];
  45. };
  46. struct ftgmac100 {
  47. struct resource *res;
  48. void __iomem *base;
  49. int irq;
  50. struct ftgmac100_descs *descs;
  51. dma_addr_t descs_dma_addr;
  52. unsigned int rx_pointer;
  53. unsigned int tx_clean_pointer;
  54. unsigned int tx_pointer;
  55. unsigned int tx_pending;
  56. spinlock_t tx_lock;
  57. struct net_device *netdev;
  58. struct device *dev;
  59. struct napi_struct napi;
  60. struct mii_bus *mii_bus;
  61. int phy_irq[PHY_MAX_ADDR];
  62. struct phy_device *phydev;
  63. int old_speed;
  64. };
  65. static int ftgmac100_alloc_rx_page(struct ftgmac100 *priv,
  66. struct ftgmac100_rxdes *rxdes, gfp_t gfp);
  67. /******************************************************************************
  68. * internal functions (hardware register access)
  69. *****************************************************************************/
  70. #define INT_MASK_ALL_ENABLED (FTGMAC100_INT_RPKT_LOST | \
  71. FTGMAC100_INT_XPKT_ETH | \
  72. FTGMAC100_INT_XPKT_LOST | \
  73. FTGMAC100_INT_AHB_ERR | \
  74. FTGMAC100_INT_PHYSTS_CHG | \
  75. FTGMAC100_INT_RPKT_BUF | \
  76. FTGMAC100_INT_NO_RXBUF)
  77. static void ftgmac100_set_rx_ring_base(struct ftgmac100 *priv, dma_addr_t addr)
  78. {
  79. iowrite32(addr, priv->base + FTGMAC100_OFFSET_RXR_BADR);
  80. }
  81. static void ftgmac100_set_rx_buffer_size(struct ftgmac100 *priv,
  82. unsigned int size)
  83. {
  84. size = FTGMAC100_RBSR_SIZE(size);
  85. iowrite32(size, priv->base + FTGMAC100_OFFSET_RBSR);
  86. }
  87. static void ftgmac100_set_normal_prio_tx_ring_base(struct ftgmac100 *priv,
  88. dma_addr_t addr)
  89. {
  90. iowrite32(addr, priv->base + FTGMAC100_OFFSET_NPTXR_BADR);
  91. }
  92. static void ftgmac100_txdma_normal_prio_start_polling(struct ftgmac100 *priv)
  93. {
  94. iowrite32(1, priv->base + FTGMAC100_OFFSET_NPTXPD);
  95. }
  96. static int ftgmac100_reset_hw(struct ftgmac100 *priv)
  97. {
  98. struct net_device *netdev = priv->netdev;
  99. int i;
  100. /* NOTE: reset clears all registers */
  101. iowrite32(FTGMAC100_MACCR_SW_RST, priv->base + FTGMAC100_OFFSET_MACCR);
  102. for (i = 0; i < 5; i++) {
  103. unsigned int maccr;
  104. maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
  105. if (!(maccr & FTGMAC100_MACCR_SW_RST))
  106. return 0;
  107. udelay(1000);
  108. }
  109. netdev_err(netdev, "software reset failed\n");
  110. return -EIO;
  111. }
  112. static void ftgmac100_set_mac(struct ftgmac100 *priv, const unsigned char *mac)
  113. {
  114. unsigned int maddr = mac[0] << 8 | mac[1];
  115. unsigned int laddr = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
  116. iowrite32(maddr, priv->base + FTGMAC100_OFFSET_MAC_MADR);
  117. iowrite32(laddr, priv->base + FTGMAC100_OFFSET_MAC_LADR);
  118. }
  119. static void ftgmac100_init_hw(struct ftgmac100 *priv)
  120. {
  121. /* setup ring buffer base registers */
  122. ftgmac100_set_rx_ring_base(priv,
  123. priv->descs_dma_addr +
  124. offsetof(struct ftgmac100_descs, rxdes));
  125. ftgmac100_set_normal_prio_tx_ring_base(priv,
  126. priv->descs_dma_addr +
  127. offsetof(struct ftgmac100_descs, txdes));
  128. ftgmac100_set_rx_buffer_size(priv, RX_BUF_SIZE);
  129. iowrite32(FTGMAC100_APTC_RXPOLL_CNT(1), priv->base + FTGMAC100_OFFSET_APTC);
  130. ftgmac100_set_mac(priv, priv->netdev->dev_addr);
  131. }
  132. #define MACCR_ENABLE_ALL (FTGMAC100_MACCR_TXDMA_EN | \
  133. FTGMAC100_MACCR_RXDMA_EN | \
  134. FTGMAC100_MACCR_TXMAC_EN | \
  135. FTGMAC100_MACCR_RXMAC_EN | \
  136. FTGMAC100_MACCR_FULLDUP | \
  137. FTGMAC100_MACCR_CRC_APD | \
  138. FTGMAC100_MACCR_RX_RUNT | \
  139. FTGMAC100_MACCR_RX_BROADPKT)
  140. static void ftgmac100_start_hw(struct ftgmac100 *priv, int speed)
  141. {
  142. int maccr = MACCR_ENABLE_ALL;
  143. switch (speed) {
  144. default:
  145. case 10:
  146. break;
  147. case 100:
  148. maccr |= FTGMAC100_MACCR_FAST_MODE;
  149. break;
  150. case 1000:
  151. maccr |= FTGMAC100_MACCR_GIGA_MODE;
  152. break;
  153. }
  154. iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
  155. }
  156. static void ftgmac100_stop_hw(struct ftgmac100 *priv)
  157. {
  158. iowrite32(0, priv->base + FTGMAC100_OFFSET_MACCR);
  159. }
  160. /******************************************************************************
  161. * internal functions (receive descriptor)
  162. *****************************************************************************/
  163. static bool ftgmac100_rxdes_first_segment(struct ftgmac100_rxdes *rxdes)
  164. {
  165. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_FRS);
  166. }
  167. static bool ftgmac100_rxdes_last_segment(struct ftgmac100_rxdes *rxdes)
  168. {
  169. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_LRS);
  170. }
  171. static bool ftgmac100_rxdes_packet_ready(struct ftgmac100_rxdes *rxdes)
  172. {
  173. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RXPKT_RDY);
  174. }
  175. static void ftgmac100_rxdes_set_dma_own(struct ftgmac100_rxdes *rxdes)
  176. {
  177. /* clear status bits */
  178. rxdes->rxdes0 &= cpu_to_le32(FTGMAC100_RXDES0_EDORR);
  179. }
  180. static bool ftgmac100_rxdes_rx_error(struct ftgmac100_rxdes *rxdes)
  181. {
  182. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RX_ERR);
  183. }
  184. static bool ftgmac100_rxdes_crc_error(struct ftgmac100_rxdes *rxdes)
  185. {
  186. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_CRC_ERR);
  187. }
  188. static bool ftgmac100_rxdes_frame_too_long(struct ftgmac100_rxdes *rxdes)
  189. {
  190. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_FTL);
  191. }
  192. static bool ftgmac100_rxdes_runt(struct ftgmac100_rxdes *rxdes)
  193. {
  194. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RUNT);
  195. }
  196. static bool ftgmac100_rxdes_odd_nibble(struct ftgmac100_rxdes *rxdes)
  197. {
  198. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RX_ODD_NB);
  199. }
  200. static unsigned int ftgmac100_rxdes_data_length(struct ftgmac100_rxdes *rxdes)
  201. {
  202. return le32_to_cpu(rxdes->rxdes0) & FTGMAC100_RXDES0_VDBC;
  203. }
  204. static bool ftgmac100_rxdes_multicast(struct ftgmac100_rxdes *rxdes)
  205. {
  206. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_MULTICAST);
  207. }
  208. static void ftgmac100_rxdes_set_end_of_ring(struct ftgmac100_rxdes *rxdes)
  209. {
  210. rxdes->rxdes0 |= cpu_to_le32(FTGMAC100_RXDES0_EDORR);
  211. }
  212. static void ftgmac100_rxdes_set_dma_addr(struct ftgmac100_rxdes *rxdes,
  213. dma_addr_t addr)
  214. {
  215. rxdes->rxdes3 = cpu_to_le32(addr);
  216. }
  217. static dma_addr_t ftgmac100_rxdes_get_dma_addr(struct ftgmac100_rxdes *rxdes)
  218. {
  219. return le32_to_cpu(rxdes->rxdes3);
  220. }
  221. static bool ftgmac100_rxdes_is_tcp(struct ftgmac100_rxdes *rxdes)
  222. {
  223. return (rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_PROT_MASK)) ==
  224. cpu_to_le32(FTGMAC100_RXDES1_PROT_TCPIP);
  225. }
  226. static bool ftgmac100_rxdes_is_udp(struct ftgmac100_rxdes *rxdes)
  227. {
  228. return (rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_PROT_MASK)) ==
  229. cpu_to_le32(FTGMAC100_RXDES1_PROT_UDPIP);
  230. }
  231. static bool ftgmac100_rxdes_tcpcs_err(struct ftgmac100_rxdes *rxdes)
  232. {
  233. return rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_TCP_CHKSUM_ERR);
  234. }
  235. static bool ftgmac100_rxdes_udpcs_err(struct ftgmac100_rxdes *rxdes)
  236. {
  237. return rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_UDP_CHKSUM_ERR);
  238. }
  239. static bool ftgmac100_rxdes_ipcs_err(struct ftgmac100_rxdes *rxdes)
  240. {
  241. return rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_IP_CHKSUM_ERR);
  242. }
  243. /*
  244. * rxdes2 is not used by hardware. We use it to keep track of page.
  245. * Since hardware does not touch it, we can skip cpu_to_le32()/le32_to_cpu().
  246. */
  247. static void ftgmac100_rxdes_set_page(struct ftgmac100_rxdes *rxdes, struct page *page)
  248. {
  249. rxdes->rxdes2 = (unsigned int)page;
  250. }
  251. static struct page *ftgmac100_rxdes_get_page(struct ftgmac100_rxdes *rxdes)
  252. {
  253. return (struct page *)rxdes->rxdes2;
  254. }
  255. /******************************************************************************
  256. * internal functions (receive)
  257. *****************************************************************************/
  258. static int ftgmac100_next_rx_pointer(int pointer)
  259. {
  260. return (pointer + 1) & (RX_QUEUE_ENTRIES - 1);
  261. }
  262. static void ftgmac100_rx_pointer_advance(struct ftgmac100 *priv)
  263. {
  264. priv->rx_pointer = ftgmac100_next_rx_pointer(priv->rx_pointer);
  265. }
  266. static struct ftgmac100_rxdes *ftgmac100_current_rxdes(struct ftgmac100 *priv)
  267. {
  268. return &priv->descs->rxdes[priv->rx_pointer];
  269. }
  270. static struct ftgmac100_rxdes *
  271. ftgmac100_rx_locate_first_segment(struct ftgmac100 *priv)
  272. {
  273. struct ftgmac100_rxdes *rxdes = ftgmac100_current_rxdes(priv);
  274. while (ftgmac100_rxdes_packet_ready(rxdes)) {
  275. if (ftgmac100_rxdes_first_segment(rxdes))
  276. return rxdes;
  277. ftgmac100_rxdes_set_dma_own(rxdes);
  278. ftgmac100_rx_pointer_advance(priv);
  279. rxdes = ftgmac100_current_rxdes(priv);
  280. }
  281. return NULL;
  282. }
  283. static bool ftgmac100_rx_packet_error(struct ftgmac100 *priv,
  284. struct ftgmac100_rxdes *rxdes)
  285. {
  286. struct net_device *netdev = priv->netdev;
  287. bool error = false;
  288. if (unlikely(ftgmac100_rxdes_rx_error(rxdes))) {
  289. if (net_ratelimit())
  290. netdev_info(netdev, "rx err\n");
  291. netdev->stats.rx_errors++;
  292. error = true;
  293. }
  294. if (unlikely(ftgmac100_rxdes_crc_error(rxdes))) {
  295. if (net_ratelimit())
  296. netdev_info(netdev, "rx crc err\n");
  297. netdev->stats.rx_crc_errors++;
  298. error = true;
  299. } else if (unlikely(ftgmac100_rxdes_ipcs_err(rxdes))) {
  300. if (net_ratelimit())
  301. netdev_info(netdev, "rx IP checksum err\n");
  302. error = true;
  303. }
  304. if (unlikely(ftgmac100_rxdes_frame_too_long(rxdes))) {
  305. if (net_ratelimit())
  306. netdev_info(netdev, "rx frame too long\n");
  307. netdev->stats.rx_length_errors++;
  308. error = true;
  309. } else if (unlikely(ftgmac100_rxdes_runt(rxdes))) {
  310. if (net_ratelimit())
  311. netdev_info(netdev, "rx runt\n");
  312. netdev->stats.rx_length_errors++;
  313. error = true;
  314. } else if (unlikely(ftgmac100_rxdes_odd_nibble(rxdes))) {
  315. if (net_ratelimit())
  316. netdev_info(netdev, "rx odd nibble\n");
  317. netdev->stats.rx_length_errors++;
  318. error = true;
  319. }
  320. return error;
  321. }
  322. static void ftgmac100_rx_drop_packet(struct ftgmac100 *priv)
  323. {
  324. struct net_device *netdev = priv->netdev;
  325. struct ftgmac100_rxdes *rxdes = ftgmac100_current_rxdes(priv);
  326. bool done = false;
  327. if (net_ratelimit())
  328. netdev_dbg(netdev, "drop packet %p\n", rxdes);
  329. do {
  330. if (ftgmac100_rxdes_last_segment(rxdes))
  331. done = true;
  332. ftgmac100_rxdes_set_dma_own(rxdes);
  333. ftgmac100_rx_pointer_advance(priv);
  334. rxdes = ftgmac100_current_rxdes(priv);
  335. } while (!done && ftgmac100_rxdes_packet_ready(rxdes));
  336. netdev->stats.rx_dropped++;
  337. }
  338. static bool ftgmac100_rx_packet(struct ftgmac100 *priv, int *processed)
  339. {
  340. struct net_device *netdev = priv->netdev;
  341. struct ftgmac100_rxdes *rxdes;
  342. struct sk_buff *skb;
  343. bool done = false;
  344. rxdes = ftgmac100_rx_locate_first_segment(priv);
  345. if (!rxdes)
  346. return false;
  347. if (unlikely(ftgmac100_rx_packet_error(priv, rxdes))) {
  348. ftgmac100_rx_drop_packet(priv);
  349. return true;
  350. }
  351. /* start processing */
  352. skb = netdev_alloc_skb_ip_align(netdev, 128);
  353. if (unlikely(!skb)) {
  354. if (net_ratelimit())
  355. netdev_err(netdev, "rx skb alloc failed\n");
  356. ftgmac100_rx_drop_packet(priv);
  357. return true;
  358. }
  359. if (unlikely(ftgmac100_rxdes_multicast(rxdes)))
  360. netdev->stats.multicast++;
  361. /*
  362. * It seems that HW does checksum incorrectly with fragmented packets,
  363. * so we are conservative here - if HW checksum error, let software do
  364. * the checksum again.
  365. */
  366. if ((ftgmac100_rxdes_is_tcp(rxdes) && !ftgmac100_rxdes_tcpcs_err(rxdes)) ||
  367. (ftgmac100_rxdes_is_udp(rxdes) && !ftgmac100_rxdes_udpcs_err(rxdes)))
  368. skb->ip_summed = CHECKSUM_UNNECESSARY;
  369. do {
  370. dma_addr_t map = ftgmac100_rxdes_get_dma_addr(rxdes);
  371. struct page *page = ftgmac100_rxdes_get_page(rxdes);
  372. unsigned int size;
  373. dma_unmap_page(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
  374. size = ftgmac100_rxdes_data_length(rxdes);
  375. skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags, page, 0, size);
  376. skb->len += size;
  377. skb->data_len += size;
  378. skb->truesize += PAGE_SIZE;
  379. if (ftgmac100_rxdes_last_segment(rxdes))
  380. done = true;
  381. ftgmac100_alloc_rx_page(priv, rxdes, GFP_ATOMIC);
  382. ftgmac100_rx_pointer_advance(priv);
  383. rxdes = ftgmac100_current_rxdes(priv);
  384. } while (!done);
  385. /* Small frames are copied into linear part of skb to free one page */
  386. if (skb->len <= 128) {
  387. skb->truesize -= PAGE_SIZE;
  388. __pskb_pull_tail(skb, skb->len);
  389. } else {
  390. /* We pull the minimum amount into linear part */
  391. __pskb_pull_tail(skb, ETH_HLEN);
  392. }
  393. skb->protocol = eth_type_trans(skb, netdev);
  394. netdev->stats.rx_packets++;
  395. netdev->stats.rx_bytes += skb->len;
  396. /* push packet to protocol stack */
  397. napi_gro_receive(&priv->napi, skb);
  398. (*processed)++;
  399. return true;
  400. }
  401. /******************************************************************************
  402. * internal functions (transmit descriptor)
  403. *****************************************************************************/
  404. static void ftgmac100_txdes_reset(struct ftgmac100_txdes *txdes)
  405. {
  406. /* clear all except end of ring bit */
  407. txdes->txdes0 &= cpu_to_le32(FTGMAC100_TXDES0_EDOTR);
  408. txdes->txdes1 = 0;
  409. txdes->txdes2 = 0;
  410. txdes->txdes3 = 0;
  411. }
  412. static bool ftgmac100_txdes_owned_by_dma(struct ftgmac100_txdes *txdes)
  413. {
  414. return txdes->txdes0 & cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN);
  415. }
  416. static void ftgmac100_txdes_set_dma_own(struct ftgmac100_txdes *txdes)
  417. {
  418. /*
  419. * Make sure dma own bit will not be set before any other
  420. * descriptor fields.
  421. */
  422. wmb();
  423. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN);
  424. }
  425. static void ftgmac100_txdes_set_end_of_ring(struct ftgmac100_txdes *txdes)
  426. {
  427. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_EDOTR);
  428. }
  429. static void ftgmac100_txdes_set_first_segment(struct ftgmac100_txdes *txdes)
  430. {
  431. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_FTS);
  432. }
  433. static void ftgmac100_txdes_set_last_segment(struct ftgmac100_txdes *txdes)
  434. {
  435. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_LTS);
  436. }
  437. static void ftgmac100_txdes_set_buffer_size(struct ftgmac100_txdes *txdes,
  438. unsigned int len)
  439. {
  440. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_TXBUF_SIZE(len));
  441. }
  442. static void ftgmac100_txdes_set_txint(struct ftgmac100_txdes *txdes)
  443. {
  444. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_TXIC);
  445. }
  446. static void ftgmac100_txdes_set_tcpcs(struct ftgmac100_txdes *txdes)
  447. {
  448. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_TCP_CHKSUM);
  449. }
  450. static void ftgmac100_txdes_set_udpcs(struct ftgmac100_txdes *txdes)
  451. {
  452. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_UDP_CHKSUM);
  453. }
  454. static void ftgmac100_txdes_set_ipcs(struct ftgmac100_txdes *txdes)
  455. {
  456. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_IP_CHKSUM);
  457. }
  458. static void ftgmac100_txdes_set_dma_addr(struct ftgmac100_txdes *txdes,
  459. dma_addr_t addr)
  460. {
  461. txdes->txdes3 = cpu_to_le32(addr);
  462. }
  463. static dma_addr_t ftgmac100_txdes_get_dma_addr(struct ftgmac100_txdes *txdes)
  464. {
  465. return le32_to_cpu(txdes->txdes3);
  466. }
  467. /*
  468. * txdes2 is not used by hardware. We use it to keep track of socket buffer.
  469. * Since hardware does not touch it, we can skip cpu_to_le32()/le32_to_cpu().
  470. */
  471. static void ftgmac100_txdes_set_skb(struct ftgmac100_txdes *txdes,
  472. struct sk_buff *skb)
  473. {
  474. txdes->txdes2 = (unsigned int)skb;
  475. }
  476. static struct sk_buff *ftgmac100_txdes_get_skb(struct ftgmac100_txdes *txdes)
  477. {
  478. return (struct sk_buff *)txdes->txdes2;
  479. }
  480. /******************************************************************************
  481. * internal functions (transmit)
  482. *****************************************************************************/
  483. static int ftgmac100_next_tx_pointer(int pointer)
  484. {
  485. return (pointer + 1) & (TX_QUEUE_ENTRIES - 1);
  486. }
  487. static void ftgmac100_tx_pointer_advance(struct ftgmac100 *priv)
  488. {
  489. priv->tx_pointer = ftgmac100_next_tx_pointer(priv->tx_pointer);
  490. }
  491. static void ftgmac100_tx_clean_pointer_advance(struct ftgmac100 *priv)
  492. {
  493. priv->tx_clean_pointer = ftgmac100_next_tx_pointer(priv->tx_clean_pointer);
  494. }
  495. static struct ftgmac100_txdes *ftgmac100_current_txdes(struct ftgmac100 *priv)
  496. {
  497. return &priv->descs->txdes[priv->tx_pointer];
  498. }
  499. static struct ftgmac100_txdes *
  500. ftgmac100_current_clean_txdes(struct ftgmac100 *priv)
  501. {
  502. return &priv->descs->txdes[priv->tx_clean_pointer];
  503. }
  504. static bool ftgmac100_tx_complete_packet(struct ftgmac100 *priv)
  505. {
  506. struct net_device *netdev = priv->netdev;
  507. struct ftgmac100_txdes *txdes;
  508. struct sk_buff *skb;
  509. dma_addr_t map;
  510. if (priv->tx_pending == 0)
  511. return false;
  512. txdes = ftgmac100_current_clean_txdes(priv);
  513. if (ftgmac100_txdes_owned_by_dma(txdes))
  514. return false;
  515. skb = ftgmac100_txdes_get_skb(txdes);
  516. map = ftgmac100_txdes_get_dma_addr(txdes);
  517. netdev->stats.tx_packets++;
  518. netdev->stats.tx_bytes += skb->len;
  519. dma_unmap_single(priv->dev, map, skb_headlen(skb), DMA_TO_DEVICE);
  520. dev_kfree_skb(skb);
  521. ftgmac100_txdes_reset(txdes);
  522. ftgmac100_tx_clean_pointer_advance(priv);
  523. spin_lock(&priv->tx_lock);
  524. priv->tx_pending--;
  525. spin_unlock(&priv->tx_lock);
  526. netif_wake_queue(netdev);
  527. return true;
  528. }
  529. static void ftgmac100_tx_complete(struct ftgmac100 *priv)
  530. {
  531. while (ftgmac100_tx_complete_packet(priv))
  532. ;
  533. }
  534. static int ftgmac100_xmit(struct ftgmac100 *priv, struct sk_buff *skb,
  535. dma_addr_t map)
  536. {
  537. struct net_device *netdev = priv->netdev;
  538. struct ftgmac100_txdes *txdes;
  539. unsigned int len = (skb->len < ETH_ZLEN) ? ETH_ZLEN : skb->len;
  540. txdes = ftgmac100_current_txdes(priv);
  541. ftgmac100_tx_pointer_advance(priv);
  542. /* setup TX descriptor */
  543. ftgmac100_txdes_set_skb(txdes, skb);
  544. ftgmac100_txdes_set_dma_addr(txdes, map);
  545. ftgmac100_txdes_set_buffer_size(txdes, len);
  546. ftgmac100_txdes_set_first_segment(txdes);
  547. ftgmac100_txdes_set_last_segment(txdes);
  548. ftgmac100_txdes_set_txint(txdes);
  549. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  550. __be16 protocol = skb->protocol;
  551. if (protocol == cpu_to_be16(ETH_P_IP)) {
  552. u8 ip_proto = ip_hdr(skb)->protocol;
  553. ftgmac100_txdes_set_ipcs(txdes);
  554. if (ip_proto == IPPROTO_TCP)
  555. ftgmac100_txdes_set_tcpcs(txdes);
  556. else if (ip_proto == IPPROTO_UDP)
  557. ftgmac100_txdes_set_udpcs(txdes);
  558. }
  559. }
  560. spin_lock(&priv->tx_lock);
  561. priv->tx_pending++;
  562. if (priv->tx_pending == TX_QUEUE_ENTRIES)
  563. netif_stop_queue(netdev);
  564. /* start transmit */
  565. ftgmac100_txdes_set_dma_own(txdes);
  566. spin_unlock(&priv->tx_lock);
  567. ftgmac100_txdma_normal_prio_start_polling(priv);
  568. return NETDEV_TX_OK;
  569. }
  570. /******************************************************************************
  571. * internal functions (buffer)
  572. *****************************************************************************/
  573. static int ftgmac100_alloc_rx_page(struct ftgmac100 *priv,
  574. struct ftgmac100_rxdes *rxdes, gfp_t gfp)
  575. {
  576. struct net_device *netdev = priv->netdev;
  577. struct page *page;
  578. dma_addr_t map;
  579. page = alloc_page(gfp);
  580. if (!page) {
  581. if (net_ratelimit())
  582. netdev_err(netdev, "failed to allocate rx page\n");
  583. return -ENOMEM;
  584. }
  585. map = dma_map_page(priv->dev, page, 0, RX_BUF_SIZE, DMA_FROM_DEVICE);
  586. if (unlikely(dma_mapping_error(priv->dev, map))) {
  587. if (net_ratelimit())
  588. netdev_err(netdev, "failed to map rx page\n");
  589. __free_page(page);
  590. return -ENOMEM;
  591. }
  592. ftgmac100_rxdes_set_page(rxdes, page);
  593. ftgmac100_rxdes_set_dma_addr(rxdes, map);
  594. ftgmac100_rxdes_set_dma_own(rxdes);
  595. return 0;
  596. }
  597. static void ftgmac100_free_buffers(struct ftgmac100 *priv)
  598. {
  599. int i;
  600. for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
  601. struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
  602. struct page *page = ftgmac100_rxdes_get_page(rxdes);
  603. dma_addr_t map = ftgmac100_rxdes_get_dma_addr(rxdes);
  604. if (!page)
  605. continue;
  606. dma_unmap_page(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
  607. __free_page(page);
  608. }
  609. for (i = 0; i < TX_QUEUE_ENTRIES; i++) {
  610. struct ftgmac100_txdes *txdes = &priv->descs->txdes[i];
  611. struct sk_buff *skb = ftgmac100_txdes_get_skb(txdes);
  612. dma_addr_t map = ftgmac100_txdes_get_dma_addr(txdes);
  613. if (!skb)
  614. continue;
  615. dma_unmap_single(priv->dev, map, skb_headlen(skb), DMA_TO_DEVICE);
  616. kfree_skb(skb);
  617. }
  618. dma_free_coherent(priv->dev, sizeof(struct ftgmac100_descs),
  619. priv->descs, priv->descs_dma_addr);
  620. }
  621. static int ftgmac100_alloc_buffers(struct ftgmac100 *priv)
  622. {
  623. int i;
  624. priv->descs = dma_zalloc_coherent(priv->dev,
  625. sizeof(struct ftgmac100_descs),
  626. &priv->descs_dma_addr, GFP_KERNEL);
  627. if (!priv->descs)
  628. return -ENOMEM;
  629. /* initialize RX ring */
  630. ftgmac100_rxdes_set_end_of_ring(&priv->descs->rxdes[RX_QUEUE_ENTRIES - 1]);
  631. for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
  632. struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
  633. if (ftgmac100_alloc_rx_page(priv, rxdes, GFP_KERNEL))
  634. goto err;
  635. }
  636. /* initialize TX ring */
  637. ftgmac100_txdes_set_end_of_ring(&priv->descs->txdes[TX_QUEUE_ENTRIES - 1]);
  638. return 0;
  639. err:
  640. ftgmac100_free_buffers(priv);
  641. return -ENOMEM;
  642. }
  643. /******************************************************************************
  644. * internal functions (mdio)
  645. *****************************************************************************/
  646. static void ftgmac100_adjust_link(struct net_device *netdev)
  647. {
  648. struct ftgmac100 *priv = netdev_priv(netdev);
  649. struct phy_device *phydev = priv->phydev;
  650. int ier;
  651. if (phydev->speed == priv->old_speed)
  652. return;
  653. priv->old_speed = phydev->speed;
  654. ier = ioread32(priv->base + FTGMAC100_OFFSET_IER);
  655. /* disable all interrupts */
  656. iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
  657. netif_stop_queue(netdev);
  658. ftgmac100_stop_hw(priv);
  659. netif_start_queue(netdev);
  660. ftgmac100_init_hw(priv);
  661. ftgmac100_start_hw(priv, phydev->speed);
  662. /* re-enable interrupts */
  663. iowrite32(ier, priv->base + FTGMAC100_OFFSET_IER);
  664. }
  665. static int ftgmac100_mii_probe(struct ftgmac100 *priv)
  666. {
  667. struct net_device *netdev = priv->netdev;
  668. struct phy_device *phydev = NULL;
  669. int i;
  670. /* search for connect PHY device */
  671. for (i = 0; i < PHY_MAX_ADDR; i++) {
  672. struct phy_device *tmp = priv->mii_bus->phy_map[i];
  673. if (tmp) {
  674. phydev = tmp;
  675. break;
  676. }
  677. }
  678. /* now we are supposed to have a proper phydev, to attach to... */
  679. if (!phydev) {
  680. netdev_info(netdev, "%s: no PHY found\n", netdev->name);
  681. return -ENODEV;
  682. }
  683. phydev = phy_connect(netdev, dev_name(&phydev->dev),
  684. &ftgmac100_adjust_link, PHY_INTERFACE_MODE_GMII);
  685. if (IS_ERR(phydev)) {
  686. netdev_err(netdev, "%s: Could not attach to PHY\n", netdev->name);
  687. return PTR_ERR(phydev);
  688. }
  689. priv->phydev = phydev;
  690. return 0;
  691. }
  692. /******************************************************************************
  693. * struct mii_bus functions
  694. *****************************************************************************/
  695. static int ftgmac100_mdiobus_read(struct mii_bus *bus, int phy_addr, int regnum)
  696. {
  697. struct net_device *netdev = bus->priv;
  698. struct ftgmac100 *priv = netdev_priv(netdev);
  699. unsigned int phycr;
  700. int i;
  701. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  702. /* preserve MDC cycle threshold */
  703. phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
  704. phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
  705. FTGMAC100_PHYCR_REGAD(regnum) |
  706. FTGMAC100_PHYCR_MIIRD;
  707. iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
  708. for (i = 0; i < 10; i++) {
  709. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  710. if ((phycr & FTGMAC100_PHYCR_MIIRD) == 0) {
  711. int data;
  712. data = ioread32(priv->base + FTGMAC100_OFFSET_PHYDATA);
  713. return FTGMAC100_PHYDATA_MIIRDATA(data);
  714. }
  715. udelay(100);
  716. }
  717. netdev_err(netdev, "mdio read timed out\n");
  718. return -EIO;
  719. }
  720. static int ftgmac100_mdiobus_write(struct mii_bus *bus, int phy_addr,
  721. int regnum, u16 value)
  722. {
  723. struct net_device *netdev = bus->priv;
  724. struct ftgmac100 *priv = netdev_priv(netdev);
  725. unsigned int phycr;
  726. int data;
  727. int i;
  728. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  729. /* preserve MDC cycle threshold */
  730. phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
  731. phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
  732. FTGMAC100_PHYCR_REGAD(regnum) |
  733. FTGMAC100_PHYCR_MIIWR;
  734. data = FTGMAC100_PHYDATA_MIIWDATA(value);
  735. iowrite32(data, priv->base + FTGMAC100_OFFSET_PHYDATA);
  736. iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
  737. for (i = 0; i < 10; i++) {
  738. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  739. if ((phycr & FTGMAC100_PHYCR_MIIWR) == 0)
  740. return 0;
  741. udelay(100);
  742. }
  743. netdev_err(netdev, "mdio write timed out\n");
  744. return -EIO;
  745. }
  746. /******************************************************************************
  747. * struct ethtool_ops functions
  748. *****************************************************************************/
  749. static void ftgmac100_get_drvinfo(struct net_device *netdev,
  750. struct ethtool_drvinfo *info)
  751. {
  752. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  753. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  754. strlcpy(info->bus_info, dev_name(&netdev->dev), sizeof(info->bus_info));
  755. }
  756. static int ftgmac100_get_settings(struct net_device *netdev,
  757. struct ethtool_cmd *cmd)
  758. {
  759. struct ftgmac100 *priv = netdev_priv(netdev);
  760. return phy_ethtool_gset(priv->phydev, cmd);
  761. }
  762. static int ftgmac100_set_settings(struct net_device *netdev,
  763. struct ethtool_cmd *cmd)
  764. {
  765. struct ftgmac100 *priv = netdev_priv(netdev);
  766. return phy_ethtool_sset(priv->phydev, cmd);
  767. }
  768. static const struct ethtool_ops ftgmac100_ethtool_ops = {
  769. .set_settings = ftgmac100_set_settings,
  770. .get_settings = ftgmac100_get_settings,
  771. .get_drvinfo = ftgmac100_get_drvinfo,
  772. .get_link = ethtool_op_get_link,
  773. };
  774. /******************************************************************************
  775. * interrupt handler
  776. *****************************************************************************/
  777. static irqreturn_t ftgmac100_interrupt(int irq, void *dev_id)
  778. {
  779. struct net_device *netdev = dev_id;
  780. struct ftgmac100 *priv = netdev_priv(netdev);
  781. if (likely(netif_running(netdev))) {
  782. /* Disable interrupts for polling */
  783. iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
  784. napi_schedule(&priv->napi);
  785. }
  786. return IRQ_HANDLED;
  787. }
  788. /******************************************************************************
  789. * struct napi_struct functions
  790. *****************************************************************************/
  791. static int ftgmac100_poll(struct napi_struct *napi, int budget)
  792. {
  793. struct ftgmac100 *priv = container_of(napi, struct ftgmac100, napi);
  794. struct net_device *netdev = priv->netdev;
  795. unsigned int status;
  796. bool completed = true;
  797. int rx = 0;
  798. status = ioread32(priv->base + FTGMAC100_OFFSET_ISR);
  799. iowrite32(status, priv->base + FTGMAC100_OFFSET_ISR);
  800. if (status & (FTGMAC100_INT_RPKT_BUF | FTGMAC100_INT_NO_RXBUF)) {
  801. /*
  802. * FTGMAC100_INT_RPKT_BUF:
  803. * RX DMA has received packets into RX buffer successfully
  804. *
  805. * FTGMAC100_INT_NO_RXBUF:
  806. * RX buffer unavailable
  807. */
  808. bool retry;
  809. do {
  810. retry = ftgmac100_rx_packet(priv, &rx);
  811. } while (retry && rx < budget);
  812. if (retry && rx == budget)
  813. completed = false;
  814. }
  815. if (status & (FTGMAC100_INT_XPKT_ETH | FTGMAC100_INT_XPKT_LOST)) {
  816. /*
  817. * FTGMAC100_INT_XPKT_ETH:
  818. * packet transmitted to ethernet successfully
  819. *
  820. * FTGMAC100_INT_XPKT_LOST:
  821. * packet transmitted to ethernet lost due to late
  822. * collision or excessive collision
  823. */
  824. ftgmac100_tx_complete(priv);
  825. }
  826. if (status & (FTGMAC100_INT_NO_RXBUF | FTGMAC100_INT_RPKT_LOST |
  827. FTGMAC100_INT_AHB_ERR | FTGMAC100_INT_PHYSTS_CHG)) {
  828. if (net_ratelimit())
  829. netdev_info(netdev, "[ISR] = 0x%x: %s%s%s%s\n", status,
  830. status & FTGMAC100_INT_NO_RXBUF ? "NO_RXBUF " : "",
  831. status & FTGMAC100_INT_RPKT_LOST ? "RPKT_LOST " : "",
  832. status & FTGMAC100_INT_AHB_ERR ? "AHB_ERR " : "",
  833. status & FTGMAC100_INT_PHYSTS_CHG ? "PHYSTS_CHG" : "");
  834. if (status & FTGMAC100_INT_NO_RXBUF) {
  835. /* RX buffer unavailable */
  836. netdev->stats.rx_over_errors++;
  837. }
  838. if (status & FTGMAC100_INT_RPKT_LOST) {
  839. /* received packet lost due to RX FIFO full */
  840. netdev->stats.rx_fifo_errors++;
  841. }
  842. }
  843. if (completed) {
  844. napi_complete(napi);
  845. /* enable all interrupts */
  846. iowrite32(INT_MASK_ALL_ENABLED, priv->base + FTGMAC100_OFFSET_IER);
  847. }
  848. return rx;
  849. }
  850. /******************************************************************************
  851. * struct net_device_ops functions
  852. *****************************************************************************/
  853. static int ftgmac100_open(struct net_device *netdev)
  854. {
  855. struct ftgmac100 *priv = netdev_priv(netdev);
  856. int err;
  857. err = ftgmac100_alloc_buffers(priv);
  858. if (err) {
  859. netdev_err(netdev, "failed to allocate buffers\n");
  860. goto err_alloc;
  861. }
  862. err = request_irq(priv->irq, ftgmac100_interrupt, 0, netdev->name, netdev);
  863. if (err) {
  864. netdev_err(netdev, "failed to request irq %d\n", priv->irq);
  865. goto err_irq;
  866. }
  867. priv->rx_pointer = 0;
  868. priv->tx_clean_pointer = 0;
  869. priv->tx_pointer = 0;
  870. priv->tx_pending = 0;
  871. err = ftgmac100_reset_hw(priv);
  872. if (err)
  873. goto err_hw;
  874. ftgmac100_init_hw(priv);
  875. ftgmac100_start_hw(priv, 10);
  876. phy_start(priv->phydev);
  877. napi_enable(&priv->napi);
  878. netif_start_queue(netdev);
  879. /* enable all interrupts */
  880. iowrite32(INT_MASK_ALL_ENABLED, priv->base + FTGMAC100_OFFSET_IER);
  881. return 0;
  882. err_hw:
  883. free_irq(priv->irq, netdev);
  884. err_irq:
  885. ftgmac100_free_buffers(priv);
  886. err_alloc:
  887. return err;
  888. }
  889. static int ftgmac100_stop(struct net_device *netdev)
  890. {
  891. struct ftgmac100 *priv = netdev_priv(netdev);
  892. /* disable all interrupts */
  893. iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
  894. netif_stop_queue(netdev);
  895. napi_disable(&priv->napi);
  896. phy_stop(priv->phydev);
  897. ftgmac100_stop_hw(priv);
  898. free_irq(priv->irq, netdev);
  899. ftgmac100_free_buffers(priv);
  900. return 0;
  901. }
  902. static int ftgmac100_hard_start_xmit(struct sk_buff *skb,
  903. struct net_device *netdev)
  904. {
  905. struct ftgmac100 *priv = netdev_priv(netdev);
  906. dma_addr_t map;
  907. if (unlikely(skb->len > MAX_PKT_SIZE)) {
  908. if (net_ratelimit())
  909. netdev_dbg(netdev, "tx packet too big\n");
  910. netdev->stats.tx_dropped++;
  911. kfree_skb(skb);
  912. return NETDEV_TX_OK;
  913. }
  914. map = dma_map_single(priv->dev, skb->data, skb_headlen(skb), DMA_TO_DEVICE);
  915. if (unlikely(dma_mapping_error(priv->dev, map))) {
  916. /* drop packet */
  917. if (net_ratelimit())
  918. netdev_err(netdev, "map socket buffer failed\n");
  919. netdev->stats.tx_dropped++;
  920. kfree_skb(skb);
  921. return NETDEV_TX_OK;
  922. }
  923. return ftgmac100_xmit(priv, skb, map);
  924. }
  925. /* optional */
  926. static int ftgmac100_do_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  927. {
  928. struct ftgmac100 *priv = netdev_priv(netdev);
  929. return phy_mii_ioctl(priv->phydev, ifr, cmd);
  930. }
  931. static const struct net_device_ops ftgmac100_netdev_ops = {
  932. .ndo_open = ftgmac100_open,
  933. .ndo_stop = ftgmac100_stop,
  934. .ndo_start_xmit = ftgmac100_hard_start_xmit,
  935. .ndo_set_mac_address = eth_mac_addr,
  936. .ndo_validate_addr = eth_validate_addr,
  937. .ndo_do_ioctl = ftgmac100_do_ioctl,
  938. };
  939. /******************************************************************************
  940. * struct platform_driver functions
  941. *****************************************************************************/
  942. static int ftgmac100_probe(struct platform_device *pdev)
  943. {
  944. struct resource *res;
  945. int irq;
  946. struct net_device *netdev;
  947. struct ftgmac100 *priv;
  948. int err;
  949. int i;
  950. if (!pdev)
  951. return -ENODEV;
  952. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  953. if (!res)
  954. return -ENXIO;
  955. irq = platform_get_irq(pdev, 0);
  956. if (irq < 0)
  957. return irq;
  958. /* setup net_device */
  959. netdev = alloc_etherdev(sizeof(*priv));
  960. if (!netdev) {
  961. err = -ENOMEM;
  962. goto err_alloc_etherdev;
  963. }
  964. SET_NETDEV_DEV(netdev, &pdev->dev);
  965. netdev->ethtool_ops = &ftgmac100_ethtool_ops;
  966. netdev->netdev_ops = &ftgmac100_netdev_ops;
  967. netdev->features = NETIF_F_IP_CSUM | NETIF_F_GRO;
  968. platform_set_drvdata(pdev, netdev);
  969. /* setup private data */
  970. priv = netdev_priv(netdev);
  971. priv->netdev = netdev;
  972. priv->dev = &pdev->dev;
  973. spin_lock_init(&priv->tx_lock);
  974. /* initialize NAPI */
  975. netif_napi_add(netdev, &priv->napi, ftgmac100_poll, 64);
  976. /* map io memory */
  977. priv->res = request_mem_region(res->start, resource_size(res),
  978. dev_name(&pdev->dev));
  979. if (!priv->res) {
  980. dev_err(&pdev->dev, "Could not reserve memory region\n");
  981. err = -ENOMEM;
  982. goto err_req_mem;
  983. }
  984. priv->base = ioremap(res->start, resource_size(res));
  985. if (!priv->base) {
  986. dev_err(&pdev->dev, "Failed to ioremap ethernet registers\n");
  987. err = -EIO;
  988. goto err_ioremap;
  989. }
  990. priv->irq = irq;
  991. /* initialize mdio bus */
  992. priv->mii_bus = mdiobus_alloc();
  993. if (!priv->mii_bus) {
  994. err = -EIO;
  995. goto err_alloc_mdiobus;
  996. }
  997. priv->mii_bus->name = "ftgmac100_mdio";
  998. snprintf(priv->mii_bus->id, MII_BUS_ID_SIZE, "ftgmac100_mii");
  999. priv->mii_bus->priv = netdev;
  1000. priv->mii_bus->read = ftgmac100_mdiobus_read;
  1001. priv->mii_bus->write = ftgmac100_mdiobus_write;
  1002. priv->mii_bus->irq = priv->phy_irq;
  1003. for (i = 0; i < PHY_MAX_ADDR; i++)
  1004. priv->mii_bus->irq[i] = PHY_POLL;
  1005. err = mdiobus_register(priv->mii_bus);
  1006. if (err) {
  1007. dev_err(&pdev->dev, "Cannot register MDIO bus!\n");
  1008. goto err_register_mdiobus;
  1009. }
  1010. err = ftgmac100_mii_probe(priv);
  1011. if (err) {
  1012. dev_err(&pdev->dev, "MII Probe failed!\n");
  1013. goto err_mii_probe;
  1014. }
  1015. /* register network device */
  1016. err = register_netdev(netdev);
  1017. if (err) {
  1018. dev_err(&pdev->dev, "Failed to register netdev\n");
  1019. goto err_register_netdev;
  1020. }
  1021. netdev_info(netdev, "irq %d, mapped at %p\n", priv->irq, priv->base);
  1022. if (!is_valid_ether_addr(netdev->dev_addr)) {
  1023. eth_hw_addr_random(netdev);
  1024. netdev_info(netdev, "generated random MAC address %pM\n",
  1025. netdev->dev_addr);
  1026. }
  1027. return 0;
  1028. err_register_netdev:
  1029. phy_disconnect(priv->phydev);
  1030. err_mii_probe:
  1031. mdiobus_unregister(priv->mii_bus);
  1032. err_register_mdiobus:
  1033. mdiobus_free(priv->mii_bus);
  1034. err_alloc_mdiobus:
  1035. iounmap(priv->base);
  1036. err_ioremap:
  1037. release_resource(priv->res);
  1038. err_req_mem:
  1039. netif_napi_del(&priv->napi);
  1040. free_netdev(netdev);
  1041. err_alloc_etherdev:
  1042. return err;
  1043. }
  1044. static int __exit ftgmac100_remove(struct platform_device *pdev)
  1045. {
  1046. struct net_device *netdev;
  1047. struct ftgmac100 *priv;
  1048. netdev = platform_get_drvdata(pdev);
  1049. priv = netdev_priv(netdev);
  1050. unregister_netdev(netdev);
  1051. phy_disconnect(priv->phydev);
  1052. mdiobus_unregister(priv->mii_bus);
  1053. mdiobus_free(priv->mii_bus);
  1054. iounmap(priv->base);
  1055. release_resource(priv->res);
  1056. netif_napi_del(&priv->napi);
  1057. free_netdev(netdev);
  1058. return 0;
  1059. }
  1060. static struct platform_driver ftgmac100_driver = {
  1061. .probe = ftgmac100_probe,
  1062. .remove = __exit_p(ftgmac100_remove),
  1063. .driver = {
  1064. .name = DRV_NAME,
  1065. .owner = THIS_MODULE,
  1066. },
  1067. };
  1068. module_platform_driver(ftgmac100_driver);
  1069. MODULE_AUTHOR("Po-Yu Chuang <ratbert@faraday-tech.com>");
  1070. MODULE_DESCRIPTION("FTGMAC100 driver");
  1071. MODULE_LICENSE("GPL");