be_cmds.c 96 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957
  1. /*
  2. * Copyright (C) 2005 - 2014 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static struct be_cmd_priv_map cmd_priv_map[] = {
  21. {
  22. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  23. CMD_SUBSYSTEM_ETH,
  24. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  25. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  26. },
  27. {
  28. OPCODE_COMMON_GET_FLOW_CONTROL,
  29. CMD_SUBSYSTEM_COMMON,
  30. BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
  31. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  32. },
  33. {
  34. OPCODE_COMMON_SET_FLOW_CONTROL,
  35. CMD_SUBSYSTEM_COMMON,
  36. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  37. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  38. },
  39. {
  40. OPCODE_ETH_GET_PPORT_STATS,
  41. CMD_SUBSYSTEM_ETH,
  42. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  43. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  44. },
  45. {
  46. OPCODE_COMMON_GET_PHY_DETAILS,
  47. CMD_SUBSYSTEM_COMMON,
  48. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  49. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  50. }
  51. };
  52. static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
  53. {
  54. int i;
  55. int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
  56. u32 cmd_privileges = adapter->cmd_privileges;
  57. for (i = 0; i < num_entries; i++)
  58. if (opcode == cmd_priv_map[i].opcode &&
  59. subsystem == cmd_priv_map[i].subsystem)
  60. if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
  61. return false;
  62. return true;
  63. }
  64. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  65. {
  66. return wrb->payload.embedded_payload;
  67. }
  68. static void be_mcc_notify(struct be_adapter *adapter)
  69. {
  70. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  71. u32 val = 0;
  72. if (be_error(adapter))
  73. return;
  74. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  75. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  76. wmb();
  77. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  78. }
  79. /* To check if valid bit is set, check the entire word as we don't know
  80. * the endianness of the data (old entry is host endian while a new entry is
  81. * little endian) */
  82. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  83. {
  84. u32 flags;
  85. if (compl->flags != 0) {
  86. flags = le32_to_cpu(compl->flags);
  87. if (flags & CQE_FLAGS_VALID_MASK) {
  88. compl->flags = flags;
  89. return true;
  90. }
  91. }
  92. return false;
  93. }
  94. /* Need to reset the entire word that houses the valid bit */
  95. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  96. {
  97. compl->flags = 0;
  98. }
  99. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  100. {
  101. unsigned long addr;
  102. addr = tag1;
  103. addr = ((addr << 16) << 16) | tag0;
  104. return (void *)addr;
  105. }
  106. static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
  107. {
  108. if (base_status == MCC_STATUS_NOT_SUPPORTED ||
  109. base_status == MCC_STATUS_ILLEGAL_REQUEST ||
  110. addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
  111. (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
  112. (base_status == MCC_STATUS_ILLEGAL_FIELD ||
  113. addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
  114. return true;
  115. else
  116. return false;
  117. }
  118. /* Place holder for all the async MCC cmds wherein the caller is not in a busy
  119. * loop (has not issued be_mcc_notify_wait())
  120. */
  121. static void be_async_cmd_process(struct be_adapter *adapter,
  122. struct be_mcc_compl *compl,
  123. struct be_cmd_resp_hdr *resp_hdr)
  124. {
  125. enum mcc_base_status base_status = base_status(compl->status);
  126. u8 opcode = 0, subsystem = 0;
  127. if (resp_hdr) {
  128. opcode = resp_hdr->opcode;
  129. subsystem = resp_hdr->subsystem;
  130. }
  131. if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
  132. subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
  133. complete(&adapter->et_cmd_compl);
  134. return;
  135. }
  136. if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
  137. opcode == OPCODE_COMMON_WRITE_OBJECT) &&
  138. subsystem == CMD_SUBSYSTEM_COMMON) {
  139. adapter->flash_status = compl->status;
  140. complete(&adapter->et_cmd_compl);
  141. return;
  142. }
  143. if ((opcode == OPCODE_ETH_GET_STATISTICS ||
  144. opcode == OPCODE_ETH_GET_PPORT_STATS) &&
  145. subsystem == CMD_SUBSYSTEM_ETH &&
  146. base_status == MCC_STATUS_SUCCESS) {
  147. be_parse_stats(adapter);
  148. adapter->stats_cmd_sent = false;
  149. return;
  150. }
  151. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  152. subsystem == CMD_SUBSYSTEM_COMMON) {
  153. if (base_status == MCC_STATUS_SUCCESS) {
  154. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  155. (void *)resp_hdr;
  156. adapter->drv_stats.be_on_die_temperature =
  157. resp->on_die_temperature;
  158. } else {
  159. adapter->be_get_temp_freq = 0;
  160. }
  161. return;
  162. }
  163. }
  164. static int be_mcc_compl_process(struct be_adapter *adapter,
  165. struct be_mcc_compl *compl)
  166. {
  167. enum mcc_base_status base_status;
  168. enum mcc_addl_status addl_status;
  169. struct be_cmd_resp_hdr *resp_hdr;
  170. u8 opcode = 0, subsystem = 0;
  171. /* Just swap the status to host endian; mcc tag is opaquely copied
  172. * from mcc_wrb */
  173. be_dws_le_to_cpu(compl, 4);
  174. base_status = base_status(compl->status);
  175. addl_status = addl_status(compl->status);
  176. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  177. if (resp_hdr) {
  178. opcode = resp_hdr->opcode;
  179. subsystem = resp_hdr->subsystem;
  180. }
  181. be_async_cmd_process(adapter, compl, resp_hdr);
  182. if (base_status != MCC_STATUS_SUCCESS &&
  183. !be_skip_err_log(opcode, base_status, addl_status)) {
  184. if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  185. dev_warn(&adapter->pdev->dev,
  186. "VF is not privileged to issue opcode %d-%d\n",
  187. opcode, subsystem);
  188. } else {
  189. dev_err(&adapter->pdev->dev,
  190. "opcode %d-%d failed:status %d-%d\n",
  191. opcode, subsystem, base_status, addl_status);
  192. }
  193. }
  194. return compl->status;
  195. }
  196. /* Link state evt is a string of bytes; no need for endian swapping */
  197. static void be_async_link_state_process(struct be_adapter *adapter,
  198. struct be_mcc_compl *compl)
  199. {
  200. struct be_async_event_link_state *evt =
  201. (struct be_async_event_link_state *)compl;
  202. /* When link status changes, link speed must be re-queried from FW */
  203. adapter->phy.link_speed = -1;
  204. /* On BEx the FW does not send a separate link status
  205. * notification for physical and logical link.
  206. * On other chips just process the logical link
  207. * status notification
  208. */
  209. if (!BEx_chip(adapter) &&
  210. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  211. return;
  212. /* For the initial link status do not rely on the ASYNC event as
  213. * it may not be received in some cases.
  214. */
  215. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  216. be_link_status_update(adapter,
  217. evt->port_link_status & LINK_STATUS_MASK);
  218. }
  219. /* Grp5 CoS Priority evt */
  220. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  221. struct be_mcc_compl *compl)
  222. {
  223. struct be_async_event_grp5_cos_priority *evt =
  224. (struct be_async_event_grp5_cos_priority *)compl;
  225. if (evt->valid) {
  226. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  227. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  228. adapter->recommended_prio =
  229. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  230. }
  231. }
  232. /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
  233. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  234. struct be_mcc_compl *compl)
  235. {
  236. struct be_async_event_grp5_qos_link_speed *evt =
  237. (struct be_async_event_grp5_qos_link_speed *)compl;
  238. if (adapter->phy.link_speed >= 0 &&
  239. evt->physical_port == adapter->port_num)
  240. adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
  241. }
  242. /*Grp5 PVID evt*/
  243. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  244. struct be_mcc_compl *compl)
  245. {
  246. struct be_async_event_grp5_pvid_state *evt =
  247. (struct be_async_event_grp5_pvid_state *)compl;
  248. if (evt->enabled) {
  249. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  250. dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
  251. } else {
  252. adapter->pvid = 0;
  253. }
  254. }
  255. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  256. struct be_mcc_compl *compl)
  257. {
  258. u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
  259. ASYNC_EVENT_TYPE_MASK;
  260. switch (event_type) {
  261. case ASYNC_EVENT_COS_PRIORITY:
  262. be_async_grp5_cos_priority_process(adapter, compl);
  263. break;
  264. case ASYNC_EVENT_QOS_SPEED:
  265. be_async_grp5_qos_speed_process(adapter, compl);
  266. break;
  267. case ASYNC_EVENT_PVID_STATE:
  268. be_async_grp5_pvid_state_process(adapter, compl);
  269. break;
  270. default:
  271. dev_warn(&adapter->pdev->dev, "Unknown grp5 event 0x%x!\n",
  272. event_type);
  273. break;
  274. }
  275. }
  276. static void be_async_dbg_evt_process(struct be_adapter *adapter,
  277. struct be_mcc_compl *cmp)
  278. {
  279. u8 event_type = 0;
  280. struct be_async_event_qnq *evt = (struct be_async_event_qnq *) cmp;
  281. event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
  282. ASYNC_EVENT_TYPE_MASK;
  283. switch (event_type) {
  284. case ASYNC_DEBUG_EVENT_TYPE_QNQ:
  285. if (evt->valid)
  286. adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
  287. adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
  288. break;
  289. default:
  290. dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
  291. event_type);
  292. break;
  293. }
  294. }
  295. static inline bool is_link_state_evt(u32 flags)
  296. {
  297. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  298. ASYNC_EVENT_CODE_LINK_STATE;
  299. }
  300. static inline bool is_grp5_evt(u32 flags)
  301. {
  302. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  303. ASYNC_EVENT_CODE_GRP_5;
  304. }
  305. static inline bool is_dbg_evt(u32 flags)
  306. {
  307. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  308. ASYNC_EVENT_CODE_QNQ;
  309. }
  310. static void be_mcc_event_process(struct be_adapter *adapter,
  311. struct be_mcc_compl *compl)
  312. {
  313. if (is_link_state_evt(compl->flags))
  314. be_async_link_state_process(adapter, compl);
  315. else if (is_grp5_evt(compl->flags))
  316. be_async_grp5_evt_process(adapter, compl);
  317. else if (is_dbg_evt(compl->flags))
  318. be_async_dbg_evt_process(adapter, compl);
  319. }
  320. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  321. {
  322. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  323. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  324. if (be_mcc_compl_is_new(compl)) {
  325. queue_tail_inc(mcc_cq);
  326. return compl;
  327. }
  328. return NULL;
  329. }
  330. void be_async_mcc_enable(struct be_adapter *adapter)
  331. {
  332. spin_lock_bh(&adapter->mcc_cq_lock);
  333. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  334. adapter->mcc_obj.rearm_cq = true;
  335. spin_unlock_bh(&adapter->mcc_cq_lock);
  336. }
  337. void be_async_mcc_disable(struct be_adapter *adapter)
  338. {
  339. spin_lock_bh(&adapter->mcc_cq_lock);
  340. adapter->mcc_obj.rearm_cq = false;
  341. be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
  342. spin_unlock_bh(&adapter->mcc_cq_lock);
  343. }
  344. int be_process_mcc(struct be_adapter *adapter)
  345. {
  346. struct be_mcc_compl *compl;
  347. int num = 0, status = 0;
  348. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  349. spin_lock(&adapter->mcc_cq_lock);
  350. while ((compl = be_mcc_compl_get(adapter))) {
  351. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  352. be_mcc_event_process(adapter, compl);
  353. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  354. status = be_mcc_compl_process(adapter, compl);
  355. atomic_dec(&mcc_obj->q.used);
  356. }
  357. be_mcc_compl_use(compl);
  358. num++;
  359. }
  360. if (num)
  361. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  362. spin_unlock(&adapter->mcc_cq_lock);
  363. return status;
  364. }
  365. /* Wait till no more pending mcc requests are present */
  366. static int be_mcc_wait_compl(struct be_adapter *adapter)
  367. {
  368. #define mcc_timeout 120000 /* 12s timeout */
  369. int i, status = 0;
  370. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  371. for (i = 0; i < mcc_timeout; i++) {
  372. if (be_error(adapter))
  373. return -EIO;
  374. local_bh_disable();
  375. status = be_process_mcc(adapter);
  376. local_bh_enable();
  377. if (atomic_read(&mcc_obj->q.used) == 0)
  378. break;
  379. udelay(100);
  380. }
  381. if (i == mcc_timeout) {
  382. dev_err(&adapter->pdev->dev, "FW not responding\n");
  383. adapter->fw_timeout = true;
  384. return -EIO;
  385. }
  386. return status;
  387. }
  388. /* Notify MCC requests and wait for completion */
  389. static int be_mcc_notify_wait(struct be_adapter *adapter)
  390. {
  391. int status;
  392. struct be_mcc_wrb *wrb;
  393. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  394. u16 index = mcc_obj->q.head;
  395. struct be_cmd_resp_hdr *resp;
  396. index_dec(&index, mcc_obj->q.len);
  397. wrb = queue_index_node(&mcc_obj->q, index);
  398. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  399. be_mcc_notify(adapter);
  400. status = be_mcc_wait_compl(adapter);
  401. if (status == -EIO)
  402. goto out;
  403. status = (resp->base_status |
  404. ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
  405. CQE_ADDL_STATUS_SHIFT));
  406. out:
  407. return status;
  408. }
  409. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  410. {
  411. int msecs = 0;
  412. u32 ready;
  413. do {
  414. if (be_error(adapter))
  415. return -EIO;
  416. ready = ioread32(db);
  417. if (ready == 0xffffffff)
  418. return -1;
  419. ready &= MPU_MAILBOX_DB_RDY_MASK;
  420. if (ready)
  421. break;
  422. if (msecs > 4000) {
  423. dev_err(&adapter->pdev->dev, "FW not responding\n");
  424. adapter->fw_timeout = true;
  425. be_detect_error(adapter);
  426. return -1;
  427. }
  428. msleep(1);
  429. msecs++;
  430. } while (true);
  431. return 0;
  432. }
  433. /*
  434. * Insert the mailbox address into the doorbell in two steps
  435. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  436. */
  437. static int be_mbox_notify_wait(struct be_adapter *adapter)
  438. {
  439. int status;
  440. u32 val = 0;
  441. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  442. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  443. struct be_mcc_mailbox *mbox = mbox_mem->va;
  444. struct be_mcc_compl *compl = &mbox->compl;
  445. /* wait for ready to be set */
  446. status = be_mbox_db_ready_wait(adapter, db);
  447. if (status != 0)
  448. return status;
  449. val |= MPU_MAILBOX_DB_HI_MASK;
  450. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  451. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  452. iowrite32(val, db);
  453. /* wait for ready to be set */
  454. status = be_mbox_db_ready_wait(adapter, db);
  455. if (status != 0)
  456. return status;
  457. val = 0;
  458. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  459. val |= (u32)(mbox_mem->dma >> 4) << 2;
  460. iowrite32(val, db);
  461. status = be_mbox_db_ready_wait(adapter, db);
  462. if (status != 0)
  463. return status;
  464. /* A cq entry has been made now */
  465. if (be_mcc_compl_is_new(compl)) {
  466. status = be_mcc_compl_process(adapter, &mbox->compl);
  467. be_mcc_compl_use(compl);
  468. if (status)
  469. return status;
  470. } else {
  471. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  472. return -1;
  473. }
  474. return 0;
  475. }
  476. static u16 be_POST_stage_get(struct be_adapter *adapter)
  477. {
  478. u32 sem;
  479. if (BEx_chip(adapter))
  480. sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
  481. else
  482. pci_read_config_dword(adapter->pdev,
  483. SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
  484. return sem & POST_STAGE_MASK;
  485. }
  486. static int lancer_wait_ready(struct be_adapter *adapter)
  487. {
  488. #define SLIPORT_READY_TIMEOUT 30
  489. u32 sliport_status;
  490. int status = 0, i;
  491. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  492. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  493. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  494. break;
  495. msleep(1000);
  496. }
  497. if (i == SLIPORT_READY_TIMEOUT)
  498. status = -1;
  499. return status;
  500. }
  501. static bool lancer_provisioning_error(struct be_adapter *adapter)
  502. {
  503. u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
  504. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  505. if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
  506. sliport_err1 = ioread32(adapter->db + SLIPORT_ERROR1_OFFSET);
  507. sliport_err2 = ioread32(adapter->db + SLIPORT_ERROR2_OFFSET);
  508. if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
  509. sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
  510. return true;
  511. }
  512. return false;
  513. }
  514. int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
  515. {
  516. int status;
  517. u32 sliport_status, err, reset_needed;
  518. bool resource_error;
  519. resource_error = lancer_provisioning_error(adapter);
  520. if (resource_error)
  521. return -EAGAIN;
  522. status = lancer_wait_ready(adapter);
  523. if (!status) {
  524. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  525. err = sliport_status & SLIPORT_STATUS_ERR_MASK;
  526. reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
  527. if (err && reset_needed) {
  528. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  529. adapter->db + SLIPORT_CONTROL_OFFSET);
  530. /* check adapter has corrected the error */
  531. status = lancer_wait_ready(adapter);
  532. sliport_status = ioread32(adapter->db +
  533. SLIPORT_STATUS_OFFSET);
  534. sliport_status &= (SLIPORT_STATUS_ERR_MASK |
  535. SLIPORT_STATUS_RN_MASK);
  536. if (status || sliport_status)
  537. status = -1;
  538. } else if (err || reset_needed) {
  539. status = -1;
  540. }
  541. }
  542. /* Stop error recovery if error is not recoverable.
  543. * No resource error is temporary errors and will go away
  544. * when PF provisions resources.
  545. */
  546. resource_error = lancer_provisioning_error(adapter);
  547. if (resource_error)
  548. status = -EAGAIN;
  549. return status;
  550. }
  551. int be_fw_wait_ready(struct be_adapter *adapter)
  552. {
  553. u16 stage;
  554. int status, timeout = 0;
  555. struct device *dev = &adapter->pdev->dev;
  556. if (lancer_chip(adapter)) {
  557. status = lancer_wait_ready(adapter);
  558. return status;
  559. }
  560. do {
  561. stage = be_POST_stage_get(adapter);
  562. if (stage == POST_STAGE_ARMFW_RDY)
  563. return 0;
  564. dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
  565. if (msleep_interruptible(2000)) {
  566. dev_err(dev, "Waiting for POST aborted\n");
  567. return -EINTR;
  568. }
  569. timeout += 2;
  570. } while (timeout < 60);
  571. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  572. return -1;
  573. }
  574. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  575. {
  576. return &wrb->payload.sgl[0];
  577. }
  578. static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
  579. {
  580. wrb->tag0 = addr & 0xFFFFFFFF;
  581. wrb->tag1 = upper_32_bits(addr);
  582. }
  583. /* Don't touch the hdr after it's prepared */
  584. /* mem will be NULL for embedded commands */
  585. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  586. u8 subsystem, u8 opcode, int cmd_len,
  587. struct be_mcc_wrb *wrb,
  588. struct be_dma_mem *mem)
  589. {
  590. struct be_sge *sge;
  591. req_hdr->opcode = opcode;
  592. req_hdr->subsystem = subsystem;
  593. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  594. req_hdr->version = 0;
  595. fill_wrb_tags(wrb, (ulong) req_hdr);
  596. wrb->payload_length = cmd_len;
  597. if (mem) {
  598. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  599. MCC_WRB_SGE_CNT_SHIFT;
  600. sge = nonembedded_sgl(wrb);
  601. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  602. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  603. sge->len = cpu_to_le32(mem->size);
  604. } else
  605. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  606. be_dws_cpu_to_le(wrb, 8);
  607. }
  608. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  609. struct be_dma_mem *mem)
  610. {
  611. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  612. u64 dma = (u64)mem->dma;
  613. for (i = 0; i < buf_pages; i++) {
  614. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  615. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  616. dma += PAGE_SIZE_4K;
  617. }
  618. }
  619. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  620. {
  621. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  622. struct be_mcc_wrb *wrb
  623. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  624. memset(wrb, 0, sizeof(*wrb));
  625. return wrb;
  626. }
  627. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  628. {
  629. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  630. struct be_mcc_wrb *wrb;
  631. if (!mccq->created)
  632. return NULL;
  633. if (atomic_read(&mccq->used) >= mccq->len)
  634. return NULL;
  635. wrb = queue_head_node(mccq);
  636. queue_head_inc(mccq);
  637. atomic_inc(&mccq->used);
  638. memset(wrb, 0, sizeof(*wrb));
  639. return wrb;
  640. }
  641. static bool use_mcc(struct be_adapter *adapter)
  642. {
  643. return adapter->mcc_obj.q.created;
  644. }
  645. /* Must be used only in process context */
  646. static int be_cmd_lock(struct be_adapter *adapter)
  647. {
  648. if (use_mcc(adapter)) {
  649. spin_lock_bh(&adapter->mcc_lock);
  650. return 0;
  651. } else {
  652. return mutex_lock_interruptible(&adapter->mbox_lock);
  653. }
  654. }
  655. /* Must be used only in process context */
  656. static void be_cmd_unlock(struct be_adapter *adapter)
  657. {
  658. if (use_mcc(adapter))
  659. spin_unlock_bh(&adapter->mcc_lock);
  660. else
  661. return mutex_unlock(&adapter->mbox_lock);
  662. }
  663. static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
  664. struct be_mcc_wrb *wrb)
  665. {
  666. struct be_mcc_wrb *dest_wrb;
  667. if (use_mcc(adapter)) {
  668. dest_wrb = wrb_from_mccq(adapter);
  669. if (!dest_wrb)
  670. return NULL;
  671. } else {
  672. dest_wrb = wrb_from_mbox(adapter);
  673. }
  674. memcpy(dest_wrb, wrb, sizeof(*wrb));
  675. if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
  676. fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
  677. return dest_wrb;
  678. }
  679. /* Must be used only in process context */
  680. static int be_cmd_notify_wait(struct be_adapter *adapter,
  681. struct be_mcc_wrb *wrb)
  682. {
  683. struct be_mcc_wrb *dest_wrb;
  684. int status;
  685. status = be_cmd_lock(adapter);
  686. if (status)
  687. return status;
  688. dest_wrb = be_cmd_copy(adapter, wrb);
  689. if (!dest_wrb)
  690. return -EBUSY;
  691. if (use_mcc(adapter))
  692. status = be_mcc_notify_wait(adapter);
  693. else
  694. status = be_mbox_notify_wait(adapter);
  695. if (!status)
  696. memcpy(wrb, dest_wrb, sizeof(*wrb));
  697. be_cmd_unlock(adapter);
  698. return status;
  699. }
  700. /* Tell fw we're about to start firing cmds by writing a
  701. * special pattern across the wrb hdr; uses mbox
  702. */
  703. int be_cmd_fw_init(struct be_adapter *adapter)
  704. {
  705. u8 *wrb;
  706. int status;
  707. if (lancer_chip(adapter))
  708. return 0;
  709. if (mutex_lock_interruptible(&adapter->mbox_lock))
  710. return -1;
  711. wrb = (u8 *)wrb_from_mbox(adapter);
  712. *wrb++ = 0xFF;
  713. *wrb++ = 0x12;
  714. *wrb++ = 0x34;
  715. *wrb++ = 0xFF;
  716. *wrb++ = 0xFF;
  717. *wrb++ = 0x56;
  718. *wrb++ = 0x78;
  719. *wrb = 0xFF;
  720. status = be_mbox_notify_wait(adapter);
  721. mutex_unlock(&adapter->mbox_lock);
  722. return status;
  723. }
  724. /* Tell fw we're done with firing cmds by writing a
  725. * special pattern across the wrb hdr; uses mbox
  726. */
  727. int be_cmd_fw_clean(struct be_adapter *adapter)
  728. {
  729. u8 *wrb;
  730. int status;
  731. if (lancer_chip(adapter))
  732. return 0;
  733. if (mutex_lock_interruptible(&adapter->mbox_lock))
  734. return -1;
  735. wrb = (u8 *)wrb_from_mbox(adapter);
  736. *wrb++ = 0xFF;
  737. *wrb++ = 0xAA;
  738. *wrb++ = 0xBB;
  739. *wrb++ = 0xFF;
  740. *wrb++ = 0xFF;
  741. *wrb++ = 0xCC;
  742. *wrb++ = 0xDD;
  743. *wrb = 0xFF;
  744. status = be_mbox_notify_wait(adapter);
  745. mutex_unlock(&adapter->mbox_lock);
  746. return status;
  747. }
  748. int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
  749. {
  750. struct be_mcc_wrb *wrb;
  751. struct be_cmd_req_eq_create *req;
  752. struct be_dma_mem *q_mem = &eqo->q.dma_mem;
  753. int status, ver = 0;
  754. if (mutex_lock_interruptible(&adapter->mbox_lock))
  755. return -1;
  756. wrb = wrb_from_mbox(adapter);
  757. req = embedded_payload(wrb);
  758. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  759. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
  760. NULL);
  761. /* Support for EQ_CREATEv2 available only SH-R onwards */
  762. if (!(BEx_chip(adapter) || lancer_chip(adapter)))
  763. ver = 2;
  764. req->hdr.version = ver;
  765. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  766. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  767. /* 4byte eqe*/
  768. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  769. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  770. __ilog2_u32(eqo->q.len / 256));
  771. be_dws_cpu_to_le(req->context, sizeof(req->context));
  772. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  773. status = be_mbox_notify_wait(adapter);
  774. if (!status) {
  775. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  776. eqo->q.id = le16_to_cpu(resp->eq_id);
  777. eqo->msix_idx =
  778. (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
  779. eqo->q.created = true;
  780. }
  781. mutex_unlock(&adapter->mbox_lock);
  782. return status;
  783. }
  784. /* Use MCC */
  785. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  786. bool permanent, u32 if_handle, u32 pmac_id)
  787. {
  788. struct be_mcc_wrb *wrb;
  789. struct be_cmd_req_mac_query *req;
  790. int status;
  791. spin_lock_bh(&adapter->mcc_lock);
  792. wrb = wrb_from_mccq(adapter);
  793. if (!wrb) {
  794. status = -EBUSY;
  795. goto err;
  796. }
  797. req = embedded_payload(wrb);
  798. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  799. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
  800. NULL);
  801. req->type = MAC_ADDRESS_TYPE_NETWORK;
  802. if (permanent) {
  803. req->permanent = 1;
  804. } else {
  805. req->if_id = cpu_to_le16((u16) if_handle);
  806. req->pmac_id = cpu_to_le32(pmac_id);
  807. req->permanent = 0;
  808. }
  809. status = be_mcc_notify_wait(adapter);
  810. if (!status) {
  811. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  812. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  813. }
  814. err:
  815. spin_unlock_bh(&adapter->mcc_lock);
  816. return status;
  817. }
  818. /* Uses synchronous MCCQ */
  819. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  820. u32 if_id, u32 *pmac_id, u32 domain)
  821. {
  822. struct be_mcc_wrb *wrb;
  823. struct be_cmd_req_pmac_add *req;
  824. int status;
  825. spin_lock_bh(&adapter->mcc_lock);
  826. wrb = wrb_from_mccq(adapter);
  827. if (!wrb) {
  828. status = -EBUSY;
  829. goto err;
  830. }
  831. req = embedded_payload(wrb);
  832. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  833. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
  834. NULL);
  835. req->hdr.domain = domain;
  836. req->if_id = cpu_to_le32(if_id);
  837. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  838. status = be_mcc_notify_wait(adapter);
  839. if (!status) {
  840. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  841. *pmac_id = le32_to_cpu(resp->pmac_id);
  842. }
  843. err:
  844. spin_unlock_bh(&adapter->mcc_lock);
  845. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  846. status = -EPERM;
  847. return status;
  848. }
  849. /* Uses synchronous MCCQ */
  850. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  851. {
  852. struct be_mcc_wrb *wrb;
  853. struct be_cmd_req_pmac_del *req;
  854. int status;
  855. if (pmac_id == -1)
  856. return 0;
  857. spin_lock_bh(&adapter->mcc_lock);
  858. wrb = wrb_from_mccq(adapter);
  859. if (!wrb) {
  860. status = -EBUSY;
  861. goto err;
  862. }
  863. req = embedded_payload(wrb);
  864. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  865. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  866. req->hdr.domain = dom;
  867. req->if_id = cpu_to_le32(if_id);
  868. req->pmac_id = cpu_to_le32(pmac_id);
  869. status = be_mcc_notify_wait(adapter);
  870. err:
  871. spin_unlock_bh(&adapter->mcc_lock);
  872. return status;
  873. }
  874. /* Uses Mbox */
  875. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  876. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  877. {
  878. struct be_mcc_wrb *wrb;
  879. struct be_cmd_req_cq_create *req;
  880. struct be_dma_mem *q_mem = &cq->dma_mem;
  881. void *ctxt;
  882. int status;
  883. if (mutex_lock_interruptible(&adapter->mbox_lock))
  884. return -1;
  885. wrb = wrb_from_mbox(adapter);
  886. req = embedded_payload(wrb);
  887. ctxt = &req->context;
  888. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  889. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
  890. NULL);
  891. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  892. if (BEx_chip(adapter)) {
  893. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  894. coalesce_wm);
  895. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  896. ctxt, no_delay);
  897. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  898. __ilog2_u32(cq->len / 256));
  899. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  900. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  901. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  902. } else {
  903. req->hdr.version = 2;
  904. req->page_size = 1; /* 1 for 4K */
  905. /* coalesce-wm field in this cmd is not relevant to Lancer.
  906. * Lancer uses COMMON_MODIFY_CQ to set this field
  907. */
  908. if (!lancer_chip(adapter))
  909. AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
  910. ctxt, coalesce_wm);
  911. AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
  912. no_delay);
  913. AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
  914. __ilog2_u32(cq->len / 256));
  915. AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
  916. AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
  917. AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
  918. }
  919. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  920. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  921. status = be_mbox_notify_wait(adapter);
  922. if (!status) {
  923. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  924. cq->id = le16_to_cpu(resp->cq_id);
  925. cq->created = true;
  926. }
  927. mutex_unlock(&adapter->mbox_lock);
  928. return status;
  929. }
  930. static u32 be_encoded_q_len(int q_len)
  931. {
  932. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  933. if (len_encoded == 16)
  934. len_encoded = 0;
  935. return len_encoded;
  936. }
  937. static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  938. struct be_queue_info *mccq,
  939. struct be_queue_info *cq)
  940. {
  941. struct be_mcc_wrb *wrb;
  942. struct be_cmd_req_mcc_ext_create *req;
  943. struct be_dma_mem *q_mem = &mccq->dma_mem;
  944. void *ctxt;
  945. int status;
  946. if (mutex_lock_interruptible(&adapter->mbox_lock))
  947. return -1;
  948. wrb = wrb_from_mbox(adapter);
  949. req = embedded_payload(wrb);
  950. ctxt = &req->context;
  951. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  952. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
  953. NULL);
  954. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  955. if (BEx_chip(adapter)) {
  956. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  957. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  958. be_encoded_q_len(mccq->len));
  959. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  960. } else {
  961. req->hdr.version = 1;
  962. req->cq_id = cpu_to_le16(cq->id);
  963. AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
  964. be_encoded_q_len(mccq->len));
  965. AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
  966. AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
  967. ctxt, cq->id);
  968. AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
  969. ctxt, 1);
  970. }
  971. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  972. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  973. req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
  974. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  975. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  976. status = be_mbox_notify_wait(adapter);
  977. if (!status) {
  978. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  979. mccq->id = le16_to_cpu(resp->id);
  980. mccq->created = true;
  981. }
  982. mutex_unlock(&adapter->mbox_lock);
  983. return status;
  984. }
  985. static int be_cmd_mccq_org_create(struct be_adapter *adapter,
  986. struct be_queue_info *mccq,
  987. struct be_queue_info *cq)
  988. {
  989. struct be_mcc_wrb *wrb;
  990. struct be_cmd_req_mcc_create *req;
  991. struct be_dma_mem *q_mem = &mccq->dma_mem;
  992. void *ctxt;
  993. int status;
  994. if (mutex_lock_interruptible(&adapter->mbox_lock))
  995. return -1;
  996. wrb = wrb_from_mbox(adapter);
  997. req = embedded_payload(wrb);
  998. ctxt = &req->context;
  999. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1000. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
  1001. NULL);
  1002. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  1003. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  1004. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  1005. be_encoded_q_len(mccq->len));
  1006. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  1007. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1008. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1009. status = be_mbox_notify_wait(adapter);
  1010. if (!status) {
  1011. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  1012. mccq->id = le16_to_cpu(resp->id);
  1013. mccq->created = true;
  1014. }
  1015. mutex_unlock(&adapter->mbox_lock);
  1016. return status;
  1017. }
  1018. int be_cmd_mccq_create(struct be_adapter *adapter,
  1019. struct be_queue_info *mccq, struct be_queue_info *cq)
  1020. {
  1021. int status;
  1022. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  1023. if (status && BEx_chip(adapter)) {
  1024. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  1025. "or newer to avoid conflicting priorities between NIC "
  1026. "and FCoE traffic");
  1027. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  1028. }
  1029. return status;
  1030. }
  1031. int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
  1032. {
  1033. struct be_mcc_wrb wrb = {0};
  1034. struct be_cmd_req_eth_tx_create *req;
  1035. struct be_queue_info *txq = &txo->q;
  1036. struct be_queue_info *cq = &txo->cq;
  1037. struct be_dma_mem *q_mem = &txq->dma_mem;
  1038. int status, ver = 0;
  1039. req = embedded_payload(&wrb);
  1040. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1041. OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
  1042. if (lancer_chip(adapter)) {
  1043. req->hdr.version = 1;
  1044. } else if (BEx_chip(adapter)) {
  1045. if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
  1046. req->hdr.version = 2;
  1047. } else { /* For SH */
  1048. req->hdr.version = 2;
  1049. }
  1050. if (req->hdr.version > 0)
  1051. req->if_id = cpu_to_le16(adapter->if_handle);
  1052. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  1053. req->ulp_num = BE_ULP1_NUM;
  1054. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  1055. req->cq_id = cpu_to_le16(cq->id);
  1056. req->queue_size = be_encoded_q_len(txq->len);
  1057. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1058. ver = req->hdr.version;
  1059. status = be_cmd_notify_wait(adapter, &wrb);
  1060. if (!status) {
  1061. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
  1062. txq->id = le16_to_cpu(resp->cid);
  1063. if (ver == 2)
  1064. txo->db_offset = le32_to_cpu(resp->db_offset);
  1065. else
  1066. txo->db_offset = DB_TXULP1_OFFSET;
  1067. txq->created = true;
  1068. }
  1069. return status;
  1070. }
  1071. /* Uses MCC */
  1072. int be_cmd_rxq_create(struct be_adapter *adapter,
  1073. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  1074. u32 if_id, u32 rss, u8 *rss_id)
  1075. {
  1076. struct be_mcc_wrb *wrb;
  1077. struct be_cmd_req_eth_rx_create *req;
  1078. struct be_dma_mem *q_mem = &rxq->dma_mem;
  1079. int status;
  1080. spin_lock_bh(&adapter->mcc_lock);
  1081. wrb = wrb_from_mccq(adapter);
  1082. if (!wrb) {
  1083. status = -EBUSY;
  1084. goto err;
  1085. }
  1086. req = embedded_payload(wrb);
  1087. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1088. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  1089. req->cq_id = cpu_to_le16(cq_id);
  1090. req->frag_size = fls(frag_size) - 1;
  1091. req->num_pages = 2;
  1092. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1093. req->interface_id = cpu_to_le32(if_id);
  1094. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  1095. req->rss_queue = cpu_to_le32(rss);
  1096. status = be_mcc_notify_wait(adapter);
  1097. if (!status) {
  1098. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  1099. rxq->id = le16_to_cpu(resp->id);
  1100. rxq->created = true;
  1101. *rss_id = resp->rss_id;
  1102. }
  1103. err:
  1104. spin_unlock_bh(&adapter->mcc_lock);
  1105. return status;
  1106. }
  1107. /* Generic destroyer function for all types of queues
  1108. * Uses Mbox
  1109. */
  1110. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  1111. int queue_type)
  1112. {
  1113. struct be_mcc_wrb *wrb;
  1114. struct be_cmd_req_q_destroy *req;
  1115. u8 subsys = 0, opcode = 0;
  1116. int status;
  1117. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1118. return -1;
  1119. wrb = wrb_from_mbox(adapter);
  1120. req = embedded_payload(wrb);
  1121. switch (queue_type) {
  1122. case QTYPE_EQ:
  1123. subsys = CMD_SUBSYSTEM_COMMON;
  1124. opcode = OPCODE_COMMON_EQ_DESTROY;
  1125. break;
  1126. case QTYPE_CQ:
  1127. subsys = CMD_SUBSYSTEM_COMMON;
  1128. opcode = OPCODE_COMMON_CQ_DESTROY;
  1129. break;
  1130. case QTYPE_TXQ:
  1131. subsys = CMD_SUBSYSTEM_ETH;
  1132. opcode = OPCODE_ETH_TX_DESTROY;
  1133. break;
  1134. case QTYPE_RXQ:
  1135. subsys = CMD_SUBSYSTEM_ETH;
  1136. opcode = OPCODE_ETH_RX_DESTROY;
  1137. break;
  1138. case QTYPE_MCCQ:
  1139. subsys = CMD_SUBSYSTEM_COMMON;
  1140. opcode = OPCODE_COMMON_MCC_DESTROY;
  1141. break;
  1142. default:
  1143. BUG();
  1144. }
  1145. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  1146. NULL);
  1147. req->id = cpu_to_le16(q->id);
  1148. status = be_mbox_notify_wait(adapter);
  1149. q->created = false;
  1150. mutex_unlock(&adapter->mbox_lock);
  1151. return status;
  1152. }
  1153. /* Uses MCC */
  1154. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  1155. {
  1156. struct be_mcc_wrb *wrb;
  1157. struct be_cmd_req_q_destroy *req;
  1158. int status;
  1159. spin_lock_bh(&adapter->mcc_lock);
  1160. wrb = wrb_from_mccq(adapter);
  1161. if (!wrb) {
  1162. status = -EBUSY;
  1163. goto err;
  1164. }
  1165. req = embedded_payload(wrb);
  1166. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1167. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  1168. req->id = cpu_to_le16(q->id);
  1169. status = be_mcc_notify_wait(adapter);
  1170. q->created = false;
  1171. err:
  1172. spin_unlock_bh(&adapter->mcc_lock);
  1173. return status;
  1174. }
  1175. /* Create an rx filtering policy configuration on an i/f
  1176. * Will use MBOX only if MCCQ has not been created.
  1177. */
  1178. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  1179. u32 *if_handle, u32 domain)
  1180. {
  1181. struct be_mcc_wrb wrb = {0};
  1182. struct be_cmd_req_if_create *req;
  1183. int status;
  1184. req = embedded_payload(&wrb);
  1185. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1186. OPCODE_COMMON_NTWK_INTERFACE_CREATE,
  1187. sizeof(*req), &wrb, NULL);
  1188. req->hdr.domain = domain;
  1189. req->capability_flags = cpu_to_le32(cap_flags);
  1190. req->enable_flags = cpu_to_le32(en_flags);
  1191. req->pmac_invalid = true;
  1192. status = be_cmd_notify_wait(adapter, &wrb);
  1193. if (!status) {
  1194. struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
  1195. *if_handle = le32_to_cpu(resp->interface_id);
  1196. /* Hack to retrieve VF's pmac-id on BE3 */
  1197. if (BE3_chip(adapter) && !be_physfn(adapter))
  1198. adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
  1199. }
  1200. return status;
  1201. }
  1202. /* Uses MCCQ */
  1203. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1204. {
  1205. struct be_mcc_wrb *wrb;
  1206. struct be_cmd_req_if_destroy *req;
  1207. int status;
  1208. if (interface_id == -1)
  1209. return 0;
  1210. spin_lock_bh(&adapter->mcc_lock);
  1211. wrb = wrb_from_mccq(adapter);
  1212. if (!wrb) {
  1213. status = -EBUSY;
  1214. goto err;
  1215. }
  1216. req = embedded_payload(wrb);
  1217. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1218. OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
  1219. sizeof(*req), wrb, NULL);
  1220. req->hdr.domain = domain;
  1221. req->interface_id = cpu_to_le32(interface_id);
  1222. status = be_mcc_notify_wait(adapter);
  1223. err:
  1224. spin_unlock_bh(&adapter->mcc_lock);
  1225. return status;
  1226. }
  1227. /* Get stats is a non embedded command: the request is not embedded inside
  1228. * WRB but is a separate dma memory block
  1229. * Uses asynchronous MCC
  1230. */
  1231. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1232. {
  1233. struct be_mcc_wrb *wrb;
  1234. struct be_cmd_req_hdr *hdr;
  1235. int status = 0;
  1236. spin_lock_bh(&adapter->mcc_lock);
  1237. wrb = wrb_from_mccq(adapter);
  1238. if (!wrb) {
  1239. status = -EBUSY;
  1240. goto err;
  1241. }
  1242. hdr = nonemb_cmd->va;
  1243. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1244. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
  1245. nonemb_cmd);
  1246. /* version 1 of the cmd is not supported only by BE2 */
  1247. if (BE2_chip(adapter))
  1248. hdr->version = 0;
  1249. if (BE3_chip(adapter) || lancer_chip(adapter))
  1250. hdr->version = 1;
  1251. else
  1252. hdr->version = 2;
  1253. be_mcc_notify(adapter);
  1254. adapter->stats_cmd_sent = true;
  1255. err:
  1256. spin_unlock_bh(&adapter->mcc_lock);
  1257. return status;
  1258. }
  1259. /* Lancer Stats */
  1260. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1261. struct be_dma_mem *nonemb_cmd)
  1262. {
  1263. struct be_mcc_wrb *wrb;
  1264. struct lancer_cmd_req_pport_stats *req;
  1265. int status = 0;
  1266. if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
  1267. CMD_SUBSYSTEM_ETH))
  1268. return -EPERM;
  1269. spin_lock_bh(&adapter->mcc_lock);
  1270. wrb = wrb_from_mccq(adapter);
  1271. if (!wrb) {
  1272. status = -EBUSY;
  1273. goto err;
  1274. }
  1275. req = nonemb_cmd->va;
  1276. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1277. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
  1278. wrb, nonemb_cmd);
  1279. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1280. req->cmd_params.params.reset_stats = 0;
  1281. be_mcc_notify(adapter);
  1282. adapter->stats_cmd_sent = true;
  1283. err:
  1284. spin_unlock_bh(&adapter->mcc_lock);
  1285. return status;
  1286. }
  1287. static int be_mac_to_link_speed(int mac_speed)
  1288. {
  1289. switch (mac_speed) {
  1290. case PHY_LINK_SPEED_ZERO:
  1291. return 0;
  1292. case PHY_LINK_SPEED_10MBPS:
  1293. return 10;
  1294. case PHY_LINK_SPEED_100MBPS:
  1295. return 100;
  1296. case PHY_LINK_SPEED_1GBPS:
  1297. return 1000;
  1298. case PHY_LINK_SPEED_10GBPS:
  1299. return 10000;
  1300. case PHY_LINK_SPEED_20GBPS:
  1301. return 20000;
  1302. case PHY_LINK_SPEED_25GBPS:
  1303. return 25000;
  1304. case PHY_LINK_SPEED_40GBPS:
  1305. return 40000;
  1306. }
  1307. return 0;
  1308. }
  1309. /* Uses synchronous mcc
  1310. * Returns link_speed in Mbps
  1311. */
  1312. int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1313. u8 *link_status, u32 dom)
  1314. {
  1315. struct be_mcc_wrb *wrb;
  1316. struct be_cmd_req_link_status *req;
  1317. int status;
  1318. spin_lock_bh(&adapter->mcc_lock);
  1319. if (link_status)
  1320. *link_status = LINK_DOWN;
  1321. wrb = wrb_from_mccq(adapter);
  1322. if (!wrb) {
  1323. status = -EBUSY;
  1324. goto err;
  1325. }
  1326. req = embedded_payload(wrb);
  1327. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1328. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
  1329. sizeof(*req), wrb, NULL);
  1330. /* version 1 of the cmd is not supported only by BE2 */
  1331. if (!BE2_chip(adapter))
  1332. req->hdr.version = 1;
  1333. req->hdr.domain = dom;
  1334. status = be_mcc_notify_wait(adapter);
  1335. if (!status) {
  1336. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1337. if (link_speed) {
  1338. *link_speed = resp->link_speed ?
  1339. le16_to_cpu(resp->link_speed) * 10 :
  1340. be_mac_to_link_speed(resp->mac_speed);
  1341. if (!resp->logical_link_status)
  1342. *link_speed = 0;
  1343. }
  1344. if (link_status)
  1345. *link_status = resp->logical_link_status;
  1346. }
  1347. err:
  1348. spin_unlock_bh(&adapter->mcc_lock);
  1349. return status;
  1350. }
  1351. /* Uses synchronous mcc */
  1352. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1353. {
  1354. struct be_mcc_wrb *wrb;
  1355. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1356. int status = 0;
  1357. spin_lock_bh(&adapter->mcc_lock);
  1358. wrb = wrb_from_mccq(adapter);
  1359. if (!wrb) {
  1360. status = -EBUSY;
  1361. goto err;
  1362. }
  1363. req = embedded_payload(wrb);
  1364. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1365. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
  1366. sizeof(*req), wrb, NULL);
  1367. be_mcc_notify(adapter);
  1368. err:
  1369. spin_unlock_bh(&adapter->mcc_lock);
  1370. return status;
  1371. }
  1372. /* Uses synchronous mcc */
  1373. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1374. {
  1375. struct be_mcc_wrb *wrb;
  1376. struct be_cmd_req_get_fat *req;
  1377. int status;
  1378. spin_lock_bh(&adapter->mcc_lock);
  1379. wrb = wrb_from_mccq(adapter);
  1380. if (!wrb) {
  1381. status = -EBUSY;
  1382. goto err;
  1383. }
  1384. req = embedded_payload(wrb);
  1385. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1386. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb,
  1387. NULL);
  1388. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1389. status = be_mcc_notify_wait(adapter);
  1390. if (!status) {
  1391. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1392. if (log_size && resp->log_size)
  1393. *log_size = le32_to_cpu(resp->log_size) -
  1394. sizeof(u32);
  1395. }
  1396. err:
  1397. spin_unlock_bh(&adapter->mcc_lock);
  1398. return status;
  1399. }
  1400. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1401. {
  1402. struct be_dma_mem get_fat_cmd;
  1403. struct be_mcc_wrb *wrb;
  1404. struct be_cmd_req_get_fat *req;
  1405. u32 offset = 0, total_size, buf_size,
  1406. log_offset = sizeof(u32), payload_len;
  1407. int status;
  1408. if (buf_len == 0)
  1409. return;
  1410. total_size = buf_len;
  1411. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1412. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1413. get_fat_cmd.size,
  1414. &get_fat_cmd.dma);
  1415. if (!get_fat_cmd.va) {
  1416. status = -ENOMEM;
  1417. dev_err(&adapter->pdev->dev,
  1418. "Memory allocation failure while retrieving FAT data\n");
  1419. return;
  1420. }
  1421. spin_lock_bh(&adapter->mcc_lock);
  1422. while (total_size) {
  1423. buf_size = min(total_size, (u32)60*1024);
  1424. total_size -= buf_size;
  1425. wrb = wrb_from_mccq(adapter);
  1426. if (!wrb) {
  1427. status = -EBUSY;
  1428. goto err;
  1429. }
  1430. req = get_fat_cmd.va;
  1431. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1432. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1433. OPCODE_COMMON_MANAGE_FAT, payload_len,
  1434. wrb, &get_fat_cmd);
  1435. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1436. req->read_log_offset = cpu_to_le32(log_offset);
  1437. req->read_log_length = cpu_to_le32(buf_size);
  1438. req->data_buffer_size = cpu_to_le32(buf_size);
  1439. status = be_mcc_notify_wait(adapter);
  1440. if (!status) {
  1441. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1442. memcpy(buf + offset,
  1443. resp->data_buffer,
  1444. le32_to_cpu(resp->read_log_length));
  1445. } else {
  1446. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1447. goto err;
  1448. }
  1449. offset += buf_size;
  1450. log_offset += buf_size;
  1451. }
  1452. err:
  1453. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1454. get_fat_cmd.va, get_fat_cmd.dma);
  1455. spin_unlock_bh(&adapter->mcc_lock);
  1456. }
  1457. /* Uses synchronous mcc */
  1458. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1459. char *fw_on_flash)
  1460. {
  1461. struct be_mcc_wrb *wrb;
  1462. struct be_cmd_req_get_fw_version *req;
  1463. int status;
  1464. spin_lock_bh(&adapter->mcc_lock);
  1465. wrb = wrb_from_mccq(adapter);
  1466. if (!wrb) {
  1467. status = -EBUSY;
  1468. goto err;
  1469. }
  1470. req = embedded_payload(wrb);
  1471. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1472. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
  1473. NULL);
  1474. status = be_mcc_notify_wait(adapter);
  1475. if (!status) {
  1476. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1477. strcpy(fw_ver, resp->firmware_version_string);
  1478. if (fw_on_flash)
  1479. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1480. }
  1481. err:
  1482. spin_unlock_bh(&adapter->mcc_lock);
  1483. return status;
  1484. }
  1485. /* set the EQ delay interval of an EQ to specified value
  1486. * Uses async mcc
  1487. */
  1488. int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
  1489. int num)
  1490. {
  1491. struct be_mcc_wrb *wrb;
  1492. struct be_cmd_req_modify_eq_delay *req;
  1493. int status = 0, i;
  1494. spin_lock_bh(&adapter->mcc_lock);
  1495. wrb = wrb_from_mccq(adapter);
  1496. if (!wrb) {
  1497. status = -EBUSY;
  1498. goto err;
  1499. }
  1500. req = embedded_payload(wrb);
  1501. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1502. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
  1503. NULL);
  1504. req->num_eq = cpu_to_le32(num);
  1505. for (i = 0; i < num; i++) {
  1506. req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
  1507. req->set_eqd[i].phase = 0;
  1508. req->set_eqd[i].delay_multiplier =
  1509. cpu_to_le32(set_eqd[i].delay_multiplier);
  1510. }
  1511. be_mcc_notify(adapter);
  1512. err:
  1513. spin_unlock_bh(&adapter->mcc_lock);
  1514. return status;
  1515. }
  1516. /* Uses sycnhronous mcc */
  1517. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1518. u32 num)
  1519. {
  1520. struct be_mcc_wrb *wrb;
  1521. struct be_cmd_req_vlan_config *req;
  1522. int status;
  1523. spin_lock_bh(&adapter->mcc_lock);
  1524. wrb = wrb_from_mccq(adapter);
  1525. if (!wrb) {
  1526. status = -EBUSY;
  1527. goto err;
  1528. }
  1529. req = embedded_payload(wrb);
  1530. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1531. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
  1532. wrb, NULL);
  1533. req->interface_id = if_id;
  1534. req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
  1535. req->num_vlan = num;
  1536. memcpy(req->normal_vlan, vtag_array,
  1537. req->num_vlan * sizeof(vtag_array[0]));
  1538. status = be_mcc_notify_wait(adapter);
  1539. err:
  1540. spin_unlock_bh(&adapter->mcc_lock);
  1541. return status;
  1542. }
  1543. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1544. {
  1545. struct be_mcc_wrb *wrb;
  1546. struct be_dma_mem *mem = &adapter->rx_filter;
  1547. struct be_cmd_req_rx_filter *req = mem->va;
  1548. int status;
  1549. spin_lock_bh(&adapter->mcc_lock);
  1550. wrb = wrb_from_mccq(adapter);
  1551. if (!wrb) {
  1552. status = -EBUSY;
  1553. goto err;
  1554. }
  1555. memset(req, 0, sizeof(*req));
  1556. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1557. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1558. wrb, mem);
  1559. req->if_id = cpu_to_le32(adapter->if_handle);
  1560. if (flags & IFF_PROMISC) {
  1561. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1562. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1563. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1564. if (value == ON)
  1565. req->if_flags =
  1566. cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1567. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1568. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1569. } else if (flags & IFF_ALLMULTI) {
  1570. req->if_flags_mask = req->if_flags =
  1571. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1572. } else if (flags & BE_FLAGS_VLAN_PROMISC) {
  1573. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1574. if (value == ON)
  1575. req->if_flags =
  1576. cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1577. } else {
  1578. struct netdev_hw_addr *ha;
  1579. int i = 0;
  1580. req->if_flags_mask = req->if_flags =
  1581. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1582. /* Reset mcast promisc mode if already set by setting mask
  1583. * and not setting flags field
  1584. */
  1585. req->if_flags_mask |=
  1586. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
  1587. be_if_cap_flags(adapter));
  1588. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1589. netdev_for_each_mc_addr(ha, adapter->netdev)
  1590. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1591. }
  1592. if ((req->if_flags_mask & cpu_to_le32(be_if_cap_flags(adapter))) !=
  1593. req->if_flags_mask) {
  1594. dev_warn(&adapter->pdev->dev,
  1595. "Cannot set rx filter flags 0x%x\n",
  1596. req->if_flags_mask);
  1597. dev_warn(&adapter->pdev->dev,
  1598. "Interface is capable of 0x%x flags only\n",
  1599. be_if_cap_flags(adapter));
  1600. }
  1601. req->if_flags_mask &= cpu_to_le32(be_if_cap_flags(adapter));
  1602. status = be_mcc_notify_wait(adapter);
  1603. err:
  1604. spin_unlock_bh(&adapter->mcc_lock);
  1605. return status;
  1606. }
  1607. /* Uses synchrounous mcc */
  1608. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1609. {
  1610. struct be_mcc_wrb *wrb;
  1611. struct be_cmd_req_set_flow_control *req;
  1612. int status;
  1613. if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
  1614. CMD_SUBSYSTEM_COMMON))
  1615. return -EPERM;
  1616. spin_lock_bh(&adapter->mcc_lock);
  1617. wrb = wrb_from_mccq(adapter);
  1618. if (!wrb) {
  1619. status = -EBUSY;
  1620. goto err;
  1621. }
  1622. req = embedded_payload(wrb);
  1623. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1624. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
  1625. wrb, NULL);
  1626. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1627. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1628. status = be_mcc_notify_wait(adapter);
  1629. err:
  1630. spin_unlock_bh(&adapter->mcc_lock);
  1631. return status;
  1632. }
  1633. /* Uses sycn mcc */
  1634. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1635. {
  1636. struct be_mcc_wrb *wrb;
  1637. struct be_cmd_req_get_flow_control *req;
  1638. int status;
  1639. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
  1640. CMD_SUBSYSTEM_COMMON))
  1641. return -EPERM;
  1642. spin_lock_bh(&adapter->mcc_lock);
  1643. wrb = wrb_from_mccq(adapter);
  1644. if (!wrb) {
  1645. status = -EBUSY;
  1646. goto err;
  1647. }
  1648. req = embedded_payload(wrb);
  1649. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1650. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
  1651. wrb, NULL);
  1652. status = be_mcc_notify_wait(adapter);
  1653. if (!status) {
  1654. struct be_cmd_resp_get_flow_control *resp =
  1655. embedded_payload(wrb);
  1656. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1657. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1658. }
  1659. err:
  1660. spin_unlock_bh(&adapter->mcc_lock);
  1661. return status;
  1662. }
  1663. /* Uses mbox */
  1664. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1665. u32 *mode, u32 *caps, u16 *asic_rev)
  1666. {
  1667. struct be_mcc_wrb *wrb;
  1668. struct be_cmd_req_query_fw_cfg *req;
  1669. int status;
  1670. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1671. return -1;
  1672. wrb = wrb_from_mbox(adapter);
  1673. req = embedded_payload(wrb);
  1674. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1675. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
  1676. sizeof(*req), wrb, NULL);
  1677. status = be_mbox_notify_wait(adapter);
  1678. if (!status) {
  1679. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1680. *port_num = le32_to_cpu(resp->phys_port);
  1681. *mode = le32_to_cpu(resp->function_mode);
  1682. *caps = le32_to_cpu(resp->function_caps);
  1683. *asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
  1684. }
  1685. mutex_unlock(&adapter->mbox_lock);
  1686. return status;
  1687. }
  1688. /* Uses mbox */
  1689. int be_cmd_reset_function(struct be_adapter *adapter)
  1690. {
  1691. struct be_mcc_wrb *wrb;
  1692. struct be_cmd_req_hdr *req;
  1693. int status;
  1694. if (lancer_chip(adapter)) {
  1695. status = lancer_wait_ready(adapter);
  1696. if (!status) {
  1697. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1698. adapter->db + SLIPORT_CONTROL_OFFSET);
  1699. status = lancer_test_and_set_rdy_state(adapter);
  1700. }
  1701. if (status) {
  1702. dev_err(&adapter->pdev->dev,
  1703. "Adapter in non recoverable error\n");
  1704. }
  1705. return status;
  1706. }
  1707. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1708. return -1;
  1709. wrb = wrb_from_mbox(adapter);
  1710. req = embedded_payload(wrb);
  1711. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1712. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
  1713. NULL);
  1714. status = be_mbox_notify_wait(adapter);
  1715. mutex_unlock(&adapter->mbox_lock);
  1716. return status;
  1717. }
  1718. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
  1719. u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
  1720. {
  1721. struct be_mcc_wrb *wrb;
  1722. struct be_cmd_req_rss_config *req;
  1723. int status;
  1724. if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
  1725. return 0;
  1726. spin_lock_bh(&adapter->mcc_lock);
  1727. wrb = wrb_from_mccq(adapter);
  1728. if (!wrb) {
  1729. status = -EBUSY;
  1730. goto err;
  1731. }
  1732. req = embedded_payload(wrb);
  1733. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1734. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1735. req->if_id = cpu_to_le32(adapter->if_handle);
  1736. req->enable_rss = cpu_to_le16(rss_hash_opts);
  1737. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1738. if (!BEx_chip(adapter))
  1739. req->hdr.version = 1;
  1740. memcpy(req->cpu_table, rsstable, table_size);
  1741. memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
  1742. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1743. status = be_mcc_notify_wait(adapter);
  1744. err:
  1745. spin_unlock_bh(&adapter->mcc_lock);
  1746. return status;
  1747. }
  1748. /* Uses sync mcc */
  1749. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1750. u8 bcn, u8 sts, u8 state)
  1751. {
  1752. struct be_mcc_wrb *wrb;
  1753. struct be_cmd_req_enable_disable_beacon *req;
  1754. int status;
  1755. spin_lock_bh(&adapter->mcc_lock);
  1756. wrb = wrb_from_mccq(adapter);
  1757. if (!wrb) {
  1758. status = -EBUSY;
  1759. goto err;
  1760. }
  1761. req = embedded_payload(wrb);
  1762. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1763. OPCODE_COMMON_ENABLE_DISABLE_BEACON,
  1764. sizeof(*req), wrb, NULL);
  1765. req->port_num = port_num;
  1766. req->beacon_state = state;
  1767. req->beacon_duration = bcn;
  1768. req->status_duration = sts;
  1769. status = be_mcc_notify_wait(adapter);
  1770. err:
  1771. spin_unlock_bh(&adapter->mcc_lock);
  1772. return status;
  1773. }
  1774. /* Uses sync mcc */
  1775. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1776. {
  1777. struct be_mcc_wrb *wrb;
  1778. struct be_cmd_req_get_beacon_state *req;
  1779. int status;
  1780. spin_lock_bh(&adapter->mcc_lock);
  1781. wrb = wrb_from_mccq(adapter);
  1782. if (!wrb) {
  1783. status = -EBUSY;
  1784. goto err;
  1785. }
  1786. req = embedded_payload(wrb);
  1787. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1788. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
  1789. wrb, NULL);
  1790. req->port_num = port_num;
  1791. status = be_mcc_notify_wait(adapter);
  1792. if (!status) {
  1793. struct be_cmd_resp_get_beacon_state *resp =
  1794. embedded_payload(wrb);
  1795. *state = resp->beacon_state;
  1796. }
  1797. err:
  1798. spin_unlock_bh(&adapter->mcc_lock);
  1799. return status;
  1800. }
  1801. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1802. u32 data_size, u32 data_offset,
  1803. const char *obj_name, u32 *data_written,
  1804. u8 *change_status, u8 *addn_status)
  1805. {
  1806. struct be_mcc_wrb *wrb;
  1807. struct lancer_cmd_req_write_object *req;
  1808. struct lancer_cmd_resp_write_object *resp;
  1809. void *ctxt = NULL;
  1810. int status;
  1811. spin_lock_bh(&adapter->mcc_lock);
  1812. adapter->flash_status = 0;
  1813. wrb = wrb_from_mccq(adapter);
  1814. if (!wrb) {
  1815. status = -EBUSY;
  1816. goto err_unlock;
  1817. }
  1818. req = embedded_payload(wrb);
  1819. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1820. OPCODE_COMMON_WRITE_OBJECT,
  1821. sizeof(struct lancer_cmd_req_write_object), wrb,
  1822. NULL);
  1823. ctxt = &req->context;
  1824. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1825. write_length, ctxt, data_size);
  1826. if (data_size == 0)
  1827. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1828. eof, ctxt, 1);
  1829. else
  1830. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1831. eof, ctxt, 0);
  1832. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1833. req->write_offset = cpu_to_le32(data_offset);
  1834. strcpy(req->object_name, obj_name);
  1835. req->descriptor_count = cpu_to_le32(1);
  1836. req->buf_len = cpu_to_le32(data_size);
  1837. req->addr_low = cpu_to_le32((cmd->dma +
  1838. sizeof(struct lancer_cmd_req_write_object))
  1839. & 0xFFFFFFFF);
  1840. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1841. sizeof(struct lancer_cmd_req_write_object)));
  1842. be_mcc_notify(adapter);
  1843. spin_unlock_bh(&adapter->mcc_lock);
  1844. if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
  1845. msecs_to_jiffies(60000)))
  1846. status = -1;
  1847. else
  1848. status = adapter->flash_status;
  1849. resp = embedded_payload(wrb);
  1850. if (!status) {
  1851. *data_written = le32_to_cpu(resp->actual_write_len);
  1852. *change_status = resp->change_status;
  1853. } else {
  1854. *addn_status = resp->additional_status;
  1855. }
  1856. return status;
  1857. err_unlock:
  1858. spin_unlock_bh(&adapter->mcc_lock);
  1859. return status;
  1860. }
  1861. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1862. u32 data_size, u32 data_offset, const char *obj_name,
  1863. u32 *data_read, u32 *eof, u8 *addn_status)
  1864. {
  1865. struct be_mcc_wrb *wrb;
  1866. struct lancer_cmd_req_read_object *req;
  1867. struct lancer_cmd_resp_read_object *resp;
  1868. int status;
  1869. spin_lock_bh(&adapter->mcc_lock);
  1870. wrb = wrb_from_mccq(adapter);
  1871. if (!wrb) {
  1872. status = -EBUSY;
  1873. goto err_unlock;
  1874. }
  1875. req = embedded_payload(wrb);
  1876. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1877. OPCODE_COMMON_READ_OBJECT,
  1878. sizeof(struct lancer_cmd_req_read_object), wrb,
  1879. NULL);
  1880. req->desired_read_len = cpu_to_le32(data_size);
  1881. req->read_offset = cpu_to_le32(data_offset);
  1882. strcpy(req->object_name, obj_name);
  1883. req->descriptor_count = cpu_to_le32(1);
  1884. req->buf_len = cpu_to_le32(data_size);
  1885. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1886. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1887. status = be_mcc_notify_wait(adapter);
  1888. resp = embedded_payload(wrb);
  1889. if (!status) {
  1890. *data_read = le32_to_cpu(resp->actual_read_len);
  1891. *eof = le32_to_cpu(resp->eof);
  1892. } else {
  1893. *addn_status = resp->additional_status;
  1894. }
  1895. err_unlock:
  1896. spin_unlock_bh(&adapter->mcc_lock);
  1897. return status;
  1898. }
  1899. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1900. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1901. {
  1902. struct be_mcc_wrb *wrb;
  1903. struct be_cmd_write_flashrom *req;
  1904. int status;
  1905. spin_lock_bh(&adapter->mcc_lock);
  1906. adapter->flash_status = 0;
  1907. wrb = wrb_from_mccq(adapter);
  1908. if (!wrb) {
  1909. status = -EBUSY;
  1910. goto err_unlock;
  1911. }
  1912. req = cmd->va;
  1913. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1914. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
  1915. cmd);
  1916. req->params.op_type = cpu_to_le32(flash_type);
  1917. req->params.op_code = cpu_to_le32(flash_opcode);
  1918. req->params.data_buf_size = cpu_to_le32(buf_size);
  1919. be_mcc_notify(adapter);
  1920. spin_unlock_bh(&adapter->mcc_lock);
  1921. if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
  1922. msecs_to_jiffies(40000)))
  1923. status = -1;
  1924. else
  1925. status = adapter->flash_status;
  1926. return status;
  1927. err_unlock:
  1928. spin_unlock_bh(&adapter->mcc_lock);
  1929. return status;
  1930. }
  1931. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1932. u16 optype, int offset)
  1933. {
  1934. struct be_mcc_wrb *wrb;
  1935. struct be_cmd_read_flash_crc *req;
  1936. int status;
  1937. spin_lock_bh(&adapter->mcc_lock);
  1938. wrb = wrb_from_mccq(adapter);
  1939. if (!wrb) {
  1940. status = -EBUSY;
  1941. goto err;
  1942. }
  1943. req = embedded_payload(wrb);
  1944. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1945. OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
  1946. wrb, NULL);
  1947. req->params.op_type = cpu_to_le32(optype);
  1948. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1949. req->params.offset = cpu_to_le32(offset);
  1950. req->params.data_buf_size = cpu_to_le32(0x4);
  1951. status = be_mcc_notify_wait(adapter);
  1952. if (!status)
  1953. memcpy(flashed_crc, req->crc, 4);
  1954. err:
  1955. spin_unlock_bh(&adapter->mcc_lock);
  1956. return status;
  1957. }
  1958. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1959. struct be_dma_mem *nonemb_cmd)
  1960. {
  1961. struct be_mcc_wrb *wrb;
  1962. struct be_cmd_req_acpi_wol_magic_config *req;
  1963. int status;
  1964. spin_lock_bh(&adapter->mcc_lock);
  1965. wrb = wrb_from_mccq(adapter);
  1966. if (!wrb) {
  1967. status = -EBUSY;
  1968. goto err;
  1969. }
  1970. req = nonemb_cmd->va;
  1971. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1972. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
  1973. wrb, nonemb_cmd);
  1974. memcpy(req->magic_mac, mac, ETH_ALEN);
  1975. status = be_mcc_notify_wait(adapter);
  1976. err:
  1977. spin_unlock_bh(&adapter->mcc_lock);
  1978. return status;
  1979. }
  1980. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1981. u8 loopback_type, u8 enable)
  1982. {
  1983. struct be_mcc_wrb *wrb;
  1984. struct be_cmd_req_set_lmode *req;
  1985. int status;
  1986. spin_lock_bh(&adapter->mcc_lock);
  1987. wrb = wrb_from_mccq(adapter);
  1988. if (!wrb) {
  1989. status = -EBUSY;
  1990. goto err;
  1991. }
  1992. req = embedded_payload(wrb);
  1993. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1994. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
  1995. wrb, NULL);
  1996. req->src_port = port_num;
  1997. req->dest_port = port_num;
  1998. req->loopback_type = loopback_type;
  1999. req->loopback_state = enable;
  2000. status = be_mcc_notify_wait(adapter);
  2001. err:
  2002. spin_unlock_bh(&adapter->mcc_lock);
  2003. return status;
  2004. }
  2005. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  2006. u32 loopback_type, u32 pkt_size, u32 num_pkts,
  2007. u64 pattern)
  2008. {
  2009. struct be_mcc_wrb *wrb;
  2010. struct be_cmd_req_loopback_test *req;
  2011. struct be_cmd_resp_loopback_test *resp;
  2012. int status;
  2013. spin_lock_bh(&adapter->mcc_lock);
  2014. wrb = wrb_from_mccq(adapter);
  2015. if (!wrb) {
  2016. status = -EBUSY;
  2017. goto err;
  2018. }
  2019. req = embedded_payload(wrb);
  2020. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2021. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
  2022. NULL);
  2023. req->hdr.timeout = cpu_to_le32(15);
  2024. req->pattern = cpu_to_le64(pattern);
  2025. req->src_port = cpu_to_le32(port_num);
  2026. req->dest_port = cpu_to_le32(port_num);
  2027. req->pkt_size = cpu_to_le32(pkt_size);
  2028. req->num_pkts = cpu_to_le32(num_pkts);
  2029. req->loopback_type = cpu_to_le32(loopback_type);
  2030. be_mcc_notify(adapter);
  2031. spin_unlock_bh(&adapter->mcc_lock);
  2032. wait_for_completion(&adapter->et_cmd_compl);
  2033. resp = embedded_payload(wrb);
  2034. status = le32_to_cpu(resp->status);
  2035. return status;
  2036. err:
  2037. spin_unlock_bh(&adapter->mcc_lock);
  2038. return status;
  2039. }
  2040. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  2041. u32 byte_cnt, struct be_dma_mem *cmd)
  2042. {
  2043. struct be_mcc_wrb *wrb;
  2044. struct be_cmd_req_ddrdma_test *req;
  2045. int status;
  2046. int i, j = 0;
  2047. spin_lock_bh(&adapter->mcc_lock);
  2048. wrb = wrb_from_mccq(adapter);
  2049. if (!wrb) {
  2050. status = -EBUSY;
  2051. goto err;
  2052. }
  2053. req = cmd->va;
  2054. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2055. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
  2056. cmd);
  2057. req->pattern = cpu_to_le64(pattern);
  2058. req->byte_count = cpu_to_le32(byte_cnt);
  2059. for (i = 0; i < byte_cnt; i++) {
  2060. req->snd_buff[i] = (u8)(pattern >> (j*8));
  2061. j++;
  2062. if (j > 7)
  2063. j = 0;
  2064. }
  2065. status = be_mcc_notify_wait(adapter);
  2066. if (!status) {
  2067. struct be_cmd_resp_ddrdma_test *resp;
  2068. resp = cmd->va;
  2069. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  2070. resp->snd_err) {
  2071. status = -1;
  2072. }
  2073. }
  2074. err:
  2075. spin_unlock_bh(&adapter->mcc_lock);
  2076. return status;
  2077. }
  2078. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  2079. struct be_dma_mem *nonemb_cmd)
  2080. {
  2081. struct be_mcc_wrb *wrb;
  2082. struct be_cmd_req_seeprom_read *req;
  2083. int status;
  2084. spin_lock_bh(&adapter->mcc_lock);
  2085. wrb = wrb_from_mccq(adapter);
  2086. if (!wrb) {
  2087. status = -EBUSY;
  2088. goto err;
  2089. }
  2090. req = nonemb_cmd->va;
  2091. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2092. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  2093. nonemb_cmd);
  2094. status = be_mcc_notify_wait(adapter);
  2095. err:
  2096. spin_unlock_bh(&adapter->mcc_lock);
  2097. return status;
  2098. }
  2099. int be_cmd_get_phy_info(struct be_adapter *adapter)
  2100. {
  2101. struct be_mcc_wrb *wrb;
  2102. struct be_cmd_req_get_phy_info *req;
  2103. struct be_dma_mem cmd;
  2104. int status;
  2105. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
  2106. CMD_SUBSYSTEM_COMMON))
  2107. return -EPERM;
  2108. spin_lock_bh(&adapter->mcc_lock);
  2109. wrb = wrb_from_mccq(adapter);
  2110. if (!wrb) {
  2111. status = -EBUSY;
  2112. goto err;
  2113. }
  2114. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  2115. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  2116. if (!cmd.va) {
  2117. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2118. status = -ENOMEM;
  2119. goto err;
  2120. }
  2121. req = cmd.va;
  2122. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2123. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  2124. wrb, &cmd);
  2125. status = be_mcc_notify_wait(adapter);
  2126. if (!status) {
  2127. struct be_phy_info *resp_phy_info =
  2128. cmd.va + sizeof(struct be_cmd_req_hdr);
  2129. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  2130. adapter->phy.interface_type =
  2131. le16_to_cpu(resp_phy_info->interface_type);
  2132. adapter->phy.auto_speeds_supported =
  2133. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  2134. adapter->phy.fixed_speeds_supported =
  2135. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  2136. adapter->phy.misc_params =
  2137. le32_to_cpu(resp_phy_info->misc_params);
  2138. if (BE2_chip(adapter)) {
  2139. adapter->phy.fixed_speeds_supported =
  2140. BE_SUPPORTED_SPEED_10GBPS |
  2141. BE_SUPPORTED_SPEED_1GBPS;
  2142. }
  2143. }
  2144. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2145. err:
  2146. spin_unlock_bh(&adapter->mcc_lock);
  2147. return status;
  2148. }
  2149. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  2150. {
  2151. struct be_mcc_wrb *wrb;
  2152. struct be_cmd_req_set_qos *req;
  2153. int status;
  2154. spin_lock_bh(&adapter->mcc_lock);
  2155. wrb = wrb_from_mccq(adapter);
  2156. if (!wrb) {
  2157. status = -EBUSY;
  2158. goto err;
  2159. }
  2160. req = embedded_payload(wrb);
  2161. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2162. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  2163. req->hdr.domain = domain;
  2164. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  2165. req->max_bps_nic = cpu_to_le32(bps);
  2166. status = be_mcc_notify_wait(adapter);
  2167. err:
  2168. spin_unlock_bh(&adapter->mcc_lock);
  2169. return status;
  2170. }
  2171. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  2172. {
  2173. struct be_mcc_wrb *wrb;
  2174. struct be_cmd_req_cntl_attribs *req;
  2175. struct be_cmd_resp_cntl_attribs *resp;
  2176. int status;
  2177. int payload_len = max(sizeof(*req), sizeof(*resp));
  2178. struct mgmt_controller_attrib *attribs;
  2179. struct be_dma_mem attribs_cmd;
  2180. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2181. return -1;
  2182. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  2183. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  2184. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  2185. &attribs_cmd.dma);
  2186. if (!attribs_cmd.va) {
  2187. dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
  2188. status = -ENOMEM;
  2189. goto err;
  2190. }
  2191. wrb = wrb_from_mbox(adapter);
  2192. if (!wrb) {
  2193. status = -EBUSY;
  2194. goto err;
  2195. }
  2196. req = attribs_cmd.va;
  2197. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2198. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
  2199. wrb, &attribs_cmd);
  2200. status = be_mbox_notify_wait(adapter);
  2201. if (!status) {
  2202. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  2203. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  2204. }
  2205. err:
  2206. mutex_unlock(&adapter->mbox_lock);
  2207. if (attribs_cmd.va)
  2208. pci_free_consistent(adapter->pdev, attribs_cmd.size,
  2209. attribs_cmd.va, attribs_cmd.dma);
  2210. return status;
  2211. }
  2212. /* Uses mbox */
  2213. int be_cmd_req_native_mode(struct be_adapter *adapter)
  2214. {
  2215. struct be_mcc_wrb *wrb;
  2216. struct be_cmd_req_set_func_cap *req;
  2217. int status;
  2218. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2219. return -1;
  2220. wrb = wrb_from_mbox(adapter);
  2221. if (!wrb) {
  2222. status = -EBUSY;
  2223. goto err;
  2224. }
  2225. req = embedded_payload(wrb);
  2226. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2227. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
  2228. sizeof(*req), wrb, NULL);
  2229. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  2230. CAPABILITY_BE3_NATIVE_ERX_API);
  2231. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  2232. status = be_mbox_notify_wait(adapter);
  2233. if (!status) {
  2234. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  2235. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  2236. CAPABILITY_BE3_NATIVE_ERX_API;
  2237. if (!adapter->be3_native)
  2238. dev_warn(&adapter->pdev->dev,
  2239. "adapter not in advanced mode\n");
  2240. }
  2241. err:
  2242. mutex_unlock(&adapter->mbox_lock);
  2243. return status;
  2244. }
  2245. /* Get privilege(s) for a function */
  2246. int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
  2247. u32 domain)
  2248. {
  2249. struct be_mcc_wrb *wrb;
  2250. struct be_cmd_req_get_fn_privileges *req;
  2251. int status;
  2252. spin_lock_bh(&adapter->mcc_lock);
  2253. wrb = wrb_from_mccq(adapter);
  2254. if (!wrb) {
  2255. status = -EBUSY;
  2256. goto err;
  2257. }
  2258. req = embedded_payload(wrb);
  2259. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2260. OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
  2261. wrb, NULL);
  2262. req->hdr.domain = domain;
  2263. status = be_mcc_notify_wait(adapter);
  2264. if (!status) {
  2265. struct be_cmd_resp_get_fn_privileges *resp =
  2266. embedded_payload(wrb);
  2267. *privilege = le32_to_cpu(resp->privilege_mask);
  2268. /* In UMC mode FW does not return right privileges.
  2269. * Override with correct privilege equivalent to PF.
  2270. */
  2271. if (BEx_chip(adapter) && be_is_mc(adapter) &&
  2272. be_physfn(adapter))
  2273. *privilege = MAX_PRIVILEGES;
  2274. }
  2275. err:
  2276. spin_unlock_bh(&adapter->mcc_lock);
  2277. return status;
  2278. }
  2279. /* Set privilege(s) for a function */
  2280. int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
  2281. u32 domain)
  2282. {
  2283. struct be_mcc_wrb *wrb;
  2284. struct be_cmd_req_set_fn_privileges *req;
  2285. int status;
  2286. spin_lock_bh(&adapter->mcc_lock);
  2287. wrb = wrb_from_mccq(adapter);
  2288. if (!wrb) {
  2289. status = -EBUSY;
  2290. goto err;
  2291. }
  2292. req = embedded_payload(wrb);
  2293. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2294. OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
  2295. wrb, NULL);
  2296. req->hdr.domain = domain;
  2297. if (lancer_chip(adapter))
  2298. req->privileges_lancer = cpu_to_le32(privileges);
  2299. else
  2300. req->privileges = cpu_to_le32(privileges);
  2301. status = be_mcc_notify_wait(adapter);
  2302. err:
  2303. spin_unlock_bh(&adapter->mcc_lock);
  2304. return status;
  2305. }
  2306. /* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
  2307. * pmac_id_valid: false => pmac_id or MAC address is requested.
  2308. * If pmac_id is returned, pmac_id_valid is returned as true
  2309. */
  2310. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  2311. bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
  2312. u8 domain)
  2313. {
  2314. struct be_mcc_wrb *wrb;
  2315. struct be_cmd_req_get_mac_list *req;
  2316. int status;
  2317. int mac_count;
  2318. struct be_dma_mem get_mac_list_cmd;
  2319. int i;
  2320. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  2321. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  2322. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  2323. get_mac_list_cmd.size,
  2324. &get_mac_list_cmd.dma);
  2325. if (!get_mac_list_cmd.va) {
  2326. dev_err(&adapter->pdev->dev,
  2327. "Memory allocation failure during GET_MAC_LIST\n");
  2328. return -ENOMEM;
  2329. }
  2330. spin_lock_bh(&adapter->mcc_lock);
  2331. wrb = wrb_from_mccq(adapter);
  2332. if (!wrb) {
  2333. status = -EBUSY;
  2334. goto out;
  2335. }
  2336. req = get_mac_list_cmd.va;
  2337. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2338. OPCODE_COMMON_GET_MAC_LIST,
  2339. get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
  2340. req->hdr.domain = domain;
  2341. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  2342. if (*pmac_id_valid) {
  2343. req->mac_id = cpu_to_le32(*pmac_id);
  2344. req->iface_id = cpu_to_le16(if_handle);
  2345. req->perm_override = 0;
  2346. } else {
  2347. req->perm_override = 1;
  2348. }
  2349. status = be_mcc_notify_wait(adapter);
  2350. if (!status) {
  2351. struct be_cmd_resp_get_mac_list *resp =
  2352. get_mac_list_cmd.va;
  2353. if (*pmac_id_valid) {
  2354. memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
  2355. ETH_ALEN);
  2356. goto out;
  2357. }
  2358. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  2359. /* Mac list returned could contain one or more active mac_ids
  2360. * or one or more true or pseudo permanant mac addresses.
  2361. * If an active mac_id is present, return first active mac_id
  2362. * found.
  2363. */
  2364. for (i = 0; i < mac_count; i++) {
  2365. struct get_list_macaddr *mac_entry;
  2366. u16 mac_addr_size;
  2367. u32 mac_id;
  2368. mac_entry = &resp->macaddr_list[i];
  2369. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  2370. /* mac_id is a 32 bit value and mac_addr size
  2371. * is 6 bytes
  2372. */
  2373. if (mac_addr_size == sizeof(u32)) {
  2374. *pmac_id_valid = true;
  2375. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  2376. *pmac_id = le32_to_cpu(mac_id);
  2377. goto out;
  2378. }
  2379. }
  2380. /* If no active mac_id found, return first mac addr */
  2381. *pmac_id_valid = false;
  2382. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  2383. ETH_ALEN);
  2384. }
  2385. out:
  2386. spin_unlock_bh(&adapter->mcc_lock);
  2387. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  2388. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  2389. return status;
  2390. }
  2391. int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
  2392. u8 *mac, u32 if_handle, bool active, u32 domain)
  2393. {
  2394. if (!active)
  2395. be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
  2396. if_handle, domain);
  2397. if (BEx_chip(adapter))
  2398. return be_cmd_mac_addr_query(adapter, mac, false,
  2399. if_handle, curr_pmac_id);
  2400. else
  2401. /* Fetch the MAC address using pmac_id */
  2402. return be_cmd_get_mac_from_list(adapter, mac, &active,
  2403. &curr_pmac_id,
  2404. if_handle, domain);
  2405. }
  2406. int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
  2407. {
  2408. int status;
  2409. bool pmac_valid = false;
  2410. memset(mac, 0, ETH_ALEN);
  2411. if (BEx_chip(adapter)) {
  2412. if (be_physfn(adapter))
  2413. status = be_cmd_mac_addr_query(adapter, mac, true, 0,
  2414. 0);
  2415. else
  2416. status = be_cmd_mac_addr_query(adapter, mac, false,
  2417. adapter->if_handle, 0);
  2418. } else {
  2419. status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
  2420. NULL, adapter->if_handle, 0);
  2421. }
  2422. return status;
  2423. }
  2424. /* Uses synchronous MCCQ */
  2425. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  2426. u8 mac_count, u32 domain)
  2427. {
  2428. struct be_mcc_wrb *wrb;
  2429. struct be_cmd_req_set_mac_list *req;
  2430. int status;
  2431. struct be_dma_mem cmd;
  2432. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2433. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  2434. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  2435. &cmd.dma, GFP_KERNEL);
  2436. if (!cmd.va)
  2437. return -ENOMEM;
  2438. spin_lock_bh(&adapter->mcc_lock);
  2439. wrb = wrb_from_mccq(adapter);
  2440. if (!wrb) {
  2441. status = -EBUSY;
  2442. goto err;
  2443. }
  2444. req = cmd.va;
  2445. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2446. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2447. wrb, &cmd);
  2448. req->hdr.domain = domain;
  2449. req->mac_count = mac_count;
  2450. if (mac_count)
  2451. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2452. status = be_mcc_notify_wait(adapter);
  2453. err:
  2454. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
  2455. spin_unlock_bh(&adapter->mcc_lock);
  2456. return status;
  2457. }
  2458. /* Wrapper to delete any active MACs and provision the new mac.
  2459. * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
  2460. * current list are active.
  2461. */
  2462. int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
  2463. {
  2464. bool active_mac = false;
  2465. u8 old_mac[ETH_ALEN];
  2466. u32 pmac_id;
  2467. int status;
  2468. status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
  2469. &pmac_id, if_id, dom);
  2470. if (!status && active_mac)
  2471. be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
  2472. return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
  2473. }
  2474. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2475. u32 domain, u16 intf_id, u16 hsw_mode)
  2476. {
  2477. struct be_mcc_wrb *wrb;
  2478. struct be_cmd_req_set_hsw_config *req;
  2479. void *ctxt;
  2480. int status;
  2481. spin_lock_bh(&adapter->mcc_lock);
  2482. wrb = wrb_from_mccq(adapter);
  2483. if (!wrb) {
  2484. status = -EBUSY;
  2485. goto err;
  2486. }
  2487. req = embedded_payload(wrb);
  2488. ctxt = &req->context;
  2489. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2490. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
  2491. NULL);
  2492. req->hdr.domain = domain;
  2493. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2494. if (pvid) {
  2495. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2496. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2497. }
  2498. if (!BEx_chip(adapter) && hsw_mode) {
  2499. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
  2500. ctxt, adapter->hba_port_num);
  2501. AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
  2502. AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
  2503. ctxt, hsw_mode);
  2504. }
  2505. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2506. status = be_mcc_notify_wait(adapter);
  2507. err:
  2508. spin_unlock_bh(&adapter->mcc_lock);
  2509. return status;
  2510. }
  2511. /* Get Hyper switch config */
  2512. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2513. u32 domain, u16 intf_id, u8 *mode)
  2514. {
  2515. struct be_mcc_wrb *wrb;
  2516. struct be_cmd_req_get_hsw_config *req;
  2517. void *ctxt;
  2518. int status;
  2519. u16 vid;
  2520. spin_lock_bh(&adapter->mcc_lock);
  2521. wrb = wrb_from_mccq(adapter);
  2522. if (!wrb) {
  2523. status = -EBUSY;
  2524. goto err;
  2525. }
  2526. req = embedded_payload(wrb);
  2527. ctxt = &req->context;
  2528. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2529. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
  2530. NULL);
  2531. req->hdr.domain = domain;
  2532. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2533. ctxt, intf_id);
  2534. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2535. if (!BEx_chip(adapter) && mode) {
  2536. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2537. ctxt, adapter->hba_port_num);
  2538. AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
  2539. }
  2540. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2541. status = be_mcc_notify_wait(adapter);
  2542. if (!status) {
  2543. struct be_cmd_resp_get_hsw_config *resp =
  2544. embedded_payload(wrb);
  2545. be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
  2546. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2547. pvid, &resp->context);
  2548. if (pvid)
  2549. *pvid = le16_to_cpu(vid);
  2550. if (mode)
  2551. *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2552. port_fwd_type, &resp->context);
  2553. }
  2554. err:
  2555. spin_unlock_bh(&adapter->mcc_lock);
  2556. return status;
  2557. }
  2558. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2559. {
  2560. struct be_mcc_wrb *wrb;
  2561. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2562. int status = 0;
  2563. struct be_dma_mem cmd;
  2564. if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2565. CMD_SUBSYSTEM_ETH))
  2566. return -EPERM;
  2567. if (be_is_wol_excluded(adapter))
  2568. return status;
  2569. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2570. return -1;
  2571. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2572. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2573. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  2574. if (!cmd.va) {
  2575. dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
  2576. status = -ENOMEM;
  2577. goto err;
  2578. }
  2579. wrb = wrb_from_mbox(adapter);
  2580. if (!wrb) {
  2581. status = -EBUSY;
  2582. goto err;
  2583. }
  2584. req = cmd.va;
  2585. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2586. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2587. sizeof(*req), wrb, &cmd);
  2588. req->hdr.version = 1;
  2589. req->query_options = BE_GET_WOL_CAP;
  2590. status = be_mbox_notify_wait(adapter);
  2591. if (!status) {
  2592. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2593. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
  2594. adapter->wol_cap = resp->wol_settings;
  2595. if (adapter->wol_cap & BE_WOL_CAP)
  2596. adapter->wol_en = true;
  2597. }
  2598. err:
  2599. mutex_unlock(&adapter->mbox_lock);
  2600. if (cmd.va)
  2601. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2602. return status;
  2603. }
  2604. int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
  2605. {
  2606. struct be_dma_mem extfat_cmd;
  2607. struct be_fat_conf_params *cfgs;
  2608. int status;
  2609. int i, j;
  2610. memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
  2611. extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
  2612. extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
  2613. &extfat_cmd.dma);
  2614. if (!extfat_cmd.va)
  2615. return -ENOMEM;
  2616. status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
  2617. if (status)
  2618. goto err;
  2619. cfgs = (struct be_fat_conf_params *)
  2620. (extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
  2621. for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
  2622. u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
  2623. for (j = 0; j < num_modes; j++) {
  2624. if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
  2625. cfgs->module[i].trace_lvl[j].dbg_lvl =
  2626. cpu_to_le32(level);
  2627. }
  2628. }
  2629. status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
  2630. err:
  2631. pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
  2632. extfat_cmd.dma);
  2633. return status;
  2634. }
  2635. int be_cmd_get_fw_log_level(struct be_adapter *adapter)
  2636. {
  2637. struct be_dma_mem extfat_cmd;
  2638. struct be_fat_conf_params *cfgs;
  2639. int status, j;
  2640. int level = 0;
  2641. memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
  2642. extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
  2643. extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
  2644. &extfat_cmd.dma);
  2645. if (!extfat_cmd.va) {
  2646. dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
  2647. __func__);
  2648. goto err;
  2649. }
  2650. status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
  2651. if (!status) {
  2652. cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
  2653. sizeof(struct be_cmd_resp_hdr));
  2654. for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
  2655. if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
  2656. level = cfgs->module[0].trace_lvl[j].dbg_lvl;
  2657. }
  2658. }
  2659. pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
  2660. extfat_cmd.dma);
  2661. err:
  2662. return level;
  2663. }
  2664. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2665. struct be_dma_mem *cmd)
  2666. {
  2667. struct be_mcc_wrb *wrb;
  2668. struct be_cmd_req_get_ext_fat_caps *req;
  2669. int status;
  2670. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2671. return -1;
  2672. wrb = wrb_from_mbox(adapter);
  2673. if (!wrb) {
  2674. status = -EBUSY;
  2675. goto err;
  2676. }
  2677. req = cmd->va;
  2678. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2679. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2680. cmd->size, wrb, cmd);
  2681. req->parameter_type = cpu_to_le32(1);
  2682. status = be_mbox_notify_wait(adapter);
  2683. err:
  2684. mutex_unlock(&adapter->mbox_lock);
  2685. return status;
  2686. }
  2687. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2688. struct be_dma_mem *cmd,
  2689. struct be_fat_conf_params *configs)
  2690. {
  2691. struct be_mcc_wrb *wrb;
  2692. struct be_cmd_req_set_ext_fat_caps *req;
  2693. int status;
  2694. spin_lock_bh(&adapter->mcc_lock);
  2695. wrb = wrb_from_mccq(adapter);
  2696. if (!wrb) {
  2697. status = -EBUSY;
  2698. goto err;
  2699. }
  2700. req = cmd->va;
  2701. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2702. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2703. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2704. cmd->size, wrb, cmd);
  2705. status = be_mcc_notify_wait(adapter);
  2706. err:
  2707. spin_unlock_bh(&adapter->mcc_lock);
  2708. return status;
  2709. }
  2710. int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
  2711. {
  2712. struct be_mcc_wrb *wrb;
  2713. struct be_cmd_req_get_port_name *req;
  2714. int status;
  2715. if (!lancer_chip(adapter)) {
  2716. *port_name = adapter->hba_port_num + '0';
  2717. return 0;
  2718. }
  2719. spin_lock_bh(&adapter->mcc_lock);
  2720. wrb = wrb_from_mccq(adapter);
  2721. if (!wrb) {
  2722. status = -EBUSY;
  2723. goto err;
  2724. }
  2725. req = embedded_payload(wrb);
  2726. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2727. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  2728. NULL);
  2729. req->hdr.version = 1;
  2730. status = be_mcc_notify_wait(adapter);
  2731. if (!status) {
  2732. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  2733. *port_name = resp->port_name[adapter->hba_port_num];
  2734. } else {
  2735. *port_name = adapter->hba_port_num + '0';
  2736. }
  2737. err:
  2738. spin_unlock_bh(&adapter->mcc_lock);
  2739. return status;
  2740. }
  2741. static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count)
  2742. {
  2743. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2744. int i;
  2745. for (i = 0; i < desc_count; i++) {
  2746. if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
  2747. hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1)
  2748. return (struct be_nic_res_desc *)hdr;
  2749. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2750. hdr = (void *)hdr + hdr->desc_len;
  2751. }
  2752. return NULL;
  2753. }
  2754. static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
  2755. u32 desc_count)
  2756. {
  2757. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2758. struct be_pcie_res_desc *pcie;
  2759. int i;
  2760. for (i = 0; i < desc_count; i++) {
  2761. if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
  2762. hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
  2763. pcie = (struct be_pcie_res_desc *)hdr;
  2764. if (pcie->pf_num == devfn)
  2765. return pcie;
  2766. }
  2767. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2768. hdr = (void *)hdr + hdr->desc_len;
  2769. }
  2770. return NULL;
  2771. }
  2772. static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
  2773. {
  2774. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2775. int i;
  2776. for (i = 0; i < desc_count; i++) {
  2777. if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
  2778. return (struct be_port_res_desc *)hdr;
  2779. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2780. hdr = (void *)hdr + hdr->desc_len;
  2781. }
  2782. return NULL;
  2783. }
  2784. static void be_copy_nic_desc(struct be_resources *res,
  2785. struct be_nic_res_desc *desc)
  2786. {
  2787. res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
  2788. res->max_vlans = le16_to_cpu(desc->vlan_count);
  2789. res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
  2790. res->max_tx_qs = le16_to_cpu(desc->txq_count);
  2791. res->max_rss_qs = le16_to_cpu(desc->rssq_count);
  2792. res->max_rx_qs = le16_to_cpu(desc->rq_count);
  2793. res->max_evt_qs = le16_to_cpu(desc->eq_count);
  2794. /* Clear flags that driver is not interested in */
  2795. res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
  2796. BE_IF_CAP_FLAGS_WANT;
  2797. /* Need 1 RXQ as the default RXQ */
  2798. if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
  2799. res->max_rss_qs -= 1;
  2800. }
  2801. /* Uses Mbox */
  2802. int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
  2803. {
  2804. struct be_mcc_wrb *wrb;
  2805. struct be_cmd_req_get_func_config *req;
  2806. int status;
  2807. struct be_dma_mem cmd;
  2808. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2809. return -1;
  2810. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2811. cmd.size = sizeof(struct be_cmd_resp_get_func_config);
  2812. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  2813. if (!cmd.va) {
  2814. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2815. status = -ENOMEM;
  2816. goto err;
  2817. }
  2818. wrb = wrb_from_mbox(adapter);
  2819. if (!wrb) {
  2820. status = -EBUSY;
  2821. goto err;
  2822. }
  2823. req = cmd.va;
  2824. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2825. OPCODE_COMMON_GET_FUNC_CONFIG,
  2826. cmd.size, wrb, &cmd);
  2827. if (skyhawk_chip(adapter))
  2828. req->hdr.version = 1;
  2829. status = be_mbox_notify_wait(adapter);
  2830. if (!status) {
  2831. struct be_cmd_resp_get_func_config *resp = cmd.va;
  2832. u32 desc_count = le32_to_cpu(resp->desc_count);
  2833. struct be_nic_res_desc *desc;
  2834. desc = be_get_nic_desc(resp->func_param, desc_count);
  2835. if (!desc) {
  2836. status = -EINVAL;
  2837. goto err;
  2838. }
  2839. adapter->pf_number = desc->pf_num;
  2840. be_copy_nic_desc(res, desc);
  2841. }
  2842. err:
  2843. mutex_unlock(&adapter->mbox_lock);
  2844. if (cmd.va)
  2845. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2846. return status;
  2847. }
  2848. /* Uses mbox */
  2849. static int be_cmd_get_profile_config_mbox(struct be_adapter *adapter,
  2850. u8 domain, struct be_dma_mem *cmd)
  2851. {
  2852. struct be_mcc_wrb *wrb;
  2853. struct be_cmd_req_get_profile_config *req;
  2854. int status;
  2855. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2856. return -1;
  2857. wrb = wrb_from_mbox(adapter);
  2858. req = cmd->va;
  2859. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2860. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2861. cmd->size, wrb, cmd);
  2862. req->type = ACTIVE_PROFILE_TYPE;
  2863. req->hdr.domain = domain;
  2864. if (!lancer_chip(adapter))
  2865. req->hdr.version = 1;
  2866. status = be_mbox_notify_wait(adapter);
  2867. mutex_unlock(&adapter->mbox_lock);
  2868. return status;
  2869. }
  2870. /* Uses sync mcc */
  2871. static int be_cmd_get_profile_config_mccq(struct be_adapter *adapter,
  2872. u8 domain, struct be_dma_mem *cmd)
  2873. {
  2874. struct be_mcc_wrb *wrb;
  2875. struct be_cmd_req_get_profile_config *req;
  2876. int status;
  2877. spin_lock_bh(&adapter->mcc_lock);
  2878. wrb = wrb_from_mccq(adapter);
  2879. if (!wrb) {
  2880. status = -EBUSY;
  2881. goto err;
  2882. }
  2883. req = cmd->va;
  2884. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2885. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2886. cmd->size, wrb, cmd);
  2887. req->type = ACTIVE_PROFILE_TYPE;
  2888. req->hdr.domain = domain;
  2889. if (!lancer_chip(adapter))
  2890. req->hdr.version = 1;
  2891. status = be_mcc_notify_wait(adapter);
  2892. err:
  2893. spin_unlock_bh(&adapter->mcc_lock);
  2894. return status;
  2895. }
  2896. /* Uses sync mcc, if MCCQ is already created otherwise mbox */
  2897. int be_cmd_get_profile_config(struct be_adapter *adapter,
  2898. struct be_resources *res, u8 domain)
  2899. {
  2900. struct be_cmd_resp_get_profile_config *resp;
  2901. struct be_pcie_res_desc *pcie;
  2902. struct be_port_res_desc *port;
  2903. struct be_nic_res_desc *nic;
  2904. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  2905. struct be_dma_mem cmd;
  2906. u32 desc_count;
  2907. int status;
  2908. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2909. cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
  2910. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  2911. if (!cmd.va)
  2912. return -ENOMEM;
  2913. if (!mccq->created)
  2914. status = be_cmd_get_profile_config_mbox(adapter, domain, &cmd);
  2915. else
  2916. status = be_cmd_get_profile_config_mccq(adapter, domain, &cmd);
  2917. if (status)
  2918. goto err;
  2919. resp = cmd.va;
  2920. desc_count = le32_to_cpu(resp->desc_count);
  2921. pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
  2922. desc_count);
  2923. if (pcie)
  2924. res->max_vfs = le16_to_cpu(pcie->num_vfs);
  2925. port = be_get_port_desc(resp->func_param, desc_count);
  2926. if (port)
  2927. adapter->mc_type = port->mc_type;
  2928. nic = be_get_nic_desc(resp->func_param, desc_count);
  2929. if (nic)
  2930. be_copy_nic_desc(res, nic);
  2931. err:
  2932. if (cmd.va)
  2933. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2934. return status;
  2935. }
  2936. int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
  2937. int size, u8 version, u8 domain)
  2938. {
  2939. struct be_cmd_req_set_profile_config *req;
  2940. struct be_mcc_wrb *wrb;
  2941. int status;
  2942. spin_lock_bh(&adapter->mcc_lock);
  2943. wrb = wrb_from_mccq(adapter);
  2944. if (!wrb) {
  2945. status = -EBUSY;
  2946. goto err;
  2947. }
  2948. req = embedded_payload(wrb);
  2949. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2950. OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
  2951. wrb, NULL);
  2952. req->hdr.version = version;
  2953. req->hdr.domain = domain;
  2954. req->desc_count = cpu_to_le32(1);
  2955. memcpy(req->desc, desc, size);
  2956. status = be_mcc_notify_wait(adapter);
  2957. err:
  2958. spin_unlock_bh(&adapter->mcc_lock);
  2959. return status;
  2960. }
  2961. /* Mark all fields invalid */
  2962. void be_reset_nic_desc(struct be_nic_res_desc *nic)
  2963. {
  2964. memset(nic, 0, sizeof(*nic));
  2965. nic->unicast_mac_count = 0xFFFF;
  2966. nic->mcc_count = 0xFFFF;
  2967. nic->vlan_count = 0xFFFF;
  2968. nic->mcast_mac_count = 0xFFFF;
  2969. nic->txq_count = 0xFFFF;
  2970. nic->rq_count = 0xFFFF;
  2971. nic->rssq_count = 0xFFFF;
  2972. nic->lro_count = 0xFFFF;
  2973. nic->cq_count = 0xFFFF;
  2974. nic->toe_conn_count = 0xFFFF;
  2975. nic->eq_count = 0xFFFF;
  2976. nic->iface_count = 0xFFFF;
  2977. nic->link_param = 0xFF;
  2978. nic->channel_id_param = cpu_to_le16(0xF000);
  2979. nic->acpi_params = 0xFF;
  2980. nic->wol_param = 0x0F;
  2981. nic->tunnel_iface_count = 0xFFFF;
  2982. nic->direct_tenant_iface_count = 0xFFFF;
  2983. nic->bw_max = 0xFFFFFFFF;
  2984. }
  2985. int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
  2986. u8 domain)
  2987. {
  2988. struct be_nic_res_desc nic_desc;
  2989. u32 bw_percent;
  2990. u16 version = 0;
  2991. if (BE3_chip(adapter))
  2992. return be_cmd_set_qos(adapter, max_rate / 10, domain);
  2993. be_reset_nic_desc(&nic_desc);
  2994. nic_desc.pf_num = adapter->pf_number;
  2995. nic_desc.vf_num = domain;
  2996. if (lancer_chip(adapter)) {
  2997. nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
  2998. nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
  2999. nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
  3000. (1 << NOSV_SHIFT);
  3001. nic_desc.bw_max = cpu_to_le32(max_rate / 10);
  3002. } else {
  3003. version = 1;
  3004. nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
  3005. nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3006. nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
  3007. bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
  3008. nic_desc.bw_max = cpu_to_le32(bw_percent);
  3009. }
  3010. return be_cmd_set_profile_config(adapter, &nic_desc,
  3011. nic_desc.hdr.desc_len,
  3012. version, domain);
  3013. }
  3014. int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
  3015. {
  3016. struct be_mcc_wrb *wrb;
  3017. struct be_cmd_req_manage_iface_filters *req;
  3018. int status;
  3019. if (iface == 0xFFFFFFFF)
  3020. return -1;
  3021. spin_lock_bh(&adapter->mcc_lock);
  3022. wrb = wrb_from_mccq(adapter);
  3023. if (!wrb) {
  3024. status = -EBUSY;
  3025. goto err;
  3026. }
  3027. req = embedded_payload(wrb);
  3028. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3029. OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
  3030. wrb, NULL);
  3031. req->op = op;
  3032. req->target_iface_id = cpu_to_le32(iface);
  3033. status = be_mcc_notify_wait(adapter);
  3034. err:
  3035. spin_unlock_bh(&adapter->mcc_lock);
  3036. return status;
  3037. }
  3038. int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
  3039. {
  3040. struct be_port_res_desc port_desc;
  3041. memset(&port_desc, 0, sizeof(port_desc));
  3042. port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
  3043. port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3044. port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
  3045. port_desc.link_num = adapter->hba_port_num;
  3046. if (port) {
  3047. port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
  3048. (1 << RCVID_SHIFT);
  3049. port_desc.nv_port = swab16(port);
  3050. } else {
  3051. port_desc.nv_flags = NV_TYPE_DISABLED;
  3052. port_desc.nv_port = 0;
  3053. }
  3054. return be_cmd_set_profile_config(adapter, &port_desc,
  3055. RESOURCE_DESC_SIZE_V1, 1, 0);
  3056. }
  3057. int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
  3058. int vf_num)
  3059. {
  3060. struct be_mcc_wrb *wrb;
  3061. struct be_cmd_req_get_iface_list *req;
  3062. struct be_cmd_resp_get_iface_list *resp;
  3063. int status;
  3064. spin_lock_bh(&adapter->mcc_lock);
  3065. wrb = wrb_from_mccq(adapter);
  3066. if (!wrb) {
  3067. status = -EBUSY;
  3068. goto err;
  3069. }
  3070. req = embedded_payload(wrb);
  3071. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3072. OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
  3073. wrb, NULL);
  3074. req->hdr.domain = vf_num + 1;
  3075. status = be_mcc_notify_wait(adapter);
  3076. if (!status) {
  3077. resp = (struct be_cmd_resp_get_iface_list *)req;
  3078. vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
  3079. }
  3080. err:
  3081. spin_unlock_bh(&adapter->mcc_lock);
  3082. return status;
  3083. }
  3084. static int lancer_wait_idle(struct be_adapter *adapter)
  3085. {
  3086. #define SLIPORT_IDLE_TIMEOUT 30
  3087. u32 reg_val;
  3088. int status = 0, i;
  3089. for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
  3090. reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
  3091. if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
  3092. break;
  3093. ssleep(1);
  3094. }
  3095. if (i == SLIPORT_IDLE_TIMEOUT)
  3096. status = -1;
  3097. return status;
  3098. }
  3099. int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
  3100. {
  3101. int status = 0;
  3102. status = lancer_wait_idle(adapter);
  3103. if (status)
  3104. return status;
  3105. iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
  3106. return status;
  3107. }
  3108. /* Routine to check whether dump image is present or not */
  3109. bool dump_present(struct be_adapter *adapter)
  3110. {
  3111. u32 sliport_status = 0;
  3112. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  3113. return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
  3114. }
  3115. int lancer_initiate_dump(struct be_adapter *adapter)
  3116. {
  3117. int status;
  3118. /* give firmware reset and diagnostic dump */
  3119. status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
  3120. PHYSDEV_CONTROL_DD_MASK);
  3121. if (status < 0) {
  3122. dev_err(&adapter->pdev->dev, "Firmware reset failed\n");
  3123. return status;
  3124. }
  3125. status = lancer_wait_idle(adapter);
  3126. if (status)
  3127. return status;
  3128. if (!dump_present(adapter)) {
  3129. dev_err(&adapter->pdev->dev, "Dump image not present\n");
  3130. return -1;
  3131. }
  3132. return 0;
  3133. }
  3134. /* Uses sync mcc */
  3135. int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
  3136. {
  3137. struct be_mcc_wrb *wrb;
  3138. struct be_cmd_enable_disable_vf *req;
  3139. int status;
  3140. if (BEx_chip(adapter))
  3141. return 0;
  3142. spin_lock_bh(&adapter->mcc_lock);
  3143. wrb = wrb_from_mccq(adapter);
  3144. if (!wrb) {
  3145. status = -EBUSY;
  3146. goto err;
  3147. }
  3148. req = embedded_payload(wrb);
  3149. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3150. OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
  3151. wrb, NULL);
  3152. req->hdr.domain = domain;
  3153. req->enable = 1;
  3154. status = be_mcc_notify_wait(adapter);
  3155. err:
  3156. spin_unlock_bh(&adapter->mcc_lock);
  3157. return status;
  3158. }
  3159. int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
  3160. {
  3161. struct be_mcc_wrb *wrb;
  3162. struct be_cmd_req_intr_set *req;
  3163. int status;
  3164. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3165. return -1;
  3166. wrb = wrb_from_mbox(adapter);
  3167. req = embedded_payload(wrb);
  3168. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3169. OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
  3170. wrb, NULL);
  3171. req->intr_enabled = intr_enable;
  3172. status = be_mbox_notify_wait(adapter);
  3173. mutex_unlock(&adapter->mbox_lock);
  3174. return status;
  3175. }
  3176. /* Uses MBOX */
  3177. int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
  3178. {
  3179. struct be_cmd_req_get_active_profile *req;
  3180. struct be_mcc_wrb *wrb;
  3181. int status;
  3182. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3183. return -1;
  3184. wrb = wrb_from_mbox(adapter);
  3185. if (!wrb) {
  3186. status = -EBUSY;
  3187. goto err;
  3188. }
  3189. req = embedded_payload(wrb);
  3190. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3191. OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
  3192. wrb, NULL);
  3193. status = be_mbox_notify_wait(adapter);
  3194. if (!status) {
  3195. struct be_cmd_resp_get_active_profile *resp =
  3196. embedded_payload(wrb);
  3197. *profile_id = le16_to_cpu(resp->active_profile_id);
  3198. }
  3199. err:
  3200. mutex_unlock(&adapter->mbox_lock);
  3201. return status;
  3202. }
  3203. int be_cmd_set_logical_link_config(struct be_adapter *adapter,
  3204. int link_state, u8 domain)
  3205. {
  3206. struct be_mcc_wrb *wrb;
  3207. struct be_cmd_req_set_ll_link *req;
  3208. int status;
  3209. if (BEx_chip(adapter) || lancer_chip(adapter))
  3210. return 0;
  3211. spin_lock_bh(&adapter->mcc_lock);
  3212. wrb = wrb_from_mccq(adapter);
  3213. if (!wrb) {
  3214. status = -EBUSY;
  3215. goto err;
  3216. }
  3217. req = embedded_payload(wrb);
  3218. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3219. OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
  3220. sizeof(*req), wrb, NULL);
  3221. req->hdr.version = 1;
  3222. req->hdr.domain = domain;
  3223. if (link_state == IFLA_VF_LINK_STATE_ENABLE)
  3224. req->link_config |= 1;
  3225. if (link_state == IFLA_VF_LINK_STATE_AUTO)
  3226. req->link_config |= 1 << PLINK_TRACK_SHIFT;
  3227. status = be_mcc_notify_wait(adapter);
  3228. err:
  3229. spin_unlock_bh(&adapter->mcc_lock);
  3230. return status;
  3231. }
  3232. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  3233. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  3234. {
  3235. struct be_adapter *adapter = netdev_priv(netdev_handle);
  3236. struct be_mcc_wrb *wrb;
  3237. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
  3238. struct be_cmd_req_hdr *req;
  3239. struct be_cmd_resp_hdr *resp;
  3240. int status;
  3241. spin_lock_bh(&adapter->mcc_lock);
  3242. wrb = wrb_from_mccq(adapter);
  3243. if (!wrb) {
  3244. status = -EBUSY;
  3245. goto err;
  3246. }
  3247. req = embedded_payload(wrb);
  3248. resp = embedded_payload(wrb);
  3249. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  3250. hdr->opcode, wrb_payload_size, wrb, NULL);
  3251. memcpy(req, wrb_payload, wrb_payload_size);
  3252. be_dws_cpu_to_le(req, wrb_payload_size);
  3253. status = be_mcc_notify_wait(adapter);
  3254. if (cmd_status)
  3255. *cmd_status = (status & 0xffff);
  3256. if (ext_status)
  3257. *ext_status = 0;
  3258. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  3259. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  3260. err:
  3261. spin_unlock_bh(&adapter->mcc_lock);
  3262. return status;
  3263. }
  3264. EXPORT_SYMBOL(be_roce_mcc_cmd);