dnet.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975
  1. /*
  2. * Dave DNET Ethernet Controller driver
  3. *
  4. * Copyright (C) 2008 Dave S.r.l. <www.dave.eu>
  5. * Copyright (C) 2009 Ilya Yanok, Emcraft Systems Ltd, <yanok@emcraft.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/io.h>
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/kernel.h>
  15. #include <linux/types.h>
  16. #include <linux/slab.h>
  17. #include <linux/delay.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/etherdevice.h>
  21. #include <linux/dma-mapping.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/phy.h>
  24. #include "dnet.h"
  25. #undef DEBUG
  26. /* function for reading internal MAC register */
  27. static u16 dnet_readw_mac(struct dnet *bp, u16 reg)
  28. {
  29. u16 data_read;
  30. /* issue a read */
  31. dnet_writel(bp, reg, MACREG_ADDR);
  32. /* since a read/write op to the MAC is very slow,
  33. * we must wait before reading the data */
  34. ndelay(500);
  35. /* read data read from the MAC register */
  36. data_read = dnet_readl(bp, MACREG_DATA);
  37. /* all done */
  38. return data_read;
  39. }
  40. /* function for writing internal MAC register */
  41. static void dnet_writew_mac(struct dnet *bp, u16 reg, u16 val)
  42. {
  43. /* load data to write */
  44. dnet_writel(bp, val, MACREG_DATA);
  45. /* issue a write */
  46. dnet_writel(bp, reg | DNET_INTERNAL_WRITE, MACREG_ADDR);
  47. /* since a read/write op to the MAC is very slow,
  48. * we must wait before exiting */
  49. ndelay(500);
  50. }
  51. static void __dnet_set_hwaddr(struct dnet *bp)
  52. {
  53. u16 tmp;
  54. tmp = be16_to_cpup((__be16 *)bp->dev->dev_addr);
  55. dnet_writew_mac(bp, DNET_INTERNAL_MAC_ADDR_0_REG, tmp);
  56. tmp = be16_to_cpup((__be16 *)(bp->dev->dev_addr + 2));
  57. dnet_writew_mac(bp, DNET_INTERNAL_MAC_ADDR_1_REG, tmp);
  58. tmp = be16_to_cpup((__be16 *)(bp->dev->dev_addr + 4));
  59. dnet_writew_mac(bp, DNET_INTERNAL_MAC_ADDR_2_REG, tmp);
  60. }
  61. static void dnet_get_hwaddr(struct dnet *bp)
  62. {
  63. u16 tmp;
  64. u8 addr[6];
  65. /*
  66. * from MAC docs:
  67. * "Note that the MAC address is stored in the registers in Hexadecimal
  68. * form. For example, to set the MAC Address to: AC-DE-48-00-00-80
  69. * would require writing 0xAC (octet 0) to address 0x0B (high byte of
  70. * Mac_addr[15:0]), 0xDE (octet 1) to address 0x0A (Low byte of
  71. * Mac_addr[15:0]), 0x48 (octet 2) to address 0x0D (high byte of
  72. * Mac_addr[15:0]), 0x00 (octet 3) to address 0x0C (Low byte of
  73. * Mac_addr[15:0]), 0x00 (octet 4) to address 0x0F (high byte of
  74. * Mac_addr[15:0]), and 0x80 (octet 5) to address * 0x0E (Low byte of
  75. * Mac_addr[15:0]).
  76. */
  77. tmp = dnet_readw_mac(bp, DNET_INTERNAL_MAC_ADDR_0_REG);
  78. *((__be16 *)addr) = cpu_to_be16(tmp);
  79. tmp = dnet_readw_mac(bp, DNET_INTERNAL_MAC_ADDR_1_REG);
  80. *((__be16 *)(addr + 2)) = cpu_to_be16(tmp);
  81. tmp = dnet_readw_mac(bp, DNET_INTERNAL_MAC_ADDR_2_REG);
  82. *((__be16 *)(addr + 4)) = cpu_to_be16(tmp);
  83. if (is_valid_ether_addr(addr))
  84. memcpy(bp->dev->dev_addr, addr, sizeof(addr));
  85. }
  86. static int dnet_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
  87. {
  88. struct dnet *bp = bus->priv;
  89. u16 value;
  90. while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
  91. & DNET_INTERNAL_GMII_MNG_CMD_FIN))
  92. cpu_relax();
  93. /* only 5 bits allowed for phy-addr and reg_offset */
  94. mii_id &= 0x1f;
  95. regnum &= 0x1f;
  96. /* prepare reg_value for a read */
  97. value = (mii_id << 8);
  98. value |= regnum;
  99. /* write control word */
  100. dnet_writew_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG, value);
  101. /* wait for end of transfer */
  102. while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
  103. & DNET_INTERNAL_GMII_MNG_CMD_FIN))
  104. cpu_relax();
  105. value = dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_DAT_REG);
  106. pr_debug("mdio_read %02x:%02x <- %04x\n", mii_id, regnum, value);
  107. return value;
  108. }
  109. static int dnet_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
  110. u16 value)
  111. {
  112. struct dnet *bp = bus->priv;
  113. u16 tmp;
  114. pr_debug("mdio_write %02x:%02x <- %04x\n", mii_id, regnum, value);
  115. while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
  116. & DNET_INTERNAL_GMII_MNG_CMD_FIN))
  117. cpu_relax();
  118. /* prepare for a write operation */
  119. tmp = (1 << 13);
  120. /* only 5 bits allowed for phy-addr and reg_offset */
  121. mii_id &= 0x1f;
  122. regnum &= 0x1f;
  123. /* only 16 bits on data */
  124. value &= 0xffff;
  125. /* prepare reg_value for a write */
  126. tmp |= (mii_id << 8);
  127. tmp |= regnum;
  128. /* write data to write first */
  129. dnet_writew_mac(bp, DNET_INTERNAL_GMII_MNG_DAT_REG, value);
  130. /* write control word */
  131. dnet_writew_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG, tmp);
  132. while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
  133. & DNET_INTERNAL_GMII_MNG_CMD_FIN))
  134. cpu_relax();
  135. return 0;
  136. }
  137. static void dnet_handle_link_change(struct net_device *dev)
  138. {
  139. struct dnet *bp = netdev_priv(dev);
  140. struct phy_device *phydev = bp->phy_dev;
  141. unsigned long flags;
  142. u32 mode_reg, ctl_reg;
  143. int status_change = 0;
  144. spin_lock_irqsave(&bp->lock, flags);
  145. mode_reg = dnet_readw_mac(bp, DNET_INTERNAL_MODE_REG);
  146. ctl_reg = dnet_readw_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG);
  147. if (phydev->link) {
  148. if (bp->duplex != phydev->duplex) {
  149. if (phydev->duplex)
  150. ctl_reg &=
  151. ~(DNET_INTERNAL_RXTX_CONTROL_ENABLEHALFDUP);
  152. else
  153. ctl_reg |=
  154. DNET_INTERNAL_RXTX_CONTROL_ENABLEHALFDUP;
  155. bp->duplex = phydev->duplex;
  156. status_change = 1;
  157. }
  158. if (bp->speed != phydev->speed) {
  159. status_change = 1;
  160. switch (phydev->speed) {
  161. case 1000:
  162. mode_reg |= DNET_INTERNAL_MODE_GBITEN;
  163. break;
  164. case 100:
  165. case 10:
  166. mode_reg &= ~DNET_INTERNAL_MODE_GBITEN;
  167. break;
  168. default:
  169. printk(KERN_WARNING
  170. "%s: Ack! Speed (%d) is not "
  171. "10/100/1000!\n", dev->name,
  172. phydev->speed);
  173. break;
  174. }
  175. bp->speed = phydev->speed;
  176. }
  177. }
  178. if (phydev->link != bp->link) {
  179. if (phydev->link) {
  180. mode_reg |=
  181. (DNET_INTERNAL_MODE_RXEN | DNET_INTERNAL_MODE_TXEN);
  182. } else {
  183. mode_reg &=
  184. ~(DNET_INTERNAL_MODE_RXEN |
  185. DNET_INTERNAL_MODE_TXEN);
  186. bp->speed = 0;
  187. bp->duplex = -1;
  188. }
  189. bp->link = phydev->link;
  190. status_change = 1;
  191. }
  192. if (status_change) {
  193. dnet_writew_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG, ctl_reg);
  194. dnet_writew_mac(bp, DNET_INTERNAL_MODE_REG, mode_reg);
  195. }
  196. spin_unlock_irqrestore(&bp->lock, flags);
  197. if (status_change) {
  198. if (phydev->link)
  199. printk(KERN_INFO "%s: link up (%d/%s)\n",
  200. dev->name, phydev->speed,
  201. DUPLEX_FULL == phydev->duplex ? "Full" : "Half");
  202. else
  203. printk(KERN_INFO "%s: link down\n", dev->name);
  204. }
  205. }
  206. static int dnet_mii_probe(struct net_device *dev)
  207. {
  208. struct dnet *bp = netdev_priv(dev);
  209. struct phy_device *phydev = NULL;
  210. int phy_addr;
  211. /* find the first phy */
  212. for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) {
  213. if (bp->mii_bus->phy_map[phy_addr]) {
  214. phydev = bp->mii_bus->phy_map[phy_addr];
  215. break;
  216. }
  217. }
  218. if (!phydev) {
  219. printk(KERN_ERR "%s: no PHY found\n", dev->name);
  220. return -ENODEV;
  221. }
  222. /* TODO : add pin_irq */
  223. /* attach the mac to the phy */
  224. if (bp->capabilities & DNET_HAS_RMII) {
  225. phydev = phy_connect(dev, dev_name(&phydev->dev),
  226. &dnet_handle_link_change,
  227. PHY_INTERFACE_MODE_RMII);
  228. } else {
  229. phydev = phy_connect(dev, dev_name(&phydev->dev),
  230. &dnet_handle_link_change,
  231. PHY_INTERFACE_MODE_MII);
  232. }
  233. if (IS_ERR(phydev)) {
  234. printk(KERN_ERR "%s: Could not attach to PHY\n", dev->name);
  235. return PTR_ERR(phydev);
  236. }
  237. /* mask with MAC supported features */
  238. if (bp->capabilities & DNET_HAS_GIGABIT)
  239. phydev->supported &= PHY_GBIT_FEATURES;
  240. else
  241. phydev->supported &= PHY_BASIC_FEATURES;
  242. phydev->supported |= SUPPORTED_Asym_Pause | SUPPORTED_Pause;
  243. phydev->advertising = phydev->supported;
  244. bp->link = 0;
  245. bp->speed = 0;
  246. bp->duplex = -1;
  247. bp->phy_dev = phydev;
  248. return 0;
  249. }
  250. static int dnet_mii_init(struct dnet *bp)
  251. {
  252. int err, i;
  253. bp->mii_bus = mdiobus_alloc();
  254. if (bp->mii_bus == NULL)
  255. return -ENOMEM;
  256. bp->mii_bus->name = "dnet_mii_bus";
  257. bp->mii_bus->read = &dnet_mdio_read;
  258. bp->mii_bus->write = &dnet_mdio_write;
  259. snprintf(bp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  260. bp->pdev->name, bp->pdev->id);
  261. bp->mii_bus->priv = bp;
  262. bp->mii_bus->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  263. if (!bp->mii_bus->irq) {
  264. err = -ENOMEM;
  265. goto err_out;
  266. }
  267. for (i = 0; i < PHY_MAX_ADDR; i++)
  268. bp->mii_bus->irq[i] = PHY_POLL;
  269. if (mdiobus_register(bp->mii_bus)) {
  270. err = -ENXIO;
  271. goto err_out_free_mdio_irq;
  272. }
  273. if (dnet_mii_probe(bp->dev) != 0) {
  274. err = -ENXIO;
  275. goto err_out_unregister_bus;
  276. }
  277. return 0;
  278. err_out_unregister_bus:
  279. mdiobus_unregister(bp->mii_bus);
  280. err_out_free_mdio_irq:
  281. kfree(bp->mii_bus->irq);
  282. err_out:
  283. mdiobus_free(bp->mii_bus);
  284. return err;
  285. }
  286. /* For Neptune board: LINK1000 as Link LED and TX as activity LED */
  287. static int dnet_phy_marvell_fixup(struct phy_device *phydev)
  288. {
  289. return phy_write(phydev, 0x18, 0x4148);
  290. }
  291. static void dnet_update_stats(struct dnet *bp)
  292. {
  293. u32 __iomem *reg = bp->regs + DNET_RX_PKT_IGNR_CNT;
  294. u32 *p = &bp->hw_stats.rx_pkt_ignr;
  295. u32 *end = &bp->hw_stats.rx_byte + 1;
  296. WARN_ON((unsigned long)(end - p - 1) !=
  297. (DNET_RX_BYTE_CNT - DNET_RX_PKT_IGNR_CNT) / 4);
  298. for (; p < end; p++, reg++)
  299. *p += readl(reg);
  300. reg = bp->regs + DNET_TX_UNICAST_CNT;
  301. p = &bp->hw_stats.tx_unicast;
  302. end = &bp->hw_stats.tx_byte + 1;
  303. WARN_ON((unsigned long)(end - p - 1) !=
  304. (DNET_TX_BYTE_CNT - DNET_TX_UNICAST_CNT) / 4);
  305. for (; p < end; p++, reg++)
  306. *p += readl(reg);
  307. }
  308. static int dnet_poll(struct napi_struct *napi, int budget)
  309. {
  310. struct dnet *bp = container_of(napi, struct dnet, napi);
  311. struct net_device *dev = bp->dev;
  312. int npackets = 0;
  313. unsigned int pkt_len;
  314. struct sk_buff *skb;
  315. unsigned int *data_ptr;
  316. u32 int_enable;
  317. u32 cmd_word;
  318. int i;
  319. while (npackets < budget) {
  320. /*
  321. * break out of while loop if there are no more
  322. * packets waiting
  323. */
  324. if (!(dnet_readl(bp, RX_FIFO_WCNT) >> 16)) {
  325. napi_complete(napi);
  326. int_enable = dnet_readl(bp, INTR_ENB);
  327. int_enable |= DNET_INTR_SRC_RX_CMDFIFOAF;
  328. dnet_writel(bp, int_enable, INTR_ENB);
  329. return 0;
  330. }
  331. cmd_word = dnet_readl(bp, RX_LEN_FIFO);
  332. pkt_len = cmd_word & 0xFFFF;
  333. if (cmd_word & 0xDF180000)
  334. printk(KERN_ERR "%s packet receive error %x\n",
  335. __func__, cmd_word);
  336. skb = netdev_alloc_skb(dev, pkt_len + 5);
  337. if (skb != NULL) {
  338. /* Align IP on 16 byte boundaries */
  339. skb_reserve(skb, 2);
  340. /*
  341. * 'skb_put()' points to the start of sk_buff
  342. * data area.
  343. */
  344. data_ptr = (unsigned int *)skb_put(skb, pkt_len);
  345. for (i = 0; i < (pkt_len + 3) >> 2; i++)
  346. *data_ptr++ = dnet_readl(bp, RX_DATA_FIFO);
  347. skb->protocol = eth_type_trans(skb, dev);
  348. netif_receive_skb(skb);
  349. npackets++;
  350. } else
  351. printk(KERN_NOTICE
  352. "%s: No memory to allocate a sk_buff of "
  353. "size %u.\n", dev->name, pkt_len);
  354. }
  355. budget -= npackets;
  356. if (npackets < budget) {
  357. /* We processed all packets available. Tell NAPI it can
  358. * stop polling then re-enable rx interrupts */
  359. napi_complete(napi);
  360. int_enable = dnet_readl(bp, INTR_ENB);
  361. int_enable |= DNET_INTR_SRC_RX_CMDFIFOAF;
  362. dnet_writel(bp, int_enable, INTR_ENB);
  363. return 0;
  364. }
  365. /* There are still packets waiting */
  366. return 1;
  367. }
  368. static irqreturn_t dnet_interrupt(int irq, void *dev_id)
  369. {
  370. struct net_device *dev = dev_id;
  371. struct dnet *bp = netdev_priv(dev);
  372. u32 int_src, int_enable, int_current;
  373. unsigned long flags;
  374. unsigned int handled = 0;
  375. spin_lock_irqsave(&bp->lock, flags);
  376. /* read and clear the DNET irq (clear on read) */
  377. int_src = dnet_readl(bp, INTR_SRC);
  378. int_enable = dnet_readl(bp, INTR_ENB);
  379. int_current = int_src & int_enable;
  380. /* restart the queue if we had stopped it for TX fifo almost full */
  381. if (int_current & DNET_INTR_SRC_TX_FIFOAE) {
  382. int_enable = dnet_readl(bp, INTR_ENB);
  383. int_enable &= ~DNET_INTR_ENB_TX_FIFOAE;
  384. dnet_writel(bp, int_enable, INTR_ENB);
  385. netif_wake_queue(dev);
  386. handled = 1;
  387. }
  388. /* RX FIFO error checking */
  389. if (int_current &
  390. (DNET_INTR_SRC_RX_CMDFIFOFF | DNET_INTR_SRC_RX_DATAFIFOFF)) {
  391. printk(KERN_ERR "%s: RX fifo error %x, irq %x\n", __func__,
  392. dnet_readl(bp, RX_STATUS), int_current);
  393. /* we can only flush the RX FIFOs */
  394. dnet_writel(bp, DNET_SYS_CTL_RXFIFOFLUSH, SYS_CTL);
  395. ndelay(500);
  396. dnet_writel(bp, 0, SYS_CTL);
  397. handled = 1;
  398. }
  399. /* TX FIFO error checking */
  400. if (int_current &
  401. (DNET_INTR_SRC_TX_FIFOFULL | DNET_INTR_SRC_TX_DISCFRM)) {
  402. printk(KERN_ERR "%s: TX fifo error %x, irq %x\n", __func__,
  403. dnet_readl(bp, TX_STATUS), int_current);
  404. /* we can only flush the TX FIFOs */
  405. dnet_writel(bp, DNET_SYS_CTL_TXFIFOFLUSH, SYS_CTL);
  406. ndelay(500);
  407. dnet_writel(bp, 0, SYS_CTL);
  408. handled = 1;
  409. }
  410. if (int_current & DNET_INTR_SRC_RX_CMDFIFOAF) {
  411. if (napi_schedule_prep(&bp->napi)) {
  412. /*
  413. * There's no point taking any more interrupts
  414. * until we have processed the buffers
  415. */
  416. /* Disable Rx interrupts and schedule NAPI poll */
  417. int_enable = dnet_readl(bp, INTR_ENB);
  418. int_enable &= ~DNET_INTR_SRC_RX_CMDFIFOAF;
  419. dnet_writel(bp, int_enable, INTR_ENB);
  420. __napi_schedule(&bp->napi);
  421. }
  422. handled = 1;
  423. }
  424. if (!handled)
  425. pr_debug("%s: irq %x remains\n", __func__, int_current);
  426. spin_unlock_irqrestore(&bp->lock, flags);
  427. return IRQ_RETVAL(handled);
  428. }
  429. #ifdef DEBUG
  430. static inline void dnet_print_skb(struct sk_buff *skb)
  431. {
  432. int k;
  433. printk(KERN_DEBUG PFX "data:");
  434. for (k = 0; k < skb->len; k++)
  435. printk(" %02x", (unsigned int)skb->data[k]);
  436. printk("\n");
  437. }
  438. #else
  439. #define dnet_print_skb(skb) do {} while (0)
  440. #endif
  441. static netdev_tx_t dnet_start_xmit(struct sk_buff *skb, struct net_device *dev)
  442. {
  443. struct dnet *bp = netdev_priv(dev);
  444. u32 tx_status, irq_enable;
  445. unsigned int len, i, tx_cmd, wrsz;
  446. unsigned long flags;
  447. unsigned int *bufp;
  448. tx_status = dnet_readl(bp, TX_STATUS);
  449. pr_debug("start_xmit: len %u head %p data %p\n",
  450. skb->len, skb->head, skb->data);
  451. dnet_print_skb(skb);
  452. /* frame size (words) */
  453. len = (skb->len + 3) >> 2;
  454. spin_lock_irqsave(&bp->lock, flags);
  455. tx_status = dnet_readl(bp, TX_STATUS);
  456. bufp = (unsigned int *)(((unsigned long) skb->data) & ~0x3UL);
  457. wrsz = (u32) skb->len + 3;
  458. wrsz += ((unsigned long) skb->data) & 0x3;
  459. wrsz >>= 2;
  460. tx_cmd = ((((unsigned long)(skb->data)) & 0x03) << 16) | (u32) skb->len;
  461. /* check if there is enough room for the current frame */
  462. if (wrsz < (DNET_FIFO_SIZE - dnet_readl(bp, TX_FIFO_WCNT))) {
  463. for (i = 0; i < wrsz; i++)
  464. dnet_writel(bp, *bufp++, TX_DATA_FIFO);
  465. /*
  466. * inform MAC that a packet's written and ready to be
  467. * shipped out
  468. */
  469. dnet_writel(bp, tx_cmd, TX_LEN_FIFO);
  470. }
  471. if (dnet_readl(bp, TX_FIFO_WCNT) > DNET_FIFO_TX_DATA_AF_TH) {
  472. netif_stop_queue(dev);
  473. tx_status = dnet_readl(bp, INTR_SRC);
  474. irq_enable = dnet_readl(bp, INTR_ENB);
  475. irq_enable |= DNET_INTR_ENB_TX_FIFOAE;
  476. dnet_writel(bp, irq_enable, INTR_ENB);
  477. }
  478. skb_tx_timestamp(skb);
  479. /* free the buffer */
  480. dev_kfree_skb(skb);
  481. spin_unlock_irqrestore(&bp->lock, flags);
  482. return NETDEV_TX_OK;
  483. }
  484. static void dnet_reset_hw(struct dnet *bp)
  485. {
  486. /* put ts_mac in IDLE state i.e. disable rx/tx */
  487. dnet_writew_mac(bp, DNET_INTERNAL_MODE_REG, DNET_INTERNAL_MODE_FCEN);
  488. /*
  489. * RX FIFO almost full threshold: only cmd FIFO almost full is
  490. * implemented for RX side
  491. */
  492. dnet_writel(bp, DNET_FIFO_RX_CMD_AF_TH, RX_FIFO_TH);
  493. /*
  494. * TX FIFO almost empty threshold: only data FIFO almost empty
  495. * is implemented for TX side
  496. */
  497. dnet_writel(bp, DNET_FIFO_TX_DATA_AE_TH, TX_FIFO_TH);
  498. /* flush rx/tx fifos */
  499. dnet_writel(bp, DNET_SYS_CTL_RXFIFOFLUSH | DNET_SYS_CTL_TXFIFOFLUSH,
  500. SYS_CTL);
  501. msleep(1);
  502. dnet_writel(bp, 0, SYS_CTL);
  503. }
  504. static void dnet_init_hw(struct dnet *bp)
  505. {
  506. u32 config;
  507. dnet_reset_hw(bp);
  508. __dnet_set_hwaddr(bp);
  509. config = dnet_readw_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG);
  510. if (bp->dev->flags & IFF_PROMISC)
  511. /* Copy All Frames */
  512. config |= DNET_INTERNAL_RXTX_CONTROL_ENPROMISC;
  513. if (!(bp->dev->flags & IFF_BROADCAST))
  514. /* No BroadCast */
  515. config |= DNET_INTERNAL_RXTX_CONTROL_RXMULTICAST;
  516. config |= DNET_INTERNAL_RXTX_CONTROL_RXPAUSE |
  517. DNET_INTERNAL_RXTX_CONTROL_RXBROADCAST |
  518. DNET_INTERNAL_RXTX_CONTROL_DROPCONTROL |
  519. DNET_INTERNAL_RXTX_CONTROL_DISCFXFCS;
  520. dnet_writew_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG, config);
  521. /* clear irq before enabling them */
  522. config = dnet_readl(bp, INTR_SRC);
  523. /* enable RX/TX interrupt, recv packet ready interrupt */
  524. dnet_writel(bp, DNET_INTR_ENB_GLOBAL_ENABLE | DNET_INTR_ENB_RX_SUMMARY |
  525. DNET_INTR_ENB_TX_SUMMARY | DNET_INTR_ENB_RX_FIFOERR |
  526. DNET_INTR_ENB_RX_ERROR | DNET_INTR_ENB_RX_FIFOFULL |
  527. DNET_INTR_ENB_TX_FIFOFULL | DNET_INTR_ENB_TX_DISCFRM |
  528. DNET_INTR_ENB_RX_PKTRDY, INTR_ENB);
  529. }
  530. static int dnet_open(struct net_device *dev)
  531. {
  532. struct dnet *bp = netdev_priv(dev);
  533. /* if the phy is not yet register, retry later */
  534. if (!bp->phy_dev)
  535. return -EAGAIN;
  536. napi_enable(&bp->napi);
  537. dnet_init_hw(bp);
  538. phy_start_aneg(bp->phy_dev);
  539. /* schedule a link state check */
  540. phy_start(bp->phy_dev);
  541. netif_start_queue(dev);
  542. return 0;
  543. }
  544. static int dnet_close(struct net_device *dev)
  545. {
  546. struct dnet *bp = netdev_priv(dev);
  547. netif_stop_queue(dev);
  548. napi_disable(&bp->napi);
  549. if (bp->phy_dev)
  550. phy_stop(bp->phy_dev);
  551. dnet_reset_hw(bp);
  552. netif_carrier_off(dev);
  553. return 0;
  554. }
  555. static inline void dnet_print_pretty_hwstats(struct dnet_stats *hwstat)
  556. {
  557. pr_debug("%s\n", __func__);
  558. pr_debug("----------------------------- RX statistics "
  559. "-------------------------------\n");
  560. pr_debug("RX_PKT_IGNR_CNT %-8x\n", hwstat->rx_pkt_ignr);
  561. pr_debug("RX_LEN_CHK_ERR_CNT %-8x\n", hwstat->rx_len_chk_err);
  562. pr_debug("RX_LNG_FRM_CNT %-8x\n", hwstat->rx_lng_frm);
  563. pr_debug("RX_SHRT_FRM_CNT %-8x\n", hwstat->rx_shrt_frm);
  564. pr_debug("RX_IPG_VIOL_CNT %-8x\n", hwstat->rx_ipg_viol);
  565. pr_debug("RX_CRC_ERR_CNT %-8x\n", hwstat->rx_crc_err);
  566. pr_debug("RX_OK_PKT_CNT %-8x\n", hwstat->rx_ok_pkt);
  567. pr_debug("RX_CTL_FRM_CNT %-8x\n", hwstat->rx_ctl_frm);
  568. pr_debug("RX_PAUSE_FRM_CNT %-8x\n", hwstat->rx_pause_frm);
  569. pr_debug("RX_MULTICAST_CNT %-8x\n", hwstat->rx_multicast);
  570. pr_debug("RX_BROADCAST_CNT %-8x\n", hwstat->rx_broadcast);
  571. pr_debug("RX_VLAN_TAG_CNT %-8x\n", hwstat->rx_vlan_tag);
  572. pr_debug("RX_PRE_SHRINK_CNT %-8x\n", hwstat->rx_pre_shrink);
  573. pr_debug("RX_DRIB_NIB_CNT %-8x\n", hwstat->rx_drib_nib);
  574. pr_debug("RX_UNSUP_OPCD_CNT %-8x\n", hwstat->rx_unsup_opcd);
  575. pr_debug("RX_BYTE_CNT %-8x\n", hwstat->rx_byte);
  576. pr_debug("----------------------------- TX statistics "
  577. "-------------------------------\n");
  578. pr_debug("TX_UNICAST_CNT %-8x\n", hwstat->tx_unicast);
  579. pr_debug("TX_PAUSE_FRM_CNT %-8x\n", hwstat->tx_pause_frm);
  580. pr_debug("TX_MULTICAST_CNT %-8x\n", hwstat->tx_multicast);
  581. pr_debug("TX_BRDCAST_CNT %-8x\n", hwstat->tx_brdcast);
  582. pr_debug("TX_VLAN_TAG_CNT %-8x\n", hwstat->tx_vlan_tag);
  583. pr_debug("TX_BAD_FCS_CNT %-8x\n", hwstat->tx_bad_fcs);
  584. pr_debug("TX_JUMBO_CNT %-8x\n", hwstat->tx_jumbo);
  585. pr_debug("TX_BYTE_CNT %-8x\n", hwstat->tx_byte);
  586. }
  587. static struct net_device_stats *dnet_get_stats(struct net_device *dev)
  588. {
  589. struct dnet *bp = netdev_priv(dev);
  590. struct net_device_stats *nstat = &dev->stats;
  591. struct dnet_stats *hwstat = &bp->hw_stats;
  592. /* read stats from hardware */
  593. dnet_update_stats(bp);
  594. /* Convert HW stats into netdevice stats */
  595. nstat->rx_errors = (hwstat->rx_len_chk_err +
  596. hwstat->rx_lng_frm + hwstat->rx_shrt_frm +
  597. /* ignore IGP violation error
  598. hwstat->rx_ipg_viol + */
  599. hwstat->rx_crc_err +
  600. hwstat->rx_pre_shrink +
  601. hwstat->rx_drib_nib + hwstat->rx_unsup_opcd);
  602. nstat->tx_errors = hwstat->tx_bad_fcs;
  603. nstat->rx_length_errors = (hwstat->rx_len_chk_err +
  604. hwstat->rx_lng_frm +
  605. hwstat->rx_shrt_frm + hwstat->rx_pre_shrink);
  606. nstat->rx_crc_errors = hwstat->rx_crc_err;
  607. nstat->rx_frame_errors = hwstat->rx_pre_shrink + hwstat->rx_drib_nib;
  608. nstat->rx_packets = hwstat->rx_ok_pkt;
  609. nstat->tx_packets = (hwstat->tx_unicast +
  610. hwstat->tx_multicast + hwstat->tx_brdcast);
  611. nstat->rx_bytes = hwstat->rx_byte;
  612. nstat->tx_bytes = hwstat->tx_byte;
  613. nstat->multicast = hwstat->rx_multicast;
  614. nstat->rx_missed_errors = hwstat->rx_pkt_ignr;
  615. dnet_print_pretty_hwstats(hwstat);
  616. return nstat;
  617. }
  618. static int dnet_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  619. {
  620. struct dnet *bp = netdev_priv(dev);
  621. struct phy_device *phydev = bp->phy_dev;
  622. if (!phydev)
  623. return -ENODEV;
  624. return phy_ethtool_gset(phydev, cmd);
  625. }
  626. static int dnet_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  627. {
  628. struct dnet *bp = netdev_priv(dev);
  629. struct phy_device *phydev = bp->phy_dev;
  630. if (!phydev)
  631. return -ENODEV;
  632. return phy_ethtool_sset(phydev, cmd);
  633. }
  634. static int dnet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  635. {
  636. struct dnet *bp = netdev_priv(dev);
  637. struct phy_device *phydev = bp->phy_dev;
  638. if (!netif_running(dev))
  639. return -EINVAL;
  640. if (!phydev)
  641. return -ENODEV;
  642. return phy_mii_ioctl(phydev, rq, cmd);
  643. }
  644. static void dnet_get_drvinfo(struct net_device *dev,
  645. struct ethtool_drvinfo *info)
  646. {
  647. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  648. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  649. strlcpy(info->bus_info, "0", sizeof(info->bus_info));
  650. }
  651. static const struct ethtool_ops dnet_ethtool_ops = {
  652. .get_settings = dnet_get_settings,
  653. .set_settings = dnet_set_settings,
  654. .get_drvinfo = dnet_get_drvinfo,
  655. .get_link = ethtool_op_get_link,
  656. .get_ts_info = ethtool_op_get_ts_info,
  657. };
  658. static const struct net_device_ops dnet_netdev_ops = {
  659. .ndo_open = dnet_open,
  660. .ndo_stop = dnet_close,
  661. .ndo_get_stats = dnet_get_stats,
  662. .ndo_start_xmit = dnet_start_xmit,
  663. .ndo_do_ioctl = dnet_ioctl,
  664. .ndo_set_mac_address = eth_mac_addr,
  665. .ndo_validate_addr = eth_validate_addr,
  666. .ndo_change_mtu = eth_change_mtu,
  667. };
  668. static int dnet_probe(struct platform_device *pdev)
  669. {
  670. struct resource *res;
  671. struct net_device *dev;
  672. struct dnet *bp;
  673. struct phy_device *phydev;
  674. int err = -ENXIO;
  675. unsigned int mem_base, mem_size, irq;
  676. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  677. if (!res) {
  678. dev_err(&pdev->dev, "no mmio resource defined\n");
  679. goto err_out;
  680. }
  681. mem_base = res->start;
  682. mem_size = resource_size(res);
  683. irq = platform_get_irq(pdev, 0);
  684. if (!request_mem_region(mem_base, mem_size, DRV_NAME)) {
  685. dev_err(&pdev->dev, "no memory region available\n");
  686. err = -EBUSY;
  687. goto err_out;
  688. }
  689. err = -ENOMEM;
  690. dev = alloc_etherdev(sizeof(*bp));
  691. if (!dev)
  692. goto err_out_release_mem;
  693. /* TODO: Actually, we have some interesting features... */
  694. dev->features |= 0;
  695. bp = netdev_priv(dev);
  696. bp->dev = dev;
  697. platform_set_drvdata(pdev, dev);
  698. SET_NETDEV_DEV(dev, &pdev->dev);
  699. spin_lock_init(&bp->lock);
  700. bp->regs = ioremap(mem_base, mem_size);
  701. if (!bp->regs) {
  702. dev_err(&pdev->dev, "failed to map registers, aborting.\n");
  703. err = -ENOMEM;
  704. goto err_out_free_dev;
  705. }
  706. dev->irq = irq;
  707. err = request_irq(dev->irq, dnet_interrupt, 0, DRV_NAME, dev);
  708. if (err) {
  709. dev_err(&pdev->dev, "Unable to request IRQ %d (error %d)\n",
  710. irq, err);
  711. goto err_out_iounmap;
  712. }
  713. dev->netdev_ops = &dnet_netdev_ops;
  714. netif_napi_add(dev, &bp->napi, dnet_poll, 64);
  715. dev->ethtool_ops = &dnet_ethtool_ops;
  716. dev->base_addr = (unsigned long)bp->regs;
  717. bp->capabilities = dnet_readl(bp, VERCAPS) & DNET_CAPS_MASK;
  718. dnet_get_hwaddr(bp);
  719. if (!is_valid_ether_addr(dev->dev_addr)) {
  720. /* choose a random ethernet address */
  721. eth_hw_addr_random(dev);
  722. __dnet_set_hwaddr(bp);
  723. }
  724. err = register_netdev(dev);
  725. if (err) {
  726. dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
  727. goto err_out_free_irq;
  728. }
  729. /* register the PHY board fixup (for Marvell 88E1111) */
  730. err = phy_register_fixup_for_uid(0x01410cc0, 0xfffffff0,
  731. dnet_phy_marvell_fixup);
  732. /* we can live without it, so just issue a warning */
  733. if (err)
  734. dev_warn(&pdev->dev, "Cannot register PHY board fixup.\n");
  735. err = dnet_mii_init(bp);
  736. if (err)
  737. goto err_out_unregister_netdev;
  738. dev_info(&pdev->dev, "Dave DNET at 0x%p (0x%08x) irq %d %pM\n",
  739. bp->regs, mem_base, dev->irq, dev->dev_addr);
  740. dev_info(&pdev->dev, "has %smdio, %sirq, %sgigabit, %sdma\n",
  741. (bp->capabilities & DNET_HAS_MDIO) ? "" : "no ",
  742. (bp->capabilities & DNET_HAS_IRQ) ? "" : "no ",
  743. (bp->capabilities & DNET_HAS_GIGABIT) ? "" : "no ",
  744. (bp->capabilities & DNET_HAS_DMA) ? "" : "no ");
  745. phydev = bp->phy_dev;
  746. dev_info(&pdev->dev, "attached PHY driver [%s] "
  747. "(mii_bus:phy_addr=%s, irq=%d)\n",
  748. phydev->drv->name, dev_name(&phydev->dev), phydev->irq);
  749. return 0;
  750. err_out_unregister_netdev:
  751. unregister_netdev(dev);
  752. err_out_free_irq:
  753. free_irq(dev->irq, dev);
  754. err_out_iounmap:
  755. iounmap(bp->regs);
  756. err_out_free_dev:
  757. free_netdev(dev);
  758. err_out_release_mem:
  759. release_mem_region(mem_base, mem_size);
  760. err_out:
  761. return err;
  762. }
  763. static int dnet_remove(struct platform_device *pdev)
  764. {
  765. struct net_device *dev;
  766. struct dnet *bp;
  767. dev = platform_get_drvdata(pdev);
  768. if (dev) {
  769. bp = netdev_priv(dev);
  770. if (bp->phy_dev)
  771. phy_disconnect(bp->phy_dev);
  772. mdiobus_unregister(bp->mii_bus);
  773. kfree(bp->mii_bus->irq);
  774. mdiobus_free(bp->mii_bus);
  775. unregister_netdev(dev);
  776. free_irq(dev->irq, dev);
  777. iounmap(bp->regs);
  778. free_netdev(dev);
  779. }
  780. return 0;
  781. }
  782. static struct platform_driver dnet_driver = {
  783. .probe = dnet_probe,
  784. .remove = dnet_remove,
  785. .driver = {
  786. .name = "dnet",
  787. },
  788. };
  789. module_platform_driver(dnet_driver);
  790. MODULE_LICENSE("GPL");
  791. MODULE_DESCRIPTION("Dave DNET Ethernet driver");
  792. MODULE_AUTHOR("Ilya Yanok <yanok@emcraft.com>, "
  793. "Matteo Vit <matteo.vit@dave.eu>");