tg3.c 464 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952159531595415955159561595715958159591596015961159621596315964159651596615967159681596915970159711597215973159741597515976159771597815979159801598115982159831598415985159861598715988159891599015991159921599315994159951599615997159981599916000160011600216003160041600516006160071600816009160101601116012160131601416015160161601716018160191602016021160221602316024160251602616027160281602916030160311603216033160341603516036160371603816039160401604116042160431604416045160461604716048160491605016051160521605316054160551605616057160581605916060160611606216063160641606516066160671606816069160701607116072160731607416075160761607716078160791608016081160821608316084160851608616087160881608916090160911609216093160941609516096160971609816099161001610116102161031610416105161061610716108161091611016111161121611316114161151611616117161181611916120161211612216123161241612516126161271612816129161301613116132161331613416135161361613716138161391614016141161421614316144161451614616147161481614916150161511615216153161541615516156161571615816159161601616116162161631616416165161661616716168161691617016171161721617316174161751617616177161781617916180161811618216183161841618516186161871618816189161901619116192161931619416195161961619716198161991620016201162021620316204162051620616207162081620916210162111621216213162141621516216162171621816219162201622116222162231622416225162261622716228162291623016231162321623316234162351623616237162381623916240162411624216243162441624516246162471624816249162501625116252162531625416255162561625716258162591626016261162621626316264162651626616267162681626916270162711627216273162741627516276162771627816279162801628116282162831628416285162861628716288162891629016291162921629316294162951629616297162981629916300163011630216303163041630516306163071630816309163101631116312163131631416315163161631716318163191632016321163221632316324163251632616327163281632916330163311633216333163341633516336163371633816339163401634116342163431634416345163461634716348163491635016351163521635316354163551635616357163581635916360163611636216363163641636516366163671636816369163701637116372163731637416375163761637716378163791638016381163821638316384163851638616387163881638916390163911639216393163941639516396163971639816399164001640116402164031640416405164061640716408164091641016411164121641316414164151641616417164181641916420164211642216423164241642516426164271642816429164301643116432164331643416435164361643716438164391644016441164421644316444164451644616447164481644916450164511645216453164541645516456164571645816459164601646116462164631646416465164661646716468164691647016471164721647316474164751647616477164781647916480164811648216483164841648516486164871648816489164901649116492164931649416495164961649716498164991650016501165021650316504165051650616507165081650916510165111651216513165141651516516165171651816519165201652116522165231652416525165261652716528165291653016531165321653316534165351653616537165381653916540165411654216543165441654516546165471654816549165501655116552165531655416555165561655716558165591656016561165621656316564165651656616567165681656916570165711657216573165741657516576165771657816579165801658116582165831658416585165861658716588165891659016591165921659316594165951659616597165981659916600166011660216603166041660516606166071660816609166101661116612166131661416615166161661716618166191662016621166221662316624166251662616627166281662916630166311663216633166341663516636166371663816639166401664116642166431664416645166461664716648166491665016651166521665316654166551665616657166581665916660166611666216663166641666516666166671666816669166701667116672166731667416675166761667716678166791668016681166821668316684166851668616687166881668916690166911669216693166941669516696166971669816699167001670116702167031670416705167061670716708167091671016711167121671316714167151671616717167181671916720167211672216723167241672516726167271672816729167301673116732167331673416735167361673716738167391674016741167421674316744167451674616747167481674916750167511675216753167541675516756167571675816759167601676116762167631676416765167661676716768167691677016771167721677316774167751677616777167781677916780167811678216783167841678516786167871678816789167901679116792167931679416795167961679716798167991680016801168021680316804168051680616807168081680916810168111681216813168141681516816168171681816819168201682116822168231682416825168261682716828168291683016831168321683316834168351683616837168381683916840168411684216843168441684516846168471684816849168501685116852168531685416855168561685716858168591686016861168621686316864168651686616867168681686916870168711687216873168741687516876168771687816879168801688116882168831688416885168861688716888168891689016891168921689316894168951689616897168981689916900169011690216903169041690516906169071690816909169101691116912169131691416915169161691716918169191692016921169221692316924169251692616927169281692916930169311693216933169341693516936169371693816939169401694116942169431694416945169461694716948169491695016951169521695316954169551695616957169581695916960169611696216963169641696516966169671696816969169701697116972169731697416975169761697716978169791698016981169821698316984169851698616987169881698916990169911699216993169941699516996169971699816999170001700117002170031700417005170061700717008170091701017011170121701317014170151701617017170181701917020170211702217023170241702517026170271702817029170301703117032170331703417035170361703717038170391704017041170421704317044170451704617047170481704917050170511705217053170541705517056170571705817059170601706117062170631706417065170661706717068170691707017071170721707317074170751707617077170781707917080170811708217083170841708517086170871708817089170901709117092170931709417095170961709717098170991710017101171021710317104171051710617107171081710917110171111711217113171141711517116171171711817119171201712117122171231712417125171261712717128171291713017131171321713317134171351713617137171381713917140171411714217143171441714517146171471714817149171501715117152171531715417155171561715717158171591716017161171621716317164171651716617167171681716917170171711717217173171741717517176171771717817179171801718117182171831718417185171861718717188171891719017191171921719317194171951719617197171981719917200172011720217203172041720517206172071720817209172101721117212172131721417215172161721717218172191722017221172221722317224172251722617227172281722917230172311723217233172341723517236172371723817239172401724117242172431724417245172461724717248172491725017251172521725317254172551725617257172581725917260172611726217263172641726517266172671726817269172701727117272172731727417275172761727717278172791728017281172821728317284172851728617287172881728917290172911729217293172941729517296172971729817299173001730117302173031730417305173061730717308173091731017311173121731317314173151731617317173181731917320173211732217323173241732517326173271732817329173301733117332173331733417335173361733717338173391734017341173421734317344173451734617347173481734917350173511735217353173541735517356173571735817359173601736117362173631736417365173661736717368173691737017371173721737317374173751737617377173781737917380173811738217383173841738517386173871738817389173901739117392173931739417395173961739717398173991740017401174021740317404174051740617407174081740917410174111741217413174141741517416174171741817419174201742117422174231742417425174261742717428174291743017431174321743317434174351743617437174381743917440174411744217443174441744517446174471744817449174501745117452174531745417455174561745717458174591746017461174621746317464174651746617467174681746917470174711747217473174741747517476174771747817479174801748117482174831748417485174861748717488174891749017491174921749317494174951749617497174981749917500175011750217503175041750517506175071750817509175101751117512175131751417515175161751717518175191752017521175221752317524175251752617527175281752917530175311753217533175341753517536175371753817539175401754117542175431754417545175461754717548175491755017551175521755317554175551755617557175581755917560175611756217563175641756517566175671756817569175701757117572175731757417575175761757717578175791758017581175821758317584175851758617587175881758917590175911759217593175941759517596175971759817599176001760117602176031760417605176061760717608176091761017611176121761317614176151761617617176181761917620176211762217623176241762517626176271762817629176301763117632176331763417635176361763717638176391764017641176421764317644176451764617647176481764917650176511765217653176541765517656176571765817659176601766117662176631766417665176661766717668176691767017671176721767317674176751767617677176781767917680176811768217683176841768517686176871768817689176901769117692176931769417695176961769717698176991770017701177021770317704177051770617707177081770917710177111771217713177141771517716177171771817719177201772117722177231772417725177261772717728177291773017731177321773317734177351773617737177381773917740177411774217743177441774517746177471774817749177501775117752177531775417755177561775717758177591776017761177621776317764177651776617767177681776917770177711777217773177741777517776177771777817779177801778117782177831778417785177861778717788177891779017791177921779317794177951779617797177981779917800178011780217803178041780517806178071780817809178101781117812178131781417815178161781717818178191782017821178221782317824178251782617827178281782917830178311783217833178341783517836178371783817839178401784117842178431784417845178461784717848178491785017851178521785317854178551785617857178581785917860178611786217863178641786517866178671786817869178701787117872178731787417875178761787717878178791788017881178821788317884178851788617887178881788917890178911789217893178941789517896178971789817899179001790117902179031790417905179061790717908179091791017911179121791317914179151791617917179181791917920179211792217923179241792517926179271792817929179301793117932179331793417935179361793717938179391794017941179421794317944179451794617947179481794917950179511795217953179541795517956179571795817959179601796117962179631796417965179661796717968179691797017971179721797317974179751797617977179781797917980179811798217983179841798517986179871798817989179901799117992179931799417995179961799717998179991800018001180021800318004180051800618007180081800918010180111801218013180141801518016180171801818019180201802118022180231802418025180261802718028180291803018031180321803318034180351803618037180381803918040180411804218043180441804518046180471804818049180501805118052180531805418055180561805718058180591806018061180621806318064180651806618067180681806918070180711807218073180741807518076180771807818079180801808118082180831808418085180861808718088180891809018091180921809318094180951809618097180981809918100181011810218103181041810518106181071810818109181101811118112181131811418115181161811718118181191812018121181221812318124181251812618127181281812918130181311813218133181341813518136181371813818139181401814118142181431814418145181461814718148181491815018151181521815318154181551815618157181581815918160181611816218163181641816518166181671816818169181701817118172181731817418175181761817718178181791818018181181821818318184181851818618187181881818918190181911819218193181941819518196181971819818199182001820118202182031820418205182061820718208182091821018211182121821318214
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2014 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mdio.h>
  34. #include <linux/mii.h>
  35. #include <linux/phy.h>
  36. #include <linux/brcmphy.h>
  37. #include <linux/if.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <linux/ssb/ssb_driver_gige.h>
  46. #include <linux/hwmon.h>
  47. #include <linux/hwmon-sysfs.h>
  48. #include <net/checksum.h>
  49. #include <net/ip.h>
  50. #include <linux/io.h>
  51. #include <asm/byteorder.h>
  52. #include <linux/uaccess.h>
  53. #include <uapi/linux/net_tstamp.h>
  54. #include <linux/ptp_clock_kernel.h>
  55. #ifdef CONFIG_SPARC
  56. #include <asm/idprom.h>
  57. #include <asm/prom.h>
  58. #endif
  59. #define BAR_0 0
  60. #define BAR_2 2
  61. #include "tg3.h"
  62. /* Functions & macros to verify TG3_FLAGS types */
  63. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. return test_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. set_bit(flag, bits);
  70. }
  71. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  72. {
  73. clear_bit(flag, bits);
  74. }
  75. #define tg3_flag(tp, flag) \
  76. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define tg3_flag_set(tp, flag) \
  78. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  79. #define tg3_flag_clear(tp, flag) \
  80. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  81. #define DRV_MODULE_NAME "tg3"
  82. #define TG3_MAJ_NUM 3
  83. #define TG3_MIN_NUM 137
  84. #define DRV_MODULE_VERSION \
  85. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  86. #define DRV_MODULE_RELDATE "May 11, 2014"
  87. #define RESET_KIND_SHUTDOWN 0
  88. #define RESET_KIND_INIT 1
  89. #define RESET_KIND_SUSPEND 2
  90. #define TG3_DEF_RX_MODE 0
  91. #define TG3_DEF_TX_MODE 0
  92. #define TG3_DEF_MSG_ENABLE \
  93. (NETIF_MSG_DRV | \
  94. NETIF_MSG_PROBE | \
  95. NETIF_MSG_LINK | \
  96. NETIF_MSG_TIMER | \
  97. NETIF_MSG_IFDOWN | \
  98. NETIF_MSG_IFUP | \
  99. NETIF_MSG_RX_ERR | \
  100. NETIF_MSG_TX_ERR)
  101. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  102. /* length of time before we decide the hardware is borked,
  103. * and dev->tx_timeout() should be called to fix the problem
  104. */
  105. #define TG3_TX_TIMEOUT (5 * HZ)
  106. /* hardware minimum and maximum for a single frame's data payload */
  107. #define TG3_MIN_MTU 60
  108. #define TG3_MAX_MTU(tp) \
  109. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  110. /* These numbers seem to be hard coded in the NIC firmware somehow.
  111. * You can't change the ring sizes, but you can change where you place
  112. * them in the NIC onboard memory.
  113. */
  114. #define TG3_RX_STD_RING_SIZE(tp) \
  115. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  116. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  117. #define TG3_DEF_RX_RING_PENDING 200
  118. #define TG3_RX_JMB_RING_SIZE(tp) \
  119. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  120. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  121. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  122. /* Do not place this n-ring entries value into the tp struct itself,
  123. * we really want to expose these constants to GCC so that modulo et
  124. * al. operations are done with shifts and masks instead of with
  125. * hw multiply/modulo instructions. Another solution would be to
  126. * replace things like '% foo' with '& (foo - 1)'.
  127. */
  128. #define TG3_TX_RING_SIZE 512
  129. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  130. #define TG3_RX_STD_RING_BYTES(tp) \
  131. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  132. #define TG3_RX_JMB_RING_BYTES(tp) \
  133. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  134. #define TG3_RX_RCB_RING_BYTES(tp) \
  135. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  136. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  137. TG3_TX_RING_SIZE)
  138. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  139. #define TG3_DMA_BYTE_ENAB 64
  140. #define TG3_RX_STD_DMA_SZ 1536
  141. #define TG3_RX_JMB_DMA_SZ 9046
  142. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  143. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  144. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  145. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  146. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  147. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  148. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  149. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  150. * that are at least dword aligned when used in PCIX mode. The driver
  151. * works around this bug by double copying the packet. This workaround
  152. * is built into the normal double copy length check for efficiency.
  153. *
  154. * However, the double copy is only necessary on those architectures
  155. * where unaligned memory accesses are inefficient. For those architectures
  156. * where unaligned memory accesses incur little penalty, we can reintegrate
  157. * the 5701 in the normal rx path. Doing so saves a device structure
  158. * dereference by hardcoding the double copy threshold in place.
  159. */
  160. #define TG3_RX_COPY_THRESHOLD 256
  161. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  162. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  163. #else
  164. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  165. #endif
  166. #if (NET_IP_ALIGN != 0)
  167. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  168. #else
  169. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  170. #endif
  171. /* minimum number of free TX descriptors required to wake up TX process */
  172. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  173. #define TG3_TX_BD_DMA_MAX_2K 2048
  174. #define TG3_TX_BD_DMA_MAX_4K 4096
  175. #define TG3_RAW_IP_ALIGN 2
  176. #define TG3_MAX_UCAST_ADDR(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 3)
  177. #define TG3_UCAST_ADDR_IDX(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 1)
  178. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  179. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  180. #define FIRMWARE_TG3 "tigon/tg3.bin"
  181. #define FIRMWARE_TG357766 "tigon/tg357766.bin"
  182. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  183. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  184. static char version[] =
  185. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  186. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  187. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  188. MODULE_LICENSE("GPL");
  189. MODULE_VERSION(DRV_MODULE_VERSION);
  190. MODULE_FIRMWARE(FIRMWARE_TG3);
  191. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  192. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  193. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  194. module_param(tg3_debug, int, 0);
  195. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  196. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  197. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  198. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  218. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  219. TG3_DRV_DATA_FLAG_5705_10_100},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  221. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  222. TG3_DRV_DATA_FLAG_5705_10_100},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  225. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  226. TG3_DRV_DATA_FLAG_5705_10_100},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  233. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  239. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  247. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  248. PCI_VENDOR_ID_LENOVO,
  249. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  250. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  253. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  270. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  271. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  272. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  273. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  274. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  275. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  276. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  277. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  278. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  279. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  280. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  281. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  282. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  284. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  286. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  288. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  289. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  290. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  291. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  292. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  293. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  294. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  295. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  296. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  297. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
  298. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
  299. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
  300. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
  301. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57764)},
  302. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57767)},
  303. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57787)},
  304. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57782)},
  305. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57786)},
  306. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  307. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  308. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  309. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  310. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  311. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  312. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  313. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  314. {}
  315. };
  316. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  317. static const struct {
  318. const char string[ETH_GSTRING_LEN];
  319. } ethtool_stats_keys[] = {
  320. { "rx_octets" },
  321. { "rx_fragments" },
  322. { "rx_ucast_packets" },
  323. { "rx_mcast_packets" },
  324. { "rx_bcast_packets" },
  325. { "rx_fcs_errors" },
  326. { "rx_align_errors" },
  327. { "rx_xon_pause_rcvd" },
  328. { "rx_xoff_pause_rcvd" },
  329. { "rx_mac_ctrl_rcvd" },
  330. { "rx_xoff_entered" },
  331. { "rx_frame_too_long_errors" },
  332. { "rx_jabbers" },
  333. { "rx_undersize_packets" },
  334. { "rx_in_length_errors" },
  335. { "rx_out_length_errors" },
  336. { "rx_64_or_less_octet_packets" },
  337. { "rx_65_to_127_octet_packets" },
  338. { "rx_128_to_255_octet_packets" },
  339. { "rx_256_to_511_octet_packets" },
  340. { "rx_512_to_1023_octet_packets" },
  341. { "rx_1024_to_1522_octet_packets" },
  342. { "rx_1523_to_2047_octet_packets" },
  343. { "rx_2048_to_4095_octet_packets" },
  344. { "rx_4096_to_8191_octet_packets" },
  345. { "rx_8192_to_9022_octet_packets" },
  346. { "tx_octets" },
  347. { "tx_collisions" },
  348. { "tx_xon_sent" },
  349. { "tx_xoff_sent" },
  350. { "tx_flow_control" },
  351. { "tx_mac_errors" },
  352. { "tx_single_collisions" },
  353. { "tx_mult_collisions" },
  354. { "tx_deferred" },
  355. { "tx_excessive_collisions" },
  356. { "tx_late_collisions" },
  357. { "tx_collide_2times" },
  358. { "tx_collide_3times" },
  359. { "tx_collide_4times" },
  360. { "tx_collide_5times" },
  361. { "tx_collide_6times" },
  362. { "tx_collide_7times" },
  363. { "tx_collide_8times" },
  364. { "tx_collide_9times" },
  365. { "tx_collide_10times" },
  366. { "tx_collide_11times" },
  367. { "tx_collide_12times" },
  368. { "tx_collide_13times" },
  369. { "tx_collide_14times" },
  370. { "tx_collide_15times" },
  371. { "tx_ucast_packets" },
  372. { "tx_mcast_packets" },
  373. { "tx_bcast_packets" },
  374. { "tx_carrier_sense_errors" },
  375. { "tx_discards" },
  376. { "tx_errors" },
  377. { "dma_writeq_full" },
  378. { "dma_write_prioq_full" },
  379. { "rxbds_empty" },
  380. { "rx_discards" },
  381. { "rx_errors" },
  382. { "rx_threshold_hit" },
  383. { "dma_readq_full" },
  384. { "dma_read_prioq_full" },
  385. { "tx_comp_queue_full" },
  386. { "ring_set_send_prod_index" },
  387. { "ring_status_update" },
  388. { "nic_irqs" },
  389. { "nic_avoided_irqs" },
  390. { "nic_tx_threshold_hit" },
  391. { "mbuf_lwm_thresh_hit" },
  392. };
  393. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  394. #define TG3_NVRAM_TEST 0
  395. #define TG3_LINK_TEST 1
  396. #define TG3_REGISTER_TEST 2
  397. #define TG3_MEMORY_TEST 3
  398. #define TG3_MAC_LOOPB_TEST 4
  399. #define TG3_PHY_LOOPB_TEST 5
  400. #define TG3_EXT_LOOPB_TEST 6
  401. #define TG3_INTERRUPT_TEST 7
  402. static const struct {
  403. const char string[ETH_GSTRING_LEN];
  404. } ethtool_test_keys[] = {
  405. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  406. [TG3_LINK_TEST] = { "link test (online) " },
  407. [TG3_REGISTER_TEST] = { "register test (offline)" },
  408. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  409. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  410. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  411. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  412. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  413. };
  414. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  415. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  416. {
  417. writel(val, tp->regs + off);
  418. }
  419. static u32 tg3_read32(struct tg3 *tp, u32 off)
  420. {
  421. return readl(tp->regs + off);
  422. }
  423. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  424. {
  425. writel(val, tp->aperegs + off);
  426. }
  427. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  428. {
  429. return readl(tp->aperegs + off);
  430. }
  431. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  432. {
  433. unsigned long flags;
  434. spin_lock_irqsave(&tp->indirect_lock, flags);
  435. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  436. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  437. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  438. }
  439. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  440. {
  441. writel(val, tp->regs + off);
  442. readl(tp->regs + off);
  443. }
  444. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  445. {
  446. unsigned long flags;
  447. u32 val;
  448. spin_lock_irqsave(&tp->indirect_lock, flags);
  449. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  450. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  451. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  452. return val;
  453. }
  454. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  455. {
  456. unsigned long flags;
  457. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  458. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  459. TG3_64BIT_REG_LOW, val);
  460. return;
  461. }
  462. if (off == TG3_RX_STD_PROD_IDX_REG) {
  463. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  464. TG3_64BIT_REG_LOW, val);
  465. return;
  466. }
  467. spin_lock_irqsave(&tp->indirect_lock, flags);
  468. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  469. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  470. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  471. /* In indirect mode when disabling interrupts, we also need
  472. * to clear the interrupt bit in the GRC local ctrl register.
  473. */
  474. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  475. (val == 0x1)) {
  476. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  477. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  478. }
  479. }
  480. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  481. {
  482. unsigned long flags;
  483. u32 val;
  484. spin_lock_irqsave(&tp->indirect_lock, flags);
  485. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  486. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  487. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  488. return val;
  489. }
  490. /* usec_wait specifies the wait time in usec when writing to certain registers
  491. * where it is unsafe to read back the register without some delay.
  492. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  493. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  494. */
  495. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  496. {
  497. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  498. /* Non-posted methods */
  499. tp->write32(tp, off, val);
  500. else {
  501. /* Posted method */
  502. tg3_write32(tp, off, val);
  503. if (usec_wait)
  504. udelay(usec_wait);
  505. tp->read32(tp, off);
  506. }
  507. /* Wait again after the read for the posted method to guarantee that
  508. * the wait time is met.
  509. */
  510. if (usec_wait)
  511. udelay(usec_wait);
  512. }
  513. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  514. {
  515. tp->write32_mbox(tp, off, val);
  516. if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
  517. (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
  518. !tg3_flag(tp, ICH_WORKAROUND)))
  519. tp->read32_mbox(tp, off);
  520. }
  521. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  522. {
  523. void __iomem *mbox = tp->regs + off;
  524. writel(val, mbox);
  525. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  526. writel(val, mbox);
  527. if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
  528. tg3_flag(tp, FLUSH_POSTED_WRITES))
  529. readl(mbox);
  530. }
  531. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  532. {
  533. return readl(tp->regs + off + GRCMBOX_BASE);
  534. }
  535. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  536. {
  537. writel(val, tp->regs + off + GRCMBOX_BASE);
  538. }
  539. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  540. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  541. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  542. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  543. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  544. #define tw32(reg, val) tp->write32(tp, reg, val)
  545. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  546. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  547. #define tr32(reg) tp->read32(tp, reg)
  548. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  549. {
  550. unsigned long flags;
  551. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  552. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  553. return;
  554. spin_lock_irqsave(&tp->indirect_lock, flags);
  555. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  556. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  557. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  558. /* Always leave this as zero. */
  559. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  560. } else {
  561. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  562. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  563. /* Always leave this as zero. */
  564. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  565. }
  566. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  567. }
  568. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  569. {
  570. unsigned long flags;
  571. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  572. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  573. *val = 0;
  574. return;
  575. }
  576. spin_lock_irqsave(&tp->indirect_lock, flags);
  577. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  578. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  579. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  580. /* Always leave this as zero. */
  581. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  582. } else {
  583. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  584. *val = tr32(TG3PCI_MEM_WIN_DATA);
  585. /* Always leave this as zero. */
  586. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  587. }
  588. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  589. }
  590. static void tg3_ape_lock_init(struct tg3 *tp)
  591. {
  592. int i;
  593. u32 regbase, bit;
  594. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  595. regbase = TG3_APE_LOCK_GRANT;
  596. else
  597. regbase = TG3_APE_PER_LOCK_GRANT;
  598. /* Make sure the driver hasn't any stale locks. */
  599. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  600. switch (i) {
  601. case TG3_APE_LOCK_PHY0:
  602. case TG3_APE_LOCK_PHY1:
  603. case TG3_APE_LOCK_PHY2:
  604. case TG3_APE_LOCK_PHY3:
  605. bit = APE_LOCK_GRANT_DRIVER;
  606. break;
  607. default:
  608. if (!tp->pci_fn)
  609. bit = APE_LOCK_GRANT_DRIVER;
  610. else
  611. bit = 1 << tp->pci_fn;
  612. }
  613. tg3_ape_write32(tp, regbase + 4 * i, bit);
  614. }
  615. }
  616. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  617. {
  618. int i, off;
  619. int ret = 0;
  620. u32 status, req, gnt, bit;
  621. if (!tg3_flag(tp, ENABLE_APE))
  622. return 0;
  623. switch (locknum) {
  624. case TG3_APE_LOCK_GPIO:
  625. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  626. return 0;
  627. case TG3_APE_LOCK_GRC:
  628. case TG3_APE_LOCK_MEM:
  629. if (!tp->pci_fn)
  630. bit = APE_LOCK_REQ_DRIVER;
  631. else
  632. bit = 1 << tp->pci_fn;
  633. break;
  634. case TG3_APE_LOCK_PHY0:
  635. case TG3_APE_LOCK_PHY1:
  636. case TG3_APE_LOCK_PHY2:
  637. case TG3_APE_LOCK_PHY3:
  638. bit = APE_LOCK_REQ_DRIVER;
  639. break;
  640. default:
  641. return -EINVAL;
  642. }
  643. if (tg3_asic_rev(tp) == ASIC_REV_5761) {
  644. req = TG3_APE_LOCK_REQ;
  645. gnt = TG3_APE_LOCK_GRANT;
  646. } else {
  647. req = TG3_APE_PER_LOCK_REQ;
  648. gnt = TG3_APE_PER_LOCK_GRANT;
  649. }
  650. off = 4 * locknum;
  651. tg3_ape_write32(tp, req + off, bit);
  652. /* Wait for up to 1 millisecond to acquire lock. */
  653. for (i = 0; i < 100; i++) {
  654. status = tg3_ape_read32(tp, gnt + off);
  655. if (status == bit)
  656. break;
  657. if (pci_channel_offline(tp->pdev))
  658. break;
  659. udelay(10);
  660. }
  661. if (status != bit) {
  662. /* Revoke the lock request. */
  663. tg3_ape_write32(tp, gnt + off, bit);
  664. ret = -EBUSY;
  665. }
  666. return ret;
  667. }
  668. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  669. {
  670. u32 gnt, bit;
  671. if (!tg3_flag(tp, ENABLE_APE))
  672. return;
  673. switch (locknum) {
  674. case TG3_APE_LOCK_GPIO:
  675. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  676. return;
  677. case TG3_APE_LOCK_GRC:
  678. case TG3_APE_LOCK_MEM:
  679. if (!tp->pci_fn)
  680. bit = APE_LOCK_GRANT_DRIVER;
  681. else
  682. bit = 1 << tp->pci_fn;
  683. break;
  684. case TG3_APE_LOCK_PHY0:
  685. case TG3_APE_LOCK_PHY1:
  686. case TG3_APE_LOCK_PHY2:
  687. case TG3_APE_LOCK_PHY3:
  688. bit = APE_LOCK_GRANT_DRIVER;
  689. break;
  690. default:
  691. return;
  692. }
  693. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  694. gnt = TG3_APE_LOCK_GRANT;
  695. else
  696. gnt = TG3_APE_PER_LOCK_GRANT;
  697. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  698. }
  699. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  700. {
  701. u32 apedata;
  702. while (timeout_us) {
  703. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  704. return -EBUSY;
  705. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  706. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  707. break;
  708. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  709. udelay(10);
  710. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  711. }
  712. return timeout_us ? 0 : -EBUSY;
  713. }
  714. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  715. {
  716. u32 i, apedata;
  717. for (i = 0; i < timeout_us / 10; i++) {
  718. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  719. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  720. break;
  721. udelay(10);
  722. }
  723. return i == timeout_us / 10;
  724. }
  725. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  726. u32 len)
  727. {
  728. int err;
  729. u32 i, bufoff, msgoff, maxlen, apedata;
  730. if (!tg3_flag(tp, APE_HAS_NCSI))
  731. return 0;
  732. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  733. if (apedata != APE_SEG_SIG_MAGIC)
  734. return -ENODEV;
  735. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  736. if (!(apedata & APE_FW_STATUS_READY))
  737. return -EAGAIN;
  738. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  739. TG3_APE_SHMEM_BASE;
  740. msgoff = bufoff + 2 * sizeof(u32);
  741. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  742. while (len) {
  743. u32 length;
  744. /* Cap xfer sizes to scratchpad limits. */
  745. length = (len > maxlen) ? maxlen : len;
  746. len -= length;
  747. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  748. if (!(apedata & APE_FW_STATUS_READY))
  749. return -EAGAIN;
  750. /* Wait for up to 1 msec for APE to service previous event. */
  751. err = tg3_ape_event_lock(tp, 1000);
  752. if (err)
  753. return err;
  754. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  755. APE_EVENT_STATUS_SCRTCHPD_READ |
  756. APE_EVENT_STATUS_EVENT_PENDING;
  757. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  758. tg3_ape_write32(tp, bufoff, base_off);
  759. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  760. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  761. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  762. base_off += length;
  763. if (tg3_ape_wait_for_event(tp, 30000))
  764. return -EAGAIN;
  765. for (i = 0; length; i += 4, length -= 4) {
  766. u32 val = tg3_ape_read32(tp, msgoff + i);
  767. memcpy(data, &val, sizeof(u32));
  768. data++;
  769. }
  770. }
  771. return 0;
  772. }
  773. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  774. {
  775. int err;
  776. u32 apedata;
  777. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  778. if (apedata != APE_SEG_SIG_MAGIC)
  779. return -EAGAIN;
  780. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  781. if (!(apedata & APE_FW_STATUS_READY))
  782. return -EAGAIN;
  783. /* Wait for up to 1 millisecond for APE to service previous event. */
  784. err = tg3_ape_event_lock(tp, 1000);
  785. if (err)
  786. return err;
  787. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  788. event | APE_EVENT_STATUS_EVENT_PENDING);
  789. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  790. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  791. return 0;
  792. }
  793. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  794. {
  795. u32 event;
  796. u32 apedata;
  797. if (!tg3_flag(tp, ENABLE_APE))
  798. return;
  799. switch (kind) {
  800. case RESET_KIND_INIT:
  801. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  802. APE_HOST_SEG_SIG_MAGIC);
  803. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  804. APE_HOST_SEG_LEN_MAGIC);
  805. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  806. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  807. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  808. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  809. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  810. APE_HOST_BEHAV_NO_PHYLOCK);
  811. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  812. TG3_APE_HOST_DRVR_STATE_START);
  813. event = APE_EVENT_STATUS_STATE_START;
  814. break;
  815. case RESET_KIND_SHUTDOWN:
  816. /* With the interface we are currently using,
  817. * APE does not track driver state. Wiping
  818. * out the HOST SEGMENT SIGNATURE forces
  819. * the APE to assume OS absent status.
  820. */
  821. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  822. if (device_may_wakeup(&tp->pdev->dev) &&
  823. tg3_flag(tp, WOL_ENABLE)) {
  824. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  825. TG3_APE_HOST_WOL_SPEED_AUTO);
  826. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  827. } else
  828. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  829. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  830. event = APE_EVENT_STATUS_STATE_UNLOAD;
  831. break;
  832. default:
  833. return;
  834. }
  835. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  836. tg3_ape_send_event(tp, event);
  837. }
  838. static void tg3_disable_ints(struct tg3 *tp)
  839. {
  840. int i;
  841. tw32(TG3PCI_MISC_HOST_CTRL,
  842. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  843. for (i = 0; i < tp->irq_max; i++)
  844. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  845. }
  846. static void tg3_enable_ints(struct tg3 *tp)
  847. {
  848. int i;
  849. tp->irq_sync = 0;
  850. wmb();
  851. tw32(TG3PCI_MISC_HOST_CTRL,
  852. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  853. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  854. for (i = 0; i < tp->irq_cnt; i++) {
  855. struct tg3_napi *tnapi = &tp->napi[i];
  856. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  857. if (tg3_flag(tp, 1SHOT_MSI))
  858. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  859. tp->coal_now |= tnapi->coal_now;
  860. }
  861. /* Force an initial interrupt */
  862. if (!tg3_flag(tp, TAGGED_STATUS) &&
  863. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  864. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  865. else
  866. tw32(HOSTCC_MODE, tp->coal_now);
  867. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  868. }
  869. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  870. {
  871. struct tg3 *tp = tnapi->tp;
  872. struct tg3_hw_status *sblk = tnapi->hw_status;
  873. unsigned int work_exists = 0;
  874. /* check for phy events */
  875. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  876. if (sblk->status & SD_STATUS_LINK_CHG)
  877. work_exists = 1;
  878. }
  879. /* check for TX work to do */
  880. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  881. work_exists = 1;
  882. /* check for RX work to do */
  883. if (tnapi->rx_rcb_prod_idx &&
  884. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  885. work_exists = 1;
  886. return work_exists;
  887. }
  888. /* tg3_int_reenable
  889. * similar to tg3_enable_ints, but it accurately determines whether there
  890. * is new work pending and can return without flushing the PIO write
  891. * which reenables interrupts
  892. */
  893. static void tg3_int_reenable(struct tg3_napi *tnapi)
  894. {
  895. struct tg3 *tp = tnapi->tp;
  896. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  897. mmiowb();
  898. /* When doing tagged status, this work check is unnecessary.
  899. * The last_tag we write above tells the chip which piece of
  900. * work we've completed.
  901. */
  902. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  903. tw32(HOSTCC_MODE, tp->coalesce_mode |
  904. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  905. }
  906. static void tg3_switch_clocks(struct tg3 *tp)
  907. {
  908. u32 clock_ctrl;
  909. u32 orig_clock_ctrl;
  910. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  911. return;
  912. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  913. orig_clock_ctrl = clock_ctrl;
  914. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  915. CLOCK_CTRL_CLKRUN_OENABLE |
  916. 0x1f);
  917. tp->pci_clock_ctrl = clock_ctrl;
  918. if (tg3_flag(tp, 5705_PLUS)) {
  919. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  920. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  921. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  922. }
  923. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  924. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  925. clock_ctrl |
  926. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  927. 40);
  928. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  929. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  930. 40);
  931. }
  932. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  933. }
  934. #define PHY_BUSY_LOOPS 5000
  935. static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
  936. u32 *val)
  937. {
  938. u32 frame_val;
  939. unsigned int loops;
  940. int ret;
  941. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  942. tw32_f(MAC_MI_MODE,
  943. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  944. udelay(80);
  945. }
  946. tg3_ape_lock(tp, tp->phy_ape_lock);
  947. *val = 0x0;
  948. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  949. MI_COM_PHY_ADDR_MASK);
  950. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  951. MI_COM_REG_ADDR_MASK);
  952. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  953. tw32_f(MAC_MI_COM, frame_val);
  954. loops = PHY_BUSY_LOOPS;
  955. while (loops != 0) {
  956. udelay(10);
  957. frame_val = tr32(MAC_MI_COM);
  958. if ((frame_val & MI_COM_BUSY) == 0) {
  959. udelay(5);
  960. frame_val = tr32(MAC_MI_COM);
  961. break;
  962. }
  963. loops -= 1;
  964. }
  965. ret = -EBUSY;
  966. if (loops != 0) {
  967. *val = frame_val & MI_COM_DATA_MASK;
  968. ret = 0;
  969. }
  970. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  971. tw32_f(MAC_MI_MODE, tp->mi_mode);
  972. udelay(80);
  973. }
  974. tg3_ape_unlock(tp, tp->phy_ape_lock);
  975. return ret;
  976. }
  977. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  978. {
  979. return __tg3_readphy(tp, tp->phy_addr, reg, val);
  980. }
  981. static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
  982. u32 val)
  983. {
  984. u32 frame_val;
  985. unsigned int loops;
  986. int ret;
  987. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  988. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  989. return 0;
  990. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  991. tw32_f(MAC_MI_MODE,
  992. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  993. udelay(80);
  994. }
  995. tg3_ape_lock(tp, tp->phy_ape_lock);
  996. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  997. MI_COM_PHY_ADDR_MASK);
  998. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  999. MI_COM_REG_ADDR_MASK);
  1000. frame_val |= (val & MI_COM_DATA_MASK);
  1001. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  1002. tw32_f(MAC_MI_COM, frame_val);
  1003. loops = PHY_BUSY_LOOPS;
  1004. while (loops != 0) {
  1005. udelay(10);
  1006. frame_val = tr32(MAC_MI_COM);
  1007. if ((frame_val & MI_COM_BUSY) == 0) {
  1008. udelay(5);
  1009. frame_val = tr32(MAC_MI_COM);
  1010. break;
  1011. }
  1012. loops -= 1;
  1013. }
  1014. ret = -EBUSY;
  1015. if (loops != 0)
  1016. ret = 0;
  1017. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  1018. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1019. udelay(80);
  1020. }
  1021. tg3_ape_unlock(tp, tp->phy_ape_lock);
  1022. return ret;
  1023. }
  1024. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  1025. {
  1026. return __tg3_writephy(tp, tp->phy_addr, reg, val);
  1027. }
  1028. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1029. {
  1030. int err;
  1031. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1032. if (err)
  1033. goto done;
  1034. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1035. if (err)
  1036. goto done;
  1037. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1038. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1039. if (err)
  1040. goto done;
  1041. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1042. done:
  1043. return err;
  1044. }
  1045. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1046. {
  1047. int err;
  1048. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1049. if (err)
  1050. goto done;
  1051. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1052. if (err)
  1053. goto done;
  1054. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1055. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1056. if (err)
  1057. goto done;
  1058. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1059. done:
  1060. return err;
  1061. }
  1062. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1063. {
  1064. int err;
  1065. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1066. if (!err)
  1067. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1068. return err;
  1069. }
  1070. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1071. {
  1072. int err;
  1073. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1074. if (!err)
  1075. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1076. return err;
  1077. }
  1078. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1079. {
  1080. int err;
  1081. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1082. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1083. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1084. if (!err)
  1085. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1086. return err;
  1087. }
  1088. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1089. {
  1090. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1091. set |= MII_TG3_AUXCTL_MISC_WREN;
  1092. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1093. }
  1094. static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
  1095. {
  1096. u32 val;
  1097. int err;
  1098. err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1099. if (err)
  1100. return err;
  1101. if (enable)
  1102. val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1103. else
  1104. val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1105. err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1106. val | MII_TG3_AUXCTL_ACTL_TX_6DB);
  1107. return err;
  1108. }
  1109. static int tg3_phy_shdw_write(struct tg3 *tp, int reg, u32 val)
  1110. {
  1111. return tg3_writephy(tp, MII_TG3_MISC_SHDW,
  1112. reg | val | MII_TG3_MISC_SHDW_WREN);
  1113. }
  1114. static int tg3_bmcr_reset(struct tg3 *tp)
  1115. {
  1116. u32 phy_control;
  1117. int limit, err;
  1118. /* OK, reset it, and poll the BMCR_RESET bit until it
  1119. * clears or we time out.
  1120. */
  1121. phy_control = BMCR_RESET;
  1122. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1123. if (err != 0)
  1124. return -EBUSY;
  1125. limit = 5000;
  1126. while (limit--) {
  1127. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1128. if (err != 0)
  1129. return -EBUSY;
  1130. if ((phy_control & BMCR_RESET) == 0) {
  1131. udelay(40);
  1132. break;
  1133. }
  1134. udelay(10);
  1135. }
  1136. if (limit < 0)
  1137. return -EBUSY;
  1138. return 0;
  1139. }
  1140. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1141. {
  1142. struct tg3 *tp = bp->priv;
  1143. u32 val;
  1144. spin_lock_bh(&tp->lock);
  1145. if (__tg3_readphy(tp, mii_id, reg, &val))
  1146. val = -EIO;
  1147. spin_unlock_bh(&tp->lock);
  1148. return val;
  1149. }
  1150. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1151. {
  1152. struct tg3 *tp = bp->priv;
  1153. u32 ret = 0;
  1154. spin_lock_bh(&tp->lock);
  1155. if (__tg3_writephy(tp, mii_id, reg, val))
  1156. ret = -EIO;
  1157. spin_unlock_bh(&tp->lock);
  1158. return ret;
  1159. }
  1160. static void tg3_mdio_config_5785(struct tg3 *tp)
  1161. {
  1162. u32 val;
  1163. struct phy_device *phydev;
  1164. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  1165. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1166. case PHY_ID_BCM50610:
  1167. case PHY_ID_BCM50610M:
  1168. val = MAC_PHYCFG2_50610_LED_MODES;
  1169. break;
  1170. case PHY_ID_BCMAC131:
  1171. val = MAC_PHYCFG2_AC131_LED_MODES;
  1172. break;
  1173. case PHY_ID_RTL8211C:
  1174. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1175. break;
  1176. case PHY_ID_RTL8201E:
  1177. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1178. break;
  1179. default:
  1180. return;
  1181. }
  1182. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1183. tw32(MAC_PHYCFG2, val);
  1184. val = tr32(MAC_PHYCFG1);
  1185. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1186. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1187. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1188. tw32(MAC_PHYCFG1, val);
  1189. return;
  1190. }
  1191. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1192. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1193. MAC_PHYCFG2_FMODE_MASK_MASK |
  1194. MAC_PHYCFG2_GMODE_MASK_MASK |
  1195. MAC_PHYCFG2_ACT_MASK_MASK |
  1196. MAC_PHYCFG2_QUAL_MASK_MASK |
  1197. MAC_PHYCFG2_INBAND_ENABLE;
  1198. tw32(MAC_PHYCFG2, val);
  1199. val = tr32(MAC_PHYCFG1);
  1200. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1201. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1202. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1203. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1204. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1205. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1206. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1207. }
  1208. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1209. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1210. tw32(MAC_PHYCFG1, val);
  1211. val = tr32(MAC_EXT_RGMII_MODE);
  1212. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1213. MAC_RGMII_MODE_RX_QUALITY |
  1214. MAC_RGMII_MODE_RX_ACTIVITY |
  1215. MAC_RGMII_MODE_RX_ENG_DET |
  1216. MAC_RGMII_MODE_TX_ENABLE |
  1217. MAC_RGMII_MODE_TX_LOWPWR |
  1218. MAC_RGMII_MODE_TX_RESET);
  1219. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1220. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1221. val |= MAC_RGMII_MODE_RX_INT_B |
  1222. MAC_RGMII_MODE_RX_QUALITY |
  1223. MAC_RGMII_MODE_RX_ACTIVITY |
  1224. MAC_RGMII_MODE_RX_ENG_DET;
  1225. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1226. val |= MAC_RGMII_MODE_TX_ENABLE |
  1227. MAC_RGMII_MODE_TX_LOWPWR |
  1228. MAC_RGMII_MODE_TX_RESET;
  1229. }
  1230. tw32(MAC_EXT_RGMII_MODE, val);
  1231. }
  1232. static void tg3_mdio_start(struct tg3 *tp)
  1233. {
  1234. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1235. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1236. udelay(80);
  1237. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1238. tg3_asic_rev(tp) == ASIC_REV_5785)
  1239. tg3_mdio_config_5785(tp);
  1240. }
  1241. static int tg3_mdio_init(struct tg3 *tp)
  1242. {
  1243. int i;
  1244. u32 reg;
  1245. struct phy_device *phydev;
  1246. if (tg3_flag(tp, 5717_PLUS)) {
  1247. u32 is_serdes;
  1248. tp->phy_addr = tp->pci_fn + 1;
  1249. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
  1250. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1251. else
  1252. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1253. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1254. if (is_serdes)
  1255. tp->phy_addr += 7;
  1256. } else if (tg3_flag(tp, IS_SSB_CORE) && tg3_flag(tp, ROBOSWITCH)) {
  1257. int addr;
  1258. addr = ssb_gige_get_phyaddr(tp->pdev);
  1259. if (addr < 0)
  1260. return addr;
  1261. tp->phy_addr = addr;
  1262. } else
  1263. tp->phy_addr = TG3_PHY_MII_ADDR;
  1264. tg3_mdio_start(tp);
  1265. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1266. return 0;
  1267. tp->mdio_bus = mdiobus_alloc();
  1268. if (tp->mdio_bus == NULL)
  1269. return -ENOMEM;
  1270. tp->mdio_bus->name = "tg3 mdio bus";
  1271. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1272. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1273. tp->mdio_bus->priv = tp;
  1274. tp->mdio_bus->parent = &tp->pdev->dev;
  1275. tp->mdio_bus->read = &tg3_mdio_read;
  1276. tp->mdio_bus->write = &tg3_mdio_write;
  1277. tp->mdio_bus->phy_mask = ~(1 << tp->phy_addr);
  1278. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1279. for (i = 0; i < PHY_MAX_ADDR; i++)
  1280. tp->mdio_bus->irq[i] = PHY_POLL;
  1281. /* The bus registration will look for all the PHYs on the mdio bus.
  1282. * Unfortunately, it does not ensure the PHY is powered up before
  1283. * accessing the PHY ID registers. A chip reset is the
  1284. * quickest way to bring the device back to an operational state..
  1285. */
  1286. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1287. tg3_bmcr_reset(tp);
  1288. i = mdiobus_register(tp->mdio_bus);
  1289. if (i) {
  1290. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1291. mdiobus_free(tp->mdio_bus);
  1292. return i;
  1293. }
  1294. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  1295. if (!phydev || !phydev->drv) {
  1296. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1297. mdiobus_unregister(tp->mdio_bus);
  1298. mdiobus_free(tp->mdio_bus);
  1299. return -ENODEV;
  1300. }
  1301. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1302. case PHY_ID_BCM57780:
  1303. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1304. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1305. break;
  1306. case PHY_ID_BCM50610:
  1307. case PHY_ID_BCM50610M:
  1308. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1309. PHY_BRCM_RX_REFCLK_UNUSED |
  1310. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1311. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1312. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1313. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1314. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1315. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1316. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1317. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1318. /* fallthru */
  1319. case PHY_ID_RTL8211C:
  1320. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1321. break;
  1322. case PHY_ID_RTL8201E:
  1323. case PHY_ID_BCMAC131:
  1324. phydev->interface = PHY_INTERFACE_MODE_MII;
  1325. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1326. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1327. break;
  1328. }
  1329. tg3_flag_set(tp, MDIOBUS_INITED);
  1330. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  1331. tg3_mdio_config_5785(tp);
  1332. return 0;
  1333. }
  1334. static void tg3_mdio_fini(struct tg3 *tp)
  1335. {
  1336. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1337. tg3_flag_clear(tp, MDIOBUS_INITED);
  1338. mdiobus_unregister(tp->mdio_bus);
  1339. mdiobus_free(tp->mdio_bus);
  1340. }
  1341. }
  1342. /* tp->lock is held. */
  1343. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1344. {
  1345. u32 val;
  1346. val = tr32(GRC_RX_CPU_EVENT);
  1347. val |= GRC_RX_CPU_DRIVER_EVENT;
  1348. tw32_f(GRC_RX_CPU_EVENT, val);
  1349. tp->last_event_jiffies = jiffies;
  1350. }
  1351. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1352. /* tp->lock is held. */
  1353. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1354. {
  1355. int i;
  1356. unsigned int delay_cnt;
  1357. long time_remain;
  1358. /* If enough time has passed, no wait is necessary. */
  1359. time_remain = (long)(tp->last_event_jiffies + 1 +
  1360. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1361. (long)jiffies;
  1362. if (time_remain < 0)
  1363. return;
  1364. /* Check if we can shorten the wait time. */
  1365. delay_cnt = jiffies_to_usecs(time_remain);
  1366. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1367. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1368. delay_cnt = (delay_cnt >> 3) + 1;
  1369. for (i = 0; i < delay_cnt; i++) {
  1370. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1371. break;
  1372. if (pci_channel_offline(tp->pdev))
  1373. break;
  1374. udelay(8);
  1375. }
  1376. }
  1377. /* tp->lock is held. */
  1378. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1379. {
  1380. u32 reg, val;
  1381. val = 0;
  1382. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1383. val = reg << 16;
  1384. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1385. val |= (reg & 0xffff);
  1386. *data++ = val;
  1387. val = 0;
  1388. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1389. val = reg << 16;
  1390. if (!tg3_readphy(tp, MII_LPA, &reg))
  1391. val |= (reg & 0xffff);
  1392. *data++ = val;
  1393. val = 0;
  1394. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1395. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1396. val = reg << 16;
  1397. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1398. val |= (reg & 0xffff);
  1399. }
  1400. *data++ = val;
  1401. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1402. val = reg << 16;
  1403. else
  1404. val = 0;
  1405. *data++ = val;
  1406. }
  1407. /* tp->lock is held. */
  1408. static void tg3_ump_link_report(struct tg3 *tp)
  1409. {
  1410. u32 data[4];
  1411. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1412. return;
  1413. tg3_phy_gather_ump_data(tp, data);
  1414. tg3_wait_for_event_ack(tp);
  1415. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1416. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1417. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1418. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1419. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1420. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1421. tg3_generate_fw_event(tp);
  1422. }
  1423. /* tp->lock is held. */
  1424. static void tg3_stop_fw(struct tg3 *tp)
  1425. {
  1426. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1427. /* Wait for RX cpu to ACK the previous event. */
  1428. tg3_wait_for_event_ack(tp);
  1429. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1430. tg3_generate_fw_event(tp);
  1431. /* Wait for RX cpu to ACK this event. */
  1432. tg3_wait_for_event_ack(tp);
  1433. }
  1434. }
  1435. /* tp->lock is held. */
  1436. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1437. {
  1438. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1439. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1440. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1441. switch (kind) {
  1442. case RESET_KIND_INIT:
  1443. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1444. DRV_STATE_START);
  1445. break;
  1446. case RESET_KIND_SHUTDOWN:
  1447. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1448. DRV_STATE_UNLOAD);
  1449. break;
  1450. case RESET_KIND_SUSPEND:
  1451. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1452. DRV_STATE_SUSPEND);
  1453. break;
  1454. default:
  1455. break;
  1456. }
  1457. }
  1458. }
  1459. /* tp->lock is held. */
  1460. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1461. {
  1462. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1463. switch (kind) {
  1464. case RESET_KIND_INIT:
  1465. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1466. DRV_STATE_START_DONE);
  1467. break;
  1468. case RESET_KIND_SHUTDOWN:
  1469. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1470. DRV_STATE_UNLOAD_DONE);
  1471. break;
  1472. default:
  1473. break;
  1474. }
  1475. }
  1476. }
  1477. /* tp->lock is held. */
  1478. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1479. {
  1480. if (tg3_flag(tp, ENABLE_ASF)) {
  1481. switch (kind) {
  1482. case RESET_KIND_INIT:
  1483. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1484. DRV_STATE_START);
  1485. break;
  1486. case RESET_KIND_SHUTDOWN:
  1487. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1488. DRV_STATE_UNLOAD);
  1489. break;
  1490. case RESET_KIND_SUSPEND:
  1491. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1492. DRV_STATE_SUSPEND);
  1493. break;
  1494. default:
  1495. break;
  1496. }
  1497. }
  1498. }
  1499. static int tg3_poll_fw(struct tg3 *tp)
  1500. {
  1501. int i;
  1502. u32 val;
  1503. if (tg3_flag(tp, NO_FWARE_REPORTED))
  1504. return 0;
  1505. if (tg3_flag(tp, IS_SSB_CORE)) {
  1506. /* We don't use firmware. */
  1507. return 0;
  1508. }
  1509. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  1510. /* Wait up to 20ms for init done. */
  1511. for (i = 0; i < 200; i++) {
  1512. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1513. return 0;
  1514. if (pci_channel_offline(tp->pdev))
  1515. return -ENODEV;
  1516. udelay(100);
  1517. }
  1518. return -ENODEV;
  1519. }
  1520. /* Wait for firmware initialization to complete. */
  1521. for (i = 0; i < 100000; i++) {
  1522. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1523. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1524. break;
  1525. if (pci_channel_offline(tp->pdev)) {
  1526. if (!tg3_flag(tp, NO_FWARE_REPORTED)) {
  1527. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1528. netdev_info(tp->dev, "No firmware running\n");
  1529. }
  1530. break;
  1531. }
  1532. udelay(10);
  1533. }
  1534. /* Chip might not be fitted with firmware. Some Sun onboard
  1535. * parts are configured like that. So don't signal the timeout
  1536. * of the above loop as an error, but do report the lack of
  1537. * running firmware once.
  1538. */
  1539. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1540. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1541. netdev_info(tp->dev, "No firmware running\n");
  1542. }
  1543. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  1544. /* The 57765 A0 needs a little more
  1545. * time to do some important work.
  1546. */
  1547. mdelay(10);
  1548. }
  1549. return 0;
  1550. }
  1551. static void tg3_link_report(struct tg3 *tp)
  1552. {
  1553. if (!netif_carrier_ok(tp->dev)) {
  1554. netif_info(tp, link, tp->dev, "Link is down\n");
  1555. tg3_ump_link_report(tp);
  1556. } else if (netif_msg_link(tp)) {
  1557. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1558. (tp->link_config.active_speed == SPEED_1000 ?
  1559. 1000 :
  1560. (tp->link_config.active_speed == SPEED_100 ?
  1561. 100 : 10)),
  1562. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1563. "full" : "half"));
  1564. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1565. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1566. "on" : "off",
  1567. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1568. "on" : "off");
  1569. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1570. netdev_info(tp->dev, "EEE is %s\n",
  1571. tp->setlpicnt ? "enabled" : "disabled");
  1572. tg3_ump_link_report(tp);
  1573. }
  1574. tp->link_up = netif_carrier_ok(tp->dev);
  1575. }
  1576. static u32 tg3_decode_flowctrl_1000T(u32 adv)
  1577. {
  1578. u32 flowctrl = 0;
  1579. if (adv & ADVERTISE_PAUSE_CAP) {
  1580. flowctrl |= FLOW_CTRL_RX;
  1581. if (!(adv & ADVERTISE_PAUSE_ASYM))
  1582. flowctrl |= FLOW_CTRL_TX;
  1583. } else if (adv & ADVERTISE_PAUSE_ASYM)
  1584. flowctrl |= FLOW_CTRL_TX;
  1585. return flowctrl;
  1586. }
  1587. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1588. {
  1589. u16 miireg;
  1590. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1591. miireg = ADVERTISE_1000XPAUSE;
  1592. else if (flow_ctrl & FLOW_CTRL_TX)
  1593. miireg = ADVERTISE_1000XPSE_ASYM;
  1594. else if (flow_ctrl & FLOW_CTRL_RX)
  1595. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1596. else
  1597. miireg = 0;
  1598. return miireg;
  1599. }
  1600. static u32 tg3_decode_flowctrl_1000X(u32 adv)
  1601. {
  1602. u32 flowctrl = 0;
  1603. if (adv & ADVERTISE_1000XPAUSE) {
  1604. flowctrl |= FLOW_CTRL_RX;
  1605. if (!(adv & ADVERTISE_1000XPSE_ASYM))
  1606. flowctrl |= FLOW_CTRL_TX;
  1607. } else if (adv & ADVERTISE_1000XPSE_ASYM)
  1608. flowctrl |= FLOW_CTRL_TX;
  1609. return flowctrl;
  1610. }
  1611. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1612. {
  1613. u8 cap = 0;
  1614. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1615. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1616. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1617. if (lcladv & ADVERTISE_1000XPAUSE)
  1618. cap = FLOW_CTRL_RX;
  1619. if (rmtadv & ADVERTISE_1000XPAUSE)
  1620. cap = FLOW_CTRL_TX;
  1621. }
  1622. return cap;
  1623. }
  1624. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1625. {
  1626. u8 autoneg;
  1627. u8 flowctrl = 0;
  1628. u32 old_rx_mode = tp->rx_mode;
  1629. u32 old_tx_mode = tp->tx_mode;
  1630. if (tg3_flag(tp, USE_PHYLIB))
  1631. autoneg = tp->mdio_bus->phy_map[tp->phy_addr]->autoneg;
  1632. else
  1633. autoneg = tp->link_config.autoneg;
  1634. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1635. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1636. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1637. else
  1638. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1639. } else
  1640. flowctrl = tp->link_config.flowctrl;
  1641. tp->link_config.active_flowctrl = flowctrl;
  1642. if (flowctrl & FLOW_CTRL_RX)
  1643. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1644. else
  1645. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1646. if (old_rx_mode != tp->rx_mode)
  1647. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1648. if (flowctrl & FLOW_CTRL_TX)
  1649. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1650. else
  1651. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1652. if (old_tx_mode != tp->tx_mode)
  1653. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1654. }
  1655. static void tg3_adjust_link(struct net_device *dev)
  1656. {
  1657. u8 oldflowctrl, linkmesg = 0;
  1658. u32 mac_mode, lcl_adv, rmt_adv;
  1659. struct tg3 *tp = netdev_priv(dev);
  1660. struct phy_device *phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  1661. spin_lock_bh(&tp->lock);
  1662. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1663. MAC_MODE_HALF_DUPLEX);
  1664. oldflowctrl = tp->link_config.active_flowctrl;
  1665. if (phydev->link) {
  1666. lcl_adv = 0;
  1667. rmt_adv = 0;
  1668. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1669. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1670. else if (phydev->speed == SPEED_1000 ||
  1671. tg3_asic_rev(tp) != ASIC_REV_5785)
  1672. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1673. else
  1674. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1675. if (phydev->duplex == DUPLEX_HALF)
  1676. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1677. else {
  1678. lcl_adv = mii_advertise_flowctrl(
  1679. tp->link_config.flowctrl);
  1680. if (phydev->pause)
  1681. rmt_adv = LPA_PAUSE_CAP;
  1682. if (phydev->asym_pause)
  1683. rmt_adv |= LPA_PAUSE_ASYM;
  1684. }
  1685. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1686. } else
  1687. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1688. if (mac_mode != tp->mac_mode) {
  1689. tp->mac_mode = mac_mode;
  1690. tw32_f(MAC_MODE, tp->mac_mode);
  1691. udelay(40);
  1692. }
  1693. if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  1694. if (phydev->speed == SPEED_10)
  1695. tw32(MAC_MI_STAT,
  1696. MAC_MI_STAT_10MBPS_MODE |
  1697. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1698. else
  1699. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1700. }
  1701. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1702. tw32(MAC_TX_LENGTHS,
  1703. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1704. (6 << TX_LENGTHS_IPG_SHIFT) |
  1705. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1706. else
  1707. tw32(MAC_TX_LENGTHS,
  1708. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1709. (6 << TX_LENGTHS_IPG_SHIFT) |
  1710. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1711. if (phydev->link != tp->old_link ||
  1712. phydev->speed != tp->link_config.active_speed ||
  1713. phydev->duplex != tp->link_config.active_duplex ||
  1714. oldflowctrl != tp->link_config.active_flowctrl)
  1715. linkmesg = 1;
  1716. tp->old_link = phydev->link;
  1717. tp->link_config.active_speed = phydev->speed;
  1718. tp->link_config.active_duplex = phydev->duplex;
  1719. spin_unlock_bh(&tp->lock);
  1720. if (linkmesg)
  1721. tg3_link_report(tp);
  1722. }
  1723. static int tg3_phy_init(struct tg3 *tp)
  1724. {
  1725. struct phy_device *phydev;
  1726. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1727. return 0;
  1728. /* Bring the PHY back to a known state. */
  1729. tg3_bmcr_reset(tp);
  1730. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  1731. /* Attach the MAC to the PHY. */
  1732. phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
  1733. tg3_adjust_link, phydev->interface);
  1734. if (IS_ERR(phydev)) {
  1735. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1736. return PTR_ERR(phydev);
  1737. }
  1738. /* Mask with MAC supported features. */
  1739. switch (phydev->interface) {
  1740. case PHY_INTERFACE_MODE_GMII:
  1741. case PHY_INTERFACE_MODE_RGMII:
  1742. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1743. phydev->supported &= (PHY_GBIT_FEATURES |
  1744. SUPPORTED_Pause |
  1745. SUPPORTED_Asym_Pause);
  1746. break;
  1747. }
  1748. /* fallthru */
  1749. case PHY_INTERFACE_MODE_MII:
  1750. phydev->supported &= (PHY_BASIC_FEATURES |
  1751. SUPPORTED_Pause |
  1752. SUPPORTED_Asym_Pause);
  1753. break;
  1754. default:
  1755. phy_disconnect(tp->mdio_bus->phy_map[tp->phy_addr]);
  1756. return -EINVAL;
  1757. }
  1758. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1759. phydev->advertising = phydev->supported;
  1760. return 0;
  1761. }
  1762. static void tg3_phy_start(struct tg3 *tp)
  1763. {
  1764. struct phy_device *phydev;
  1765. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1766. return;
  1767. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  1768. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1769. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1770. phydev->speed = tp->link_config.speed;
  1771. phydev->duplex = tp->link_config.duplex;
  1772. phydev->autoneg = tp->link_config.autoneg;
  1773. phydev->advertising = tp->link_config.advertising;
  1774. }
  1775. phy_start(phydev);
  1776. phy_start_aneg(phydev);
  1777. }
  1778. static void tg3_phy_stop(struct tg3 *tp)
  1779. {
  1780. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1781. return;
  1782. phy_stop(tp->mdio_bus->phy_map[tp->phy_addr]);
  1783. }
  1784. static void tg3_phy_fini(struct tg3 *tp)
  1785. {
  1786. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1787. phy_disconnect(tp->mdio_bus->phy_map[tp->phy_addr]);
  1788. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1789. }
  1790. }
  1791. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1792. {
  1793. int err;
  1794. u32 val;
  1795. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1796. return 0;
  1797. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1798. /* Cannot do read-modify-write on 5401 */
  1799. err = tg3_phy_auxctl_write(tp,
  1800. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1801. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1802. 0x4c20);
  1803. goto done;
  1804. }
  1805. err = tg3_phy_auxctl_read(tp,
  1806. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1807. if (err)
  1808. return err;
  1809. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1810. err = tg3_phy_auxctl_write(tp,
  1811. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1812. done:
  1813. return err;
  1814. }
  1815. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1816. {
  1817. u32 phytest;
  1818. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1819. u32 phy;
  1820. tg3_writephy(tp, MII_TG3_FET_TEST,
  1821. phytest | MII_TG3_FET_SHADOW_EN);
  1822. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1823. if (enable)
  1824. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1825. else
  1826. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1827. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1828. }
  1829. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1830. }
  1831. }
  1832. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1833. {
  1834. u32 reg;
  1835. if (!tg3_flag(tp, 5705_PLUS) ||
  1836. (tg3_flag(tp, 5717_PLUS) &&
  1837. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1838. return;
  1839. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1840. tg3_phy_fet_toggle_apd(tp, enable);
  1841. return;
  1842. }
  1843. reg = MII_TG3_MISC_SHDW_SCR5_LPED |
  1844. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1845. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1846. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1847. if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
  1848. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1849. tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_SCR5_SEL, reg);
  1850. reg = MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1851. if (enable)
  1852. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1853. tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_APD_SEL, reg);
  1854. }
  1855. static void tg3_phy_toggle_automdix(struct tg3 *tp, bool enable)
  1856. {
  1857. u32 phy;
  1858. if (!tg3_flag(tp, 5705_PLUS) ||
  1859. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1860. return;
  1861. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1862. u32 ephy;
  1863. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1864. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1865. tg3_writephy(tp, MII_TG3_FET_TEST,
  1866. ephy | MII_TG3_FET_SHADOW_EN);
  1867. if (!tg3_readphy(tp, reg, &phy)) {
  1868. if (enable)
  1869. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1870. else
  1871. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1872. tg3_writephy(tp, reg, phy);
  1873. }
  1874. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1875. }
  1876. } else {
  1877. int ret;
  1878. ret = tg3_phy_auxctl_read(tp,
  1879. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1880. if (!ret) {
  1881. if (enable)
  1882. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1883. else
  1884. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1885. tg3_phy_auxctl_write(tp,
  1886. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1887. }
  1888. }
  1889. }
  1890. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1891. {
  1892. int ret;
  1893. u32 val;
  1894. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1895. return;
  1896. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1897. if (!ret)
  1898. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1899. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1900. }
  1901. static void tg3_phy_apply_otp(struct tg3 *tp)
  1902. {
  1903. u32 otp, phy;
  1904. if (!tp->phy_otp)
  1905. return;
  1906. otp = tp->phy_otp;
  1907. if (tg3_phy_toggle_auxctl_smdsp(tp, true))
  1908. return;
  1909. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1910. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1911. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1912. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1913. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1914. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1915. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1916. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1917. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1918. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1919. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1920. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1921. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1922. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1923. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1924. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1925. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1926. }
  1927. static void tg3_eee_pull_config(struct tg3 *tp, struct ethtool_eee *eee)
  1928. {
  1929. u32 val;
  1930. struct ethtool_eee *dest = &tp->eee;
  1931. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1932. return;
  1933. if (eee)
  1934. dest = eee;
  1935. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, TG3_CL45_D7_EEERES_STAT, &val))
  1936. return;
  1937. /* Pull eee_active */
  1938. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1939. val == TG3_CL45_D7_EEERES_STAT_LP_100TX) {
  1940. dest->eee_active = 1;
  1941. } else
  1942. dest->eee_active = 0;
  1943. /* Pull lp advertised settings */
  1944. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE, &val))
  1945. return;
  1946. dest->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(val);
  1947. /* Pull advertised and eee_enabled settings */
  1948. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
  1949. return;
  1950. dest->eee_enabled = !!val;
  1951. dest->advertised = mmd_eee_adv_to_ethtool_adv_t(val);
  1952. /* Pull tx_lpi_enabled */
  1953. val = tr32(TG3_CPMU_EEE_MODE);
  1954. dest->tx_lpi_enabled = !!(val & TG3_CPMU_EEEMD_LPI_IN_TX);
  1955. /* Pull lpi timer value */
  1956. dest->tx_lpi_timer = tr32(TG3_CPMU_EEE_DBTMR1) & 0xffff;
  1957. }
  1958. static void tg3_phy_eee_adjust(struct tg3 *tp, bool current_link_up)
  1959. {
  1960. u32 val;
  1961. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1962. return;
  1963. tp->setlpicnt = 0;
  1964. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1965. current_link_up &&
  1966. tp->link_config.active_duplex == DUPLEX_FULL &&
  1967. (tp->link_config.active_speed == SPEED_100 ||
  1968. tp->link_config.active_speed == SPEED_1000)) {
  1969. u32 eeectl;
  1970. if (tp->link_config.active_speed == SPEED_1000)
  1971. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1972. else
  1973. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1974. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1975. tg3_eee_pull_config(tp, NULL);
  1976. if (tp->eee.eee_active)
  1977. tp->setlpicnt = 2;
  1978. }
  1979. if (!tp->setlpicnt) {
  1980. if (current_link_up &&
  1981. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1982. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1983. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1984. }
  1985. val = tr32(TG3_CPMU_EEE_MODE);
  1986. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1987. }
  1988. }
  1989. static void tg3_phy_eee_enable(struct tg3 *tp)
  1990. {
  1991. u32 val;
  1992. if (tp->link_config.active_speed == SPEED_1000 &&
  1993. (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  1994. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  1995. tg3_flag(tp, 57765_CLASS)) &&
  1996. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1997. val = MII_TG3_DSP_TAP26_ALNOKO |
  1998. MII_TG3_DSP_TAP26_RMRXSTO;
  1999. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2000. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2001. }
  2002. val = tr32(TG3_CPMU_EEE_MODE);
  2003. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  2004. }
  2005. static int tg3_wait_macro_done(struct tg3 *tp)
  2006. {
  2007. int limit = 100;
  2008. while (limit--) {
  2009. u32 tmp32;
  2010. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  2011. if ((tmp32 & 0x1000) == 0)
  2012. break;
  2013. }
  2014. }
  2015. if (limit < 0)
  2016. return -EBUSY;
  2017. return 0;
  2018. }
  2019. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  2020. {
  2021. static const u32 test_pat[4][6] = {
  2022. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  2023. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  2024. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  2025. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  2026. };
  2027. int chan;
  2028. for (chan = 0; chan < 4; chan++) {
  2029. int i;
  2030. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2031. (chan * 0x2000) | 0x0200);
  2032. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2033. for (i = 0; i < 6; i++)
  2034. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  2035. test_pat[chan][i]);
  2036. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2037. if (tg3_wait_macro_done(tp)) {
  2038. *resetp = 1;
  2039. return -EBUSY;
  2040. }
  2041. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2042. (chan * 0x2000) | 0x0200);
  2043. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  2044. if (tg3_wait_macro_done(tp)) {
  2045. *resetp = 1;
  2046. return -EBUSY;
  2047. }
  2048. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  2049. if (tg3_wait_macro_done(tp)) {
  2050. *resetp = 1;
  2051. return -EBUSY;
  2052. }
  2053. for (i = 0; i < 6; i += 2) {
  2054. u32 low, high;
  2055. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  2056. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  2057. tg3_wait_macro_done(tp)) {
  2058. *resetp = 1;
  2059. return -EBUSY;
  2060. }
  2061. low &= 0x7fff;
  2062. high &= 0x000f;
  2063. if (low != test_pat[chan][i] ||
  2064. high != test_pat[chan][i+1]) {
  2065. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  2066. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  2067. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  2068. return -EBUSY;
  2069. }
  2070. }
  2071. }
  2072. return 0;
  2073. }
  2074. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  2075. {
  2076. int chan;
  2077. for (chan = 0; chan < 4; chan++) {
  2078. int i;
  2079. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2080. (chan * 0x2000) | 0x0200);
  2081. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2082. for (i = 0; i < 6; i++)
  2083. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  2084. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2085. if (tg3_wait_macro_done(tp))
  2086. return -EBUSY;
  2087. }
  2088. return 0;
  2089. }
  2090. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  2091. {
  2092. u32 reg32, phy9_orig;
  2093. int retries, do_phy_reset, err;
  2094. retries = 10;
  2095. do_phy_reset = 1;
  2096. do {
  2097. if (do_phy_reset) {
  2098. err = tg3_bmcr_reset(tp);
  2099. if (err)
  2100. return err;
  2101. do_phy_reset = 0;
  2102. }
  2103. /* Disable transmitter and interrupt. */
  2104. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2105. continue;
  2106. reg32 |= 0x3000;
  2107. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2108. /* Set full-duplex, 1000 mbps. */
  2109. tg3_writephy(tp, MII_BMCR,
  2110. BMCR_FULLDPLX | BMCR_SPEED1000);
  2111. /* Set to master mode. */
  2112. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2113. continue;
  2114. tg3_writephy(tp, MII_CTRL1000,
  2115. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2116. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  2117. if (err)
  2118. return err;
  2119. /* Block the PHY control access. */
  2120. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2121. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2122. if (!err)
  2123. break;
  2124. } while (--retries);
  2125. err = tg3_phy_reset_chanpat(tp);
  2126. if (err)
  2127. return err;
  2128. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2129. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2130. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2131. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2132. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2133. err = tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32);
  2134. if (err)
  2135. return err;
  2136. reg32 &= ~0x3000;
  2137. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2138. return 0;
  2139. }
  2140. static void tg3_carrier_off(struct tg3 *tp)
  2141. {
  2142. netif_carrier_off(tp->dev);
  2143. tp->link_up = false;
  2144. }
  2145. static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
  2146. {
  2147. if (tg3_flag(tp, ENABLE_ASF))
  2148. netdev_warn(tp->dev,
  2149. "Management side-band traffic will be interrupted during phy settings change\n");
  2150. }
  2151. /* This will reset the tigon3 PHY if there is no valid
  2152. * link unless the FORCE argument is non-zero.
  2153. */
  2154. static int tg3_phy_reset(struct tg3 *tp)
  2155. {
  2156. u32 val, cpmuctrl;
  2157. int err;
  2158. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2159. val = tr32(GRC_MISC_CFG);
  2160. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2161. udelay(40);
  2162. }
  2163. err = tg3_readphy(tp, MII_BMSR, &val);
  2164. err |= tg3_readphy(tp, MII_BMSR, &val);
  2165. if (err != 0)
  2166. return -EBUSY;
  2167. if (netif_running(tp->dev) && tp->link_up) {
  2168. netif_carrier_off(tp->dev);
  2169. tg3_link_report(tp);
  2170. }
  2171. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  2172. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  2173. tg3_asic_rev(tp) == ASIC_REV_5705) {
  2174. err = tg3_phy_reset_5703_4_5(tp);
  2175. if (err)
  2176. return err;
  2177. goto out;
  2178. }
  2179. cpmuctrl = 0;
  2180. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  2181. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  2182. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2183. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2184. tw32(TG3_CPMU_CTRL,
  2185. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2186. }
  2187. err = tg3_bmcr_reset(tp);
  2188. if (err)
  2189. return err;
  2190. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2191. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2192. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2193. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2194. }
  2195. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2196. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2197. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2198. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2199. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2200. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2201. udelay(40);
  2202. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2203. }
  2204. }
  2205. if (tg3_flag(tp, 5717_PLUS) &&
  2206. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2207. return 0;
  2208. tg3_phy_apply_otp(tp);
  2209. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2210. tg3_phy_toggle_apd(tp, true);
  2211. else
  2212. tg3_phy_toggle_apd(tp, false);
  2213. out:
  2214. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2215. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2216. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2217. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2218. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2219. }
  2220. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2221. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2222. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2223. }
  2224. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2225. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2226. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2227. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2228. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2229. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2230. }
  2231. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2232. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2233. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2234. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2235. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2236. tg3_writephy(tp, MII_TG3_TEST1,
  2237. MII_TG3_TEST1_TRIM_EN | 0x4);
  2238. } else
  2239. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2240. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2241. }
  2242. }
  2243. /* Set Extended packet length bit (bit 14) on all chips that */
  2244. /* support jumbo frames */
  2245. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2246. /* Cannot do read-modify-write on 5401 */
  2247. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2248. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2249. /* Set bit 14 with read-modify-write to preserve other bits */
  2250. err = tg3_phy_auxctl_read(tp,
  2251. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2252. if (!err)
  2253. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2254. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2255. }
  2256. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2257. * jumbo frames transmission.
  2258. */
  2259. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2260. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2261. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2262. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2263. }
  2264. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2265. /* adjust output voltage */
  2266. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2267. }
  2268. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
  2269. tg3_phydsp_write(tp, 0xffb, 0x4000);
  2270. tg3_phy_toggle_automdix(tp, true);
  2271. tg3_phy_set_wirespeed(tp);
  2272. return 0;
  2273. }
  2274. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2275. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2276. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2277. TG3_GPIO_MSG_NEED_VAUX)
  2278. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2279. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2280. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2281. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2282. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2283. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2284. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2285. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2286. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2287. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2288. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2289. {
  2290. u32 status, shift;
  2291. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2292. tg3_asic_rev(tp) == ASIC_REV_5719)
  2293. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2294. else
  2295. status = tr32(TG3_CPMU_DRV_STATUS);
  2296. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2297. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2298. status |= (newstat << shift);
  2299. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2300. tg3_asic_rev(tp) == ASIC_REV_5719)
  2301. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2302. else
  2303. tw32(TG3_CPMU_DRV_STATUS, status);
  2304. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2305. }
  2306. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2307. {
  2308. if (!tg3_flag(tp, IS_NIC))
  2309. return 0;
  2310. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2311. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2312. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2313. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2314. return -EIO;
  2315. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2316. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2317. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2318. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2319. } else {
  2320. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2321. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2322. }
  2323. return 0;
  2324. }
  2325. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2326. {
  2327. u32 grc_local_ctrl;
  2328. if (!tg3_flag(tp, IS_NIC) ||
  2329. tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2330. tg3_asic_rev(tp) == ASIC_REV_5701)
  2331. return;
  2332. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2333. tw32_wait_f(GRC_LOCAL_CTRL,
  2334. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2335. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2336. tw32_wait_f(GRC_LOCAL_CTRL,
  2337. grc_local_ctrl,
  2338. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2339. tw32_wait_f(GRC_LOCAL_CTRL,
  2340. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2341. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2342. }
  2343. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2344. {
  2345. if (!tg3_flag(tp, IS_NIC))
  2346. return;
  2347. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2348. tg3_asic_rev(tp) == ASIC_REV_5701) {
  2349. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2350. (GRC_LCLCTRL_GPIO_OE0 |
  2351. GRC_LCLCTRL_GPIO_OE1 |
  2352. GRC_LCLCTRL_GPIO_OE2 |
  2353. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2354. GRC_LCLCTRL_GPIO_OUTPUT1),
  2355. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2356. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2357. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2358. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2359. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2360. GRC_LCLCTRL_GPIO_OE1 |
  2361. GRC_LCLCTRL_GPIO_OE2 |
  2362. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2363. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2364. tp->grc_local_ctrl;
  2365. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2366. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2367. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2368. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2369. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2370. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2371. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2372. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2373. } else {
  2374. u32 no_gpio2;
  2375. u32 grc_local_ctrl = 0;
  2376. /* Workaround to prevent overdrawing Amps. */
  2377. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  2378. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2379. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2380. grc_local_ctrl,
  2381. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2382. }
  2383. /* On 5753 and variants, GPIO2 cannot be used. */
  2384. no_gpio2 = tp->nic_sram_data_cfg &
  2385. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2386. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2387. GRC_LCLCTRL_GPIO_OE1 |
  2388. GRC_LCLCTRL_GPIO_OE2 |
  2389. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2390. GRC_LCLCTRL_GPIO_OUTPUT2;
  2391. if (no_gpio2) {
  2392. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2393. GRC_LCLCTRL_GPIO_OUTPUT2);
  2394. }
  2395. tw32_wait_f(GRC_LOCAL_CTRL,
  2396. tp->grc_local_ctrl | grc_local_ctrl,
  2397. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2398. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2399. tw32_wait_f(GRC_LOCAL_CTRL,
  2400. tp->grc_local_ctrl | grc_local_ctrl,
  2401. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2402. if (!no_gpio2) {
  2403. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2404. tw32_wait_f(GRC_LOCAL_CTRL,
  2405. tp->grc_local_ctrl | grc_local_ctrl,
  2406. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2407. }
  2408. }
  2409. }
  2410. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2411. {
  2412. u32 msg = 0;
  2413. /* Serialize power state transitions */
  2414. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2415. return;
  2416. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2417. msg = TG3_GPIO_MSG_NEED_VAUX;
  2418. msg = tg3_set_function_status(tp, msg);
  2419. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2420. goto done;
  2421. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2422. tg3_pwrsrc_switch_to_vaux(tp);
  2423. else
  2424. tg3_pwrsrc_die_with_vmain(tp);
  2425. done:
  2426. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2427. }
  2428. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2429. {
  2430. bool need_vaux = false;
  2431. /* The GPIOs do something completely different on 57765. */
  2432. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2433. return;
  2434. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2435. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2436. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2437. tg3_frob_aux_power_5717(tp, include_wol ?
  2438. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2439. return;
  2440. }
  2441. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2442. struct net_device *dev_peer;
  2443. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2444. /* remove_one() may have been run on the peer. */
  2445. if (dev_peer) {
  2446. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2447. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2448. return;
  2449. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2450. tg3_flag(tp_peer, ENABLE_ASF))
  2451. need_vaux = true;
  2452. }
  2453. }
  2454. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2455. tg3_flag(tp, ENABLE_ASF))
  2456. need_vaux = true;
  2457. if (need_vaux)
  2458. tg3_pwrsrc_switch_to_vaux(tp);
  2459. else
  2460. tg3_pwrsrc_die_with_vmain(tp);
  2461. }
  2462. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2463. {
  2464. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2465. return 1;
  2466. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2467. if (speed != SPEED_10)
  2468. return 1;
  2469. } else if (speed == SPEED_10)
  2470. return 1;
  2471. return 0;
  2472. }
  2473. static bool tg3_phy_power_bug(struct tg3 *tp)
  2474. {
  2475. switch (tg3_asic_rev(tp)) {
  2476. case ASIC_REV_5700:
  2477. case ASIC_REV_5704:
  2478. return true;
  2479. case ASIC_REV_5780:
  2480. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2481. return true;
  2482. return false;
  2483. case ASIC_REV_5717:
  2484. if (!tp->pci_fn)
  2485. return true;
  2486. return false;
  2487. case ASIC_REV_5719:
  2488. case ASIC_REV_5720:
  2489. if ((tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  2490. !tp->pci_fn)
  2491. return true;
  2492. return false;
  2493. }
  2494. return false;
  2495. }
  2496. static bool tg3_phy_led_bug(struct tg3 *tp)
  2497. {
  2498. switch (tg3_asic_rev(tp)) {
  2499. case ASIC_REV_5719:
  2500. case ASIC_REV_5720:
  2501. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  2502. !tp->pci_fn)
  2503. return true;
  2504. return false;
  2505. }
  2506. return false;
  2507. }
  2508. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2509. {
  2510. u32 val;
  2511. if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
  2512. return;
  2513. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2514. if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  2515. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2516. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2517. sg_dig_ctrl |=
  2518. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2519. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2520. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2521. }
  2522. return;
  2523. }
  2524. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2525. tg3_bmcr_reset(tp);
  2526. val = tr32(GRC_MISC_CFG);
  2527. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2528. udelay(40);
  2529. return;
  2530. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2531. u32 phytest;
  2532. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2533. u32 phy;
  2534. tg3_writephy(tp, MII_ADVERTISE, 0);
  2535. tg3_writephy(tp, MII_BMCR,
  2536. BMCR_ANENABLE | BMCR_ANRESTART);
  2537. tg3_writephy(tp, MII_TG3_FET_TEST,
  2538. phytest | MII_TG3_FET_SHADOW_EN);
  2539. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2540. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2541. tg3_writephy(tp,
  2542. MII_TG3_FET_SHDW_AUXMODE4,
  2543. phy);
  2544. }
  2545. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2546. }
  2547. return;
  2548. } else if (do_low_power) {
  2549. if (!tg3_phy_led_bug(tp))
  2550. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2551. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2552. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2553. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2554. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2555. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2556. }
  2557. /* The PHY should not be powered down on some chips because
  2558. * of bugs.
  2559. */
  2560. if (tg3_phy_power_bug(tp))
  2561. return;
  2562. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2563. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2564. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2565. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2566. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2567. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2568. }
  2569. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2570. }
  2571. /* tp->lock is held. */
  2572. static int tg3_nvram_lock(struct tg3 *tp)
  2573. {
  2574. if (tg3_flag(tp, NVRAM)) {
  2575. int i;
  2576. if (tp->nvram_lock_cnt == 0) {
  2577. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2578. for (i = 0; i < 8000; i++) {
  2579. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2580. break;
  2581. udelay(20);
  2582. }
  2583. if (i == 8000) {
  2584. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2585. return -ENODEV;
  2586. }
  2587. }
  2588. tp->nvram_lock_cnt++;
  2589. }
  2590. return 0;
  2591. }
  2592. /* tp->lock is held. */
  2593. static void tg3_nvram_unlock(struct tg3 *tp)
  2594. {
  2595. if (tg3_flag(tp, NVRAM)) {
  2596. if (tp->nvram_lock_cnt > 0)
  2597. tp->nvram_lock_cnt--;
  2598. if (tp->nvram_lock_cnt == 0)
  2599. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2600. }
  2601. }
  2602. /* tp->lock is held. */
  2603. static void tg3_enable_nvram_access(struct tg3 *tp)
  2604. {
  2605. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2606. u32 nvaccess = tr32(NVRAM_ACCESS);
  2607. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2608. }
  2609. }
  2610. /* tp->lock is held. */
  2611. static void tg3_disable_nvram_access(struct tg3 *tp)
  2612. {
  2613. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2614. u32 nvaccess = tr32(NVRAM_ACCESS);
  2615. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2616. }
  2617. }
  2618. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2619. u32 offset, u32 *val)
  2620. {
  2621. u32 tmp;
  2622. int i;
  2623. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2624. return -EINVAL;
  2625. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2626. EEPROM_ADDR_DEVID_MASK |
  2627. EEPROM_ADDR_READ);
  2628. tw32(GRC_EEPROM_ADDR,
  2629. tmp |
  2630. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2631. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2632. EEPROM_ADDR_ADDR_MASK) |
  2633. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2634. for (i = 0; i < 1000; i++) {
  2635. tmp = tr32(GRC_EEPROM_ADDR);
  2636. if (tmp & EEPROM_ADDR_COMPLETE)
  2637. break;
  2638. msleep(1);
  2639. }
  2640. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2641. return -EBUSY;
  2642. tmp = tr32(GRC_EEPROM_DATA);
  2643. /*
  2644. * The data will always be opposite the native endian
  2645. * format. Perform a blind byteswap to compensate.
  2646. */
  2647. *val = swab32(tmp);
  2648. return 0;
  2649. }
  2650. #define NVRAM_CMD_TIMEOUT 5000
  2651. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2652. {
  2653. int i;
  2654. tw32(NVRAM_CMD, nvram_cmd);
  2655. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2656. usleep_range(10, 40);
  2657. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2658. udelay(10);
  2659. break;
  2660. }
  2661. }
  2662. if (i == NVRAM_CMD_TIMEOUT)
  2663. return -EBUSY;
  2664. return 0;
  2665. }
  2666. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2667. {
  2668. if (tg3_flag(tp, NVRAM) &&
  2669. tg3_flag(tp, NVRAM_BUFFERED) &&
  2670. tg3_flag(tp, FLASH) &&
  2671. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2672. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2673. addr = ((addr / tp->nvram_pagesize) <<
  2674. ATMEL_AT45DB0X1B_PAGE_POS) +
  2675. (addr % tp->nvram_pagesize);
  2676. return addr;
  2677. }
  2678. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2679. {
  2680. if (tg3_flag(tp, NVRAM) &&
  2681. tg3_flag(tp, NVRAM_BUFFERED) &&
  2682. tg3_flag(tp, FLASH) &&
  2683. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2684. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2685. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2686. tp->nvram_pagesize) +
  2687. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2688. return addr;
  2689. }
  2690. /* NOTE: Data read in from NVRAM is byteswapped according to
  2691. * the byteswapping settings for all other register accesses.
  2692. * tg3 devices are BE devices, so on a BE machine, the data
  2693. * returned will be exactly as it is seen in NVRAM. On a LE
  2694. * machine, the 32-bit value will be byteswapped.
  2695. */
  2696. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2697. {
  2698. int ret;
  2699. if (!tg3_flag(tp, NVRAM))
  2700. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2701. offset = tg3_nvram_phys_addr(tp, offset);
  2702. if (offset > NVRAM_ADDR_MSK)
  2703. return -EINVAL;
  2704. ret = tg3_nvram_lock(tp);
  2705. if (ret)
  2706. return ret;
  2707. tg3_enable_nvram_access(tp);
  2708. tw32(NVRAM_ADDR, offset);
  2709. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2710. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2711. if (ret == 0)
  2712. *val = tr32(NVRAM_RDDATA);
  2713. tg3_disable_nvram_access(tp);
  2714. tg3_nvram_unlock(tp);
  2715. return ret;
  2716. }
  2717. /* Ensures NVRAM data is in bytestream format. */
  2718. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2719. {
  2720. u32 v;
  2721. int res = tg3_nvram_read(tp, offset, &v);
  2722. if (!res)
  2723. *val = cpu_to_be32(v);
  2724. return res;
  2725. }
  2726. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2727. u32 offset, u32 len, u8 *buf)
  2728. {
  2729. int i, j, rc = 0;
  2730. u32 val;
  2731. for (i = 0; i < len; i += 4) {
  2732. u32 addr;
  2733. __be32 data;
  2734. addr = offset + i;
  2735. memcpy(&data, buf + i, 4);
  2736. /*
  2737. * The SEEPROM interface expects the data to always be opposite
  2738. * the native endian format. We accomplish this by reversing
  2739. * all the operations that would have been performed on the
  2740. * data from a call to tg3_nvram_read_be32().
  2741. */
  2742. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2743. val = tr32(GRC_EEPROM_ADDR);
  2744. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2745. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2746. EEPROM_ADDR_READ);
  2747. tw32(GRC_EEPROM_ADDR, val |
  2748. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2749. (addr & EEPROM_ADDR_ADDR_MASK) |
  2750. EEPROM_ADDR_START |
  2751. EEPROM_ADDR_WRITE);
  2752. for (j = 0; j < 1000; j++) {
  2753. val = tr32(GRC_EEPROM_ADDR);
  2754. if (val & EEPROM_ADDR_COMPLETE)
  2755. break;
  2756. msleep(1);
  2757. }
  2758. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2759. rc = -EBUSY;
  2760. break;
  2761. }
  2762. }
  2763. return rc;
  2764. }
  2765. /* offset and length are dword aligned */
  2766. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2767. u8 *buf)
  2768. {
  2769. int ret = 0;
  2770. u32 pagesize = tp->nvram_pagesize;
  2771. u32 pagemask = pagesize - 1;
  2772. u32 nvram_cmd;
  2773. u8 *tmp;
  2774. tmp = kmalloc(pagesize, GFP_KERNEL);
  2775. if (tmp == NULL)
  2776. return -ENOMEM;
  2777. while (len) {
  2778. int j;
  2779. u32 phy_addr, page_off, size;
  2780. phy_addr = offset & ~pagemask;
  2781. for (j = 0; j < pagesize; j += 4) {
  2782. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2783. (__be32 *) (tmp + j));
  2784. if (ret)
  2785. break;
  2786. }
  2787. if (ret)
  2788. break;
  2789. page_off = offset & pagemask;
  2790. size = pagesize;
  2791. if (len < size)
  2792. size = len;
  2793. len -= size;
  2794. memcpy(tmp + page_off, buf, size);
  2795. offset = offset + (pagesize - page_off);
  2796. tg3_enable_nvram_access(tp);
  2797. /*
  2798. * Before we can erase the flash page, we need
  2799. * to issue a special "write enable" command.
  2800. */
  2801. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2802. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2803. break;
  2804. /* Erase the target page */
  2805. tw32(NVRAM_ADDR, phy_addr);
  2806. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2807. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2808. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2809. break;
  2810. /* Issue another write enable to start the write. */
  2811. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2812. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2813. break;
  2814. for (j = 0; j < pagesize; j += 4) {
  2815. __be32 data;
  2816. data = *((__be32 *) (tmp + j));
  2817. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2818. tw32(NVRAM_ADDR, phy_addr + j);
  2819. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2820. NVRAM_CMD_WR;
  2821. if (j == 0)
  2822. nvram_cmd |= NVRAM_CMD_FIRST;
  2823. else if (j == (pagesize - 4))
  2824. nvram_cmd |= NVRAM_CMD_LAST;
  2825. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2826. if (ret)
  2827. break;
  2828. }
  2829. if (ret)
  2830. break;
  2831. }
  2832. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2833. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2834. kfree(tmp);
  2835. return ret;
  2836. }
  2837. /* offset and length are dword aligned */
  2838. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2839. u8 *buf)
  2840. {
  2841. int i, ret = 0;
  2842. for (i = 0; i < len; i += 4, offset += 4) {
  2843. u32 page_off, phy_addr, nvram_cmd;
  2844. __be32 data;
  2845. memcpy(&data, buf + i, 4);
  2846. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2847. page_off = offset % tp->nvram_pagesize;
  2848. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2849. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2850. if (page_off == 0 || i == 0)
  2851. nvram_cmd |= NVRAM_CMD_FIRST;
  2852. if (page_off == (tp->nvram_pagesize - 4))
  2853. nvram_cmd |= NVRAM_CMD_LAST;
  2854. if (i == (len - 4))
  2855. nvram_cmd |= NVRAM_CMD_LAST;
  2856. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2857. !tg3_flag(tp, FLASH) ||
  2858. !tg3_flag(tp, 57765_PLUS))
  2859. tw32(NVRAM_ADDR, phy_addr);
  2860. if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
  2861. !tg3_flag(tp, 5755_PLUS) &&
  2862. (tp->nvram_jedecnum == JEDEC_ST) &&
  2863. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2864. u32 cmd;
  2865. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2866. ret = tg3_nvram_exec_cmd(tp, cmd);
  2867. if (ret)
  2868. break;
  2869. }
  2870. if (!tg3_flag(tp, FLASH)) {
  2871. /* We always do complete word writes to eeprom. */
  2872. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2873. }
  2874. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2875. if (ret)
  2876. break;
  2877. }
  2878. return ret;
  2879. }
  2880. /* offset and length are dword aligned */
  2881. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2882. {
  2883. int ret;
  2884. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2885. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2886. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2887. udelay(40);
  2888. }
  2889. if (!tg3_flag(tp, NVRAM)) {
  2890. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2891. } else {
  2892. u32 grc_mode;
  2893. ret = tg3_nvram_lock(tp);
  2894. if (ret)
  2895. return ret;
  2896. tg3_enable_nvram_access(tp);
  2897. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2898. tw32(NVRAM_WRITE1, 0x406);
  2899. grc_mode = tr32(GRC_MODE);
  2900. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2901. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2902. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2903. buf);
  2904. } else {
  2905. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2906. buf);
  2907. }
  2908. grc_mode = tr32(GRC_MODE);
  2909. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2910. tg3_disable_nvram_access(tp);
  2911. tg3_nvram_unlock(tp);
  2912. }
  2913. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2914. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2915. udelay(40);
  2916. }
  2917. return ret;
  2918. }
  2919. #define RX_CPU_SCRATCH_BASE 0x30000
  2920. #define RX_CPU_SCRATCH_SIZE 0x04000
  2921. #define TX_CPU_SCRATCH_BASE 0x34000
  2922. #define TX_CPU_SCRATCH_SIZE 0x04000
  2923. /* tp->lock is held. */
  2924. static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
  2925. {
  2926. int i;
  2927. const int iters = 10000;
  2928. for (i = 0; i < iters; i++) {
  2929. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2930. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2931. if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
  2932. break;
  2933. if (pci_channel_offline(tp->pdev))
  2934. return -EBUSY;
  2935. }
  2936. return (i == iters) ? -EBUSY : 0;
  2937. }
  2938. /* tp->lock is held. */
  2939. static int tg3_rxcpu_pause(struct tg3 *tp)
  2940. {
  2941. int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
  2942. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2943. tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2944. udelay(10);
  2945. return rc;
  2946. }
  2947. /* tp->lock is held. */
  2948. static int tg3_txcpu_pause(struct tg3 *tp)
  2949. {
  2950. return tg3_pause_cpu(tp, TX_CPU_BASE);
  2951. }
  2952. /* tp->lock is held. */
  2953. static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
  2954. {
  2955. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2956. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2957. }
  2958. /* tp->lock is held. */
  2959. static void tg3_rxcpu_resume(struct tg3 *tp)
  2960. {
  2961. tg3_resume_cpu(tp, RX_CPU_BASE);
  2962. }
  2963. /* tp->lock is held. */
  2964. static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
  2965. {
  2966. int rc;
  2967. BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2968. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2969. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2970. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2971. return 0;
  2972. }
  2973. if (cpu_base == RX_CPU_BASE) {
  2974. rc = tg3_rxcpu_pause(tp);
  2975. } else {
  2976. /*
  2977. * There is only an Rx CPU for the 5750 derivative in the
  2978. * BCM4785.
  2979. */
  2980. if (tg3_flag(tp, IS_SSB_CORE))
  2981. return 0;
  2982. rc = tg3_txcpu_pause(tp);
  2983. }
  2984. if (rc) {
  2985. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2986. __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
  2987. return -ENODEV;
  2988. }
  2989. /* Clear firmware's nvram arbitration. */
  2990. if (tg3_flag(tp, NVRAM))
  2991. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2992. return 0;
  2993. }
  2994. static int tg3_fw_data_len(struct tg3 *tp,
  2995. const struct tg3_firmware_hdr *fw_hdr)
  2996. {
  2997. int fw_len;
  2998. /* Non fragmented firmware have one firmware header followed by a
  2999. * contiguous chunk of data to be written. The length field in that
  3000. * header is not the length of data to be written but the complete
  3001. * length of the bss. The data length is determined based on
  3002. * tp->fw->size minus headers.
  3003. *
  3004. * Fragmented firmware have a main header followed by multiple
  3005. * fragments. Each fragment is identical to non fragmented firmware
  3006. * with a firmware header followed by a contiguous chunk of data. In
  3007. * the main header, the length field is unused and set to 0xffffffff.
  3008. * In each fragment header the length is the entire size of that
  3009. * fragment i.e. fragment data + header length. Data length is
  3010. * therefore length field in the header minus TG3_FW_HDR_LEN.
  3011. */
  3012. if (tp->fw_len == 0xffffffff)
  3013. fw_len = be32_to_cpu(fw_hdr->len);
  3014. else
  3015. fw_len = tp->fw->size;
  3016. return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
  3017. }
  3018. /* tp->lock is held. */
  3019. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  3020. u32 cpu_scratch_base, int cpu_scratch_size,
  3021. const struct tg3_firmware_hdr *fw_hdr)
  3022. {
  3023. int err, i;
  3024. void (*write_op)(struct tg3 *, u32, u32);
  3025. int total_len = tp->fw->size;
  3026. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  3027. netdev_err(tp->dev,
  3028. "%s: Trying to load TX cpu firmware which is 5705\n",
  3029. __func__);
  3030. return -EINVAL;
  3031. }
  3032. if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
  3033. write_op = tg3_write_mem;
  3034. else
  3035. write_op = tg3_write_indirect_reg32;
  3036. if (tg3_asic_rev(tp) != ASIC_REV_57766) {
  3037. /* It is possible that bootcode is still loading at this point.
  3038. * Get the nvram lock first before halting the cpu.
  3039. */
  3040. int lock_err = tg3_nvram_lock(tp);
  3041. err = tg3_halt_cpu(tp, cpu_base);
  3042. if (!lock_err)
  3043. tg3_nvram_unlock(tp);
  3044. if (err)
  3045. goto out;
  3046. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  3047. write_op(tp, cpu_scratch_base + i, 0);
  3048. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3049. tw32(cpu_base + CPU_MODE,
  3050. tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
  3051. } else {
  3052. /* Subtract additional main header for fragmented firmware and
  3053. * advance to the first fragment
  3054. */
  3055. total_len -= TG3_FW_HDR_LEN;
  3056. fw_hdr++;
  3057. }
  3058. do {
  3059. u32 *fw_data = (u32 *)(fw_hdr + 1);
  3060. for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
  3061. write_op(tp, cpu_scratch_base +
  3062. (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
  3063. (i * sizeof(u32)),
  3064. be32_to_cpu(fw_data[i]));
  3065. total_len -= be32_to_cpu(fw_hdr->len);
  3066. /* Advance to next fragment */
  3067. fw_hdr = (struct tg3_firmware_hdr *)
  3068. ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
  3069. } while (total_len > 0);
  3070. err = 0;
  3071. out:
  3072. return err;
  3073. }
  3074. /* tp->lock is held. */
  3075. static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
  3076. {
  3077. int i;
  3078. const int iters = 5;
  3079. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3080. tw32_f(cpu_base + CPU_PC, pc);
  3081. for (i = 0; i < iters; i++) {
  3082. if (tr32(cpu_base + CPU_PC) == pc)
  3083. break;
  3084. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3085. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  3086. tw32_f(cpu_base + CPU_PC, pc);
  3087. udelay(1000);
  3088. }
  3089. return (i == iters) ? -EBUSY : 0;
  3090. }
  3091. /* tp->lock is held. */
  3092. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  3093. {
  3094. const struct tg3_firmware_hdr *fw_hdr;
  3095. int err;
  3096. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3097. /* Firmware blob starts with version numbers, followed by
  3098. start address and length. We are setting complete length.
  3099. length = end_address_of_bss - start_address_of_text.
  3100. Remainder is the blob to be loaded contiguously
  3101. from start address. */
  3102. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  3103. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  3104. fw_hdr);
  3105. if (err)
  3106. return err;
  3107. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  3108. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  3109. fw_hdr);
  3110. if (err)
  3111. return err;
  3112. /* Now startup only the RX cpu. */
  3113. err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
  3114. be32_to_cpu(fw_hdr->base_addr));
  3115. if (err) {
  3116. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  3117. "should be %08x\n", __func__,
  3118. tr32(RX_CPU_BASE + CPU_PC),
  3119. be32_to_cpu(fw_hdr->base_addr));
  3120. return -ENODEV;
  3121. }
  3122. tg3_rxcpu_resume(tp);
  3123. return 0;
  3124. }
  3125. static int tg3_validate_rxcpu_state(struct tg3 *tp)
  3126. {
  3127. const int iters = 1000;
  3128. int i;
  3129. u32 val;
  3130. /* Wait for boot code to complete initialization and enter service
  3131. * loop. It is then safe to download service patches
  3132. */
  3133. for (i = 0; i < iters; i++) {
  3134. if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
  3135. break;
  3136. udelay(10);
  3137. }
  3138. if (i == iters) {
  3139. netdev_err(tp->dev, "Boot code not ready for service patches\n");
  3140. return -EBUSY;
  3141. }
  3142. val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
  3143. if (val & 0xff) {
  3144. netdev_warn(tp->dev,
  3145. "Other patches exist. Not downloading EEE patch\n");
  3146. return -EEXIST;
  3147. }
  3148. return 0;
  3149. }
  3150. /* tp->lock is held. */
  3151. static void tg3_load_57766_firmware(struct tg3 *tp)
  3152. {
  3153. struct tg3_firmware_hdr *fw_hdr;
  3154. if (!tg3_flag(tp, NO_NVRAM))
  3155. return;
  3156. if (tg3_validate_rxcpu_state(tp))
  3157. return;
  3158. if (!tp->fw)
  3159. return;
  3160. /* This firmware blob has a different format than older firmware
  3161. * releases as given below. The main difference is we have fragmented
  3162. * data to be written to non-contiguous locations.
  3163. *
  3164. * In the beginning we have a firmware header identical to other
  3165. * firmware which consists of version, base addr and length. The length
  3166. * here is unused and set to 0xffffffff.
  3167. *
  3168. * This is followed by a series of firmware fragments which are
  3169. * individually identical to previous firmware. i.e. they have the
  3170. * firmware header and followed by data for that fragment. The version
  3171. * field of the individual fragment header is unused.
  3172. */
  3173. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3174. if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
  3175. return;
  3176. if (tg3_rxcpu_pause(tp))
  3177. return;
  3178. /* tg3_load_firmware_cpu() will always succeed for the 57766 */
  3179. tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
  3180. tg3_rxcpu_resume(tp);
  3181. }
  3182. /* tp->lock is held. */
  3183. static int tg3_load_tso_firmware(struct tg3 *tp)
  3184. {
  3185. const struct tg3_firmware_hdr *fw_hdr;
  3186. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  3187. int err;
  3188. if (!tg3_flag(tp, FW_TSO))
  3189. return 0;
  3190. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3191. /* Firmware blob starts with version numbers, followed by
  3192. start address and length. We are setting complete length.
  3193. length = end_address_of_bss - start_address_of_text.
  3194. Remainder is the blob to be loaded contiguously
  3195. from start address. */
  3196. cpu_scratch_size = tp->fw_len;
  3197. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  3198. cpu_base = RX_CPU_BASE;
  3199. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  3200. } else {
  3201. cpu_base = TX_CPU_BASE;
  3202. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  3203. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  3204. }
  3205. err = tg3_load_firmware_cpu(tp, cpu_base,
  3206. cpu_scratch_base, cpu_scratch_size,
  3207. fw_hdr);
  3208. if (err)
  3209. return err;
  3210. /* Now startup the cpu. */
  3211. err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
  3212. be32_to_cpu(fw_hdr->base_addr));
  3213. if (err) {
  3214. netdev_err(tp->dev,
  3215. "%s fails to set CPU PC, is %08x should be %08x\n",
  3216. __func__, tr32(cpu_base + CPU_PC),
  3217. be32_to_cpu(fw_hdr->base_addr));
  3218. return -ENODEV;
  3219. }
  3220. tg3_resume_cpu(tp, cpu_base);
  3221. return 0;
  3222. }
  3223. /* tp->lock is held. */
  3224. static void __tg3_set_one_mac_addr(struct tg3 *tp, u8 *mac_addr, int index)
  3225. {
  3226. u32 addr_high, addr_low;
  3227. addr_high = ((mac_addr[0] << 8) | mac_addr[1]);
  3228. addr_low = ((mac_addr[2] << 24) | (mac_addr[3] << 16) |
  3229. (mac_addr[4] << 8) | mac_addr[5]);
  3230. if (index < 4) {
  3231. tw32(MAC_ADDR_0_HIGH + (index * 8), addr_high);
  3232. tw32(MAC_ADDR_0_LOW + (index * 8), addr_low);
  3233. } else {
  3234. index -= 4;
  3235. tw32(MAC_EXTADDR_0_HIGH + (index * 8), addr_high);
  3236. tw32(MAC_EXTADDR_0_LOW + (index * 8), addr_low);
  3237. }
  3238. }
  3239. /* tp->lock is held. */
  3240. static void __tg3_set_mac_addr(struct tg3 *tp, bool skip_mac_1)
  3241. {
  3242. u32 addr_high;
  3243. int i;
  3244. for (i = 0; i < 4; i++) {
  3245. if (i == 1 && skip_mac_1)
  3246. continue;
  3247. __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
  3248. }
  3249. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3250. tg3_asic_rev(tp) == ASIC_REV_5704) {
  3251. for (i = 4; i < 16; i++)
  3252. __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
  3253. }
  3254. addr_high = (tp->dev->dev_addr[0] +
  3255. tp->dev->dev_addr[1] +
  3256. tp->dev->dev_addr[2] +
  3257. tp->dev->dev_addr[3] +
  3258. tp->dev->dev_addr[4] +
  3259. tp->dev->dev_addr[5]) &
  3260. TX_BACKOFF_SEED_MASK;
  3261. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3262. }
  3263. static void tg3_enable_register_access(struct tg3 *tp)
  3264. {
  3265. /*
  3266. * Make sure register accesses (indirect or otherwise) will function
  3267. * correctly.
  3268. */
  3269. pci_write_config_dword(tp->pdev,
  3270. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3271. }
  3272. static int tg3_power_up(struct tg3 *tp)
  3273. {
  3274. int err;
  3275. tg3_enable_register_access(tp);
  3276. err = pci_set_power_state(tp->pdev, PCI_D0);
  3277. if (!err) {
  3278. /* Switch out of Vaux if it is a NIC */
  3279. tg3_pwrsrc_switch_to_vmain(tp);
  3280. } else {
  3281. netdev_err(tp->dev, "Transition to D0 failed\n");
  3282. }
  3283. return err;
  3284. }
  3285. static int tg3_setup_phy(struct tg3 *, bool);
  3286. static int tg3_power_down_prepare(struct tg3 *tp)
  3287. {
  3288. u32 misc_host_ctrl;
  3289. bool device_should_wake, do_low_power;
  3290. tg3_enable_register_access(tp);
  3291. /* Restore the CLKREQ setting. */
  3292. if (tg3_flag(tp, CLKREQ_BUG))
  3293. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3294. PCI_EXP_LNKCTL_CLKREQ_EN);
  3295. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3296. tw32(TG3PCI_MISC_HOST_CTRL,
  3297. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3298. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3299. tg3_flag(tp, WOL_ENABLE);
  3300. if (tg3_flag(tp, USE_PHYLIB)) {
  3301. do_low_power = false;
  3302. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3303. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3304. struct phy_device *phydev;
  3305. u32 phyid, advertising;
  3306. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  3307. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3308. tp->link_config.speed = phydev->speed;
  3309. tp->link_config.duplex = phydev->duplex;
  3310. tp->link_config.autoneg = phydev->autoneg;
  3311. tp->link_config.advertising = phydev->advertising;
  3312. advertising = ADVERTISED_TP |
  3313. ADVERTISED_Pause |
  3314. ADVERTISED_Autoneg |
  3315. ADVERTISED_10baseT_Half;
  3316. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3317. if (tg3_flag(tp, WOL_SPEED_100MB))
  3318. advertising |=
  3319. ADVERTISED_100baseT_Half |
  3320. ADVERTISED_100baseT_Full |
  3321. ADVERTISED_10baseT_Full;
  3322. else
  3323. advertising |= ADVERTISED_10baseT_Full;
  3324. }
  3325. phydev->advertising = advertising;
  3326. phy_start_aneg(phydev);
  3327. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3328. if (phyid != PHY_ID_BCMAC131) {
  3329. phyid &= PHY_BCM_OUI_MASK;
  3330. if (phyid == PHY_BCM_OUI_1 ||
  3331. phyid == PHY_BCM_OUI_2 ||
  3332. phyid == PHY_BCM_OUI_3)
  3333. do_low_power = true;
  3334. }
  3335. }
  3336. } else {
  3337. do_low_power = true;
  3338. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3339. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3340. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3341. tg3_setup_phy(tp, false);
  3342. }
  3343. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  3344. u32 val;
  3345. val = tr32(GRC_VCPU_EXT_CTRL);
  3346. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3347. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3348. int i;
  3349. u32 val;
  3350. for (i = 0; i < 200; i++) {
  3351. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3352. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3353. break;
  3354. msleep(1);
  3355. }
  3356. }
  3357. if (tg3_flag(tp, WOL_CAP))
  3358. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3359. WOL_DRV_STATE_SHUTDOWN |
  3360. WOL_DRV_WOL |
  3361. WOL_SET_MAGIC_PKT);
  3362. if (device_should_wake) {
  3363. u32 mac_mode;
  3364. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3365. if (do_low_power &&
  3366. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3367. tg3_phy_auxctl_write(tp,
  3368. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3369. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3370. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3371. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3372. udelay(40);
  3373. }
  3374. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3375. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3376. else if (tp->phy_flags &
  3377. TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
  3378. if (tp->link_config.active_speed == SPEED_1000)
  3379. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3380. else
  3381. mac_mode = MAC_MODE_PORT_MODE_MII;
  3382. } else
  3383. mac_mode = MAC_MODE_PORT_MODE_MII;
  3384. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3385. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  3386. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3387. SPEED_100 : SPEED_10;
  3388. if (tg3_5700_link_polarity(tp, speed))
  3389. mac_mode |= MAC_MODE_LINK_POLARITY;
  3390. else
  3391. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3392. }
  3393. } else {
  3394. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3395. }
  3396. if (!tg3_flag(tp, 5750_PLUS))
  3397. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3398. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3399. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3400. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3401. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3402. if (tg3_flag(tp, ENABLE_APE))
  3403. mac_mode |= MAC_MODE_APE_TX_EN |
  3404. MAC_MODE_APE_RX_EN |
  3405. MAC_MODE_TDE_ENABLE;
  3406. tw32_f(MAC_MODE, mac_mode);
  3407. udelay(100);
  3408. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3409. udelay(10);
  3410. }
  3411. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3412. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3413. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  3414. u32 base_val;
  3415. base_val = tp->pci_clock_ctrl;
  3416. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3417. CLOCK_CTRL_TXCLK_DISABLE);
  3418. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3419. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3420. } else if (tg3_flag(tp, 5780_CLASS) ||
  3421. tg3_flag(tp, CPMU_PRESENT) ||
  3422. tg3_asic_rev(tp) == ASIC_REV_5906) {
  3423. /* do nothing */
  3424. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3425. u32 newbits1, newbits2;
  3426. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3427. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3428. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3429. CLOCK_CTRL_TXCLK_DISABLE |
  3430. CLOCK_CTRL_ALTCLK);
  3431. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3432. } else if (tg3_flag(tp, 5705_PLUS)) {
  3433. newbits1 = CLOCK_CTRL_625_CORE;
  3434. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3435. } else {
  3436. newbits1 = CLOCK_CTRL_ALTCLK;
  3437. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3438. }
  3439. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3440. 40);
  3441. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3442. 40);
  3443. if (!tg3_flag(tp, 5705_PLUS)) {
  3444. u32 newbits3;
  3445. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3446. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3447. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3448. CLOCK_CTRL_TXCLK_DISABLE |
  3449. CLOCK_CTRL_44MHZ_CORE);
  3450. } else {
  3451. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3452. }
  3453. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3454. tp->pci_clock_ctrl | newbits3, 40);
  3455. }
  3456. }
  3457. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3458. tg3_power_down_phy(tp, do_low_power);
  3459. tg3_frob_aux_power(tp, true);
  3460. /* Workaround for unstable PLL clock */
  3461. if ((!tg3_flag(tp, IS_SSB_CORE)) &&
  3462. ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
  3463. (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
  3464. u32 val = tr32(0x7d00);
  3465. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3466. tw32(0x7d00, val);
  3467. if (!tg3_flag(tp, ENABLE_ASF)) {
  3468. int err;
  3469. err = tg3_nvram_lock(tp);
  3470. tg3_halt_cpu(tp, RX_CPU_BASE);
  3471. if (!err)
  3472. tg3_nvram_unlock(tp);
  3473. }
  3474. }
  3475. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3476. tg3_ape_driver_state_change(tp, RESET_KIND_SHUTDOWN);
  3477. return 0;
  3478. }
  3479. static void tg3_power_down(struct tg3 *tp)
  3480. {
  3481. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3482. pci_set_power_state(tp->pdev, PCI_D3hot);
  3483. }
  3484. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3485. {
  3486. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3487. case MII_TG3_AUX_STAT_10HALF:
  3488. *speed = SPEED_10;
  3489. *duplex = DUPLEX_HALF;
  3490. break;
  3491. case MII_TG3_AUX_STAT_10FULL:
  3492. *speed = SPEED_10;
  3493. *duplex = DUPLEX_FULL;
  3494. break;
  3495. case MII_TG3_AUX_STAT_100HALF:
  3496. *speed = SPEED_100;
  3497. *duplex = DUPLEX_HALF;
  3498. break;
  3499. case MII_TG3_AUX_STAT_100FULL:
  3500. *speed = SPEED_100;
  3501. *duplex = DUPLEX_FULL;
  3502. break;
  3503. case MII_TG3_AUX_STAT_1000HALF:
  3504. *speed = SPEED_1000;
  3505. *duplex = DUPLEX_HALF;
  3506. break;
  3507. case MII_TG3_AUX_STAT_1000FULL:
  3508. *speed = SPEED_1000;
  3509. *duplex = DUPLEX_FULL;
  3510. break;
  3511. default:
  3512. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3513. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3514. SPEED_10;
  3515. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3516. DUPLEX_HALF;
  3517. break;
  3518. }
  3519. *speed = SPEED_UNKNOWN;
  3520. *duplex = DUPLEX_UNKNOWN;
  3521. break;
  3522. }
  3523. }
  3524. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3525. {
  3526. int err = 0;
  3527. u32 val, new_adv;
  3528. new_adv = ADVERTISE_CSMA;
  3529. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3530. new_adv |= mii_advertise_flowctrl(flowctrl);
  3531. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3532. if (err)
  3533. goto done;
  3534. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3535. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3536. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3537. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
  3538. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3539. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3540. if (err)
  3541. goto done;
  3542. }
  3543. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3544. goto done;
  3545. tw32(TG3_CPMU_EEE_MODE,
  3546. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3547. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  3548. if (!err) {
  3549. u32 err2;
  3550. val = 0;
  3551. /* Advertise 100-BaseTX EEE ability */
  3552. if (advertise & ADVERTISED_100baseT_Full)
  3553. val |= MDIO_AN_EEE_ADV_100TX;
  3554. /* Advertise 1000-BaseT EEE ability */
  3555. if (advertise & ADVERTISED_1000baseT_Full)
  3556. val |= MDIO_AN_EEE_ADV_1000T;
  3557. if (!tp->eee.eee_enabled) {
  3558. val = 0;
  3559. tp->eee.advertised = 0;
  3560. } else {
  3561. tp->eee.advertised = advertise &
  3562. (ADVERTISED_100baseT_Full |
  3563. ADVERTISED_1000baseT_Full);
  3564. }
  3565. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3566. if (err)
  3567. val = 0;
  3568. switch (tg3_asic_rev(tp)) {
  3569. case ASIC_REV_5717:
  3570. case ASIC_REV_57765:
  3571. case ASIC_REV_57766:
  3572. case ASIC_REV_5719:
  3573. /* If we advertised any eee advertisements above... */
  3574. if (val)
  3575. val = MII_TG3_DSP_TAP26_ALNOKO |
  3576. MII_TG3_DSP_TAP26_RMRXSTO |
  3577. MII_TG3_DSP_TAP26_OPCSINPT;
  3578. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3579. /* Fall through */
  3580. case ASIC_REV_5720:
  3581. case ASIC_REV_5762:
  3582. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3583. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3584. MII_TG3_DSP_CH34TP2_HIBW01);
  3585. }
  3586. err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
  3587. if (!err)
  3588. err = err2;
  3589. }
  3590. done:
  3591. return err;
  3592. }
  3593. static void tg3_phy_copper_begin(struct tg3 *tp)
  3594. {
  3595. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3596. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3597. u32 adv, fc;
  3598. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3599. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3600. adv = ADVERTISED_10baseT_Half |
  3601. ADVERTISED_10baseT_Full;
  3602. if (tg3_flag(tp, WOL_SPEED_100MB))
  3603. adv |= ADVERTISED_100baseT_Half |
  3604. ADVERTISED_100baseT_Full;
  3605. if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK) {
  3606. if (!(tp->phy_flags &
  3607. TG3_PHYFLG_DISABLE_1G_HD_ADV))
  3608. adv |= ADVERTISED_1000baseT_Half;
  3609. adv |= ADVERTISED_1000baseT_Full;
  3610. }
  3611. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3612. } else {
  3613. adv = tp->link_config.advertising;
  3614. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3615. adv &= ~(ADVERTISED_1000baseT_Half |
  3616. ADVERTISED_1000baseT_Full);
  3617. fc = tp->link_config.flowctrl;
  3618. }
  3619. tg3_phy_autoneg_cfg(tp, adv, fc);
  3620. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3621. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3622. /* Normally during power down we want to autonegotiate
  3623. * the lowest possible speed for WOL. However, to avoid
  3624. * link flap, we leave it untouched.
  3625. */
  3626. return;
  3627. }
  3628. tg3_writephy(tp, MII_BMCR,
  3629. BMCR_ANENABLE | BMCR_ANRESTART);
  3630. } else {
  3631. int i;
  3632. u32 bmcr, orig_bmcr;
  3633. tp->link_config.active_speed = tp->link_config.speed;
  3634. tp->link_config.active_duplex = tp->link_config.duplex;
  3635. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  3636. /* With autoneg disabled, 5715 only links up when the
  3637. * advertisement register has the configured speed
  3638. * enabled.
  3639. */
  3640. tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
  3641. }
  3642. bmcr = 0;
  3643. switch (tp->link_config.speed) {
  3644. default:
  3645. case SPEED_10:
  3646. break;
  3647. case SPEED_100:
  3648. bmcr |= BMCR_SPEED100;
  3649. break;
  3650. case SPEED_1000:
  3651. bmcr |= BMCR_SPEED1000;
  3652. break;
  3653. }
  3654. if (tp->link_config.duplex == DUPLEX_FULL)
  3655. bmcr |= BMCR_FULLDPLX;
  3656. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3657. (bmcr != orig_bmcr)) {
  3658. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3659. for (i = 0; i < 1500; i++) {
  3660. u32 tmp;
  3661. udelay(10);
  3662. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3663. tg3_readphy(tp, MII_BMSR, &tmp))
  3664. continue;
  3665. if (!(tmp & BMSR_LSTATUS)) {
  3666. udelay(40);
  3667. break;
  3668. }
  3669. }
  3670. tg3_writephy(tp, MII_BMCR, bmcr);
  3671. udelay(40);
  3672. }
  3673. }
  3674. }
  3675. static int tg3_phy_pull_config(struct tg3 *tp)
  3676. {
  3677. int err;
  3678. u32 val;
  3679. err = tg3_readphy(tp, MII_BMCR, &val);
  3680. if (err)
  3681. goto done;
  3682. if (!(val & BMCR_ANENABLE)) {
  3683. tp->link_config.autoneg = AUTONEG_DISABLE;
  3684. tp->link_config.advertising = 0;
  3685. tg3_flag_clear(tp, PAUSE_AUTONEG);
  3686. err = -EIO;
  3687. switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
  3688. case 0:
  3689. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3690. goto done;
  3691. tp->link_config.speed = SPEED_10;
  3692. break;
  3693. case BMCR_SPEED100:
  3694. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3695. goto done;
  3696. tp->link_config.speed = SPEED_100;
  3697. break;
  3698. case BMCR_SPEED1000:
  3699. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3700. tp->link_config.speed = SPEED_1000;
  3701. break;
  3702. }
  3703. /* Fall through */
  3704. default:
  3705. goto done;
  3706. }
  3707. if (val & BMCR_FULLDPLX)
  3708. tp->link_config.duplex = DUPLEX_FULL;
  3709. else
  3710. tp->link_config.duplex = DUPLEX_HALF;
  3711. tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
  3712. err = 0;
  3713. goto done;
  3714. }
  3715. tp->link_config.autoneg = AUTONEG_ENABLE;
  3716. tp->link_config.advertising = ADVERTISED_Autoneg;
  3717. tg3_flag_set(tp, PAUSE_AUTONEG);
  3718. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3719. u32 adv;
  3720. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3721. if (err)
  3722. goto done;
  3723. adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
  3724. tp->link_config.advertising |= adv | ADVERTISED_TP;
  3725. tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
  3726. } else {
  3727. tp->link_config.advertising |= ADVERTISED_FIBRE;
  3728. }
  3729. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3730. u32 adv;
  3731. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3732. err = tg3_readphy(tp, MII_CTRL1000, &val);
  3733. if (err)
  3734. goto done;
  3735. adv = mii_ctrl1000_to_ethtool_adv_t(val);
  3736. } else {
  3737. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3738. if (err)
  3739. goto done;
  3740. adv = tg3_decode_flowctrl_1000X(val);
  3741. tp->link_config.flowctrl = adv;
  3742. val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
  3743. adv = mii_adv_to_ethtool_adv_x(val);
  3744. }
  3745. tp->link_config.advertising |= adv;
  3746. }
  3747. done:
  3748. return err;
  3749. }
  3750. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3751. {
  3752. int err;
  3753. /* Turn off tap power management. */
  3754. /* Set Extended packet length bit */
  3755. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3756. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3757. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3758. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3759. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3760. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3761. udelay(40);
  3762. return err;
  3763. }
  3764. static bool tg3_phy_eee_config_ok(struct tg3 *tp)
  3765. {
  3766. struct ethtool_eee eee;
  3767. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3768. return true;
  3769. tg3_eee_pull_config(tp, &eee);
  3770. if (tp->eee.eee_enabled) {
  3771. if (tp->eee.advertised != eee.advertised ||
  3772. tp->eee.tx_lpi_timer != eee.tx_lpi_timer ||
  3773. tp->eee.tx_lpi_enabled != eee.tx_lpi_enabled)
  3774. return false;
  3775. } else {
  3776. /* EEE is disabled but we're advertising */
  3777. if (eee.advertised)
  3778. return false;
  3779. }
  3780. return true;
  3781. }
  3782. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3783. {
  3784. u32 advmsk, tgtadv, advertising;
  3785. advertising = tp->link_config.advertising;
  3786. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3787. advmsk = ADVERTISE_ALL;
  3788. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3789. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3790. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3791. }
  3792. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3793. return false;
  3794. if ((*lcladv & advmsk) != tgtadv)
  3795. return false;
  3796. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3797. u32 tg3_ctrl;
  3798. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3799. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3800. return false;
  3801. if (tgtadv &&
  3802. (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3803. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
  3804. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3805. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3806. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3807. } else {
  3808. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3809. }
  3810. if (tg3_ctrl != tgtadv)
  3811. return false;
  3812. }
  3813. return true;
  3814. }
  3815. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3816. {
  3817. u32 lpeth = 0;
  3818. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3819. u32 val;
  3820. if (tg3_readphy(tp, MII_STAT1000, &val))
  3821. return false;
  3822. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3823. }
  3824. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3825. return false;
  3826. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3827. tp->link_config.rmt_adv = lpeth;
  3828. return true;
  3829. }
  3830. static bool tg3_test_and_report_link_chg(struct tg3 *tp, bool curr_link_up)
  3831. {
  3832. if (curr_link_up != tp->link_up) {
  3833. if (curr_link_up) {
  3834. netif_carrier_on(tp->dev);
  3835. } else {
  3836. netif_carrier_off(tp->dev);
  3837. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3838. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3839. }
  3840. tg3_link_report(tp);
  3841. return true;
  3842. }
  3843. return false;
  3844. }
  3845. static void tg3_clear_mac_status(struct tg3 *tp)
  3846. {
  3847. tw32(MAC_EVENT, 0);
  3848. tw32_f(MAC_STATUS,
  3849. MAC_STATUS_SYNC_CHANGED |
  3850. MAC_STATUS_CFG_CHANGED |
  3851. MAC_STATUS_MI_COMPLETION |
  3852. MAC_STATUS_LNKSTATE_CHANGED);
  3853. udelay(40);
  3854. }
  3855. static void tg3_setup_eee(struct tg3 *tp)
  3856. {
  3857. u32 val;
  3858. val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  3859. TG3_CPMU_EEE_LNKIDL_UART_IDL;
  3860. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  3861. val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
  3862. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
  3863. tw32_f(TG3_CPMU_EEE_CTRL,
  3864. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  3865. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  3866. (tp->eee.tx_lpi_enabled ? TG3_CPMU_EEEMD_LPI_IN_TX : 0) |
  3867. TG3_CPMU_EEEMD_LPI_IN_RX |
  3868. TG3_CPMU_EEEMD_EEE_ENABLE;
  3869. if (tg3_asic_rev(tp) != ASIC_REV_5717)
  3870. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  3871. if (tg3_flag(tp, ENABLE_APE))
  3872. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  3873. tw32_f(TG3_CPMU_EEE_MODE, tp->eee.eee_enabled ? val : 0);
  3874. tw32_f(TG3_CPMU_EEE_DBTMR1,
  3875. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  3876. (tp->eee.tx_lpi_timer & 0xffff));
  3877. tw32_f(TG3_CPMU_EEE_DBTMR2,
  3878. TG3_CPMU_DBTMR2_APE_TX_2047US |
  3879. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  3880. }
  3881. static int tg3_setup_copper_phy(struct tg3 *tp, bool force_reset)
  3882. {
  3883. bool current_link_up;
  3884. u32 bmsr, val;
  3885. u32 lcl_adv, rmt_adv;
  3886. u16 current_speed;
  3887. u8 current_duplex;
  3888. int i, err;
  3889. tg3_clear_mac_status(tp);
  3890. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3891. tw32_f(MAC_MI_MODE,
  3892. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3893. udelay(80);
  3894. }
  3895. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3896. /* Some third-party PHYs need to be reset on link going
  3897. * down.
  3898. */
  3899. if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3900. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  3901. tg3_asic_rev(tp) == ASIC_REV_5705) &&
  3902. tp->link_up) {
  3903. tg3_readphy(tp, MII_BMSR, &bmsr);
  3904. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3905. !(bmsr & BMSR_LSTATUS))
  3906. force_reset = true;
  3907. }
  3908. if (force_reset)
  3909. tg3_phy_reset(tp);
  3910. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3911. tg3_readphy(tp, MII_BMSR, &bmsr);
  3912. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3913. !tg3_flag(tp, INIT_COMPLETE))
  3914. bmsr = 0;
  3915. if (!(bmsr & BMSR_LSTATUS)) {
  3916. err = tg3_init_5401phy_dsp(tp);
  3917. if (err)
  3918. return err;
  3919. tg3_readphy(tp, MII_BMSR, &bmsr);
  3920. for (i = 0; i < 1000; i++) {
  3921. udelay(10);
  3922. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3923. (bmsr & BMSR_LSTATUS)) {
  3924. udelay(40);
  3925. break;
  3926. }
  3927. }
  3928. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3929. TG3_PHY_REV_BCM5401_B0 &&
  3930. !(bmsr & BMSR_LSTATUS) &&
  3931. tp->link_config.active_speed == SPEED_1000) {
  3932. err = tg3_phy_reset(tp);
  3933. if (!err)
  3934. err = tg3_init_5401phy_dsp(tp);
  3935. if (err)
  3936. return err;
  3937. }
  3938. }
  3939. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3940. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
  3941. /* 5701 {A0,B0} CRC bug workaround */
  3942. tg3_writephy(tp, 0x15, 0x0a75);
  3943. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3944. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3945. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3946. }
  3947. /* Clear pending interrupts... */
  3948. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3949. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3950. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3951. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3952. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3953. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3954. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3955. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3956. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3957. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3958. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3959. else
  3960. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3961. }
  3962. current_link_up = false;
  3963. current_speed = SPEED_UNKNOWN;
  3964. current_duplex = DUPLEX_UNKNOWN;
  3965. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3966. tp->link_config.rmt_adv = 0;
  3967. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3968. err = tg3_phy_auxctl_read(tp,
  3969. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3970. &val);
  3971. if (!err && !(val & (1 << 10))) {
  3972. tg3_phy_auxctl_write(tp,
  3973. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3974. val | (1 << 10));
  3975. goto relink;
  3976. }
  3977. }
  3978. bmsr = 0;
  3979. for (i = 0; i < 100; i++) {
  3980. tg3_readphy(tp, MII_BMSR, &bmsr);
  3981. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3982. (bmsr & BMSR_LSTATUS))
  3983. break;
  3984. udelay(40);
  3985. }
  3986. if (bmsr & BMSR_LSTATUS) {
  3987. u32 aux_stat, bmcr;
  3988. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3989. for (i = 0; i < 2000; i++) {
  3990. udelay(10);
  3991. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3992. aux_stat)
  3993. break;
  3994. }
  3995. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3996. &current_speed,
  3997. &current_duplex);
  3998. bmcr = 0;
  3999. for (i = 0; i < 200; i++) {
  4000. tg3_readphy(tp, MII_BMCR, &bmcr);
  4001. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  4002. continue;
  4003. if (bmcr && bmcr != 0x7fff)
  4004. break;
  4005. udelay(10);
  4006. }
  4007. lcl_adv = 0;
  4008. rmt_adv = 0;
  4009. tp->link_config.active_speed = current_speed;
  4010. tp->link_config.active_duplex = current_duplex;
  4011. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4012. bool eee_config_ok = tg3_phy_eee_config_ok(tp);
  4013. if ((bmcr & BMCR_ANENABLE) &&
  4014. eee_config_ok &&
  4015. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  4016. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  4017. current_link_up = true;
  4018. /* EEE settings changes take effect only after a phy
  4019. * reset. If we have skipped a reset due to Link Flap
  4020. * Avoidance being enabled, do it now.
  4021. */
  4022. if (!eee_config_ok &&
  4023. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  4024. !force_reset) {
  4025. tg3_setup_eee(tp);
  4026. tg3_phy_reset(tp);
  4027. }
  4028. } else {
  4029. if (!(bmcr & BMCR_ANENABLE) &&
  4030. tp->link_config.speed == current_speed &&
  4031. tp->link_config.duplex == current_duplex) {
  4032. current_link_up = true;
  4033. }
  4034. }
  4035. if (current_link_up &&
  4036. tp->link_config.active_duplex == DUPLEX_FULL) {
  4037. u32 reg, bit;
  4038. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  4039. reg = MII_TG3_FET_GEN_STAT;
  4040. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  4041. } else {
  4042. reg = MII_TG3_EXT_STAT;
  4043. bit = MII_TG3_EXT_STAT_MDIX;
  4044. }
  4045. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  4046. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  4047. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  4048. }
  4049. }
  4050. relink:
  4051. if (!current_link_up || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  4052. tg3_phy_copper_begin(tp);
  4053. if (tg3_flag(tp, ROBOSWITCH)) {
  4054. current_link_up = true;
  4055. /* FIXME: when BCM5325 switch is used use 100 MBit/s */
  4056. current_speed = SPEED_1000;
  4057. current_duplex = DUPLEX_FULL;
  4058. tp->link_config.active_speed = current_speed;
  4059. tp->link_config.active_duplex = current_duplex;
  4060. }
  4061. tg3_readphy(tp, MII_BMSR, &bmsr);
  4062. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  4063. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  4064. current_link_up = true;
  4065. }
  4066. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  4067. if (current_link_up) {
  4068. if (tp->link_config.active_speed == SPEED_100 ||
  4069. tp->link_config.active_speed == SPEED_10)
  4070. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4071. else
  4072. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4073. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  4074. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4075. else
  4076. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4077. /* In order for the 5750 core in BCM4785 chip to work properly
  4078. * in RGMII mode, the Led Control Register must be set up.
  4079. */
  4080. if (tg3_flag(tp, RGMII_MODE)) {
  4081. u32 led_ctrl = tr32(MAC_LED_CTRL);
  4082. led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
  4083. if (tp->link_config.active_speed == SPEED_10)
  4084. led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
  4085. else if (tp->link_config.active_speed == SPEED_100)
  4086. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  4087. LED_CTRL_100MBPS_ON);
  4088. else if (tp->link_config.active_speed == SPEED_1000)
  4089. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  4090. LED_CTRL_1000MBPS_ON);
  4091. tw32(MAC_LED_CTRL, led_ctrl);
  4092. udelay(40);
  4093. }
  4094. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4095. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4096. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4097. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  4098. if (current_link_up &&
  4099. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  4100. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  4101. else
  4102. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  4103. }
  4104. /* ??? Without this setting Netgear GA302T PHY does not
  4105. * ??? send/receive packets...
  4106. */
  4107. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  4108. tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
  4109. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  4110. tw32_f(MAC_MI_MODE, tp->mi_mode);
  4111. udelay(80);
  4112. }
  4113. tw32_f(MAC_MODE, tp->mac_mode);
  4114. udelay(40);
  4115. tg3_phy_eee_adjust(tp, current_link_up);
  4116. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  4117. /* Polled via timer. */
  4118. tw32_f(MAC_EVENT, 0);
  4119. } else {
  4120. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4121. }
  4122. udelay(40);
  4123. if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
  4124. current_link_up &&
  4125. tp->link_config.active_speed == SPEED_1000 &&
  4126. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  4127. udelay(120);
  4128. tw32_f(MAC_STATUS,
  4129. (MAC_STATUS_SYNC_CHANGED |
  4130. MAC_STATUS_CFG_CHANGED));
  4131. udelay(40);
  4132. tg3_write_mem(tp,
  4133. NIC_SRAM_FIRMWARE_MBOX,
  4134. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  4135. }
  4136. /* Prevent send BD corruption. */
  4137. if (tg3_flag(tp, CLKREQ_BUG)) {
  4138. if (tp->link_config.active_speed == SPEED_100 ||
  4139. tp->link_config.active_speed == SPEED_10)
  4140. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  4141. PCI_EXP_LNKCTL_CLKREQ_EN);
  4142. else
  4143. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  4144. PCI_EXP_LNKCTL_CLKREQ_EN);
  4145. }
  4146. tg3_test_and_report_link_chg(tp, current_link_up);
  4147. return 0;
  4148. }
  4149. struct tg3_fiber_aneginfo {
  4150. int state;
  4151. #define ANEG_STATE_UNKNOWN 0
  4152. #define ANEG_STATE_AN_ENABLE 1
  4153. #define ANEG_STATE_RESTART_INIT 2
  4154. #define ANEG_STATE_RESTART 3
  4155. #define ANEG_STATE_DISABLE_LINK_OK 4
  4156. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  4157. #define ANEG_STATE_ABILITY_DETECT 6
  4158. #define ANEG_STATE_ACK_DETECT_INIT 7
  4159. #define ANEG_STATE_ACK_DETECT 8
  4160. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  4161. #define ANEG_STATE_COMPLETE_ACK 10
  4162. #define ANEG_STATE_IDLE_DETECT_INIT 11
  4163. #define ANEG_STATE_IDLE_DETECT 12
  4164. #define ANEG_STATE_LINK_OK 13
  4165. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  4166. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  4167. u32 flags;
  4168. #define MR_AN_ENABLE 0x00000001
  4169. #define MR_RESTART_AN 0x00000002
  4170. #define MR_AN_COMPLETE 0x00000004
  4171. #define MR_PAGE_RX 0x00000008
  4172. #define MR_NP_LOADED 0x00000010
  4173. #define MR_TOGGLE_TX 0x00000020
  4174. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  4175. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  4176. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  4177. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  4178. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  4179. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  4180. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  4181. #define MR_TOGGLE_RX 0x00002000
  4182. #define MR_NP_RX 0x00004000
  4183. #define MR_LINK_OK 0x80000000
  4184. unsigned long link_time, cur_time;
  4185. u32 ability_match_cfg;
  4186. int ability_match_count;
  4187. char ability_match, idle_match, ack_match;
  4188. u32 txconfig, rxconfig;
  4189. #define ANEG_CFG_NP 0x00000080
  4190. #define ANEG_CFG_ACK 0x00000040
  4191. #define ANEG_CFG_RF2 0x00000020
  4192. #define ANEG_CFG_RF1 0x00000010
  4193. #define ANEG_CFG_PS2 0x00000001
  4194. #define ANEG_CFG_PS1 0x00008000
  4195. #define ANEG_CFG_HD 0x00004000
  4196. #define ANEG_CFG_FD 0x00002000
  4197. #define ANEG_CFG_INVAL 0x00001f06
  4198. };
  4199. #define ANEG_OK 0
  4200. #define ANEG_DONE 1
  4201. #define ANEG_TIMER_ENAB 2
  4202. #define ANEG_FAILED -1
  4203. #define ANEG_STATE_SETTLE_TIME 10000
  4204. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  4205. struct tg3_fiber_aneginfo *ap)
  4206. {
  4207. u16 flowctrl;
  4208. unsigned long delta;
  4209. u32 rx_cfg_reg;
  4210. int ret;
  4211. if (ap->state == ANEG_STATE_UNKNOWN) {
  4212. ap->rxconfig = 0;
  4213. ap->link_time = 0;
  4214. ap->cur_time = 0;
  4215. ap->ability_match_cfg = 0;
  4216. ap->ability_match_count = 0;
  4217. ap->ability_match = 0;
  4218. ap->idle_match = 0;
  4219. ap->ack_match = 0;
  4220. }
  4221. ap->cur_time++;
  4222. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  4223. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  4224. if (rx_cfg_reg != ap->ability_match_cfg) {
  4225. ap->ability_match_cfg = rx_cfg_reg;
  4226. ap->ability_match = 0;
  4227. ap->ability_match_count = 0;
  4228. } else {
  4229. if (++ap->ability_match_count > 1) {
  4230. ap->ability_match = 1;
  4231. ap->ability_match_cfg = rx_cfg_reg;
  4232. }
  4233. }
  4234. if (rx_cfg_reg & ANEG_CFG_ACK)
  4235. ap->ack_match = 1;
  4236. else
  4237. ap->ack_match = 0;
  4238. ap->idle_match = 0;
  4239. } else {
  4240. ap->idle_match = 1;
  4241. ap->ability_match_cfg = 0;
  4242. ap->ability_match_count = 0;
  4243. ap->ability_match = 0;
  4244. ap->ack_match = 0;
  4245. rx_cfg_reg = 0;
  4246. }
  4247. ap->rxconfig = rx_cfg_reg;
  4248. ret = ANEG_OK;
  4249. switch (ap->state) {
  4250. case ANEG_STATE_UNKNOWN:
  4251. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  4252. ap->state = ANEG_STATE_AN_ENABLE;
  4253. /* fallthru */
  4254. case ANEG_STATE_AN_ENABLE:
  4255. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  4256. if (ap->flags & MR_AN_ENABLE) {
  4257. ap->link_time = 0;
  4258. ap->cur_time = 0;
  4259. ap->ability_match_cfg = 0;
  4260. ap->ability_match_count = 0;
  4261. ap->ability_match = 0;
  4262. ap->idle_match = 0;
  4263. ap->ack_match = 0;
  4264. ap->state = ANEG_STATE_RESTART_INIT;
  4265. } else {
  4266. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  4267. }
  4268. break;
  4269. case ANEG_STATE_RESTART_INIT:
  4270. ap->link_time = ap->cur_time;
  4271. ap->flags &= ~(MR_NP_LOADED);
  4272. ap->txconfig = 0;
  4273. tw32(MAC_TX_AUTO_NEG, 0);
  4274. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4275. tw32_f(MAC_MODE, tp->mac_mode);
  4276. udelay(40);
  4277. ret = ANEG_TIMER_ENAB;
  4278. ap->state = ANEG_STATE_RESTART;
  4279. /* fallthru */
  4280. case ANEG_STATE_RESTART:
  4281. delta = ap->cur_time - ap->link_time;
  4282. if (delta > ANEG_STATE_SETTLE_TIME)
  4283. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  4284. else
  4285. ret = ANEG_TIMER_ENAB;
  4286. break;
  4287. case ANEG_STATE_DISABLE_LINK_OK:
  4288. ret = ANEG_DONE;
  4289. break;
  4290. case ANEG_STATE_ABILITY_DETECT_INIT:
  4291. ap->flags &= ~(MR_TOGGLE_TX);
  4292. ap->txconfig = ANEG_CFG_FD;
  4293. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4294. if (flowctrl & ADVERTISE_1000XPAUSE)
  4295. ap->txconfig |= ANEG_CFG_PS1;
  4296. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4297. ap->txconfig |= ANEG_CFG_PS2;
  4298. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4299. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4300. tw32_f(MAC_MODE, tp->mac_mode);
  4301. udelay(40);
  4302. ap->state = ANEG_STATE_ABILITY_DETECT;
  4303. break;
  4304. case ANEG_STATE_ABILITY_DETECT:
  4305. if (ap->ability_match != 0 && ap->rxconfig != 0)
  4306. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  4307. break;
  4308. case ANEG_STATE_ACK_DETECT_INIT:
  4309. ap->txconfig |= ANEG_CFG_ACK;
  4310. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4311. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4312. tw32_f(MAC_MODE, tp->mac_mode);
  4313. udelay(40);
  4314. ap->state = ANEG_STATE_ACK_DETECT;
  4315. /* fallthru */
  4316. case ANEG_STATE_ACK_DETECT:
  4317. if (ap->ack_match != 0) {
  4318. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  4319. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  4320. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  4321. } else {
  4322. ap->state = ANEG_STATE_AN_ENABLE;
  4323. }
  4324. } else if (ap->ability_match != 0 &&
  4325. ap->rxconfig == 0) {
  4326. ap->state = ANEG_STATE_AN_ENABLE;
  4327. }
  4328. break;
  4329. case ANEG_STATE_COMPLETE_ACK_INIT:
  4330. if (ap->rxconfig & ANEG_CFG_INVAL) {
  4331. ret = ANEG_FAILED;
  4332. break;
  4333. }
  4334. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  4335. MR_LP_ADV_HALF_DUPLEX |
  4336. MR_LP_ADV_SYM_PAUSE |
  4337. MR_LP_ADV_ASYM_PAUSE |
  4338. MR_LP_ADV_REMOTE_FAULT1 |
  4339. MR_LP_ADV_REMOTE_FAULT2 |
  4340. MR_LP_ADV_NEXT_PAGE |
  4341. MR_TOGGLE_RX |
  4342. MR_NP_RX);
  4343. if (ap->rxconfig & ANEG_CFG_FD)
  4344. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  4345. if (ap->rxconfig & ANEG_CFG_HD)
  4346. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  4347. if (ap->rxconfig & ANEG_CFG_PS1)
  4348. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  4349. if (ap->rxconfig & ANEG_CFG_PS2)
  4350. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  4351. if (ap->rxconfig & ANEG_CFG_RF1)
  4352. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  4353. if (ap->rxconfig & ANEG_CFG_RF2)
  4354. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  4355. if (ap->rxconfig & ANEG_CFG_NP)
  4356. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  4357. ap->link_time = ap->cur_time;
  4358. ap->flags ^= (MR_TOGGLE_TX);
  4359. if (ap->rxconfig & 0x0008)
  4360. ap->flags |= MR_TOGGLE_RX;
  4361. if (ap->rxconfig & ANEG_CFG_NP)
  4362. ap->flags |= MR_NP_RX;
  4363. ap->flags |= MR_PAGE_RX;
  4364. ap->state = ANEG_STATE_COMPLETE_ACK;
  4365. ret = ANEG_TIMER_ENAB;
  4366. break;
  4367. case ANEG_STATE_COMPLETE_ACK:
  4368. if (ap->ability_match != 0 &&
  4369. ap->rxconfig == 0) {
  4370. ap->state = ANEG_STATE_AN_ENABLE;
  4371. break;
  4372. }
  4373. delta = ap->cur_time - ap->link_time;
  4374. if (delta > ANEG_STATE_SETTLE_TIME) {
  4375. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  4376. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4377. } else {
  4378. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  4379. !(ap->flags & MR_NP_RX)) {
  4380. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4381. } else {
  4382. ret = ANEG_FAILED;
  4383. }
  4384. }
  4385. }
  4386. break;
  4387. case ANEG_STATE_IDLE_DETECT_INIT:
  4388. ap->link_time = ap->cur_time;
  4389. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4390. tw32_f(MAC_MODE, tp->mac_mode);
  4391. udelay(40);
  4392. ap->state = ANEG_STATE_IDLE_DETECT;
  4393. ret = ANEG_TIMER_ENAB;
  4394. break;
  4395. case ANEG_STATE_IDLE_DETECT:
  4396. if (ap->ability_match != 0 &&
  4397. ap->rxconfig == 0) {
  4398. ap->state = ANEG_STATE_AN_ENABLE;
  4399. break;
  4400. }
  4401. delta = ap->cur_time - ap->link_time;
  4402. if (delta > ANEG_STATE_SETTLE_TIME) {
  4403. /* XXX another gem from the Broadcom driver :( */
  4404. ap->state = ANEG_STATE_LINK_OK;
  4405. }
  4406. break;
  4407. case ANEG_STATE_LINK_OK:
  4408. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  4409. ret = ANEG_DONE;
  4410. break;
  4411. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  4412. /* ??? unimplemented */
  4413. break;
  4414. case ANEG_STATE_NEXT_PAGE_WAIT:
  4415. /* ??? unimplemented */
  4416. break;
  4417. default:
  4418. ret = ANEG_FAILED;
  4419. break;
  4420. }
  4421. return ret;
  4422. }
  4423. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  4424. {
  4425. int res = 0;
  4426. struct tg3_fiber_aneginfo aninfo;
  4427. int status = ANEG_FAILED;
  4428. unsigned int tick;
  4429. u32 tmp;
  4430. tw32_f(MAC_TX_AUTO_NEG, 0);
  4431. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  4432. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  4433. udelay(40);
  4434. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  4435. udelay(40);
  4436. memset(&aninfo, 0, sizeof(aninfo));
  4437. aninfo.flags |= MR_AN_ENABLE;
  4438. aninfo.state = ANEG_STATE_UNKNOWN;
  4439. aninfo.cur_time = 0;
  4440. tick = 0;
  4441. while (++tick < 195000) {
  4442. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  4443. if (status == ANEG_DONE || status == ANEG_FAILED)
  4444. break;
  4445. udelay(1);
  4446. }
  4447. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4448. tw32_f(MAC_MODE, tp->mac_mode);
  4449. udelay(40);
  4450. *txflags = aninfo.txconfig;
  4451. *rxflags = aninfo.flags;
  4452. if (status == ANEG_DONE &&
  4453. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  4454. MR_LP_ADV_FULL_DUPLEX)))
  4455. res = 1;
  4456. return res;
  4457. }
  4458. static void tg3_init_bcm8002(struct tg3 *tp)
  4459. {
  4460. u32 mac_status = tr32(MAC_STATUS);
  4461. int i;
  4462. /* Reset when initting first time or we have a link. */
  4463. if (tg3_flag(tp, INIT_COMPLETE) &&
  4464. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4465. return;
  4466. /* Set PLL lock range. */
  4467. tg3_writephy(tp, 0x16, 0x8007);
  4468. /* SW reset */
  4469. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4470. /* Wait for reset to complete. */
  4471. /* XXX schedule_timeout() ... */
  4472. for (i = 0; i < 500; i++)
  4473. udelay(10);
  4474. /* Config mode; select PMA/Ch 1 regs. */
  4475. tg3_writephy(tp, 0x10, 0x8411);
  4476. /* Enable auto-lock and comdet, select txclk for tx. */
  4477. tg3_writephy(tp, 0x11, 0x0a10);
  4478. tg3_writephy(tp, 0x18, 0x00a0);
  4479. tg3_writephy(tp, 0x16, 0x41ff);
  4480. /* Assert and deassert POR. */
  4481. tg3_writephy(tp, 0x13, 0x0400);
  4482. udelay(40);
  4483. tg3_writephy(tp, 0x13, 0x0000);
  4484. tg3_writephy(tp, 0x11, 0x0a50);
  4485. udelay(40);
  4486. tg3_writephy(tp, 0x11, 0x0a10);
  4487. /* Wait for signal to stabilize */
  4488. /* XXX schedule_timeout() ... */
  4489. for (i = 0; i < 15000; i++)
  4490. udelay(10);
  4491. /* Deselect the channel register so we can read the PHYID
  4492. * later.
  4493. */
  4494. tg3_writephy(tp, 0x10, 0x8011);
  4495. }
  4496. static bool tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4497. {
  4498. u16 flowctrl;
  4499. bool current_link_up;
  4500. u32 sg_dig_ctrl, sg_dig_status;
  4501. u32 serdes_cfg, expected_sg_dig_ctrl;
  4502. int workaround, port_a;
  4503. serdes_cfg = 0;
  4504. expected_sg_dig_ctrl = 0;
  4505. workaround = 0;
  4506. port_a = 1;
  4507. current_link_up = false;
  4508. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
  4509. tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
  4510. workaround = 1;
  4511. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4512. port_a = 0;
  4513. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4514. /* preserve bits 20-23 for voltage regulator */
  4515. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4516. }
  4517. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4518. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4519. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4520. if (workaround) {
  4521. u32 val = serdes_cfg;
  4522. if (port_a)
  4523. val |= 0xc010000;
  4524. else
  4525. val |= 0x4010000;
  4526. tw32_f(MAC_SERDES_CFG, val);
  4527. }
  4528. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4529. }
  4530. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4531. tg3_setup_flow_control(tp, 0, 0);
  4532. current_link_up = true;
  4533. }
  4534. goto out;
  4535. }
  4536. /* Want auto-negotiation. */
  4537. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4538. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4539. if (flowctrl & ADVERTISE_1000XPAUSE)
  4540. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4541. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4542. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4543. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4544. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4545. tp->serdes_counter &&
  4546. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4547. MAC_STATUS_RCVD_CFG)) ==
  4548. MAC_STATUS_PCS_SYNCED)) {
  4549. tp->serdes_counter--;
  4550. current_link_up = true;
  4551. goto out;
  4552. }
  4553. restart_autoneg:
  4554. if (workaround)
  4555. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4556. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4557. udelay(5);
  4558. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4559. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4560. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4561. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4562. MAC_STATUS_SIGNAL_DET)) {
  4563. sg_dig_status = tr32(SG_DIG_STATUS);
  4564. mac_status = tr32(MAC_STATUS);
  4565. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4566. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4567. u32 local_adv = 0, remote_adv = 0;
  4568. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4569. local_adv |= ADVERTISE_1000XPAUSE;
  4570. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4571. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4572. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4573. remote_adv |= LPA_1000XPAUSE;
  4574. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4575. remote_adv |= LPA_1000XPAUSE_ASYM;
  4576. tp->link_config.rmt_adv =
  4577. mii_adv_to_ethtool_adv_x(remote_adv);
  4578. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4579. current_link_up = true;
  4580. tp->serdes_counter = 0;
  4581. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4582. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4583. if (tp->serdes_counter)
  4584. tp->serdes_counter--;
  4585. else {
  4586. if (workaround) {
  4587. u32 val = serdes_cfg;
  4588. if (port_a)
  4589. val |= 0xc010000;
  4590. else
  4591. val |= 0x4010000;
  4592. tw32_f(MAC_SERDES_CFG, val);
  4593. }
  4594. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4595. udelay(40);
  4596. /* Link parallel detection - link is up */
  4597. /* only if we have PCS_SYNC and not */
  4598. /* receiving config code words */
  4599. mac_status = tr32(MAC_STATUS);
  4600. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4601. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4602. tg3_setup_flow_control(tp, 0, 0);
  4603. current_link_up = true;
  4604. tp->phy_flags |=
  4605. TG3_PHYFLG_PARALLEL_DETECT;
  4606. tp->serdes_counter =
  4607. SERDES_PARALLEL_DET_TIMEOUT;
  4608. } else
  4609. goto restart_autoneg;
  4610. }
  4611. }
  4612. } else {
  4613. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4614. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4615. }
  4616. out:
  4617. return current_link_up;
  4618. }
  4619. static bool tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4620. {
  4621. bool current_link_up = false;
  4622. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4623. goto out;
  4624. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4625. u32 txflags, rxflags;
  4626. int i;
  4627. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4628. u32 local_adv = 0, remote_adv = 0;
  4629. if (txflags & ANEG_CFG_PS1)
  4630. local_adv |= ADVERTISE_1000XPAUSE;
  4631. if (txflags & ANEG_CFG_PS2)
  4632. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4633. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4634. remote_adv |= LPA_1000XPAUSE;
  4635. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4636. remote_adv |= LPA_1000XPAUSE_ASYM;
  4637. tp->link_config.rmt_adv =
  4638. mii_adv_to_ethtool_adv_x(remote_adv);
  4639. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4640. current_link_up = true;
  4641. }
  4642. for (i = 0; i < 30; i++) {
  4643. udelay(20);
  4644. tw32_f(MAC_STATUS,
  4645. (MAC_STATUS_SYNC_CHANGED |
  4646. MAC_STATUS_CFG_CHANGED));
  4647. udelay(40);
  4648. if ((tr32(MAC_STATUS) &
  4649. (MAC_STATUS_SYNC_CHANGED |
  4650. MAC_STATUS_CFG_CHANGED)) == 0)
  4651. break;
  4652. }
  4653. mac_status = tr32(MAC_STATUS);
  4654. if (!current_link_up &&
  4655. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4656. !(mac_status & MAC_STATUS_RCVD_CFG))
  4657. current_link_up = true;
  4658. } else {
  4659. tg3_setup_flow_control(tp, 0, 0);
  4660. /* Forcing 1000FD link up. */
  4661. current_link_up = true;
  4662. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4663. udelay(40);
  4664. tw32_f(MAC_MODE, tp->mac_mode);
  4665. udelay(40);
  4666. }
  4667. out:
  4668. return current_link_up;
  4669. }
  4670. static int tg3_setup_fiber_phy(struct tg3 *tp, bool force_reset)
  4671. {
  4672. u32 orig_pause_cfg;
  4673. u16 orig_active_speed;
  4674. u8 orig_active_duplex;
  4675. u32 mac_status;
  4676. bool current_link_up;
  4677. int i;
  4678. orig_pause_cfg = tp->link_config.active_flowctrl;
  4679. orig_active_speed = tp->link_config.active_speed;
  4680. orig_active_duplex = tp->link_config.active_duplex;
  4681. if (!tg3_flag(tp, HW_AUTONEG) &&
  4682. tp->link_up &&
  4683. tg3_flag(tp, INIT_COMPLETE)) {
  4684. mac_status = tr32(MAC_STATUS);
  4685. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4686. MAC_STATUS_SIGNAL_DET |
  4687. MAC_STATUS_CFG_CHANGED |
  4688. MAC_STATUS_RCVD_CFG);
  4689. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4690. MAC_STATUS_SIGNAL_DET)) {
  4691. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4692. MAC_STATUS_CFG_CHANGED));
  4693. return 0;
  4694. }
  4695. }
  4696. tw32_f(MAC_TX_AUTO_NEG, 0);
  4697. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4698. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4699. tw32_f(MAC_MODE, tp->mac_mode);
  4700. udelay(40);
  4701. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4702. tg3_init_bcm8002(tp);
  4703. /* Enable link change event even when serdes polling. */
  4704. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4705. udelay(40);
  4706. current_link_up = false;
  4707. tp->link_config.rmt_adv = 0;
  4708. mac_status = tr32(MAC_STATUS);
  4709. if (tg3_flag(tp, HW_AUTONEG))
  4710. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4711. else
  4712. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4713. tp->napi[0].hw_status->status =
  4714. (SD_STATUS_UPDATED |
  4715. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4716. for (i = 0; i < 100; i++) {
  4717. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4718. MAC_STATUS_CFG_CHANGED));
  4719. udelay(5);
  4720. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4721. MAC_STATUS_CFG_CHANGED |
  4722. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4723. break;
  4724. }
  4725. mac_status = tr32(MAC_STATUS);
  4726. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4727. current_link_up = false;
  4728. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4729. tp->serdes_counter == 0) {
  4730. tw32_f(MAC_MODE, (tp->mac_mode |
  4731. MAC_MODE_SEND_CONFIGS));
  4732. udelay(1);
  4733. tw32_f(MAC_MODE, tp->mac_mode);
  4734. }
  4735. }
  4736. if (current_link_up) {
  4737. tp->link_config.active_speed = SPEED_1000;
  4738. tp->link_config.active_duplex = DUPLEX_FULL;
  4739. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4740. LED_CTRL_LNKLED_OVERRIDE |
  4741. LED_CTRL_1000MBPS_ON));
  4742. } else {
  4743. tp->link_config.active_speed = SPEED_UNKNOWN;
  4744. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4745. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4746. LED_CTRL_LNKLED_OVERRIDE |
  4747. LED_CTRL_TRAFFIC_OVERRIDE));
  4748. }
  4749. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4750. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4751. if (orig_pause_cfg != now_pause_cfg ||
  4752. orig_active_speed != tp->link_config.active_speed ||
  4753. orig_active_duplex != tp->link_config.active_duplex)
  4754. tg3_link_report(tp);
  4755. }
  4756. return 0;
  4757. }
  4758. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, bool force_reset)
  4759. {
  4760. int err = 0;
  4761. u32 bmsr, bmcr;
  4762. u16 current_speed = SPEED_UNKNOWN;
  4763. u8 current_duplex = DUPLEX_UNKNOWN;
  4764. bool current_link_up = false;
  4765. u32 local_adv, remote_adv, sgsr;
  4766. if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
  4767. tg3_asic_rev(tp) == ASIC_REV_5720) &&
  4768. !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
  4769. (sgsr & SERDES_TG3_SGMII_MODE)) {
  4770. if (force_reset)
  4771. tg3_phy_reset(tp);
  4772. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  4773. if (!(sgsr & SERDES_TG3_LINK_UP)) {
  4774. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4775. } else {
  4776. current_link_up = true;
  4777. if (sgsr & SERDES_TG3_SPEED_1000) {
  4778. current_speed = SPEED_1000;
  4779. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4780. } else if (sgsr & SERDES_TG3_SPEED_100) {
  4781. current_speed = SPEED_100;
  4782. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4783. } else {
  4784. current_speed = SPEED_10;
  4785. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4786. }
  4787. if (sgsr & SERDES_TG3_FULL_DUPLEX)
  4788. current_duplex = DUPLEX_FULL;
  4789. else
  4790. current_duplex = DUPLEX_HALF;
  4791. }
  4792. tw32_f(MAC_MODE, tp->mac_mode);
  4793. udelay(40);
  4794. tg3_clear_mac_status(tp);
  4795. goto fiber_setup_done;
  4796. }
  4797. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4798. tw32_f(MAC_MODE, tp->mac_mode);
  4799. udelay(40);
  4800. tg3_clear_mac_status(tp);
  4801. if (force_reset)
  4802. tg3_phy_reset(tp);
  4803. tp->link_config.rmt_adv = 0;
  4804. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4805. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4806. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4807. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4808. bmsr |= BMSR_LSTATUS;
  4809. else
  4810. bmsr &= ~BMSR_LSTATUS;
  4811. }
  4812. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4813. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4814. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4815. /* do nothing, just check for link up at the end */
  4816. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4817. u32 adv, newadv;
  4818. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4819. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4820. ADVERTISE_1000XPAUSE |
  4821. ADVERTISE_1000XPSE_ASYM |
  4822. ADVERTISE_SLCT);
  4823. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4824. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4825. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4826. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4827. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4828. tg3_writephy(tp, MII_BMCR, bmcr);
  4829. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4830. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4831. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4832. return err;
  4833. }
  4834. } else {
  4835. u32 new_bmcr;
  4836. bmcr &= ~BMCR_SPEED1000;
  4837. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4838. if (tp->link_config.duplex == DUPLEX_FULL)
  4839. new_bmcr |= BMCR_FULLDPLX;
  4840. if (new_bmcr != bmcr) {
  4841. /* BMCR_SPEED1000 is a reserved bit that needs
  4842. * to be set on write.
  4843. */
  4844. new_bmcr |= BMCR_SPEED1000;
  4845. /* Force a linkdown */
  4846. if (tp->link_up) {
  4847. u32 adv;
  4848. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4849. adv &= ~(ADVERTISE_1000XFULL |
  4850. ADVERTISE_1000XHALF |
  4851. ADVERTISE_SLCT);
  4852. tg3_writephy(tp, MII_ADVERTISE, adv);
  4853. tg3_writephy(tp, MII_BMCR, bmcr |
  4854. BMCR_ANRESTART |
  4855. BMCR_ANENABLE);
  4856. udelay(10);
  4857. tg3_carrier_off(tp);
  4858. }
  4859. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4860. bmcr = new_bmcr;
  4861. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4862. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4863. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4864. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4865. bmsr |= BMSR_LSTATUS;
  4866. else
  4867. bmsr &= ~BMSR_LSTATUS;
  4868. }
  4869. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4870. }
  4871. }
  4872. if (bmsr & BMSR_LSTATUS) {
  4873. current_speed = SPEED_1000;
  4874. current_link_up = true;
  4875. if (bmcr & BMCR_FULLDPLX)
  4876. current_duplex = DUPLEX_FULL;
  4877. else
  4878. current_duplex = DUPLEX_HALF;
  4879. local_adv = 0;
  4880. remote_adv = 0;
  4881. if (bmcr & BMCR_ANENABLE) {
  4882. u32 common;
  4883. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4884. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4885. common = local_adv & remote_adv;
  4886. if (common & (ADVERTISE_1000XHALF |
  4887. ADVERTISE_1000XFULL)) {
  4888. if (common & ADVERTISE_1000XFULL)
  4889. current_duplex = DUPLEX_FULL;
  4890. else
  4891. current_duplex = DUPLEX_HALF;
  4892. tp->link_config.rmt_adv =
  4893. mii_adv_to_ethtool_adv_x(remote_adv);
  4894. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4895. /* Link is up via parallel detect */
  4896. } else {
  4897. current_link_up = false;
  4898. }
  4899. }
  4900. }
  4901. fiber_setup_done:
  4902. if (current_link_up && current_duplex == DUPLEX_FULL)
  4903. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4904. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4905. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4906. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4907. tw32_f(MAC_MODE, tp->mac_mode);
  4908. udelay(40);
  4909. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4910. tp->link_config.active_speed = current_speed;
  4911. tp->link_config.active_duplex = current_duplex;
  4912. tg3_test_and_report_link_chg(tp, current_link_up);
  4913. return err;
  4914. }
  4915. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4916. {
  4917. if (tp->serdes_counter) {
  4918. /* Give autoneg time to complete. */
  4919. tp->serdes_counter--;
  4920. return;
  4921. }
  4922. if (!tp->link_up &&
  4923. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4924. u32 bmcr;
  4925. tg3_readphy(tp, MII_BMCR, &bmcr);
  4926. if (bmcr & BMCR_ANENABLE) {
  4927. u32 phy1, phy2;
  4928. /* Select shadow register 0x1f */
  4929. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4930. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4931. /* Select expansion interrupt status register */
  4932. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4933. MII_TG3_DSP_EXP1_INT_STAT);
  4934. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4935. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4936. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4937. /* We have signal detect and not receiving
  4938. * config code words, link is up by parallel
  4939. * detection.
  4940. */
  4941. bmcr &= ~BMCR_ANENABLE;
  4942. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4943. tg3_writephy(tp, MII_BMCR, bmcr);
  4944. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4945. }
  4946. }
  4947. } else if (tp->link_up &&
  4948. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4949. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4950. u32 phy2;
  4951. /* Select expansion interrupt status register */
  4952. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4953. MII_TG3_DSP_EXP1_INT_STAT);
  4954. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4955. if (phy2 & 0x20) {
  4956. u32 bmcr;
  4957. /* Config code words received, turn on autoneg. */
  4958. tg3_readphy(tp, MII_BMCR, &bmcr);
  4959. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4960. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4961. }
  4962. }
  4963. }
  4964. static int tg3_setup_phy(struct tg3 *tp, bool force_reset)
  4965. {
  4966. u32 val;
  4967. int err;
  4968. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4969. err = tg3_setup_fiber_phy(tp, force_reset);
  4970. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4971. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4972. else
  4973. err = tg3_setup_copper_phy(tp, force_reset);
  4974. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  4975. u32 scale;
  4976. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4977. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4978. scale = 65;
  4979. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4980. scale = 6;
  4981. else
  4982. scale = 12;
  4983. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4984. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4985. tw32(GRC_MISC_CFG, val);
  4986. }
  4987. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4988. (6 << TX_LENGTHS_IPG_SHIFT);
  4989. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  4990. tg3_asic_rev(tp) == ASIC_REV_5762)
  4991. val |= tr32(MAC_TX_LENGTHS) &
  4992. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4993. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4994. if (tp->link_config.active_speed == SPEED_1000 &&
  4995. tp->link_config.active_duplex == DUPLEX_HALF)
  4996. tw32(MAC_TX_LENGTHS, val |
  4997. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4998. else
  4999. tw32(MAC_TX_LENGTHS, val |
  5000. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5001. if (!tg3_flag(tp, 5705_PLUS)) {
  5002. if (tp->link_up) {
  5003. tw32(HOSTCC_STAT_COAL_TICKS,
  5004. tp->coal.stats_block_coalesce_usecs);
  5005. } else {
  5006. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  5007. }
  5008. }
  5009. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  5010. val = tr32(PCIE_PWR_MGMT_THRESH);
  5011. if (!tp->link_up)
  5012. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  5013. tp->pwrmgmt_thresh;
  5014. else
  5015. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  5016. tw32(PCIE_PWR_MGMT_THRESH, val);
  5017. }
  5018. return err;
  5019. }
  5020. /* tp->lock must be held */
  5021. static u64 tg3_refclk_read(struct tg3 *tp)
  5022. {
  5023. u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
  5024. return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
  5025. }
  5026. /* tp->lock must be held */
  5027. static void tg3_refclk_write(struct tg3 *tp, u64 newval)
  5028. {
  5029. u32 clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
  5030. tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_STOP);
  5031. tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
  5032. tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
  5033. tw32_f(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_RESUME);
  5034. }
  5035. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
  5036. static inline void tg3_full_unlock(struct tg3 *tp);
  5037. static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
  5038. {
  5039. struct tg3 *tp = netdev_priv(dev);
  5040. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  5041. SOF_TIMESTAMPING_RX_SOFTWARE |
  5042. SOF_TIMESTAMPING_SOFTWARE;
  5043. if (tg3_flag(tp, PTP_CAPABLE)) {
  5044. info->so_timestamping |= SOF_TIMESTAMPING_TX_HARDWARE |
  5045. SOF_TIMESTAMPING_RX_HARDWARE |
  5046. SOF_TIMESTAMPING_RAW_HARDWARE;
  5047. }
  5048. if (tp->ptp_clock)
  5049. info->phc_index = ptp_clock_index(tp->ptp_clock);
  5050. else
  5051. info->phc_index = -1;
  5052. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  5053. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  5054. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  5055. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  5056. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  5057. return 0;
  5058. }
  5059. static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  5060. {
  5061. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5062. bool neg_adj = false;
  5063. u32 correction = 0;
  5064. if (ppb < 0) {
  5065. neg_adj = true;
  5066. ppb = -ppb;
  5067. }
  5068. /* Frequency adjustment is performed using hardware with a 24 bit
  5069. * accumulator and a programmable correction value. On each clk, the
  5070. * correction value gets added to the accumulator and when it
  5071. * overflows, the time counter is incremented/decremented.
  5072. *
  5073. * So conversion from ppb to correction value is
  5074. * ppb * (1 << 24) / 1000000000
  5075. */
  5076. correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
  5077. TG3_EAV_REF_CLK_CORRECT_MASK;
  5078. tg3_full_lock(tp, 0);
  5079. if (correction)
  5080. tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
  5081. TG3_EAV_REF_CLK_CORRECT_EN |
  5082. (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
  5083. else
  5084. tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
  5085. tg3_full_unlock(tp);
  5086. return 0;
  5087. }
  5088. static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  5089. {
  5090. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5091. tg3_full_lock(tp, 0);
  5092. tp->ptp_adjust += delta;
  5093. tg3_full_unlock(tp);
  5094. return 0;
  5095. }
  5096. static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
  5097. {
  5098. u64 ns;
  5099. u32 remainder;
  5100. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5101. tg3_full_lock(tp, 0);
  5102. ns = tg3_refclk_read(tp);
  5103. ns += tp->ptp_adjust;
  5104. tg3_full_unlock(tp);
  5105. ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
  5106. ts->tv_nsec = remainder;
  5107. return 0;
  5108. }
  5109. static int tg3_ptp_settime(struct ptp_clock_info *ptp,
  5110. const struct timespec *ts)
  5111. {
  5112. u64 ns;
  5113. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5114. ns = timespec_to_ns(ts);
  5115. tg3_full_lock(tp, 0);
  5116. tg3_refclk_write(tp, ns);
  5117. tp->ptp_adjust = 0;
  5118. tg3_full_unlock(tp);
  5119. return 0;
  5120. }
  5121. static int tg3_ptp_enable(struct ptp_clock_info *ptp,
  5122. struct ptp_clock_request *rq, int on)
  5123. {
  5124. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5125. u32 clock_ctl;
  5126. int rval = 0;
  5127. switch (rq->type) {
  5128. case PTP_CLK_REQ_PEROUT:
  5129. if (rq->perout.index != 0)
  5130. return -EINVAL;
  5131. tg3_full_lock(tp, 0);
  5132. clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
  5133. clock_ctl &= ~TG3_EAV_CTL_TSYNC_GPIO_MASK;
  5134. if (on) {
  5135. u64 nsec;
  5136. nsec = rq->perout.start.sec * 1000000000ULL +
  5137. rq->perout.start.nsec;
  5138. if (rq->perout.period.sec || rq->perout.period.nsec) {
  5139. netdev_warn(tp->dev,
  5140. "Device supports only a one-shot timesync output, period must be 0\n");
  5141. rval = -EINVAL;
  5142. goto err_out;
  5143. }
  5144. if (nsec & (1ULL << 63)) {
  5145. netdev_warn(tp->dev,
  5146. "Start value (nsec) is over limit. Maximum size of start is only 63 bits\n");
  5147. rval = -EINVAL;
  5148. goto err_out;
  5149. }
  5150. tw32(TG3_EAV_WATCHDOG0_LSB, (nsec & 0xffffffff));
  5151. tw32(TG3_EAV_WATCHDOG0_MSB,
  5152. TG3_EAV_WATCHDOG0_EN |
  5153. ((nsec >> 32) & TG3_EAV_WATCHDOG_MSB_MASK));
  5154. tw32(TG3_EAV_REF_CLCK_CTL,
  5155. clock_ctl | TG3_EAV_CTL_TSYNC_WDOG0);
  5156. } else {
  5157. tw32(TG3_EAV_WATCHDOG0_MSB, 0);
  5158. tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl);
  5159. }
  5160. err_out:
  5161. tg3_full_unlock(tp);
  5162. return rval;
  5163. default:
  5164. break;
  5165. }
  5166. return -EOPNOTSUPP;
  5167. }
  5168. static const struct ptp_clock_info tg3_ptp_caps = {
  5169. .owner = THIS_MODULE,
  5170. .name = "tg3 clock",
  5171. .max_adj = 250000000,
  5172. .n_alarm = 0,
  5173. .n_ext_ts = 0,
  5174. .n_per_out = 1,
  5175. .n_pins = 0,
  5176. .pps = 0,
  5177. .adjfreq = tg3_ptp_adjfreq,
  5178. .adjtime = tg3_ptp_adjtime,
  5179. .gettime = tg3_ptp_gettime,
  5180. .settime = tg3_ptp_settime,
  5181. .enable = tg3_ptp_enable,
  5182. };
  5183. static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
  5184. struct skb_shared_hwtstamps *timestamp)
  5185. {
  5186. memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
  5187. timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
  5188. tp->ptp_adjust);
  5189. }
  5190. /* tp->lock must be held */
  5191. static void tg3_ptp_init(struct tg3 *tp)
  5192. {
  5193. if (!tg3_flag(tp, PTP_CAPABLE))
  5194. return;
  5195. /* Initialize the hardware clock to the system time. */
  5196. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
  5197. tp->ptp_adjust = 0;
  5198. tp->ptp_info = tg3_ptp_caps;
  5199. }
  5200. /* tp->lock must be held */
  5201. static void tg3_ptp_resume(struct tg3 *tp)
  5202. {
  5203. if (!tg3_flag(tp, PTP_CAPABLE))
  5204. return;
  5205. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
  5206. tp->ptp_adjust = 0;
  5207. }
  5208. static void tg3_ptp_fini(struct tg3 *tp)
  5209. {
  5210. if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
  5211. return;
  5212. ptp_clock_unregister(tp->ptp_clock);
  5213. tp->ptp_clock = NULL;
  5214. tp->ptp_adjust = 0;
  5215. }
  5216. static inline int tg3_irq_sync(struct tg3 *tp)
  5217. {
  5218. return tp->irq_sync;
  5219. }
  5220. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  5221. {
  5222. int i;
  5223. dst = (u32 *)((u8 *)dst + off);
  5224. for (i = 0; i < len; i += sizeof(u32))
  5225. *dst++ = tr32(off + i);
  5226. }
  5227. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  5228. {
  5229. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  5230. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  5231. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  5232. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  5233. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  5234. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  5235. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  5236. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  5237. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  5238. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  5239. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  5240. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  5241. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  5242. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  5243. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  5244. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  5245. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  5246. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  5247. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  5248. if (tg3_flag(tp, SUPPORT_MSIX))
  5249. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  5250. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  5251. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  5252. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  5253. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  5254. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  5255. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  5256. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  5257. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  5258. if (!tg3_flag(tp, 5705_PLUS)) {
  5259. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  5260. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  5261. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  5262. }
  5263. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  5264. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  5265. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  5266. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  5267. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  5268. if (tg3_flag(tp, NVRAM))
  5269. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  5270. }
  5271. static void tg3_dump_state(struct tg3 *tp)
  5272. {
  5273. int i;
  5274. u32 *regs;
  5275. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  5276. if (!regs)
  5277. return;
  5278. if (tg3_flag(tp, PCI_EXPRESS)) {
  5279. /* Read up to but not including private PCI registers */
  5280. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  5281. regs[i / sizeof(u32)] = tr32(i);
  5282. } else
  5283. tg3_dump_legacy_regs(tp, regs);
  5284. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  5285. if (!regs[i + 0] && !regs[i + 1] &&
  5286. !regs[i + 2] && !regs[i + 3])
  5287. continue;
  5288. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  5289. i * 4,
  5290. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  5291. }
  5292. kfree(regs);
  5293. for (i = 0; i < tp->irq_cnt; i++) {
  5294. struct tg3_napi *tnapi = &tp->napi[i];
  5295. /* SW status block */
  5296. netdev_err(tp->dev,
  5297. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5298. i,
  5299. tnapi->hw_status->status,
  5300. tnapi->hw_status->status_tag,
  5301. tnapi->hw_status->rx_jumbo_consumer,
  5302. tnapi->hw_status->rx_consumer,
  5303. tnapi->hw_status->rx_mini_consumer,
  5304. tnapi->hw_status->idx[0].rx_producer,
  5305. tnapi->hw_status->idx[0].tx_consumer);
  5306. netdev_err(tp->dev,
  5307. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  5308. i,
  5309. tnapi->last_tag, tnapi->last_irq_tag,
  5310. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  5311. tnapi->rx_rcb_ptr,
  5312. tnapi->prodring.rx_std_prod_idx,
  5313. tnapi->prodring.rx_std_cons_idx,
  5314. tnapi->prodring.rx_jmb_prod_idx,
  5315. tnapi->prodring.rx_jmb_cons_idx);
  5316. }
  5317. }
  5318. /* This is called whenever we suspect that the system chipset is re-
  5319. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  5320. * is bogus tx completions. We try to recover by setting the
  5321. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  5322. * in the workqueue.
  5323. */
  5324. static void tg3_tx_recover(struct tg3 *tp)
  5325. {
  5326. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  5327. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  5328. netdev_warn(tp->dev,
  5329. "The system may be re-ordering memory-mapped I/O "
  5330. "cycles to the network device, attempting to recover. "
  5331. "Please report the problem to the driver maintainer "
  5332. "and include system chipset information.\n");
  5333. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  5334. }
  5335. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  5336. {
  5337. /* Tell compiler to fetch tx indices from memory. */
  5338. barrier();
  5339. return tnapi->tx_pending -
  5340. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  5341. }
  5342. /* Tigon3 never reports partial packet sends. So we do not
  5343. * need special logic to handle SKBs that have not had all
  5344. * of their frags sent yet, like SunGEM does.
  5345. */
  5346. static void tg3_tx(struct tg3_napi *tnapi)
  5347. {
  5348. struct tg3 *tp = tnapi->tp;
  5349. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  5350. u32 sw_idx = tnapi->tx_cons;
  5351. struct netdev_queue *txq;
  5352. int index = tnapi - tp->napi;
  5353. unsigned int pkts_compl = 0, bytes_compl = 0;
  5354. if (tg3_flag(tp, ENABLE_TSS))
  5355. index--;
  5356. txq = netdev_get_tx_queue(tp->dev, index);
  5357. while (sw_idx != hw_idx) {
  5358. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  5359. struct sk_buff *skb = ri->skb;
  5360. int i, tx_bug = 0;
  5361. if (unlikely(skb == NULL)) {
  5362. tg3_tx_recover(tp);
  5363. return;
  5364. }
  5365. if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
  5366. struct skb_shared_hwtstamps timestamp;
  5367. u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
  5368. hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
  5369. tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
  5370. skb_tstamp_tx(skb, &timestamp);
  5371. }
  5372. pci_unmap_single(tp->pdev,
  5373. dma_unmap_addr(ri, mapping),
  5374. skb_headlen(skb),
  5375. PCI_DMA_TODEVICE);
  5376. ri->skb = NULL;
  5377. while (ri->fragmented) {
  5378. ri->fragmented = false;
  5379. sw_idx = NEXT_TX(sw_idx);
  5380. ri = &tnapi->tx_buffers[sw_idx];
  5381. }
  5382. sw_idx = NEXT_TX(sw_idx);
  5383. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  5384. ri = &tnapi->tx_buffers[sw_idx];
  5385. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  5386. tx_bug = 1;
  5387. pci_unmap_page(tp->pdev,
  5388. dma_unmap_addr(ri, mapping),
  5389. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  5390. PCI_DMA_TODEVICE);
  5391. while (ri->fragmented) {
  5392. ri->fragmented = false;
  5393. sw_idx = NEXT_TX(sw_idx);
  5394. ri = &tnapi->tx_buffers[sw_idx];
  5395. }
  5396. sw_idx = NEXT_TX(sw_idx);
  5397. }
  5398. pkts_compl++;
  5399. bytes_compl += skb->len;
  5400. dev_kfree_skb_any(skb);
  5401. if (unlikely(tx_bug)) {
  5402. tg3_tx_recover(tp);
  5403. return;
  5404. }
  5405. }
  5406. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  5407. tnapi->tx_cons = sw_idx;
  5408. /* Need to make the tx_cons update visible to tg3_start_xmit()
  5409. * before checking for netif_queue_stopped(). Without the
  5410. * memory barrier, there is a small possibility that tg3_start_xmit()
  5411. * will miss it and cause the queue to be stopped forever.
  5412. */
  5413. smp_mb();
  5414. if (unlikely(netif_tx_queue_stopped(txq) &&
  5415. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  5416. __netif_tx_lock(txq, smp_processor_id());
  5417. if (netif_tx_queue_stopped(txq) &&
  5418. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  5419. netif_tx_wake_queue(txq);
  5420. __netif_tx_unlock(txq);
  5421. }
  5422. }
  5423. static void tg3_frag_free(bool is_frag, void *data)
  5424. {
  5425. if (is_frag)
  5426. put_page(virt_to_head_page(data));
  5427. else
  5428. kfree(data);
  5429. }
  5430. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  5431. {
  5432. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  5433. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5434. if (!ri->data)
  5435. return;
  5436. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  5437. map_sz, PCI_DMA_FROMDEVICE);
  5438. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  5439. ri->data = NULL;
  5440. }
  5441. /* Returns size of skb allocated or < 0 on error.
  5442. *
  5443. * We only need to fill in the address because the other members
  5444. * of the RX descriptor are invariant, see tg3_init_rings.
  5445. *
  5446. * Note the purposeful assymetry of cpu vs. chip accesses. For
  5447. * posting buffers we only dirty the first cache line of the RX
  5448. * descriptor (containing the address). Whereas for the RX status
  5449. * buffers the cpu only reads the last cacheline of the RX descriptor
  5450. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  5451. */
  5452. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  5453. u32 opaque_key, u32 dest_idx_unmasked,
  5454. unsigned int *frag_size)
  5455. {
  5456. struct tg3_rx_buffer_desc *desc;
  5457. struct ring_info *map;
  5458. u8 *data;
  5459. dma_addr_t mapping;
  5460. int skb_size, data_size, dest_idx;
  5461. switch (opaque_key) {
  5462. case RXD_OPAQUE_RING_STD:
  5463. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5464. desc = &tpr->rx_std[dest_idx];
  5465. map = &tpr->rx_std_buffers[dest_idx];
  5466. data_size = tp->rx_pkt_map_sz;
  5467. break;
  5468. case RXD_OPAQUE_RING_JUMBO:
  5469. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5470. desc = &tpr->rx_jmb[dest_idx].std;
  5471. map = &tpr->rx_jmb_buffers[dest_idx];
  5472. data_size = TG3_RX_JMB_MAP_SZ;
  5473. break;
  5474. default:
  5475. return -EINVAL;
  5476. }
  5477. /* Do not overwrite any of the map or rp information
  5478. * until we are sure we can commit to a new buffer.
  5479. *
  5480. * Callers depend upon this behavior and assume that
  5481. * we leave everything unchanged if we fail.
  5482. */
  5483. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  5484. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5485. if (skb_size <= PAGE_SIZE) {
  5486. data = netdev_alloc_frag(skb_size);
  5487. *frag_size = skb_size;
  5488. } else {
  5489. data = kmalloc(skb_size, GFP_ATOMIC);
  5490. *frag_size = 0;
  5491. }
  5492. if (!data)
  5493. return -ENOMEM;
  5494. mapping = pci_map_single(tp->pdev,
  5495. data + TG3_RX_OFFSET(tp),
  5496. data_size,
  5497. PCI_DMA_FROMDEVICE);
  5498. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  5499. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  5500. return -EIO;
  5501. }
  5502. map->data = data;
  5503. dma_unmap_addr_set(map, mapping, mapping);
  5504. desc->addr_hi = ((u64)mapping >> 32);
  5505. desc->addr_lo = ((u64)mapping & 0xffffffff);
  5506. return data_size;
  5507. }
  5508. /* We only need to move over in the address because the other
  5509. * members of the RX descriptor are invariant. See notes above
  5510. * tg3_alloc_rx_data for full details.
  5511. */
  5512. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  5513. struct tg3_rx_prodring_set *dpr,
  5514. u32 opaque_key, int src_idx,
  5515. u32 dest_idx_unmasked)
  5516. {
  5517. struct tg3 *tp = tnapi->tp;
  5518. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  5519. struct ring_info *src_map, *dest_map;
  5520. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  5521. int dest_idx;
  5522. switch (opaque_key) {
  5523. case RXD_OPAQUE_RING_STD:
  5524. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5525. dest_desc = &dpr->rx_std[dest_idx];
  5526. dest_map = &dpr->rx_std_buffers[dest_idx];
  5527. src_desc = &spr->rx_std[src_idx];
  5528. src_map = &spr->rx_std_buffers[src_idx];
  5529. break;
  5530. case RXD_OPAQUE_RING_JUMBO:
  5531. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5532. dest_desc = &dpr->rx_jmb[dest_idx].std;
  5533. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  5534. src_desc = &spr->rx_jmb[src_idx].std;
  5535. src_map = &spr->rx_jmb_buffers[src_idx];
  5536. break;
  5537. default:
  5538. return;
  5539. }
  5540. dest_map->data = src_map->data;
  5541. dma_unmap_addr_set(dest_map, mapping,
  5542. dma_unmap_addr(src_map, mapping));
  5543. dest_desc->addr_hi = src_desc->addr_hi;
  5544. dest_desc->addr_lo = src_desc->addr_lo;
  5545. /* Ensure that the update to the skb happens after the physical
  5546. * addresses have been transferred to the new BD location.
  5547. */
  5548. smp_wmb();
  5549. src_map->data = NULL;
  5550. }
  5551. /* The RX ring scheme is composed of multiple rings which post fresh
  5552. * buffers to the chip, and one special ring the chip uses to report
  5553. * status back to the host.
  5554. *
  5555. * The special ring reports the status of received packets to the
  5556. * host. The chip does not write into the original descriptor the
  5557. * RX buffer was obtained from. The chip simply takes the original
  5558. * descriptor as provided by the host, updates the status and length
  5559. * field, then writes this into the next status ring entry.
  5560. *
  5561. * Each ring the host uses to post buffers to the chip is described
  5562. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  5563. * it is first placed into the on-chip ram. When the packet's length
  5564. * is known, it walks down the TG3_BDINFO entries to select the ring.
  5565. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  5566. * which is within the range of the new packet's length is chosen.
  5567. *
  5568. * The "separate ring for rx status" scheme may sound queer, but it makes
  5569. * sense from a cache coherency perspective. If only the host writes
  5570. * to the buffer post rings, and only the chip writes to the rx status
  5571. * rings, then cache lines never move beyond shared-modified state.
  5572. * If both the host and chip were to write into the same ring, cache line
  5573. * eviction could occur since both entities want it in an exclusive state.
  5574. */
  5575. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  5576. {
  5577. struct tg3 *tp = tnapi->tp;
  5578. u32 work_mask, rx_std_posted = 0;
  5579. u32 std_prod_idx, jmb_prod_idx;
  5580. u32 sw_idx = tnapi->rx_rcb_ptr;
  5581. u16 hw_idx;
  5582. int received;
  5583. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  5584. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5585. /*
  5586. * We need to order the read of hw_idx and the read of
  5587. * the opaque cookie.
  5588. */
  5589. rmb();
  5590. work_mask = 0;
  5591. received = 0;
  5592. std_prod_idx = tpr->rx_std_prod_idx;
  5593. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  5594. while (sw_idx != hw_idx && budget > 0) {
  5595. struct ring_info *ri;
  5596. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  5597. unsigned int len;
  5598. struct sk_buff *skb;
  5599. dma_addr_t dma_addr;
  5600. u32 opaque_key, desc_idx, *post_ptr;
  5601. u8 *data;
  5602. u64 tstamp = 0;
  5603. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  5604. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  5605. if (opaque_key == RXD_OPAQUE_RING_STD) {
  5606. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  5607. dma_addr = dma_unmap_addr(ri, mapping);
  5608. data = ri->data;
  5609. post_ptr = &std_prod_idx;
  5610. rx_std_posted++;
  5611. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  5612. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  5613. dma_addr = dma_unmap_addr(ri, mapping);
  5614. data = ri->data;
  5615. post_ptr = &jmb_prod_idx;
  5616. } else
  5617. goto next_pkt_nopost;
  5618. work_mask |= opaque_key;
  5619. if (desc->err_vlan & RXD_ERR_MASK) {
  5620. drop_it:
  5621. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5622. desc_idx, *post_ptr);
  5623. drop_it_no_recycle:
  5624. /* Other statistics kept track of by card. */
  5625. tp->rx_dropped++;
  5626. goto next_pkt;
  5627. }
  5628. prefetch(data + TG3_RX_OFFSET(tp));
  5629. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  5630. ETH_FCS_LEN;
  5631. if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5632. RXD_FLAG_PTPSTAT_PTPV1 ||
  5633. (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5634. RXD_FLAG_PTPSTAT_PTPV2) {
  5635. tstamp = tr32(TG3_RX_TSTAMP_LSB);
  5636. tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
  5637. }
  5638. if (len > TG3_RX_COPY_THRESH(tp)) {
  5639. int skb_size;
  5640. unsigned int frag_size;
  5641. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  5642. *post_ptr, &frag_size);
  5643. if (skb_size < 0)
  5644. goto drop_it;
  5645. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  5646. PCI_DMA_FROMDEVICE);
  5647. /* Ensure that the update to the data happens
  5648. * after the usage of the old DMA mapping.
  5649. */
  5650. smp_wmb();
  5651. ri->data = NULL;
  5652. skb = build_skb(data, frag_size);
  5653. if (!skb) {
  5654. tg3_frag_free(frag_size != 0, data);
  5655. goto drop_it_no_recycle;
  5656. }
  5657. skb_reserve(skb, TG3_RX_OFFSET(tp));
  5658. } else {
  5659. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5660. desc_idx, *post_ptr);
  5661. skb = netdev_alloc_skb(tp->dev,
  5662. len + TG3_RAW_IP_ALIGN);
  5663. if (skb == NULL)
  5664. goto drop_it_no_recycle;
  5665. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  5666. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5667. memcpy(skb->data,
  5668. data + TG3_RX_OFFSET(tp),
  5669. len);
  5670. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5671. }
  5672. skb_put(skb, len);
  5673. if (tstamp)
  5674. tg3_hwclock_to_timestamp(tp, tstamp,
  5675. skb_hwtstamps(skb));
  5676. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  5677. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  5678. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  5679. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  5680. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5681. else
  5682. skb_checksum_none_assert(skb);
  5683. skb->protocol = eth_type_trans(skb, tp->dev);
  5684. if (len > (tp->dev->mtu + ETH_HLEN) &&
  5685. skb->protocol != htons(ETH_P_8021Q)) {
  5686. dev_kfree_skb_any(skb);
  5687. goto drop_it_no_recycle;
  5688. }
  5689. if (desc->type_flags & RXD_FLAG_VLAN &&
  5690. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5691. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
  5692. desc->err_vlan & RXD_VLAN_MASK);
  5693. napi_gro_receive(&tnapi->napi, skb);
  5694. received++;
  5695. budget--;
  5696. next_pkt:
  5697. (*post_ptr)++;
  5698. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5699. tpr->rx_std_prod_idx = std_prod_idx &
  5700. tp->rx_std_ring_mask;
  5701. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5702. tpr->rx_std_prod_idx);
  5703. work_mask &= ~RXD_OPAQUE_RING_STD;
  5704. rx_std_posted = 0;
  5705. }
  5706. next_pkt_nopost:
  5707. sw_idx++;
  5708. sw_idx &= tp->rx_ret_ring_mask;
  5709. /* Refresh hw_idx to see if there is new work */
  5710. if (sw_idx == hw_idx) {
  5711. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5712. rmb();
  5713. }
  5714. }
  5715. /* ACK the status ring. */
  5716. tnapi->rx_rcb_ptr = sw_idx;
  5717. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5718. /* Refill RX ring(s). */
  5719. if (!tg3_flag(tp, ENABLE_RSS)) {
  5720. /* Sync BD data before updating mailbox */
  5721. wmb();
  5722. if (work_mask & RXD_OPAQUE_RING_STD) {
  5723. tpr->rx_std_prod_idx = std_prod_idx &
  5724. tp->rx_std_ring_mask;
  5725. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5726. tpr->rx_std_prod_idx);
  5727. }
  5728. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5729. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5730. tp->rx_jmb_ring_mask;
  5731. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5732. tpr->rx_jmb_prod_idx);
  5733. }
  5734. mmiowb();
  5735. } else if (work_mask) {
  5736. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5737. * updated before the producer indices can be updated.
  5738. */
  5739. smp_wmb();
  5740. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5741. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5742. if (tnapi != &tp->napi[1]) {
  5743. tp->rx_refill = true;
  5744. napi_schedule(&tp->napi[1].napi);
  5745. }
  5746. }
  5747. return received;
  5748. }
  5749. static void tg3_poll_link(struct tg3 *tp)
  5750. {
  5751. /* handle link change and other phy events */
  5752. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5753. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5754. if (sblk->status & SD_STATUS_LINK_CHG) {
  5755. sblk->status = SD_STATUS_UPDATED |
  5756. (sblk->status & ~SD_STATUS_LINK_CHG);
  5757. spin_lock(&tp->lock);
  5758. if (tg3_flag(tp, USE_PHYLIB)) {
  5759. tw32_f(MAC_STATUS,
  5760. (MAC_STATUS_SYNC_CHANGED |
  5761. MAC_STATUS_CFG_CHANGED |
  5762. MAC_STATUS_MI_COMPLETION |
  5763. MAC_STATUS_LNKSTATE_CHANGED));
  5764. udelay(40);
  5765. } else
  5766. tg3_setup_phy(tp, false);
  5767. spin_unlock(&tp->lock);
  5768. }
  5769. }
  5770. }
  5771. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5772. struct tg3_rx_prodring_set *dpr,
  5773. struct tg3_rx_prodring_set *spr)
  5774. {
  5775. u32 si, di, cpycnt, src_prod_idx;
  5776. int i, err = 0;
  5777. while (1) {
  5778. src_prod_idx = spr->rx_std_prod_idx;
  5779. /* Make sure updates to the rx_std_buffers[] entries and the
  5780. * standard producer index are seen in the correct order.
  5781. */
  5782. smp_rmb();
  5783. if (spr->rx_std_cons_idx == src_prod_idx)
  5784. break;
  5785. if (spr->rx_std_cons_idx < src_prod_idx)
  5786. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5787. else
  5788. cpycnt = tp->rx_std_ring_mask + 1 -
  5789. spr->rx_std_cons_idx;
  5790. cpycnt = min(cpycnt,
  5791. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5792. si = spr->rx_std_cons_idx;
  5793. di = dpr->rx_std_prod_idx;
  5794. for (i = di; i < di + cpycnt; i++) {
  5795. if (dpr->rx_std_buffers[i].data) {
  5796. cpycnt = i - di;
  5797. err = -ENOSPC;
  5798. break;
  5799. }
  5800. }
  5801. if (!cpycnt)
  5802. break;
  5803. /* Ensure that updates to the rx_std_buffers ring and the
  5804. * shadowed hardware producer ring from tg3_recycle_skb() are
  5805. * ordered correctly WRT the skb check above.
  5806. */
  5807. smp_rmb();
  5808. memcpy(&dpr->rx_std_buffers[di],
  5809. &spr->rx_std_buffers[si],
  5810. cpycnt * sizeof(struct ring_info));
  5811. for (i = 0; i < cpycnt; i++, di++, si++) {
  5812. struct tg3_rx_buffer_desc *sbd, *dbd;
  5813. sbd = &spr->rx_std[si];
  5814. dbd = &dpr->rx_std[di];
  5815. dbd->addr_hi = sbd->addr_hi;
  5816. dbd->addr_lo = sbd->addr_lo;
  5817. }
  5818. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5819. tp->rx_std_ring_mask;
  5820. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5821. tp->rx_std_ring_mask;
  5822. }
  5823. while (1) {
  5824. src_prod_idx = spr->rx_jmb_prod_idx;
  5825. /* Make sure updates to the rx_jmb_buffers[] entries and
  5826. * the jumbo producer index are seen in the correct order.
  5827. */
  5828. smp_rmb();
  5829. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5830. break;
  5831. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5832. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5833. else
  5834. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5835. spr->rx_jmb_cons_idx;
  5836. cpycnt = min(cpycnt,
  5837. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5838. si = spr->rx_jmb_cons_idx;
  5839. di = dpr->rx_jmb_prod_idx;
  5840. for (i = di; i < di + cpycnt; i++) {
  5841. if (dpr->rx_jmb_buffers[i].data) {
  5842. cpycnt = i - di;
  5843. err = -ENOSPC;
  5844. break;
  5845. }
  5846. }
  5847. if (!cpycnt)
  5848. break;
  5849. /* Ensure that updates to the rx_jmb_buffers ring and the
  5850. * shadowed hardware producer ring from tg3_recycle_skb() are
  5851. * ordered correctly WRT the skb check above.
  5852. */
  5853. smp_rmb();
  5854. memcpy(&dpr->rx_jmb_buffers[di],
  5855. &spr->rx_jmb_buffers[si],
  5856. cpycnt * sizeof(struct ring_info));
  5857. for (i = 0; i < cpycnt; i++, di++, si++) {
  5858. struct tg3_rx_buffer_desc *sbd, *dbd;
  5859. sbd = &spr->rx_jmb[si].std;
  5860. dbd = &dpr->rx_jmb[di].std;
  5861. dbd->addr_hi = sbd->addr_hi;
  5862. dbd->addr_lo = sbd->addr_lo;
  5863. }
  5864. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5865. tp->rx_jmb_ring_mask;
  5866. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5867. tp->rx_jmb_ring_mask;
  5868. }
  5869. return err;
  5870. }
  5871. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5872. {
  5873. struct tg3 *tp = tnapi->tp;
  5874. /* run TX completion thread */
  5875. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5876. tg3_tx(tnapi);
  5877. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5878. return work_done;
  5879. }
  5880. if (!tnapi->rx_rcb_prod_idx)
  5881. return work_done;
  5882. /* run RX thread, within the bounds set by NAPI.
  5883. * All RX "locking" is done by ensuring outside
  5884. * code synchronizes with tg3->napi.poll()
  5885. */
  5886. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5887. work_done += tg3_rx(tnapi, budget - work_done);
  5888. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5889. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5890. int i, err = 0;
  5891. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5892. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5893. tp->rx_refill = false;
  5894. for (i = 1; i <= tp->rxq_cnt; i++)
  5895. err |= tg3_rx_prodring_xfer(tp, dpr,
  5896. &tp->napi[i].prodring);
  5897. wmb();
  5898. if (std_prod_idx != dpr->rx_std_prod_idx)
  5899. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5900. dpr->rx_std_prod_idx);
  5901. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5902. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5903. dpr->rx_jmb_prod_idx);
  5904. mmiowb();
  5905. if (err)
  5906. tw32_f(HOSTCC_MODE, tp->coal_now);
  5907. }
  5908. return work_done;
  5909. }
  5910. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5911. {
  5912. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5913. schedule_work(&tp->reset_task);
  5914. }
  5915. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5916. {
  5917. cancel_work_sync(&tp->reset_task);
  5918. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5919. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5920. }
  5921. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5922. {
  5923. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5924. struct tg3 *tp = tnapi->tp;
  5925. int work_done = 0;
  5926. struct tg3_hw_status *sblk = tnapi->hw_status;
  5927. while (1) {
  5928. work_done = tg3_poll_work(tnapi, work_done, budget);
  5929. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5930. goto tx_recovery;
  5931. if (unlikely(work_done >= budget))
  5932. break;
  5933. /* tp->last_tag is used in tg3_int_reenable() below
  5934. * to tell the hw how much work has been processed,
  5935. * so we must read it before checking for more work.
  5936. */
  5937. tnapi->last_tag = sblk->status_tag;
  5938. tnapi->last_irq_tag = tnapi->last_tag;
  5939. rmb();
  5940. /* check for RX/TX work to do */
  5941. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5942. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5943. /* This test here is not race free, but will reduce
  5944. * the number of interrupts by looping again.
  5945. */
  5946. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5947. continue;
  5948. napi_complete(napi);
  5949. /* Reenable interrupts. */
  5950. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5951. /* This test here is synchronized by napi_schedule()
  5952. * and napi_complete() to close the race condition.
  5953. */
  5954. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5955. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5956. HOSTCC_MODE_ENABLE |
  5957. tnapi->coal_now);
  5958. }
  5959. mmiowb();
  5960. break;
  5961. }
  5962. }
  5963. return work_done;
  5964. tx_recovery:
  5965. /* work_done is guaranteed to be less than budget. */
  5966. napi_complete(napi);
  5967. tg3_reset_task_schedule(tp);
  5968. return work_done;
  5969. }
  5970. static void tg3_process_error(struct tg3 *tp)
  5971. {
  5972. u32 val;
  5973. bool real_error = false;
  5974. if (tg3_flag(tp, ERROR_PROCESSED))
  5975. return;
  5976. /* Check Flow Attention register */
  5977. val = tr32(HOSTCC_FLOW_ATTN);
  5978. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5979. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5980. real_error = true;
  5981. }
  5982. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5983. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5984. real_error = true;
  5985. }
  5986. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5987. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5988. real_error = true;
  5989. }
  5990. if (!real_error)
  5991. return;
  5992. tg3_dump_state(tp);
  5993. tg3_flag_set(tp, ERROR_PROCESSED);
  5994. tg3_reset_task_schedule(tp);
  5995. }
  5996. static int tg3_poll(struct napi_struct *napi, int budget)
  5997. {
  5998. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5999. struct tg3 *tp = tnapi->tp;
  6000. int work_done = 0;
  6001. struct tg3_hw_status *sblk = tnapi->hw_status;
  6002. while (1) {
  6003. if (sblk->status & SD_STATUS_ERROR)
  6004. tg3_process_error(tp);
  6005. tg3_poll_link(tp);
  6006. work_done = tg3_poll_work(tnapi, work_done, budget);
  6007. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  6008. goto tx_recovery;
  6009. if (unlikely(work_done >= budget))
  6010. break;
  6011. if (tg3_flag(tp, TAGGED_STATUS)) {
  6012. /* tp->last_tag is used in tg3_int_reenable() below
  6013. * to tell the hw how much work has been processed,
  6014. * so we must read it before checking for more work.
  6015. */
  6016. tnapi->last_tag = sblk->status_tag;
  6017. tnapi->last_irq_tag = tnapi->last_tag;
  6018. rmb();
  6019. } else
  6020. sblk->status &= ~SD_STATUS_UPDATED;
  6021. if (likely(!tg3_has_work(tnapi))) {
  6022. napi_complete(napi);
  6023. tg3_int_reenable(tnapi);
  6024. break;
  6025. }
  6026. }
  6027. return work_done;
  6028. tx_recovery:
  6029. /* work_done is guaranteed to be less than budget. */
  6030. napi_complete(napi);
  6031. tg3_reset_task_schedule(tp);
  6032. return work_done;
  6033. }
  6034. static void tg3_napi_disable(struct tg3 *tp)
  6035. {
  6036. int i;
  6037. for (i = tp->irq_cnt - 1; i >= 0; i--)
  6038. napi_disable(&tp->napi[i].napi);
  6039. }
  6040. static void tg3_napi_enable(struct tg3 *tp)
  6041. {
  6042. int i;
  6043. for (i = 0; i < tp->irq_cnt; i++)
  6044. napi_enable(&tp->napi[i].napi);
  6045. }
  6046. static void tg3_napi_init(struct tg3 *tp)
  6047. {
  6048. int i;
  6049. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  6050. for (i = 1; i < tp->irq_cnt; i++)
  6051. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  6052. }
  6053. static void tg3_napi_fini(struct tg3 *tp)
  6054. {
  6055. int i;
  6056. for (i = 0; i < tp->irq_cnt; i++)
  6057. netif_napi_del(&tp->napi[i].napi);
  6058. }
  6059. static inline void tg3_netif_stop(struct tg3 *tp)
  6060. {
  6061. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  6062. tg3_napi_disable(tp);
  6063. netif_carrier_off(tp->dev);
  6064. netif_tx_disable(tp->dev);
  6065. }
  6066. /* tp->lock must be held */
  6067. static inline void tg3_netif_start(struct tg3 *tp)
  6068. {
  6069. tg3_ptp_resume(tp);
  6070. /* NOTE: unconditional netif_tx_wake_all_queues is only
  6071. * appropriate so long as all callers are assured to
  6072. * have free tx slots (such as after tg3_init_hw)
  6073. */
  6074. netif_tx_wake_all_queues(tp->dev);
  6075. if (tp->link_up)
  6076. netif_carrier_on(tp->dev);
  6077. tg3_napi_enable(tp);
  6078. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  6079. tg3_enable_ints(tp);
  6080. }
  6081. static void tg3_irq_quiesce(struct tg3 *tp)
  6082. {
  6083. int i;
  6084. BUG_ON(tp->irq_sync);
  6085. tp->irq_sync = 1;
  6086. smp_mb();
  6087. for (i = 0; i < tp->irq_cnt; i++)
  6088. synchronize_irq(tp->napi[i].irq_vec);
  6089. }
  6090. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  6091. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  6092. * with as well. Most of the time, this is not necessary except when
  6093. * shutting down the device.
  6094. */
  6095. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  6096. {
  6097. spin_lock_bh(&tp->lock);
  6098. if (irq_sync)
  6099. tg3_irq_quiesce(tp);
  6100. }
  6101. static inline void tg3_full_unlock(struct tg3 *tp)
  6102. {
  6103. spin_unlock_bh(&tp->lock);
  6104. }
  6105. /* One-shot MSI handler - Chip automatically disables interrupt
  6106. * after sending MSI so driver doesn't have to do it.
  6107. */
  6108. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  6109. {
  6110. struct tg3_napi *tnapi = dev_id;
  6111. struct tg3 *tp = tnapi->tp;
  6112. prefetch(tnapi->hw_status);
  6113. if (tnapi->rx_rcb)
  6114. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6115. if (likely(!tg3_irq_sync(tp)))
  6116. napi_schedule(&tnapi->napi);
  6117. return IRQ_HANDLED;
  6118. }
  6119. /* MSI ISR - No need to check for interrupt sharing and no need to
  6120. * flush status block and interrupt mailbox. PCI ordering rules
  6121. * guarantee that MSI will arrive after the status block.
  6122. */
  6123. static irqreturn_t tg3_msi(int irq, void *dev_id)
  6124. {
  6125. struct tg3_napi *tnapi = dev_id;
  6126. struct tg3 *tp = tnapi->tp;
  6127. prefetch(tnapi->hw_status);
  6128. if (tnapi->rx_rcb)
  6129. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6130. /*
  6131. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6132. * chip-internal interrupt pending events.
  6133. * Writing non-zero to intr-mbox-0 additional tells the
  6134. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6135. * event coalescing.
  6136. */
  6137. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  6138. if (likely(!tg3_irq_sync(tp)))
  6139. napi_schedule(&tnapi->napi);
  6140. return IRQ_RETVAL(1);
  6141. }
  6142. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  6143. {
  6144. struct tg3_napi *tnapi = dev_id;
  6145. struct tg3 *tp = tnapi->tp;
  6146. struct tg3_hw_status *sblk = tnapi->hw_status;
  6147. unsigned int handled = 1;
  6148. /* In INTx mode, it is possible for the interrupt to arrive at
  6149. * the CPU before the status block posted prior to the interrupt.
  6150. * Reading the PCI State register will confirm whether the
  6151. * interrupt is ours and will flush the status block.
  6152. */
  6153. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  6154. if (tg3_flag(tp, CHIP_RESETTING) ||
  6155. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6156. handled = 0;
  6157. goto out;
  6158. }
  6159. }
  6160. /*
  6161. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6162. * chip-internal interrupt pending events.
  6163. * Writing non-zero to intr-mbox-0 additional tells the
  6164. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6165. * event coalescing.
  6166. *
  6167. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6168. * spurious interrupts. The flush impacts performance but
  6169. * excessive spurious interrupts can be worse in some cases.
  6170. */
  6171. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6172. if (tg3_irq_sync(tp))
  6173. goto out;
  6174. sblk->status &= ~SD_STATUS_UPDATED;
  6175. if (likely(tg3_has_work(tnapi))) {
  6176. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6177. napi_schedule(&tnapi->napi);
  6178. } else {
  6179. /* No work, shared interrupt perhaps? re-enable
  6180. * interrupts, and flush that PCI write
  6181. */
  6182. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  6183. 0x00000000);
  6184. }
  6185. out:
  6186. return IRQ_RETVAL(handled);
  6187. }
  6188. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  6189. {
  6190. struct tg3_napi *tnapi = dev_id;
  6191. struct tg3 *tp = tnapi->tp;
  6192. struct tg3_hw_status *sblk = tnapi->hw_status;
  6193. unsigned int handled = 1;
  6194. /* In INTx mode, it is possible for the interrupt to arrive at
  6195. * the CPU before the status block posted prior to the interrupt.
  6196. * Reading the PCI State register will confirm whether the
  6197. * interrupt is ours and will flush the status block.
  6198. */
  6199. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  6200. if (tg3_flag(tp, CHIP_RESETTING) ||
  6201. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6202. handled = 0;
  6203. goto out;
  6204. }
  6205. }
  6206. /*
  6207. * writing any value to intr-mbox-0 clears PCI INTA# and
  6208. * chip-internal interrupt pending events.
  6209. * writing non-zero to intr-mbox-0 additional tells the
  6210. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6211. * event coalescing.
  6212. *
  6213. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6214. * spurious interrupts. The flush impacts performance but
  6215. * excessive spurious interrupts can be worse in some cases.
  6216. */
  6217. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6218. /*
  6219. * In a shared interrupt configuration, sometimes other devices'
  6220. * interrupts will scream. We record the current status tag here
  6221. * so that the above check can report that the screaming interrupts
  6222. * are unhandled. Eventually they will be silenced.
  6223. */
  6224. tnapi->last_irq_tag = sblk->status_tag;
  6225. if (tg3_irq_sync(tp))
  6226. goto out;
  6227. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6228. napi_schedule(&tnapi->napi);
  6229. out:
  6230. return IRQ_RETVAL(handled);
  6231. }
  6232. /* ISR for interrupt test */
  6233. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  6234. {
  6235. struct tg3_napi *tnapi = dev_id;
  6236. struct tg3 *tp = tnapi->tp;
  6237. struct tg3_hw_status *sblk = tnapi->hw_status;
  6238. if ((sblk->status & SD_STATUS_UPDATED) ||
  6239. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6240. tg3_disable_ints(tp);
  6241. return IRQ_RETVAL(1);
  6242. }
  6243. return IRQ_RETVAL(0);
  6244. }
  6245. #ifdef CONFIG_NET_POLL_CONTROLLER
  6246. static void tg3_poll_controller(struct net_device *dev)
  6247. {
  6248. int i;
  6249. struct tg3 *tp = netdev_priv(dev);
  6250. if (tg3_irq_sync(tp))
  6251. return;
  6252. for (i = 0; i < tp->irq_cnt; i++)
  6253. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  6254. }
  6255. #endif
  6256. static void tg3_tx_timeout(struct net_device *dev)
  6257. {
  6258. struct tg3 *tp = netdev_priv(dev);
  6259. if (netif_msg_tx_err(tp)) {
  6260. netdev_err(dev, "transmit timed out, resetting\n");
  6261. tg3_dump_state(tp);
  6262. }
  6263. tg3_reset_task_schedule(tp);
  6264. }
  6265. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  6266. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  6267. {
  6268. u32 base = (u32) mapping & 0xffffffff;
  6269. return base + len + 8 < base;
  6270. }
  6271. /* Test for TSO DMA buffers that cross into regions which are within MSS bytes
  6272. * of any 4GB boundaries: 4G, 8G, etc
  6273. */
  6274. static inline int tg3_4g_tso_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6275. u32 len, u32 mss)
  6276. {
  6277. if (tg3_asic_rev(tp) == ASIC_REV_5762 && mss) {
  6278. u32 base = (u32) mapping & 0xffffffff;
  6279. return ((base + len + (mss & 0x3fff)) < base);
  6280. }
  6281. return 0;
  6282. }
  6283. /* Test for DMA addresses > 40-bit */
  6284. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6285. int len)
  6286. {
  6287. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  6288. if (tg3_flag(tp, 40BIT_DMA_BUG))
  6289. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  6290. return 0;
  6291. #else
  6292. return 0;
  6293. #endif
  6294. }
  6295. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  6296. dma_addr_t mapping, u32 len, u32 flags,
  6297. u32 mss, u32 vlan)
  6298. {
  6299. txbd->addr_hi = ((u64) mapping >> 32);
  6300. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  6301. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  6302. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  6303. }
  6304. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  6305. dma_addr_t map, u32 len, u32 flags,
  6306. u32 mss, u32 vlan)
  6307. {
  6308. struct tg3 *tp = tnapi->tp;
  6309. bool hwbug = false;
  6310. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  6311. hwbug = true;
  6312. if (tg3_4g_overflow_test(map, len))
  6313. hwbug = true;
  6314. if (tg3_4g_tso_overflow_test(tp, map, len, mss))
  6315. hwbug = true;
  6316. if (tg3_40bit_overflow_test(tp, map, len))
  6317. hwbug = true;
  6318. if (tp->dma_limit) {
  6319. u32 prvidx = *entry;
  6320. u32 tmp_flag = flags & ~TXD_FLAG_END;
  6321. while (len > tp->dma_limit && *budget) {
  6322. u32 frag_len = tp->dma_limit;
  6323. len -= tp->dma_limit;
  6324. /* Avoid the 8byte DMA problem */
  6325. if (len <= 8) {
  6326. len += tp->dma_limit / 2;
  6327. frag_len = tp->dma_limit / 2;
  6328. }
  6329. tnapi->tx_buffers[*entry].fragmented = true;
  6330. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6331. frag_len, tmp_flag, mss, vlan);
  6332. *budget -= 1;
  6333. prvidx = *entry;
  6334. *entry = NEXT_TX(*entry);
  6335. map += frag_len;
  6336. }
  6337. if (len) {
  6338. if (*budget) {
  6339. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6340. len, flags, mss, vlan);
  6341. *budget -= 1;
  6342. *entry = NEXT_TX(*entry);
  6343. } else {
  6344. hwbug = true;
  6345. tnapi->tx_buffers[prvidx].fragmented = false;
  6346. }
  6347. }
  6348. } else {
  6349. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6350. len, flags, mss, vlan);
  6351. *entry = NEXT_TX(*entry);
  6352. }
  6353. return hwbug;
  6354. }
  6355. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  6356. {
  6357. int i;
  6358. struct sk_buff *skb;
  6359. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  6360. skb = txb->skb;
  6361. txb->skb = NULL;
  6362. pci_unmap_single(tnapi->tp->pdev,
  6363. dma_unmap_addr(txb, mapping),
  6364. skb_headlen(skb),
  6365. PCI_DMA_TODEVICE);
  6366. while (txb->fragmented) {
  6367. txb->fragmented = false;
  6368. entry = NEXT_TX(entry);
  6369. txb = &tnapi->tx_buffers[entry];
  6370. }
  6371. for (i = 0; i <= last; i++) {
  6372. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6373. entry = NEXT_TX(entry);
  6374. txb = &tnapi->tx_buffers[entry];
  6375. pci_unmap_page(tnapi->tp->pdev,
  6376. dma_unmap_addr(txb, mapping),
  6377. skb_frag_size(frag), PCI_DMA_TODEVICE);
  6378. while (txb->fragmented) {
  6379. txb->fragmented = false;
  6380. entry = NEXT_TX(entry);
  6381. txb = &tnapi->tx_buffers[entry];
  6382. }
  6383. }
  6384. }
  6385. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  6386. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  6387. struct sk_buff **pskb,
  6388. u32 *entry, u32 *budget,
  6389. u32 base_flags, u32 mss, u32 vlan)
  6390. {
  6391. struct tg3 *tp = tnapi->tp;
  6392. struct sk_buff *new_skb, *skb = *pskb;
  6393. dma_addr_t new_addr = 0;
  6394. int ret = 0;
  6395. if (tg3_asic_rev(tp) != ASIC_REV_5701)
  6396. new_skb = skb_copy(skb, GFP_ATOMIC);
  6397. else {
  6398. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  6399. new_skb = skb_copy_expand(skb,
  6400. skb_headroom(skb) + more_headroom,
  6401. skb_tailroom(skb), GFP_ATOMIC);
  6402. }
  6403. if (!new_skb) {
  6404. ret = -1;
  6405. } else {
  6406. /* New SKB is guaranteed to be linear. */
  6407. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  6408. PCI_DMA_TODEVICE);
  6409. /* Make sure the mapping succeeded */
  6410. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  6411. dev_kfree_skb_any(new_skb);
  6412. ret = -1;
  6413. } else {
  6414. u32 save_entry = *entry;
  6415. base_flags |= TXD_FLAG_END;
  6416. tnapi->tx_buffers[*entry].skb = new_skb;
  6417. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  6418. mapping, new_addr);
  6419. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  6420. new_skb->len, base_flags,
  6421. mss, vlan)) {
  6422. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  6423. dev_kfree_skb_any(new_skb);
  6424. ret = -1;
  6425. }
  6426. }
  6427. }
  6428. dev_kfree_skb_any(skb);
  6429. *pskb = new_skb;
  6430. return ret;
  6431. }
  6432. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  6433. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  6434. * TSO header is greater than 80 bytes.
  6435. */
  6436. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  6437. {
  6438. struct sk_buff *segs, *nskb;
  6439. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  6440. /* Estimate the number of fragments in the worst case */
  6441. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  6442. netif_stop_queue(tp->dev);
  6443. /* netif_tx_stop_queue() must be done before checking
  6444. * checking tx index in tg3_tx_avail() below, because in
  6445. * tg3_tx(), we update tx index before checking for
  6446. * netif_tx_queue_stopped().
  6447. */
  6448. smp_mb();
  6449. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  6450. return NETDEV_TX_BUSY;
  6451. netif_wake_queue(tp->dev);
  6452. }
  6453. segs = skb_gso_segment(skb, tp->dev->features & ~(NETIF_F_TSO | NETIF_F_TSO6));
  6454. if (IS_ERR(segs) || !segs)
  6455. goto tg3_tso_bug_end;
  6456. do {
  6457. nskb = segs;
  6458. segs = segs->next;
  6459. nskb->next = NULL;
  6460. tg3_start_xmit(nskb, tp->dev);
  6461. } while (segs);
  6462. tg3_tso_bug_end:
  6463. dev_kfree_skb_any(skb);
  6464. return NETDEV_TX_OK;
  6465. }
  6466. /* hard_start_xmit for all devices */
  6467. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  6468. {
  6469. struct tg3 *tp = netdev_priv(dev);
  6470. u32 len, entry, base_flags, mss, vlan = 0;
  6471. u32 budget;
  6472. int i = -1, would_hit_hwbug;
  6473. dma_addr_t mapping;
  6474. struct tg3_napi *tnapi;
  6475. struct netdev_queue *txq;
  6476. unsigned int last;
  6477. struct iphdr *iph = NULL;
  6478. struct tcphdr *tcph = NULL;
  6479. __sum16 tcp_csum = 0, ip_csum = 0;
  6480. __be16 ip_tot_len = 0;
  6481. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  6482. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  6483. if (tg3_flag(tp, ENABLE_TSS))
  6484. tnapi++;
  6485. budget = tg3_tx_avail(tnapi);
  6486. /* We are running in BH disabled context with netif_tx_lock
  6487. * and TX reclaim runs via tp->napi.poll inside of a software
  6488. * interrupt. Furthermore, IRQ processing runs lockless so we have
  6489. * no IRQ context deadlocks to worry about either. Rejoice!
  6490. */
  6491. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  6492. if (!netif_tx_queue_stopped(txq)) {
  6493. netif_tx_stop_queue(txq);
  6494. /* This is a hard error, log it. */
  6495. netdev_err(dev,
  6496. "BUG! Tx Ring full when queue awake!\n");
  6497. }
  6498. return NETDEV_TX_BUSY;
  6499. }
  6500. entry = tnapi->tx_prod;
  6501. base_flags = 0;
  6502. if (skb->ip_summed == CHECKSUM_PARTIAL)
  6503. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  6504. mss = skb_shinfo(skb)->gso_size;
  6505. if (mss) {
  6506. u32 tcp_opt_len, hdr_len;
  6507. if (skb_cow_head(skb, 0))
  6508. goto drop;
  6509. iph = ip_hdr(skb);
  6510. tcp_opt_len = tcp_optlen(skb);
  6511. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  6512. if (!skb_is_gso_v6(skb)) {
  6513. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  6514. tg3_flag(tp, TSO_BUG))
  6515. return tg3_tso_bug(tp, skb);
  6516. ip_csum = iph->check;
  6517. ip_tot_len = iph->tot_len;
  6518. iph->check = 0;
  6519. iph->tot_len = htons(mss + hdr_len);
  6520. }
  6521. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  6522. TXD_FLAG_CPU_POST_DMA);
  6523. tcph = tcp_hdr(skb);
  6524. tcp_csum = tcph->check;
  6525. if (tg3_flag(tp, HW_TSO_1) ||
  6526. tg3_flag(tp, HW_TSO_2) ||
  6527. tg3_flag(tp, HW_TSO_3)) {
  6528. tcph->check = 0;
  6529. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  6530. } else {
  6531. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
  6532. 0, IPPROTO_TCP, 0);
  6533. }
  6534. if (tg3_flag(tp, HW_TSO_3)) {
  6535. mss |= (hdr_len & 0xc) << 12;
  6536. if (hdr_len & 0x10)
  6537. base_flags |= 0x00000010;
  6538. base_flags |= (hdr_len & 0x3e0) << 5;
  6539. } else if (tg3_flag(tp, HW_TSO_2))
  6540. mss |= hdr_len << 9;
  6541. else if (tg3_flag(tp, HW_TSO_1) ||
  6542. tg3_asic_rev(tp) == ASIC_REV_5705) {
  6543. if (tcp_opt_len || iph->ihl > 5) {
  6544. int tsflags;
  6545. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6546. mss |= (tsflags << 11);
  6547. }
  6548. } else {
  6549. if (tcp_opt_len || iph->ihl > 5) {
  6550. int tsflags;
  6551. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6552. base_flags |= tsflags << 12;
  6553. }
  6554. }
  6555. }
  6556. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  6557. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  6558. base_flags |= TXD_FLAG_JMB_PKT;
  6559. if (vlan_tx_tag_present(skb)) {
  6560. base_flags |= TXD_FLAG_VLAN;
  6561. vlan = vlan_tx_tag_get(skb);
  6562. }
  6563. if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
  6564. tg3_flag(tp, TX_TSTAMP_EN)) {
  6565. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  6566. base_flags |= TXD_FLAG_HWTSTAMP;
  6567. }
  6568. len = skb_headlen(skb);
  6569. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  6570. if (pci_dma_mapping_error(tp->pdev, mapping))
  6571. goto drop;
  6572. tnapi->tx_buffers[entry].skb = skb;
  6573. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  6574. would_hit_hwbug = 0;
  6575. if (tg3_flag(tp, 5701_DMA_BUG))
  6576. would_hit_hwbug = 1;
  6577. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  6578. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  6579. mss, vlan)) {
  6580. would_hit_hwbug = 1;
  6581. } else if (skb_shinfo(skb)->nr_frags > 0) {
  6582. u32 tmp_mss = mss;
  6583. if (!tg3_flag(tp, HW_TSO_1) &&
  6584. !tg3_flag(tp, HW_TSO_2) &&
  6585. !tg3_flag(tp, HW_TSO_3))
  6586. tmp_mss = 0;
  6587. /* Now loop through additional data
  6588. * fragments, and queue them.
  6589. */
  6590. last = skb_shinfo(skb)->nr_frags - 1;
  6591. for (i = 0; i <= last; i++) {
  6592. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6593. len = skb_frag_size(frag);
  6594. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  6595. len, DMA_TO_DEVICE);
  6596. tnapi->tx_buffers[entry].skb = NULL;
  6597. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  6598. mapping);
  6599. if (dma_mapping_error(&tp->pdev->dev, mapping))
  6600. goto dma_error;
  6601. if (!budget ||
  6602. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  6603. len, base_flags |
  6604. ((i == last) ? TXD_FLAG_END : 0),
  6605. tmp_mss, vlan)) {
  6606. would_hit_hwbug = 1;
  6607. break;
  6608. }
  6609. }
  6610. }
  6611. if (would_hit_hwbug) {
  6612. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  6613. if (mss) {
  6614. /* If it's a TSO packet, do GSO instead of
  6615. * allocating and copying to a large linear SKB
  6616. */
  6617. if (ip_tot_len) {
  6618. iph->check = ip_csum;
  6619. iph->tot_len = ip_tot_len;
  6620. }
  6621. tcph->check = tcp_csum;
  6622. return tg3_tso_bug(tp, skb);
  6623. }
  6624. /* If the workaround fails due to memory/mapping
  6625. * failure, silently drop this packet.
  6626. */
  6627. entry = tnapi->tx_prod;
  6628. budget = tg3_tx_avail(tnapi);
  6629. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  6630. base_flags, mss, vlan))
  6631. goto drop_nofree;
  6632. }
  6633. skb_tx_timestamp(skb);
  6634. netdev_tx_sent_queue(txq, skb->len);
  6635. /* Sync BD data before updating mailbox */
  6636. wmb();
  6637. /* Packets are ready, update Tx producer idx local and on card. */
  6638. tw32_tx_mbox(tnapi->prodmbox, entry);
  6639. tnapi->tx_prod = entry;
  6640. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  6641. netif_tx_stop_queue(txq);
  6642. /* netif_tx_stop_queue() must be done before checking
  6643. * checking tx index in tg3_tx_avail() below, because in
  6644. * tg3_tx(), we update tx index before checking for
  6645. * netif_tx_queue_stopped().
  6646. */
  6647. smp_mb();
  6648. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  6649. netif_tx_wake_queue(txq);
  6650. }
  6651. mmiowb();
  6652. return NETDEV_TX_OK;
  6653. dma_error:
  6654. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  6655. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  6656. drop:
  6657. dev_kfree_skb_any(skb);
  6658. drop_nofree:
  6659. tp->tx_dropped++;
  6660. return NETDEV_TX_OK;
  6661. }
  6662. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  6663. {
  6664. if (enable) {
  6665. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  6666. MAC_MODE_PORT_MODE_MASK);
  6667. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  6668. if (!tg3_flag(tp, 5705_PLUS))
  6669. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6670. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  6671. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  6672. else
  6673. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6674. } else {
  6675. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  6676. if (tg3_flag(tp, 5705_PLUS) ||
  6677. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  6678. tg3_asic_rev(tp) == ASIC_REV_5700)
  6679. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6680. }
  6681. tw32(MAC_MODE, tp->mac_mode);
  6682. udelay(40);
  6683. }
  6684. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  6685. {
  6686. u32 val, bmcr, mac_mode, ptest = 0;
  6687. tg3_phy_toggle_apd(tp, false);
  6688. tg3_phy_toggle_automdix(tp, false);
  6689. if (extlpbk && tg3_phy_set_extloopbk(tp))
  6690. return -EIO;
  6691. bmcr = BMCR_FULLDPLX;
  6692. switch (speed) {
  6693. case SPEED_10:
  6694. break;
  6695. case SPEED_100:
  6696. bmcr |= BMCR_SPEED100;
  6697. break;
  6698. case SPEED_1000:
  6699. default:
  6700. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  6701. speed = SPEED_100;
  6702. bmcr |= BMCR_SPEED100;
  6703. } else {
  6704. speed = SPEED_1000;
  6705. bmcr |= BMCR_SPEED1000;
  6706. }
  6707. }
  6708. if (extlpbk) {
  6709. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6710. tg3_readphy(tp, MII_CTRL1000, &val);
  6711. val |= CTL1000_AS_MASTER |
  6712. CTL1000_ENABLE_MASTER;
  6713. tg3_writephy(tp, MII_CTRL1000, val);
  6714. } else {
  6715. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  6716. MII_TG3_FET_PTEST_TRIM_2;
  6717. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  6718. }
  6719. } else
  6720. bmcr |= BMCR_LOOPBACK;
  6721. tg3_writephy(tp, MII_BMCR, bmcr);
  6722. /* The write needs to be flushed for the FETs */
  6723. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  6724. tg3_readphy(tp, MII_BMCR, &bmcr);
  6725. udelay(40);
  6726. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6727. tg3_asic_rev(tp) == ASIC_REV_5785) {
  6728. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6729. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6730. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6731. /* The write needs to be flushed for the AC131 */
  6732. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6733. }
  6734. /* Reset to prevent losing 1st rx packet intermittently */
  6735. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6736. tg3_flag(tp, 5780_CLASS)) {
  6737. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6738. udelay(10);
  6739. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6740. }
  6741. mac_mode = tp->mac_mode &
  6742. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6743. if (speed == SPEED_1000)
  6744. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6745. else
  6746. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6747. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  6748. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6749. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6750. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6751. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6752. mac_mode |= MAC_MODE_LINK_POLARITY;
  6753. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6754. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6755. }
  6756. tw32(MAC_MODE, mac_mode);
  6757. udelay(40);
  6758. return 0;
  6759. }
  6760. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6761. {
  6762. struct tg3 *tp = netdev_priv(dev);
  6763. if (features & NETIF_F_LOOPBACK) {
  6764. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6765. return;
  6766. spin_lock_bh(&tp->lock);
  6767. tg3_mac_loopback(tp, true);
  6768. netif_carrier_on(tp->dev);
  6769. spin_unlock_bh(&tp->lock);
  6770. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6771. } else {
  6772. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6773. return;
  6774. spin_lock_bh(&tp->lock);
  6775. tg3_mac_loopback(tp, false);
  6776. /* Force link status check */
  6777. tg3_setup_phy(tp, true);
  6778. spin_unlock_bh(&tp->lock);
  6779. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6780. }
  6781. }
  6782. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6783. netdev_features_t features)
  6784. {
  6785. struct tg3 *tp = netdev_priv(dev);
  6786. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6787. features &= ~NETIF_F_ALL_TSO;
  6788. return features;
  6789. }
  6790. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6791. {
  6792. netdev_features_t changed = dev->features ^ features;
  6793. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6794. tg3_set_loopback(dev, features);
  6795. return 0;
  6796. }
  6797. static void tg3_rx_prodring_free(struct tg3 *tp,
  6798. struct tg3_rx_prodring_set *tpr)
  6799. {
  6800. int i;
  6801. if (tpr != &tp->napi[0].prodring) {
  6802. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6803. i = (i + 1) & tp->rx_std_ring_mask)
  6804. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6805. tp->rx_pkt_map_sz);
  6806. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6807. for (i = tpr->rx_jmb_cons_idx;
  6808. i != tpr->rx_jmb_prod_idx;
  6809. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6810. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6811. TG3_RX_JMB_MAP_SZ);
  6812. }
  6813. }
  6814. return;
  6815. }
  6816. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6817. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6818. tp->rx_pkt_map_sz);
  6819. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6820. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6821. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6822. TG3_RX_JMB_MAP_SZ);
  6823. }
  6824. }
  6825. /* Initialize rx rings for packet processing.
  6826. *
  6827. * The chip has been shut down and the driver detached from
  6828. * the networking, so no interrupts or new tx packets will
  6829. * end up in the driver. tp->{tx,}lock are held and thus
  6830. * we may not sleep.
  6831. */
  6832. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6833. struct tg3_rx_prodring_set *tpr)
  6834. {
  6835. u32 i, rx_pkt_dma_sz;
  6836. tpr->rx_std_cons_idx = 0;
  6837. tpr->rx_std_prod_idx = 0;
  6838. tpr->rx_jmb_cons_idx = 0;
  6839. tpr->rx_jmb_prod_idx = 0;
  6840. if (tpr != &tp->napi[0].prodring) {
  6841. memset(&tpr->rx_std_buffers[0], 0,
  6842. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6843. if (tpr->rx_jmb_buffers)
  6844. memset(&tpr->rx_jmb_buffers[0], 0,
  6845. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6846. goto done;
  6847. }
  6848. /* Zero out all descriptors. */
  6849. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6850. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6851. if (tg3_flag(tp, 5780_CLASS) &&
  6852. tp->dev->mtu > ETH_DATA_LEN)
  6853. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6854. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6855. /* Initialize invariants of the rings, we only set this
  6856. * stuff once. This works because the card does not
  6857. * write into the rx buffer posting rings.
  6858. */
  6859. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6860. struct tg3_rx_buffer_desc *rxd;
  6861. rxd = &tpr->rx_std[i];
  6862. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6863. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6864. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6865. (i << RXD_OPAQUE_INDEX_SHIFT));
  6866. }
  6867. /* Now allocate fresh SKBs for each rx ring. */
  6868. for (i = 0; i < tp->rx_pending; i++) {
  6869. unsigned int frag_size;
  6870. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6871. &frag_size) < 0) {
  6872. netdev_warn(tp->dev,
  6873. "Using a smaller RX standard ring. Only "
  6874. "%d out of %d buffers were allocated "
  6875. "successfully\n", i, tp->rx_pending);
  6876. if (i == 0)
  6877. goto initfail;
  6878. tp->rx_pending = i;
  6879. break;
  6880. }
  6881. }
  6882. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6883. goto done;
  6884. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6885. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6886. goto done;
  6887. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6888. struct tg3_rx_buffer_desc *rxd;
  6889. rxd = &tpr->rx_jmb[i].std;
  6890. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6891. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6892. RXD_FLAG_JUMBO;
  6893. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6894. (i << RXD_OPAQUE_INDEX_SHIFT));
  6895. }
  6896. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6897. unsigned int frag_size;
  6898. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6899. &frag_size) < 0) {
  6900. netdev_warn(tp->dev,
  6901. "Using a smaller RX jumbo ring. Only %d "
  6902. "out of %d buffers were allocated "
  6903. "successfully\n", i, tp->rx_jumbo_pending);
  6904. if (i == 0)
  6905. goto initfail;
  6906. tp->rx_jumbo_pending = i;
  6907. break;
  6908. }
  6909. }
  6910. done:
  6911. return 0;
  6912. initfail:
  6913. tg3_rx_prodring_free(tp, tpr);
  6914. return -ENOMEM;
  6915. }
  6916. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6917. struct tg3_rx_prodring_set *tpr)
  6918. {
  6919. kfree(tpr->rx_std_buffers);
  6920. tpr->rx_std_buffers = NULL;
  6921. kfree(tpr->rx_jmb_buffers);
  6922. tpr->rx_jmb_buffers = NULL;
  6923. if (tpr->rx_std) {
  6924. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6925. tpr->rx_std, tpr->rx_std_mapping);
  6926. tpr->rx_std = NULL;
  6927. }
  6928. if (tpr->rx_jmb) {
  6929. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6930. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6931. tpr->rx_jmb = NULL;
  6932. }
  6933. }
  6934. static int tg3_rx_prodring_init(struct tg3 *tp,
  6935. struct tg3_rx_prodring_set *tpr)
  6936. {
  6937. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6938. GFP_KERNEL);
  6939. if (!tpr->rx_std_buffers)
  6940. return -ENOMEM;
  6941. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6942. TG3_RX_STD_RING_BYTES(tp),
  6943. &tpr->rx_std_mapping,
  6944. GFP_KERNEL);
  6945. if (!tpr->rx_std)
  6946. goto err_out;
  6947. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6948. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6949. GFP_KERNEL);
  6950. if (!tpr->rx_jmb_buffers)
  6951. goto err_out;
  6952. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6953. TG3_RX_JMB_RING_BYTES(tp),
  6954. &tpr->rx_jmb_mapping,
  6955. GFP_KERNEL);
  6956. if (!tpr->rx_jmb)
  6957. goto err_out;
  6958. }
  6959. return 0;
  6960. err_out:
  6961. tg3_rx_prodring_fini(tp, tpr);
  6962. return -ENOMEM;
  6963. }
  6964. /* Free up pending packets in all rx/tx rings.
  6965. *
  6966. * The chip has been shut down and the driver detached from
  6967. * the networking, so no interrupts or new tx packets will
  6968. * end up in the driver. tp->{tx,}lock is not held and we are not
  6969. * in an interrupt context and thus may sleep.
  6970. */
  6971. static void tg3_free_rings(struct tg3 *tp)
  6972. {
  6973. int i, j;
  6974. for (j = 0; j < tp->irq_cnt; j++) {
  6975. struct tg3_napi *tnapi = &tp->napi[j];
  6976. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6977. if (!tnapi->tx_buffers)
  6978. continue;
  6979. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6980. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6981. if (!skb)
  6982. continue;
  6983. tg3_tx_skb_unmap(tnapi, i,
  6984. skb_shinfo(skb)->nr_frags - 1);
  6985. dev_kfree_skb_any(skb);
  6986. }
  6987. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6988. }
  6989. }
  6990. /* Initialize tx/rx rings for packet processing.
  6991. *
  6992. * The chip has been shut down and the driver detached from
  6993. * the networking, so no interrupts or new tx packets will
  6994. * end up in the driver. tp->{tx,}lock are held and thus
  6995. * we may not sleep.
  6996. */
  6997. static int tg3_init_rings(struct tg3 *tp)
  6998. {
  6999. int i;
  7000. /* Free up all the SKBs. */
  7001. tg3_free_rings(tp);
  7002. for (i = 0; i < tp->irq_cnt; i++) {
  7003. struct tg3_napi *tnapi = &tp->napi[i];
  7004. tnapi->last_tag = 0;
  7005. tnapi->last_irq_tag = 0;
  7006. tnapi->hw_status->status = 0;
  7007. tnapi->hw_status->status_tag = 0;
  7008. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7009. tnapi->tx_prod = 0;
  7010. tnapi->tx_cons = 0;
  7011. if (tnapi->tx_ring)
  7012. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  7013. tnapi->rx_rcb_ptr = 0;
  7014. if (tnapi->rx_rcb)
  7015. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  7016. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  7017. tg3_free_rings(tp);
  7018. return -ENOMEM;
  7019. }
  7020. }
  7021. return 0;
  7022. }
  7023. static void tg3_mem_tx_release(struct tg3 *tp)
  7024. {
  7025. int i;
  7026. for (i = 0; i < tp->irq_max; i++) {
  7027. struct tg3_napi *tnapi = &tp->napi[i];
  7028. if (tnapi->tx_ring) {
  7029. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  7030. tnapi->tx_ring, tnapi->tx_desc_mapping);
  7031. tnapi->tx_ring = NULL;
  7032. }
  7033. kfree(tnapi->tx_buffers);
  7034. tnapi->tx_buffers = NULL;
  7035. }
  7036. }
  7037. static int tg3_mem_tx_acquire(struct tg3 *tp)
  7038. {
  7039. int i;
  7040. struct tg3_napi *tnapi = &tp->napi[0];
  7041. /* If multivector TSS is enabled, vector 0 does not handle
  7042. * tx interrupts. Don't allocate any resources for it.
  7043. */
  7044. if (tg3_flag(tp, ENABLE_TSS))
  7045. tnapi++;
  7046. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  7047. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  7048. TG3_TX_RING_SIZE, GFP_KERNEL);
  7049. if (!tnapi->tx_buffers)
  7050. goto err_out;
  7051. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  7052. TG3_TX_RING_BYTES,
  7053. &tnapi->tx_desc_mapping,
  7054. GFP_KERNEL);
  7055. if (!tnapi->tx_ring)
  7056. goto err_out;
  7057. }
  7058. return 0;
  7059. err_out:
  7060. tg3_mem_tx_release(tp);
  7061. return -ENOMEM;
  7062. }
  7063. static void tg3_mem_rx_release(struct tg3 *tp)
  7064. {
  7065. int i;
  7066. for (i = 0; i < tp->irq_max; i++) {
  7067. struct tg3_napi *tnapi = &tp->napi[i];
  7068. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  7069. if (!tnapi->rx_rcb)
  7070. continue;
  7071. dma_free_coherent(&tp->pdev->dev,
  7072. TG3_RX_RCB_RING_BYTES(tp),
  7073. tnapi->rx_rcb,
  7074. tnapi->rx_rcb_mapping);
  7075. tnapi->rx_rcb = NULL;
  7076. }
  7077. }
  7078. static int tg3_mem_rx_acquire(struct tg3 *tp)
  7079. {
  7080. unsigned int i, limit;
  7081. limit = tp->rxq_cnt;
  7082. /* If RSS is enabled, we need a (dummy) producer ring
  7083. * set on vector zero. This is the true hw prodring.
  7084. */
  7085. if (tg3_flag(tp, ENABLE_RSS))
  7086. limit++;
  7087. for (i = 0; i < limit; i++) {
  7088. struct tg3_napi *tnapi = &tp->napi[i];
  7089. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  7090. goto err_out;
  7091. /* If multivector RSS is enabled, vector 0
  7092. * does not handle rx or tx interrupts.
  7093. * Don't allocate any resources for it.
  7094. */
  7095. if (!i && tg3_flag(tp, ENABLE_RSS))
  7096. continue;
  7097. tnapi->rx_rcb = dma_zalloc_coherent(&tp->pdev->dev,
  7098. TG3_RX_RCB_RING_BYTES(tp),
  7099. &tnapi->rx_rcb_mapping,
  7100. GFP_KERNEL);
  7101. if (!tnapi->rx_rcb)
  7102. goto err_out;
  7103. }
  7104. return 0;
  7105. err_out:
  7106. tg3_mem_rx_release(tp);
  7107. return -ENOMEM;
  7108. }
  7109. /*
  7110. * Must not be invoked with interrupt sources disabled and
  7111. * the hardware shutdown down.
  7112. */
  7113. static void tg3_free_consistent(struct tg3 *tp)
  7114. {
  7115. int i;
  7116. for (i = 0; i < tp->irq_cnt; i++) {
  7117. struct tg3_napi *tnapi = &tp->napi[i];
  7118. if (tnapi->hw_status) {
  7119. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  7120. tnapi->hw_status,
  7121. tnapi->status_mapping);
  7122. tnapi->hw_status = NULL;
  7123. }
  7124. }
  7125. tg3_mem_rx_release(tp);
  7126. tg3_mem_tx_release(tp);
  7127. if (tp->hw_stats) {
  7128. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  7129. tp->hw_stats, tp->stats_mapping);
  7130. tp->hw_stats = NULL;
  7131. }
  7132. }
  7133. /*
  7134. * Must not be invoked with interrupt sources disabled and
  7135. * the hardware shutdown down. Can sleep.
  7136. */
  7137. static int tg3_alloc_consistent(struct tg3 *tp)
  7138. {
  7139. int i;
  7140. tp->hw_stats = dma_zalloc_coherent(&tp->pdev->dev,
  7141. sizeof(struct tg3_hw_stats),
  7142. &tp->stats_mapping, GFP_KERNEL);
  7143. if (!tp->hw_stats)
  7144. goto err_out;
  7145. for (i = 0; i < tp->irq_cnt; i++) {
  7146. struct tg3_napi *tnapi = &tp->napi[i];
  7147. struct tg3_hw_status *sblk;
  7148. tnapi->hw_status = dma_zalloc_coherent(&tp->pdev->dev,
  7149. TG3_HW_STATUS_SIZE,
  7150. &tnapi->status_mapping,
  7151. GFP_KERNEL);
  7152. if (!tnapi->hw_status)
  7153. goto err_out;
  7154. sblk = tnapi->hw_status;
  7155. if (tg3_flag(tp, ENABLE_RSS)) {
  7156. u16 *prodptr = NULL;
  7157. /*
  7158. * When RSS is enabled, the status block format changes
  7159. * slightly. The "rx_jumbo_consumer", "reserved",
  7160. * and "rx_mini_consumer" members get mapped to the
  7161. * other three rx return ring producer indexes.
  7162. */
  7163. switch (i) {
  7164. case 1:
  7165. prodptr = &sblk->idx[0].rx_producer;
  7166. break;
  7167. case 2:
  7168. prodptr = &sblk->rx_jumbo_consumer;
  7169. break;
  7170. case 3:
  7171. prodptr = &sblk->reserved;
  7172. break;
  7173. case 4:
  7174. prodptr = &sblk->rx_mini_consumer;
  7175. break;
  7176. }
  7177. tnapi->rx_rcb_prod_idx = prodptr;
  7178. } else {
  7179. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  7180. }
  7181. }
  7182. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  7183. goto err_out;
  7184. return 0;
  7185. err_out:
  7186. tg3_free_consistent(tp);
  7187. return -ENOMEM;
  7188. }
  7189. #define MAX_WAIT_CNT 1000
  7190. /* To stop a block, clear the enable bit and poll till it
  7191. * clears. tp->lock is held.
  7192. */
  7193. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, bool silent)
  7194. {
  7195. unsigned int i;
  7196. u32 val;
  7197. if (tg3_flag(tp, 5705_PLUS)) {
  7198. switch (ofs) {
  7199. case RCVLSC_MODE:
  7200. case DMAC_MODE:
  7201. case MBFREE_MODE:
  7202. case BUFMGR_MODE:
  7203. case MEMARB_MODE:
  7204. /* We can't enable/disable these bits of the
  7205. * 5705/5750, just say success.
  7206. */
  7207. return 0;
  7208. default:
  7209. break;
  7210. }
  7211. }
  7212. val = tr32(ofs);
  7213. val &= ~enable_bit;
  7214. tw32_f(ofs, val);
  7215. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7216. if (pci_channel_offline(tp->pdev)) {
  7217. dev_err(&tp->pdev->dev,
  7218. "tg3_stop_block device offline, "
  7219. "ofs=%lx enable_bit=%x\n",
  7220. ofs, enable_bit);
  7221. return -ENODEV;
  7222. }
  7223. udelay(100);
  7224. val = tr32(ofs);
  7225. if ((val & enable_bit) == 0)
  7226. break;
  7227. }
  7228. if (i == MAX_WAIT_CNT && !silent) {
  7229. dev_err(&tp->pdev->dev,
  7230. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  7231. ofs, enable_bit);
  7232. return -ENODEV;
  7233. }
  7234. return 0;
  7235. }
  7236. /* tp->lock is held. */
  7237. static int tg3_abort_hw(struct tg3 *tp, bool silent)
  7238. {
  7239. int i, err;
  7240. tg3_disable_ints(tp);
  7241. if (pci_channel_offline(tp->pdev)) {
  7242. tp->rx_mode &= ~(RX_MODE_ENABLE | TX_MODE_ENABLE);
  7243. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7244. err = -ENODEV;
  7245. goto err_no_dev;
  7246. }
  7247. tp->rx_mode &= ~RX_MODE_ENABLE;
  7248. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7249. udelay(10);
  7250. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  7251. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  7252. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  7253. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  7254. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  7255. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  7256. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  7257. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  7258. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  7259. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  7260. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  7261. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  7262. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  7263. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7264. tw32_f(MAC_MODE, tp->mac_mode);
  7265. udelay(40);
  7266. tp->tx_mode &= ~TX_MODE_ENABLE;
  7267. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7268. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7269. udelay(100);
  7270. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  7271. break;
  7272. }
  7273. if (i >= MAX_WAIT_CNT) {
  7274. dev_err(&tp->pdev->dev,
  7275. "%s timed out, TX_MODE_ENABLE will not clear "
  7276. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  7277. err |= -ENODEV;
  7278. }
  7279. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  7280. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  7281. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  7282. tw32(FTQ_RESET, 0xffffffff);
  7283. tw32(FTQ_RESET, 0x00000000);
  7284. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  7285. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  7286. err_no_dev:
  7287. for (i = 0; i < tp->irq_cnt; i++) {
  7288. struct tg3_napi *tnapi = &tp->napi[i];
  7289. if (tnapi->hw_status)
  7290. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7291. }
  7292. return err;
  7293. }
  7294. /* Save PCI command register before chip reset */
  7295. static void tg3_save_pci_state(struct tg3 *tp)
  7296. {
  7297. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  7298. }
  7299. /* Restore PCI state after chip reset */
  7300. static void tg3_restore_pci_state(struct tg3 *tp)
  7301. {
  7302. u32 val;
  7303. /* Re-enable indirect register accesses. */
  7304. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7305. tp->misc_host_ctrl);
  7306. /* Set MAX PCI retry to zero. */
  7307. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  7308. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  7309. tg3_flag(tp, PCIX_MODE))
  7310. val |= PCISTATE_RETRY_SAME_DMA;
  7311. /* Allow reads and writes to the APE register and memory space. */
  7312. if (tg3_flag(tp, ENABLE_APE))
  7313. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7314. PCISTATE_ALLOW_APE_SHMEM_WR |
  7315. PCISTATE_ALLOW_APE_PSPACE_WR;
  7316. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  7317. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  7318. if (!tg3_flag(tp, PCI_EXPRESS)) {
  7319. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  7320. tp->pci_cacheline_sz);
  7321. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  7322. tp->pci_lat_timer);
  7323. }
  7324. /* Make sure PCI-X relaxed ordering bit is clear. */
  7325. if (tg3_flag(tp, PCIX_MODE)) {
  7326. u16 pcix_cmd;
  7327. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7328. &pcix_cmd);
  7329. pcix_cmd &= ~PCI_X_CMD_ERO;
  7330. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7331. pcix_cmd);
  7332. }
  7333. if (tg3_flag(tp, 5780_CLASS)) {
  7334. /* Chip reset on 5780 will reset MSI enable bit,
  7335. * so need to restore it.
  7336. */
  7337. if (tg3_flag(tp, USING_MSI)) {
  7338. u16 ctrl;
  7339. pci_read_config_word(tp->pdev,
  7340. tp->msi_cap + PCI_MSI_FLAGS,
  7341. &ctrl);
  7342. pci_write_config_word(tp->pdev,
  7343. tp->msi_cap + PCI_MSI_FLAGS,
  7344. ctrl | PCI_MSI_FLAGS_ENABLE);
  7345. val = tr32(MSGINT_MODE);
  7346. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  7347. }
  7348. }
  7349. }
  7350. static void tg3_override_clk(struct tg3 *tp)
  7351. {
  7352. u32 val;
  7353. switch (tg3_asic_rev(tp)) {
  7354. case ASIC_REV_5717:
  7355. val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
  7356. tw32(TG3_CPMU_CLCK_ORIDE_ENABLE, val |
  7357. TG3_CPMU_MAC_ORIDE_ENABLE);
  7358. break;
  7359. case ASIC_REV_5719:
  7360. case ASIC_REV_5720:
  7361. tw32(TG3_CPMU_CLCK_ORIDE, CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7362. break;
  7363. default:
  7364. return;
  7365. }
  7366. }
  7367. static void tg3_restore_clk(struct tg3 *tp)
  7368. {
  7369. u32 val;
  7370. switch (tg3_asic_rev(tp)) {
  7371. case ASIC_REV_5717:
  7372. val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
  7373. tw32(TG3_CPMU_CLCK_ORIDE_ENABLE,
  7374. val & ~TG3_CPMU_MAC_ORIDE_ENABLE);
  7375. break;
  7376. case ASIC_REV_5719:
  7377. case ASIC_REV_5720:
  7378. val = tr32(TG3_CPMU_CLCK_ORIDE);
  7379. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7380. break;
  7381. default:
  7382. return;
  7383. }
  7384. }
  7385. /* tp->lock is held. */
  7386. static int tg3_chip_reset(struct tg3 *tp)
  7387. {
  7388. u32 val;
  7389. void (*write_op)(struct tg3 *, u32, u32);
  7390. int i, err;
  7391. if (!pci_device_is_present(tp->pdev))
  7392. return -ENODEV;
  7393. tg3_nvram_lock(tp);
  7394. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  7395. /* No matching tg3_nvram_unlock() after this because
  7396. * chip reset below will undo the nvram lock.
  7397. */
  7398. tp->nvram_lock_cnt = 0;
  7399. /* GRC_MISC_CFG core clock reset will clear the memory
  7400. * enable bit in PCI register 4 and the MSI enable bit
  7401. * on some chips, so we save relevant registers here.
  7402. */
  7403. tg3_save_pci_state(tp);
  7404. if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7405. tg3_flag(tp, 5755_PLUS))
  7406. tw32(GRC_FASTBOOT_PC, 0);
  7407. /*
  7408. * We must avoid the readl() that normally takes place.
  7409. * It locks machines, causes machine checks, and other
  7410. * fun things. So, temporarily disable the 5701
  7411. * hardware workaround, while we do the reset.
  7412. */
  7413. write_op = tp->write32;
  7414. if (write_op == tg3_write_flush_reg32)
  7415. tp->write32 = tg3_write32;
  7416. /* Prevent the irq handler from reading or writing PCI registers
  7417. * during chip reset when the memory enable bit in the PCI command
  7418. * register may be cleared. The chip does not generate interrupt
  7419. * at this time, but the irq handler may still be called due to irq
  7420. * sharing or irqpoll.
  7421. */
  7422. tg3_flag_set(tp, CHIP_RESETTING);
  7423. for (i = 0; i < tp->irq_cnt; i++) {
  7424. struct tg3_napi *tnapi = &tp->napi[i];
  7425. if (tnapi->hw_status) {
  7426. tnapi->hw_status->status = 0;
  7427. tnapi->hw_status->status_tag = 0;
  7428. }
  7429. tnapi->last_tag = 0;
  7430. tnapi->last_irq_tag = 0;
  7431. }
  7432. smp_mb();
  7433. for (i = 0; i < tp->irq_cnt; i++)
  7434. synchronize_irq(tp->napi[i].irq_vec);
  7435. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7436. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7437. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7438. }
  7439. /* do the reset */
  7440. val = GRC_MISC_CFG_CORECLK_RESET;
  7441. if (tg3_flag(tp, PCI_EXPRESS)) {
  7442. /* Force PCIe 1.0a mode */
  7443. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7444. !tg3_flag(tp, 57765_PLUS) &&
  7445. tr32(TG3_PCIE_PHY_TSTCTL) ==
  7446. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  7447. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  7448. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
  7449. tw32(GRC_MISC_CFG, (1 << 29));
  7450. val |= (1 << 29);
  7451. }
  7452. }
  7453. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  7454. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  7455. tw32(GRC_VCPU_EXT_CTRL,
  7456. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  7457. }
  7458. /* Set the clock to the highest frequency to avoid timeouts. With link
  7459. * aware mode, the clock speed could be slow and bootcode does not
  7460. * complete within the expected time. Override the clock to allow the
  7461. * bootcode to finish sooner and then restore it.
  7462. */
  7463. tg3_override_clk(tp);
  7464. /* Manage gphy power for all CPMU absent PCIe devices. */
  7465. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  7466. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  7467. tw32(GRC_MISC_CFG, val);
  7468. /* restore 5701 hardware bug workaround write method */
  7469. tp->write32 = write_op;
  7470. /* Unfortunately, we have to delay before the PCI read back.
  7471. * Some 575X chips even will not respond to a PCI cfg access
  7472. * when the reset command is given to the chip.
  7473. *
  7474. * How do these hardware designers expect things to work
  7475. * properly if the PCI write is posted for a long period
  7476. * of time? It is always necessary to have some method by
  7477. * which a register read back can occur to push the write
  7478. * out which does the reset.
  7479. *
  7480. * For most tg3 variants the trick below was working.
  7481. * Ho hum...
  7482. */
  7483. udelay(120);
  7484. /* Flush PCI posted writes. The normal MMIO registers
  7485. * are inaccessible at this time so this is the only
  7486. * way to make this reliably (actually, this is no longer
  7487. * the case, see above). I tried to use indirect
  7488. * register read/write but this upset some 5701 variants.
  7489. */
  7490. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  7491. udelay(120);
  7492. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  7493. u16 val16;
  7494. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
  7495. int j;
  7496. u32 cfg_val;
  7497. /* Wait for link training to complete. */
  7498. for (j = 0; j < 5000; j++)
  7499. udelay(100);
  7500. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  7501. pci_write_config_dword(tp->pdev, 0xc4,
  7502. cfg_val | (1 << 15));
  7503. }
  7504. /* Clear the "no snoop" and "relaxed ordering" bits. */
  7505. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  7506. /*
  7507. * Older PCIe devices only support the 128 byte
  7508. * MPS setting. Enforce the restriction.
  7509. */
  7510. if (!tg3_flag(tp, CPMU_PRESENT))
  7511. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  7512. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  7513. /* Clear error status */
  7514. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  7515. PCI_EXP_DEVSTA_CED |
  7516. PCI_EXP_DEVSTA_NFED |
  7517. PCI_EXP_DEVSTA_FED |
  7518. PCI_EXP_DEVSTA_URD);
  7519. }
  7520. tg3_restore_pci_state(tp);
  7521. tg3_flag_clear(tp, CHIP_RESETTING);
  7522. tg3_flag_clear(tp, ERROR_PROCESSED);
  7523. val = 0;
  7524. if (tg3_flag(tp, 5780_CLASS))
  7525. val = tr32(MEMARB_MODE);
  7526. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  7527. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
  7528. tg3_stop_fw(tp);
  7529. tw32(0x5000, 0x400);
  7530. }
  7531. if (tg3_flag(tp, IS_SSB_CORE)) {
  7532. /*
  7533. * BCM4785: In order to avoid repercussions from using
  7534. * potentially defective internal ROM, stop the Rx RISC CPU,
  7535. * which is not required.
  7536. */
  7537. tg3_stop_fw(tp);
  7538. tg3_halt_cpu(tp, RX_CPU_BASE);
  7539. }
  7540. err = tg3_poll_fw(tp);
  7541. if (err)
  7542. return err;
  7543. tw32(GRC_MODE, tp->grc_mode);
  7544. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
  7545. val = tr32(0xc4);
  7546. tw32(0xc4, val | (1 << 15));
  7547. }
  7548. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  7549. tg3_asic_rev(tp) == ASIC_REV_5705) {
  7550. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  7551. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
  7552. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  7553. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7554. }
  7555. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7556. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  7557. val = tp->mac_mode;
  7558. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7559. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  7560. val = tp->mac_mode;
  7561. } else
  7562. val = 0;
  7563. tw32_f(MAC_MODE, val);
  7564. udelay(40);
  7565. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  7566. tg3_mdio_start(tp);
  7567. if (tg3_flag(tp, PCI_EXPRESS) &&
  7568. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  7569. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7570. !tg3_flag(tp, 57765_PLUS)) {
  7571. val = tr32(0x7c00);
  7572. tw32(0x7c00, val | (1 << 25));
  7573. }
  7574. tg3_restore_clk(tp);
  7575. /* Reprobe ASF enable state. */
  7576. tg3_flag_clear(tp, ENABLE_ASF);
  7577. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  7578. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  7579. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  7580. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7581. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7582. u32 nic_cfg;
  7583. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7584. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7585. tg3_flag_set(tp, ENABLE_ASF);
  7586. tp->last_event_jiffies = jiffies;
  7587. if (tg3_flag(tp, 5750_PLUS))
  7588. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  7589. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
  7590. if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
  7591. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  7592. if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
  7593. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  7594. }
  7595. }
  7596. return 0;
  7597. }
  7598. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  7599. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  7600. static void __tg3_set_rx_mode(struct net_device *);
  7601. /* tp->lock is held. */
  7602. static int tg3_halt(struct tg3 *tp, int kind, bool silent)
  7603. {
  7604. int err;
  7605. tg3_stop_fw(tp);
  7606. tg3_write_sig_pre_reset(tp, kind);
  7607. tg3_abort_hw(tp, silent);
  7608. err = tg3_chip_reset(tp);
  7609. __tg3_set_mac_addr(tp, false);
  7610. tg3_write_sig_legacy(tp, kind);
  7611. tg3_write_sig_post_reset(tp, kind);
  7612. if (tp->hw_stats) {
  7613. /* Save the stats across chip resets... */
  7614. tg3_get_nstats(tp, &tp->net_stats_prev);
  7615. tg3_get_estats(tp, &tp->estats_prev);
  7616. /* And make sure the next sample is new data */
  7617. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  7618. }
  7619. return err;
  7620. }
  7621. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  7622. {
  7623. struct tg3 *tp = netdev_priv(dev);
  7624. struct sockaddr *addr = p;
  7625. int err = 0;
  7626. bool skip_mac_1 = false;
  7627. if (!is_valid_ether_addr(addr->sa_data))
  7628. return -EADDRNOTAVAIL;
  7629. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  7630. if (!netif_running(dev))
  7631. return 0;
  7632. if (tg3_flag(tp, ENABLE_ASF)) {
  7633. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  7634. addr0_high = tr32(MAC_ADDR_0_HIGH);
  7635. addr0_low = tr32(MAC_ADDR_0_LOW);
  7636. addr1_high = tr32(MAC_ADDR_1_HIGH);
  7637. addr1_low = tr32(MAC_ADDR_1_LOW);
  7638. /* Skip MAC addr 1 if ASF is using it. */
  7639. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  7640. !(addr1_high == 0 && addr1_low == 0))
  7641. skip_mac_1 = true;
  7642. }
  7643. spin_lock_bh(&tp->lock);
  7644. __tg3_set_mac_addr(tp, skip_mac_1);
  7645. __tg3_set_rx_mode(dev);
  7646. spin_unlock_bh(&tp->lock);
  7647. return err;
  7648. }
  7649. /* tp->lock is held. */
  7650. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  7651. dma_addr_t mapping, u32 maxlen_flags,
  7652. u32 nic_addr)
  7653. {
  7654. tg3_write_mem(tp,
  7655. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7656. ((u64) mapping >> 32));
  7657. tg3_write_mem(tp,
  7658. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  7659. ((u64) mapping & 0xffffffff));
  7660. tg3_write_mem(tp,
  7661. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  7662. maxlen_flags);
  7663. if (!tg3_flag(tp, 5705_PLUS))
  7664. tg3_write_mem(tp,
  7665. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  7666. nic_addr);
  7667. }
  7668. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7669. {
  7670. int i = 0;
  7671. if (!tg3_flag(tp, ENABLE_TSS)) {
  7672. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  7673. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  7674. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  7675. } else {
  7676. tw32(HOSTCC_TXCOL_TICKS, 0);
  7677. tw32(HOSTCC_TXMAX_FRAMES, 0);
  7678. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  7679. for (; i < tp->txq_cnt; i++) {
  7680. u32 reg;
  7681. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  7682. tw32(reg, ec->tx_coalesce_usecs);
  7683. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  7684. tw32(reg, ec->tx_max_coalesced_frames);
  7685. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7686. tw32(reg, ec->tx_max_coalesced_frames_irq);
  7687. }
  7688. }
  7689. for (; i < tp->irq_max - 1; i++) {
  7690. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  7691. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7692. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7693. }
  7694. }
  7695. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7696. {
  7697. int i = 0;
  7698. u32 limit = tp->rxq_cnt;
  7699. if (!tg3_flag(tp, ENABLE_RSS)) {
  7700. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  7701. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  7702. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  7703. limit--;
  7704. } else {
  7705. tw32(HOSTCC_RXCOL_TICKS, 0);
  7706. tw32(HOSTCC_RXMAX_FRAMES, 0);
  7707. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  7708. }
  7709. for (; i < limit; i++) {
  7710. u32 reg;
  7711. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  7712. tw32(reg, ec->rx_coalesce_usecs);
  7713. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  7714. tw32(reg, ec->rx_max_coalesced_frames);
  7715. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7716. tw32(reg, ec->rx_max_coalesced_frames_irq);
  7717. }
  7718. for (; i < tp->irq_max - 1; i++) {
  7719. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  7720. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7721. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7722. }
  7723. }
  7724. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  7725. {
  7726. tg3_coal_tx_init(tp, ec);
  7727. tg3_coal_rx_init(tp, ec);
  7728. if (!tg3_flag(tp, 5705_PLUS)) {
  7729. u32 val = ec->stats_block_coalesce_usecs;
  7730. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  7731. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  7732. if (!tp->link_up)
  7733. val = 0;
  7734. tw32(HOSTCC_STAT_COAL_TICKS, val);
  7735. }
  7736. }
  7737. /* tp->lock is held. */
  7738. static void tg3_tx_rcbs_disable(struct tg3 *tp)
  7739. {
  7740. u32 txrcb, limit;
  7741. /* Disable all transmit rings but the first. */
  7742. if (!tg3_flag(tp, 5705_PLUS))
  7743. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  7744. else if (tg3_flag(tp, 5717_PLUS))
  7745. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  7746. else if (tg3_flag(tp, 57765_CLASS) ||
  7747. tg3_asic_rev(tp) == ASIC_REV_5762)
  7748. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  7749. else
  7750. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7751. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7752. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  7753. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7754. BDINFO_FLAGS_DISABLED);
  7755. }
  7756. /* tp->lock is held. */
  7757. static void tg3_tx_rcbs_init(struct tg3 *tp)
  7758. {
  7759. int i = 0;
  7760. u32 txrcb = NIC_SRAM_SEND_RCB;
  7761. if (tg3_flag(tp, ENABLE_TSS))
  7762. i++;
  7763. for (; i < tp->irq_max; i++, txrcb += TG3_BDINFO_SIZE) {
  7764. struct tg3_napi *tnapi = &tp->napi[i];
  7765. if (!tnapi->tx_ring)
  7766. continue;
  7767. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7768. (TG3_TX_RING_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT),
  7769. NIC_SRAM_TX_BUFFER_DESC);
  7770. }
  7771. }
  7772. /* tp->lock is held. */
  7773. static void tg3_rx_ret_rcbs_disable(struct tg3 *tp)
  7774. {
  7775. u32 rxrcb, limit;
  7776. /* Disable all receive return rings but the first. */
  7777. if (tg3_flag(tp, 5717_PLUS))
  7778. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  7779. else if (!tg3_flag(tp, 5705_PLUS))
  7780. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  7781. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7782. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  7783. tg3_flag(tp, 57765_CLASS))
  7784. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  7785. else
  7786. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7787. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7788. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  7789. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7790. BDINFO_FLAGS_DISABLED);
  7791. }
  7792. /* tp->lock is held. */
  7793. static void tg3_rx_ret_rcbs_init(struct tg3 *tp)
  7794. {
  7795. int i = 0;
  7796. u32 rxrcb = NIC_SRAM_RCV_RET_RCB;
  7797. if (tg3_flag(tp, ENABLE_RSS))
  7798. i++;
  7799. for (; i < tp->irq_max; i++, rxrcb += TG3_BDINFO_SIZE) {
  7800. struct tg3_napi *tnapi = &tp->napi[i];
  7801. if (!tnapi->rx_rcb)
  7802. continue;
  7803. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7804. (tp->rx_ret_ring_mask + 1) <<
  7805. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7806. }
  7807. }
  7808. /* tp->lock is held. */
  7809. static void tg3_rings_reset(struct tg3 *tp)
  7810. {
  7811. int i;
  7812. u32 stblk;
  7813. struct tg3_napi *tnapi = &tp->napi[0];
  7814. tg3_tx_rcbs_disable(tp);
  7815. tg3_rx_ret_rcbs_disable(tp);
  7816. /* Disable interrupts */
  7817. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  7818. tp->napi[0].chk_msi_cnt = 0;
  7819. tp->napi[0].last_rx_cons = 0;
  7820. tp->napi[0].last_tx_cons = 0;
  7821. /* Zero mailbox registers. */
  7822. if (tg3_flag(tp, SUPPORT_MSIX)) {
  7823. for (i = 1; i < tp->irq_max; i++) {
  7824. tp->napi[i].tx_prod = 0;
  7825. tp->napi[i].tx_cons = 0;
  7826. if (tg3_flag(tp, ENABLE_TSS))
  7827. tw32_mailbox(tp->napi[i].prodmbox, 0);
  7828. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  7829. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  7830. tp->napi[i].chk_msi_cnt = 0;
  7831. tp->napi[i].last_rx_cons = 0;
  7832. tp->napi[i].last_tx_cons = 0;
  7833. }
  7834. if (!tg3_flag(tp, ENABLE_TSS))
  7835. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7836. } else {
  7837. tp->napi[0].tx_prod = 0;
  7838. tp->napi[0].tx_cons = 0;
  7839. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7840. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7841. }
  7842. /* Make sure the NIC-based send BD rings are disabled. */
  7843. if (!tg3_flag(tp, 5705_PLUS)) {
  7844. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7845. for (i = 0; i < 16; i++)
  7846. tw32_tx_mbox(mbox + i * 8, 0);
  7847. }
  7848. /* Clear status block in ram. */
  7849. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7850. /* Set status block DMA address */
  7851. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7852. ((u64) tnapi->status_mapping >> 32));
  7853. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7854. ((u64) tnapi->status_mapping & 0xffffffff));
  7855. stblk = HOSTCC_STATBLCK_RING1;
  7856. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7857. u64 mapping = (u64)tnapi->status_mapping;
  7858. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7859. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7860. stblk += 8;
  7861. /* Clear status block in ram. */
  7862. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7863. }
  7864. tg3_tx_rcbs_init(tp);
  7865. tg3_rx_ret_rcbs_init(tp);
  7866. }
  7867. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7868. {
  7869. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7870. if (!tg3_flag(tp, 5750_PLUS) ||
  7871. tg3_flag(tp, 5780_CLASS) ||
  7872. tg3_asic_rev(tp) == ASIC_REV_5750 ||
  7873. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7874. tg3_flag(tp, 57765_PLUS))
  7875. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7876. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7877. tg3_asic_rev(tp) == ASIC_REV_5787)
  7878. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7879. else
  7880. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7881. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7882. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7883. val = min(nic_rep_thresh, host_rep_thresh);
  7884. tw32(RCVBDI_STD_THRESH, val);
  7885. if (tg3_flag(tp, 57765_PLUS))
  7886. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7887. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7888. return;
  7889. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7890. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7891. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7892. tw32(RCVBDI_JUMBO_THRESH, val);
  7893. if (tg3_flag(tp, 57765_PLUS))
  7894. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7895. }
  7896. static inline u32 calc_crc(unsigned char *buf, int len)
  7897. {
  7898. u32 reg;
  7899. u32 tmp;
  7900. int j, k;
  7901. reg = 0xffffffff;
  7902. for (j = 0; j < len; j++) {
  7903. reg ^= buf[j];
  7904. for (k = 0; k < 8; k++) {
  7905. tmp = reg & 0x01;
  7906. reg >>= 1;
  7907. if (tmp)
  7908. reg ^= 0xedb88320;
  7909. }
  7910. }
  7911. return ~reg;
  7912. }
  7913. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7914. {
  7915. /* accept or reject all multicast frames */
  7916. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7917. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7918. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7919. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7920. }
  7921. static void __tg3_set_rx_mode(struct net_device *dev)
  7922. {
  7923. struct tg3 *tp = netdev_priv(dev);
  7924. u32 rx_mode;
  7925. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7926. RX_MODE_KEEP_VLAN_TAG);
  7927. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7928. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7929. * flag clear.
  7930. */
  7931. if (!tg3_flag(tp, ENABLE_ASF))
  7932. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7933. #endif
  7934. if (dev->flags & IFF_PROMISC) {
  7935. /* Promiscuous mode. */
  7936. rx_mode |= RX_MODE_PROMISC;
  7937. } else if (dev->flags & IFF_ALLMULTI) {
  7938. /* Accept all multicast. */
  7939. tg3_set_multi(tp, 1);
  7940. } else if (netdev_mc_empty(dev)) {
  7941. /* Reject all multicast. */
  7942. tg3_set_multi(tp, 0);
  7943. } else {
  7944. /* Accept one or more multicast(s). */
  7945. struct netdev_hw_addr *ha;
  7946. u32 mc_filter[4] = { 0, };
  7947. u32 regidx;
  7948. u32 bit;
  7949. u32 crc;
  7950. netdev_for_each_mc_addr(ha, dev) {
  7951. crc = calc_crc(ha->addr, ETH_ALEN);
  7952. bit = ~crc & 0x7f;
  7953. regidx = (bit & 0x60) >> 5;
  7954. bit &= 0x1f;
  7955. mc_filter[regidx] |= (1 << bit);
  7956. }
  7957. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7958. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7959. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7960. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7961. }
  7962. if (netdev_uc_count(dev) > TG3_MAX_UCAST_ADDR(tp)) {
  7963. rx_mode |= RX_MODE_PROMISC;
  7964. } else if (!(dev->flags & IFF_PROMISC)) {
  7965. /* Add all entries into to the mac addr filter list */
  7966. int i = 0;
  7967. struct netdev_hw_addr *ha;
  7968. netdev_for_each_uc_addr(ha, dev) {
  7969. __tg3_set_one_mac_addr(tp, ha->addr,
  7970. i + TG3_UCAST_ADDR_IDX(tp));
  7971. i++;
  7972. }
  7973. }
  7974. if (rx_mode != tp->rx_mode) {
  7975. tp->rx_mode = rx_mode;
  7976. tw32_f(MAC_RX_MODE, rx_mode);
  7977. udelay(10);
  7978. }
  7979. }
  7980. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  7981. {
  7982. int i;
  7983. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7984. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  7985. }
  7986. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7987. {
  7988. int i;
  7989. if (!tg3_flag(tp, SUPPORT_MSIX))
  7990. return;
  7991. if (tp->rxq_cnt == 1) {
  7992. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7993. return;
  7994. }
  7995. /* Validate table against current IRQ count */
  7996. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7997. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  7998. break;
  7999. }
  8000. if (i != TG3_RSS_INDIR_TBL_SIZE)
  8001. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  8002. }
  8003. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  8004. {
  8005. int i = 0;
  8006. u32 reg = MAC_RSS_INDIR_TBL_0;
  8007. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  8008. u32 val = tp->rss_ind_tbl[i];
  8009. i++;
  8010. for (; i % 8; i++) {
  8011. val <<= 4;
  8012. val |= tp->rss_ind_tbl[i];
  8013. }
  8014. tw32(reg, val);
  8015. reg += 4;
  8016. }
  8017. }
  8018. static inline u32 tg3_lso_rd_dma_workaround_bit(struct tg3 *tp)
  8019. {
  8020. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  8021. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5719;
  8022. else
  8023. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5720;
  8024. }
  8025. /* tp->lock is held. */
  8026. static int tg3_reset_hw(struct tg3 *tp, bool reset_phy)
  8027. {
  8028. u32 val, rdmac_mode;
  8029. int i, err, limit;
  8030. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  8031. tg3_disable_ints(tp);
  8032. tg3_stop_fw(tp);
  8033. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  8034. if (tg3_flag(tp, INIT_COMPLETE))
  8035. tg3_abort_hw(tp, 1);
  8036. if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  8037. !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
  8038. tg3_phy_pull_config(tp);
  8039. tg3_eee_pull_config(tp, NULL);
  8040. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  8041. }
  8042. /* Enable MAC control of LPI */
  8043. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  8044. tg3_setup_eee(tp);
  8045. if (reset_phy)
  8046. tg3_phy_reset(tp);
  8047. err = tg3_chip_reset(tp);
  8048. if (err)
  8049. return err;
  8050. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  8051. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  8052. val = tr32(TG3_CPMU_CTRL);
  8053. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  8054. tw32(TG3_CPMU_CTRL, val);
  8055. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  8056. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  8057. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  8058. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  8059. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  8060. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  8061. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  8062. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  8063. val = tr32(TG3_CPMU_HST_ACC);
  8064. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  8065. val |= CPMU_HST_ACC_MACCLK_6_25;
  8066. tw32(TG3_CPMU_HST_ACC, val);
  8067. }
  8068. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  8069. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  8070. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  8071. PCIE_PWR_MGMT_L1_THRESH_4MS;
  8072. tw32(PCIE_PWR_MGMT_THRESH, val);
  8073. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  8074. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  8075. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  8076. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  8077. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  8078. }
  8079. if (tg3_flag(tp, L1PLLPD_EN)) {
  8080. u32 grc_mode = tr32(GRC_MODE);
  8081. /* Access the lower 1K of PL PCIE block registers. */
  8082. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8083. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  8084. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  8085. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  8086. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  8087. tw32(GRC_MODE, grc_mode);
  8088. }
  8089. if (tg3_flag(tp, 57765_CLASS)) {
  8090. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  8091. u32 grc_mode = tr32(GRC_MODE);
  8092. /* Access the lower 1K of PL PCIE block registers. */
  8093. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8094. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  8095. val = tr32(TG3_PCIE_TLDLPL_PORT +
  8096. TG3_PCIE_PL_LO_PHYCTL5);
  8097. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  8098. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  8099. tw32(GRC_MODE, grc_mode);
  8100. }
  8101. if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
  8102. u32 grc_mode;
  8103. /* Fix transmit hangs */
  8104. val = tr32(TG3_CPMU_PADRNG_CTL);
  8105. val |= TG3_CPMU_PADRNG_CTL_RDIV2;
  8106. tw32(TG3_CPMU_PADRNG_CTL, val);
  8107. grc_mode = tr32(GRC_MODE);
  8108. /* Access the lower 1K of DL PCIE block registers. */
  8109. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8110. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  8111. val = tr32(TG3_PCIE_TLDLPL_PORT +
  8112. TG3_PCIE_DL_LO_FTSMAX);
  8113. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  8114. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  8115. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  8116. tw32(GRC_MODE, grc_mode);
  8117. }
  8118. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  8119. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  8120. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  8121. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  8122. }
  8123. /* This works around an issue with Athlon chipsets on
  8124. * B3 tigon3 silicon. This bit has no effect on any
  8125. * other revision. But do not set this on PCI Express
  8126. * chips and don't even touch the clocks if the CPMU is present.
  8127. */
  8128. if (!tg3_flag(tp, CPMU_PRESENT)) {
  8129. if (!tg3_flag(tp, PCI_EXPRESS))
  8130. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  8131. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  8132. }
  8133. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  8134. tg3_flag(tp, PCIX_MODE)) {
  8135. val = tr32(TG3PCI_PCISTATE);
  8136. val |= PCISTATE_RETRY_SAME_DMA;
  8137. tw32(TG3PCI_PCISTATE, val);
  8138. }
  8139. if (tg3_flag(tp, ENABLE_APE)) {
  8140. /* Allow reads and writes to the
  8141. * APE register and memory space.
  8142. */
  8143. val = tr32(TG3PCI_PCISTATE);
  8144. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  8145. PCISTATE_ALLOW_APE_SHMEM_WR |
  8146. PCISTATE_ALLOW_APE_PSPACE_WR;
  8147. tw32(TG3PCI_PCISTATE, val);
  8148. }
  8149. if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
  8150. /* Enable some hw fixes. */
  8151. val = tr32(TG3PCI_MSI_DATA);
  8152. val |= (1 << 26) | (1 << 28) | (1 << 29);
  8153. tw32(TG3PCI_MSI_DATA, val);
  8154. }
  8155. /* Descriptor ring init may make accesses to the
  8156. * NIC SRAM area to setup the TX descriptors, so we
  8157. * can only do this after the hardware has been
  8158. * successfully reset.
  8159. */
  8160. err = tg3_init_rings(tp);
  8161. if (err)
  8162. return err;
  8163. if (tg3_flag(tp, 57765_PLUS)) {
  8164. val = tr32(TG3PCI_DMA_RW_CTRL) &
  8165. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  8166. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  8167. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  8168. if (!tg3_flag(tp, 57765_CLASS) &&
  8169. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8170. tg3_asic_rev(tp) != ASIC_REV_5762)
  8171. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  8172. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  8173. } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
  8174. tg3_asic_rev(tp) != ASIC_REV_5761) {
  8175. /* This value is determined during the probe time DMA
  8176. * engine test, tg3_test_dma.
  8177. */
  8178. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8179. }
  8180. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  8181. GRC_MODE_4X_NIC_SEND_RINGS |
  8182. GRC_MODE_NO_TX_PHDR_CSUM |
  8183. GRC_MODE_NO_RX_PHDR_CSUM);
  8184. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  8185. /* Pseudo-header checksum is done by hardware logic and not
  8186. * the offload processers, so make the chip do the pseudo-
  8187. * header checksums on receive. For transmit it is more
  8188. * convenient to do the pseudo-header checksum in software
  8189. * as Linux does that on transmit for us in all cases.
  8190. */
  8191. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  8192. val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
  8193. if (tp->rxptpctl)
  8194. tw32(TG3_RX_PTP_CTL,
  8195. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  8196. if (tg3_flag(tp, PTP_CAPABLE))
  8197. val |= GRC_MODE_TIME_SYNC_ENABLE;
  8198. tw32(GRC_MODE, tp->grc_mode | val);
  8199. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  8200. val = tr32(GRC_MISC_CFG);
  8201. val &= ~0xff;
  8202. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  8203. tw32(GRC_MISC_CFG, val);
  8204. /* Initialize MBUF/DESC pool. */
  8205. if (tg3_flag(tp, 5750_PLUS)) {
  8206. /* Do nothing. */
  8207. } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
  8208. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  8209. if (tg3_asic_rev(tp) == ASIC_REV_5704)
  8210. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  8211. else
  8212. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  8213. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  8214. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  8215. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  8216. int fw_len;
  8217. fw_len = tp->fw_len;
  8218. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  8219. tw32(BUFMGR_MB_POOL_ADDR,
  8220. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  8221. tw32(BUFMGR_MB_POOL_SIZE,
  8222. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  8223. }
  8224. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8225. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8226. tp->bufmgr_config.mbuf_read_dma_low_water);
  8227. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8228. tp->bufmgr_config.mbuf_mac_rx_low_water);
  8229. tw32(BUFMGR_MB_HIGH_WATER,
  8230. tp->bufmgr_config.mbuf_high_water);
  8231. } else {
  8232. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8233. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  8234. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8235. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  8236. tw32(BUFMGR_MB_HIGH_WATER,
  8237. tp->bufmgr_config.mbuf_high_water_jumbo);
  8238. }
  8239. tw32(BUFMGR_DMA_LOW_WATER,
  8240. tp->bufmgr_config.dma_low_water);
  8241. tw32(BUFMGR_DMA_HIGH_WATER,
  8242. tp->bufmgr_config.dma_high_water);
  8243. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  8244. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  8245. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  8246. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8247. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  8248. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8249. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
  8250. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  8251. tw32(BUFMGR_MODE, val);
  8252. for (i = 0; i < 2000; i++) {
  8253. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  8254. break;
  8255. udelay(10);
  8256. }
  8257. if (i >= 2000) {
  8258. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  8259. return -ENODEV;
  8260. }
  8261. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
  8262. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  8263. tg3_setup_rxbd_thresholds(tp);
  8264. /* Initialize TG3_BDINFO's at:
  8265. * RCVDBDI_STD_BD: standard eth size rx ring
  8266. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  8267. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  8268. *
  8269. * like so:
  8270. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  8271. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  8272. * ring attribute flags
  8273. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  8274. *
  8275. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  8276. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  8277. *
  8278. * The size of each ring is fixed in the firmware, but the location is
  8279. * configurable.
  8280. */
  8281. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8282. ((u64) tpr->rx_std_mapping >> 32));
  8283. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8284. ((u64) tpr->rx_std_mapping & 0xffffffff));
  8285. if (!tg3_flag(tp, 5717_PLUS))
  8286. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  8287. NIC_SRAM_RX_BUFFER_DESC);
  8288. /* Disable the mini ring */
  8289. if (!tg3_flag(tp, 5705_PLUS))
  8290. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8291. BDINFO_FLAGS_DISABLED);
  8292. /* Program the jumbo buffer descriptor ring control
  8293. * blocks on those devices that have them.
  8294. */
  8295. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8296. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  8297. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  8298. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8299. ((u64) tpr->rx_jmb_mapping >> 32));
  8300. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8301. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  8302. val = TG3_RX_JMB_RING_SIZE(tp) <<
  8303. BDINFO_FLAGS_MAXLEN_SHIFT;
  8304. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8305. val | BDINFO_FLAGS_USE_EXT_RECV);
  8306. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  8307. tg3_flag(tp, 57765_CLASS) ||
  8308. tg3_asic_rev(tp) == ASIC_REV_5762)
  8309. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  8310. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  8311. } else {
  8312. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8313. BDINFO_FLAGS_DISABLED);
  8314. }
  8315. if (tg3_flag(tp, 57765_PLUS)) {
  8316. val = TG3_RX_STD_RING_SIZE(tp);
  8317. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  8318. val |= (TG3_RX_STD_DMA_SZ << 2);
  8319. } else
  8320. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  8321. } else
  8322. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  8323. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  8324. tpr->rx_std_prod_idx = tp->rx_pending;
  8325. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  8326. tpr->rx_jmb_prod_idx =
  8327. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  8328. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  8329. tg3_rings_reset(tp);
  8330. /* Initialize MAC address and backoff seed. */
  8331. __tg3_set_mac_addr(tp, false);
  8332. /* MTU + ethernet header + FCS + optional VLAN tag */
  8333. tw32(MAC_RX_MTU_SIZE,
  8334. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  8335. /* The slot time is changed by tg3_setup_phy if we
  8336. * run at gigabit with half duplex.
  8337. */
  8338. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  8339. (6 << TX_LENGTHS_IPG_SHIFT) |
  8340. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  8341. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8342. tg3_asic_rev(tp) == ASIC_REV_5762)
  8343. val |= tr32(MAC_TX_LENGTHS) &
  8344. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  8345. TX_LENGTHS_CNT_DWN_VAL_MSK);
  8346. tw32(MAC_TX_LENGTHS, val);
  8347. /* Receive rules. */
  8348. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  8349. tw32(RCVLPC_CONFIG, 0x0181);
  8350. /* Calculate RDMAC_MODE setting early, we need it to determine
  8351. * the RCVLPC_STATE_ENABLE mask.
  8352. */
  8353. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  8354. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  8355. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  8356. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  8357. RDMAC_MODE_LNGREAD_ENAB);
  8358. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  8359. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  8360. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8361. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8362. tg3_asic_rev(tp) == ASIC_REV_57780)
  8363. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  8364. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  8365. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  8366. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8367. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8368. if (tg3_flag(tp, TSO_CAPABLE) &&
  8369. tg3_asic_rev(tp) == ASIC_REV_5705) {
  8370. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  8371. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8372. !tg3_flag(tp, IS_5788)) {
  8373. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8374. }
  8375. }
  8376. if (tg3_flag(tp, PCI_EXPRESS))
  8377. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8378. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8379. tp->dma_limit = 0;
  8380. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8381. rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
  8382. tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
  8383. }
  8384. }
  8385. if (tg3_flag(tp, HW_TSO_1) ||
  8386. tg3_flag(tp, HW_TSO_2) ||
  8387. tg3_flag(tp, HW_TSO_3))
  8388. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  8389. if (tg3_flag(tp, 57765_PLUS) ||
  8390. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8391. tg3_asic_rev(tp) == ASIC_REV_57780)
  8392. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  8393. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8394. tg3_asic_rev(tp) == ASIC_REV_5762)
  8395. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  8396. if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
  8397. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8398. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8399. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  8400. tg3_flag(tp, 57765_PLUS)) {
  8401. u32 tgtreg;
  8402. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8403. tgtreg = TG3_RDMA_RSRVCTRL_REG2;
  8404. else
  8405. tgtreg = TG3_RDMA_RSRVCTRL_REG;
  8406. val = tr32(tgtreg);
  8407. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8408. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8409. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  8410. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  8411. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  8412. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  8413. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  8414. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  8415. }
  8416. tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  8417. }
  8418. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8419. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8420. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8421. u32 tgtreg;
  8422. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8423. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
  8424. else
  8425. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
  8426. val = tr32(tgtreg);
  8427. tw32(tgtreg, val |
  8428. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  8429. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  8430. }
  8431. /* Receive/send statistics. */
  8432. if (tg3_flag(tp, 5750_PLUS)) {
  8433. val = tr32(RCVLPC_STATS_ENABLE);
  8434. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  8435. tw32(RCVLPC_STATS_ENABLE, val);
  8436. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  8437. tg3_flag(tp, TSO_CAPABLE)) {
  8438. val = tr32(RCVLPC_STATS_ENABLE);
  8439. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  8440. tw32(RCVLPC_STATS_ENABLE, val);
  8441. } else {
  8442. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  8443. }
  8444. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  8445. tw32(SNDDATAI_STATSENAB, 0xffffff);
  8446. tw32(SNDDATAI_STATSCTRL,
  8447. (SNDDATAI_SCTRL_ENABLE |
  8448. SNDDATAI_SCTRL_FASTUPD));
  8449. /* Setup host coalescing engine. */
  8450. tw32(HOSTCC_MODE, 0);
  8451. for (i = 0; i < 2000; i++) {
  8452. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  8453. break;
  8454. udelay(10);
  8455. }
  8456. __tg3_set_coalesce(tp, &tp->coal);
  8457. if (!tg3_flag(tp, 5705_PLUS)) {
  8458. /* Status/statistics block address. See tg3_timer,
  8459. * the tg3_periodic_fetch_stats call there, and
  8460. * tg3_get_stats to see how this works for 5705/5750 chips.
  8461. */
  8462. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8463. ((u64) tp->stats_mapping >> 32));
  8464. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  8465. ((u64) tp->stats_mapping & 0xffffffff));
  8466. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  8467. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  8468. /* Clear statistics and status block memory areas */
  8469. for (i = NIC_SRAM_STATS_BLK;
  8470. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  8471. i += sizeof(u32)) {
  8472. tg3_write_mem(tp, i, 0);
  8473. udelay(40);
  8474. }
  8475. }
  8476. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  8477. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  8478. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  8479. if (!tg3_flag(tp, 5705_PLUS))
  8480. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  8481. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  8482. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  8483. /* reset to prevent losing 1st rx packet intermittently */
  8484. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8485. udelay(10);
  8486. }
  8487. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  8488. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  8489. MAC_MODE_FHDE_ENABLE;
  8490. if (tg3_flag(tp, ENABLE_APE))
  8491. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  8492. if (!tg3_flag(tp, 5705_PLUS) &&
  8493. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8494. tg3_asic_rev(tp) != ASIC_REV_5700)
  8495. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  8496. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  8497. udelay(40);
  8498. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  8499. * If TG3_FLAG_IS_NIC is zero, we should read the
  8500. * register to preserve the GPIO settings for LOMs. The GPIOs,
  8501. * whether used as inputs or outputs, are set by boot code after
  8502. * reset.
  8503. */
  8504. if (!tg3_flag(tp, IS_NIC)) {
  8505. u32 gpio_mask;
  8506. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  8507. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  8508. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  8509. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  8510. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  8511. GRC_LCLCTRL_GPIO_OUTPUT3;
  8512. if (tg3_asic_rev(tp) == ASIC_REV_5755)
  8513. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  8514. tp->grc_local_ctrl &= ~gpio_mask;
  8515. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  8516. /* GPIO1 must be driven high for eeprom write protect */
  8517. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  8518. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8519. GRC_LCLCTRL_GPIO_OUTPUT1);
  8520. }
  8521. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8522. udelay(100);
  8523. if (tg3_flag(tp, USING_MSIX)) {
  8524. val = tr32(MSGINT_MODE);
  8525. val |= MSGINT_MODE_ENABLE;
  8526. if (tp->irq_cnt > 1)
  8527. val |= MSGINT_MODE_MULTIVEC_EN;
  8528. if (!tg3_flag(tp, 1SHOT_MSI))
  8529. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8530. tw32(MSGINT_MODE, val);
  8531. }
  8532. if (!tg3_flag(tp, 5705_PLUS)) {
  8533. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  8534. udelay(40);
  8535. }
  8536. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  8537. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  8538. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  8539. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  8540. WDMAC_MODE_LNGREAD_ENAB);
  8541. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8542. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8543. if (tg3_flag(tp, TSO_CAPABLE) &&
  8544. (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
  8545. tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
  8546. /* nothing */
  8547. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8548. !tg3_flag(tp, IS_5788)) {
  8549. val |= WDMAC_MODE_RX_ACCEL;
  8550. }
  8551. }
  8552. /* Enable host coalescing bug fix */
  8553. if (tg3_flag(tp, 5755_PLUS))
  8554. val |= WDMAC_MODE_STATUS_TAG_FIX;
  8555. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  8556. val |= WDMAC_MODE_BURST_ALL_DATA;
  8557. tw32_f(WDMAC_MODE, val);
  8558. udelay(40);
  8559. if (tg3_flag(tp, PCIX_MODE)) {
  8560. u16 pcix_cmd;
  8561. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8562. &pcix_cmd);
  8563. if (tg3_asic_rev(tp) == ASIC_REV_5703) {
  8564. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  8565. pcix_cmd |= PCI_X_CMD_READ_2K;
  8566. } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  8567. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  8568. pcix_cmd |= PCI_X_CMD_READ_2K;
  8569. }
  8570. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8571. pcix_cmd);
  8572. }
  8573. tw32_f(RDMAC_MODE, rdmac_mode);
  8574. udelay(40);
  8575. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8576. tg3_asic_rev(tp) == ASIC_REV_5720) {
  8577. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  8578. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  8579. break;
  8580. }
  8581. if (i < TG3_NUM_RDMA_CHANNELS) {
  8582. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8583. val |= tg3_lso_rd_dma_workaround_bit(tp);
  8584. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8585. tg3_flag_set(tp, 5719_5720_RDMA_BUG);
  8586. }
  8587. }
  8588. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  8589. if (!tg3_flag(tp, 5705_PLUS))
  8590. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  8591. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  8592. tw32(SNDDATAC_MODE,
  8593. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  8594. else
  8595. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  8596. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  8597. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  8598. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  8599. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  8600. val |= RCVDBDI_MODE_LRG_RING_SZ;
  8601. tw32(RCVDBDI_MODE, val);
  8602. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  8603. if (tg3_flag(tp, HW_TSO_1) ||
  8604. tg3_flag(tp, HW_TSO_2) ||
  8605. tg3_flag(tp, HW_TSO_3))
  8606. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  8607. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  8608. if (tg3_flag(tp, ENABLE_TSS))
  8609. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  8610. tw32(SNDBDI_MODE, val);
  8611. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  8612. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  8613. err = tg3_load_5701_a0_firmware_fix(tp);
  8614. if (err)
  8615. return err;
  8616. }
  8617. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8618. /* Ignore any errors for the firmware download. If download
  8619. * fails, the device will operate with EEE disabled
  8620. */
  8621. tg3_load_57766_firmware(tp);
  8622. }
  8623. if (tg3_flag(tp, TSO_CAPABLE)) {
  8624. err = tg3_load_tso_firmware(tp);
  8625. if (err)
  8626. return err;
  8627. }
  8628. tp->tx_mode = TX_MODE_ENABLE;
  8629. if (tg3_flag(tp, 5755_PLUS) ||
  8630. tg3_asic_rev(tp) == ASIC_REV_5906)
  8631. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  8632. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8633. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8634. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  8635. tp->tx_mode &= ~val;
  8636. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  8637. }
  8638. tw32_f(MAC_TX_MODE, tp->tx_mode);
  8639. udelay(100);
  8640. if (tg3_flag(tp, ENABLE_RSS)) {
  8641. tg3_rss_write_indir_tbl(tp);
  8642. /* Setup the "secret" hash key. */
  8643. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  8644. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  8645. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  8646. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  8647. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  8648. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  8649. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  8650. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  8651. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  8652. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  8653. }
  8654. tp->rx_mode = RX_MODE_ENABLE;
  8655. if (tg3_flag(tp, 5755_PLUS))
  8656. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  8657. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8658. tp->rx_mode |= RX_MODE_IPV4_FRAG_FIX;
  8659. if (tg3_flag(tp, ENABLE_RSS))
  8660. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  8661. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  8662. RX_MODE_RSS_IPV6_HASH_EN |
  8663. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  8664. RX_MODE_RSS_IPV4_HASH_EN |
  8665. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  8666. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8667. udelay(10);
  8668. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8669. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  8670. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8671. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8672. udelay(10);
  8673. }
  8674. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8675. udelay(10);
  8676. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8677. if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
  8678. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  8679. /* Set drive transmission level to 1.2V */
  8680. /* only if the signal pre-emphasis bit is not set */
  8681. val = tr32(MAC_SERDES_CFG);
  8682. val &= 0xfffff000;
  8683. val |= 0x880;
  8684. tw32(MAC_SERDES_CFG, val);
  8685. }
  8686. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
  8687. tw32(MAC_SERDES_CFG, 0x616000);
  8688. }
  8689. /* Prevent chip from dropping frames when flow control
  8690. * is enabled.
  8691. */
  8692. if (tg3_flag(tp, 57765_CLASS))
  8693. val = 1;
  8694. else
  8695. val = 2;
  8696. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  8697. if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
  8698. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  8699. /* Use hardware link auto-negotiation */
  8700. tg3_flag_set(tp, HW_AUTONEG);
  8701. }
  8702. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8703. tg3_asic_rev(tp) == ASIC_REV_5714) {
  8704. u32 tmp;
  8705. tmp = tr32(SERDES_RX_CTRL);
  8706. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  8707. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  8708. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  8709. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8710. }
  8711. if (!tg3_flag(tp, USE_PHYLIB)) {
  8712. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8713. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  8714. err = tg3_setup_phy(tp, false);
  8715. if (err)
  8716. return err;
  8717. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8718. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  8719. u32 tmp;
  8720. /* Clear CRC stats. */
  8721. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  8722. tg3_writephy(tp, MII_TG3_TEST1,
  8723. tmp | MII_TG3_TEST1_CRC_EN);
  8724. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  8725. }
  8726. }
  8727. }
  8728. __tg3_set_rx_mode(tp->dev);
  8729. /* Initialize receive rules. */
  8730. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  8731. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8732. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  8733. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8734. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  8735. limit = 8;
  8736. else
  8737. limit = 16;
  8738. if (tg3_flag(tp, ENABLE_ASF))
  8739. limit -= 4;
  8740. switch (limit) {
  8741. case 16:
  8742. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  8743. case 15:
  8744. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  8745. case 14:
  8746. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  8747. case 13:
  8748. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  8749. case 12:
  8750. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  8751. case 11:
  8752. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  8753. case 10:
  8754. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  8755. case 9:
  8756. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  8757. case 8:
  8758. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  8759. case 7:
  8760. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  8761. case 6:
  8762. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  8763. case 5:
  8764. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  8765. case 4:
  8766. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  8767. case 3:
  8768. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  8769. case 2:
  8770. case 1:
  8771. default:
  8772. break;
  8773. }
  8774. if (tg3_flag(tp, ENABLE_APE))
  8775. /* Write our heartbeat update interval to APE. */
  8776. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  8777. APE_HOST_HEARTBEAT_INT_DISABLE);
  8778. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  8779. return 0;
  8780. }
  8781. /* Called at device open time to get the chip ready for
  8782. * packet processing. Invoked with tp->lock held.
  8783. */
  8784. static int tg3_init_hw(struct tg3 *tp, bool reset_phy)
  8785. {
  8786. /* Chip may have been just powered on. If so, the boot code may still
  8787. * be running initialization. Wait for it to finish to avoid races in
  8788. * accessing the hardware.
  8789. */
  8790. tg3_enable_register_access(tp);
  8791. tg3_poll_fw(tp);
  8792. tg3_switch_clocks(tp);
  8793. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8794. return tg3_reset_hw(tp, reset_phy);
  8795. }
  8796. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  8797. {
  8798. int i;
  8799. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  8800. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  8801. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  8802. off += len;
  8803. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  8804. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  8805. memset(ocir, 0, TG3_OCIR_LEN);
  8806. }
  8807. }
  8808. /* sysfs attributes for hwmon */
  8809. static ssize_t tg3_show_temp(struct device *dev,
  8810. struct device_attribute *devattr, char *buf)
  8811. {
  8812. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  8813. struct tg3 *tp = dev_get_drvdata(dev);
  8814. u32 temperature;
  8815. spin_lock_bh(&tp->lock);
  8816. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  8817. sizeof(temperature));
  8818. spin_unlock_bh(&tp->lock);
  8819. return sprintf(buf, "%u\n", temperature);
  8820. }
  8821. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  8822. TG3_TEMP_SENSOR_OFFSET);
  8823. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  8824. TG3_TEMP_CAUTION_OFFSET);
  8825. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  8826. TG3_TEMP_MAX_OFFSET);
  8827. static struct attribute *tg3_attrs[] = {
  8828. &sensor_dev_attr_temp1_input.dev_attr.attr,
  8829. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  8830. &sensor_dev_attr_temp1_max.dev_attr.attr,
  8831. NULL
  8832. };
  8833. ATTRIBUTE_GROUPS(tg3);
  8834. static void tg3_hwmon_close(struct tg3 *tp)
  8835. {
  8836. if (tp->hwmon_dev) {
  8837. hwmon_device_unregister(tp->hwmon_dev);
  8838. tp->hwmon_dev = NULL;
  8839. }
  8840. }
  8841. static void tg3_hwmon_open(struct tg3 *tp)
  8842. {
  8843. int i;
  8844. u32 size = 0;
  8845. struct pci_dev *pdev = tp->pdev;
  8846. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  8847. tg3_sd_scan_scratchpad(tp, ocirs);
  8848. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  8849. if (!ocirs[i].src_data_length)
  8850. continue;
  8851. size += ocirs[i].src_hdr_length;
  8852. size += ocirs[i].src_data_length;
  8853. }
  8854. if (!size)
  8855. return;
  8856. tp->hwmon_dev = hwmon_device_register_with_groups(&pdev->dev, "tg3",
  8857. tp, tg3_groups);
  8858. if (IS_ERR(tp->hwmon_dev)) {
  8859. tp->hwmon_dev = NULL;
  8860. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8861. }
  8862. }
  8863. #define TG3_STAT_ADD32(PSTAT, REG) \
  8864. do { u32 __val = tr32(REG); \
  8865. (PSTAT)->low += __val; \
  8866. if ((PSTAT)->low < __val) \
  8867. (PSTAT)->high += 1; \
  8868. } while (0)
  8869. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8870. {
  8871. struct tg3_hw_stats *sp = tp->hw_stats;
  8872. if (!tp->link_up)
  8873. return;
  8874. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8875. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8876. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8877. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8878. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8879. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8880. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8881. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8882. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8883. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8884. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8885. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8886. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8887. if (unlikely(tg3_flag(tp, 5719_5720_RDMA_BUG) &&
  8888. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8889. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8890. u32 val;
  8891. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8892. val &= ~tg3_lso_rd_dma_workaround_bit(tp);
  8893. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8894. tg3_flag_clear(tp, 5719_5720_RDMA_BUG);
  8895. }
  8896. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8897. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8898. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8899. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8900. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8901. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8902. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8903. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8904. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8905. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8906. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8907. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8908. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8909. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8910. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8911. if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8912. tg3_asic_rev(tp) != ASIC_REV_5762 &&
  8913. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
  8914. tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
  8915. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8916. } else {
  8917. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8918. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8919. if (val) {
  8920. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8921. sp->rx_discards.low += val;
  8922. if (sp->rx_discards.low < val)
  8923. sp->rx_discards.high += 1;
  8924. }
  8925. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8926. }
  8927. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8928. }
  8929. static void tg3_chk_missed_msi(struct tg3 *tp)
  8930. {
  8931. u32 i;
  8932. for (i = 0; i < tp->irq_cnt; i++) {
  8933. struct tg3_napi *tnapi = &tp->napi[i];
  8934. if (tg3_has_work(tnapi)) {
  8935. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8936. tnapi->last_tx_cons == tnapi->tx_cons) {
  8937. if (tnapi->chk_msi_cnt < 1) {
  8938. tnapi->chk_msi_cnt++;
  8939. return;
  8940. }
  8941. tg3_msi(0, tnapi);
  8942. }
  8943. }
  8944. tnapi->chk_msi_cnt = 0;
  8945. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8946. tnapi->last_tx_cons = tnapi->tx_cons;
  8947. }
  8948. }
  8949. static void tg3_timer(unsigned long __opaque)
  8950. {
  8951. struct tg3 *tp = (struct tg3 *) __opaque;
  8952. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  8953. goto restart_timer;
  8954. spin_lock(&tp->lock);
  8955. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8956. tg3_flag(tp, 57765_CLASS))
  8957. tg3_chk_missed_msi(tp);
  8958. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  8959. /* BCM4785: Flush posted writes from GbE to host memory. */
  8960. tr32(HOSTCC_MODE);
  8961. }
  8962. if (!tg3_flag(tp, TAGGED_STATUS)) {
  8963. /* All of this garbage is because when using non-tagged
  8964. * IRQ status the mailbox/status_block protocol the chip
  8965. * uses with the cpu is race prone.
  8966. */
  8967. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8968. tw32(GRC_LOCAL_CTRL,
  8969. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8970. } else {
  8971. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8972. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8973. }
  8974. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8975. spin_unlock(&tp->lock);
  8976. tg3_reset_task_schedule(tp);
  8977. goto restart_timer;
  8978. }
  8979. }
  8980. /* This part only runs once per second. */
  8981. if (!--tp->timer_counter) {
  8982. if (tg3_flag(tp, 5705_PLUS))
  8983. tg3_periodic_fetch_stats(tp);
  8984. if (tp->setlpicnt && !--tp->setlpicnt)
  8985. tg3_phy_eee_enable(tp);
  8986. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  8987. u32 mac_stat;
  8988. int phy_event;
  8989. mac_stat = tr32(MAC_STATUS);
  8990. phy_event = 0;
  8991. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  8992. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  8993. phy_event = 1;
  8994. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  8995. phy_event = 1;
  8996. if (phy_event)
  8997. tg3_setup_phy(tp, false);
  8998. } else if (tg3_flag(tp, POLL_SERDES)) {
  8999. u32 mac_stat = tr32(MAC_STATUS);
  9000. int need_setup = 0;
  9001. if (tp->link_up &&
  9002. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  9003. need_setup = 1;
  9004. }
  9005. if (!tp->link_up &&
  9006. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  9007. MAC_STATUS_SIGNAL_DET))) {
  9008. need_setup = 1;
  9009. }
  9010. if (need_setup) {
  9011. if (!tp->serdes_counter) {
  9012. tw32_f(MAC_MODE,
  9013. (tp->mac_mode &
  9014. ~MAC_MODE_PORT_MODE_MASK));
  9015. udelay(40);
  9016. tw32_f(MAC_MODE, tp->mac_mode);
  9017. udelay(40);
  9018. }
  9019. tg3_setup_phy(tp, false);
  9020. }
  9021. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  9022. tg3_flag(tp, 5780_CLASS)) {
  9023. tg3_serdes_parallel_detect(tp);
  9024. } else if (tg3_flag(tp, POLL_CPMU_LINK)) {
  9025. u32 cpmu = tr32(TG3_CPMU_STATUS);
  9026. bool link_up = !((cpmu & TG3_CPMU_STATUS_LINK_MASK) ==
  9027. TG3_CPMU_STATUS_LINK_MASK);
  9028. if (link_up != tp->link_up)
  9029. tg3_setup_phy(tp, false);
  9030. }
  9031. tp->timer_counter = tp->timer_multiplier;
  9032. }
  9033. /* Heartbeat is only sent once every 2 seconds.
  9034. *
  9035. * The heartbeat is to tell the ASF firmware that the host
  9036. * driver is still alive. In the event that the OS crashes,
  9037. * ASF needs to reset the hardware to free up the FIFO space
  9038. * that may be filled with rx packets destined for the host.
  9039. * If the FIFO is full, ASF will no longer function properly.
  9040. *
  9041. * Unintended resets have been reported on real time kernels
  9042. * where the timer doesn't run on time. Netpoll will also have
  9043. * same problem.
  9044. *
  9045. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  9046. * to check the ring condition when the heartbeat is expiring
  9047. * before doing the reset. This will prevent most unintended
  9048. * resets.
  9049. */
  9050. if (!--tp->asf_counter) {
  9051. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  9052. tg3_wait_for_event_ack(tp);
  9053. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  9054. FWCMD_NICDRV_ALIVE3);
  9055. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  9056. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  9057. TG3_FW_UPDATE_TIMEOUT_SEC);
  9058. tg3_generate_fw_event(tp);
  9059. }
  9060. tp->asf_counter = tp->asf_multiplier;
  9061. }
  9062. spin_unlock(&tp->lock);
  9063. restart_timer:
  9064. tp->timer.expires = jiffies + tp->timer_offset;
  9065. add_timer(&tp->timer);
  9066. }
  9067. static void tg3_timer_init(struct tg3 *tp)
  9068. {
  9069. if (tg3_flag(tp, TAGGED_STATUS) &&
  9070. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  9071. !tg3_flag(tp, 57765_CLASS))
  9072. tp->timer_offset = HZ;
  9073. else
  9074. tp->timer_offset = HZ / 10;
  9075. BUG_ON(tp->timer_offset > HZ);
  9076. tp->timer_multiplier = (HZ / tp->timer_offset);
  9077. tp->asf_multiplier = (HZ / tp->timer_offset) *
  9078. TG3_FW_UPDATE_FREQ_SEC;
  9079. init_timer(&tp->timer);
  9080. tp->timer.data = (unsigned long) tp;
  9081. tp->timer.function = tg3_timer;
  9082. }
  9083. static void tg3_timer_start(struct tg3 *tp)
  9084. {
  9085. tp->asf_counter = tp->asf_multiplier;
  9086. tp->timer_counter = tp->timer_multiplier;
  9087. tp->timer.expires = jiffies + tp->timer_offset;
  9088. add_timer(&tp->timer);
  9089. }
  9090. static void tg3_timer_stop(struct tg3 *tp)
  9091. {
  9092. del_timer_sync(&tp->timer);
  9093. }
  9094. /* Restart hardware after configuration changes, self-test, etc.
  9095. * Invoked with tp->lock held.
  9096. */
  9097. static int tg3_restart_hw(struct tg3 *tp, bool reset_phy)
  9098. __releases(tp->lock)
  9099. __acquires(tp->lock)
  9100. {
  9101. int err;
  9102. err = tg3_init_hw(tp, reset_phy);
  9103. if (err) {
  9104. netdev_err(tp->dev,
  9105. "Failed to re-initialize device, aborting\n");
  9106. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9107. tg3_full_unlock(tp);
  9108. tg3_timer_stop(tp);
  9109. tp->irq_sync = 0;
  9110. tg3_napi_enable(tp);
  9111. dev_close(tp->dev);
  9112. tg3_full_lock(tp, 0);
  9113. }
  9114. return err;
  9115. }
  9116. static void tg3_reset_task(struct work_struct *work)
  9117. {
  9118. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  9119. int err;
  9120. tg3_full_lock(tp, 0);
  9121. if (!netif_running(tp->dev)) {
  9122. tg3_flag_clear(tp, RESET_TASK_PENDING);
  9123. tg3_full_unlock(tp);
  9124. return;
  9125. }
  9126. tg3_full_unlock(tp);
  9127. tg3_phy_stop(tp);
  9128. tg3_netif_stop(tp);
  9129. tg3_full_lock(tp, 1);
  9130. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  9131. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  9132. tp->write32_rx_mbox = tg3_write_flush_reg32;
  9133. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  9134. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  9135. }
  9136. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  9137. err = tg3_init_hw(tp, true);
  9138. if (err)
  9139. goto out;
  9140. tg3_netif_start(tp);
  9141. out:
  9142. tg3_full_unlock(tp);
  9143. if (!err)
  9144. tg3_phy_start(tp);
  9145. tg3_flag_clear(tp, RESET_TASK_PENDING);
  9146. }
  9147. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  9148. {
  9149. irq_handler_t fn;
  9150. unsigned long flags;
  9151. char *name;
  9152. struct tg3_napi *tnapi = &tp->napi[irq_num];
  9153. if (tp->irq_cnt == 1)
  9154. name = tp->dev->name;
  9155. else {
  9156. name = &tnapi->irq_lbl[0];
  9157. if (tnapi->tx_buffers && tnapi->rx_rcb)
  9158. snprintf(name, IFNAMSIZ,
  9159. "%s-txrx-%d", tp->dev->name, irq_num);
  9160. else if (tnapi->tx_buffers)
  9161. snprintf(name, IFNAMSIZ,
  9162. "%s-tx-%d", tp->dev->name, irq_num);
  9163. else if (tnapi->rx_rcb)
  9164. snprintf(name, IFNAMSIZ,
  9165. "%s-rx-%d", tp->dev->name, irq_num);
  9166. else
  9167. snprintf(name, IFNAMSIZ,
  9168. "%s-%d", tp->dev->name, irq_num);
  9169. name[IFNAMSIZ-1] = 0;
  9170. }
  9171. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  9172. fn = tg3_msi;
  9173. if (tg3_flag(tp, 1SHOT_MSI))
  9174. fn = tg3_msi_1shot;
  9175. flags = 0;
  9176. } else {
  9177. fn = tg3_interrupt;
  9178. if (tg3_flag(tp, TAGGED_STATUS))
  9179. fn = tg3_interrupt_tagged;
  9180. flags = IRQF_SHARED;
  9181. }
  9182. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  9183. }
  9184. static int tg3_test_interrupt(struct tg3 *tp)
  9185. {
  9186. struct tg3_napi *tnapi = &tp->napi[0];
  9187. struct net_device *dev = tp->dev;
  9188. int err, i, intr_ok = 0;
  9189. u32 val;
  9190. if (!netif_running(dev))
  9191. return -ENODEV;
  9192. tg3_disable_ints(tp);
  9193. free_irq(tnapi->irq_vec, tnapi);
  9194. /*
  9195. * Turn off MSI one shot mode. Otherwise this test has no
  9196. * observable way to know whether the interrupt was delivered.
  9197. */
  9198. if (tg3_flag(tp, 57765_PLUS)) {
  9199. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  9200. tw32(MSGINT_MODE, val);
  9201. }
  9202. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  9203. IRQF_SHARED, dev->name, tnapi);
  9204. if (err)
  9205. return err;
  9206. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  9207. tg3_enable_ints(tp);
  9208. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9209. tnapi->coal_now);
  9210. for (i = 0; i < 5; i++) {
  9211. u32 int_mbox, misc_host_ctrl;
  9212. int_mbox = tr32_mailbox(tnapi->int_mbox);
  9213. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  9214. if ((int_mbox != 0) ||
  9215. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  9216. intr_ok = 1;
  9217. break;
  9218. }
  9219. if (tg3_flag(tp, 57765_PLUS) &&
  9220. tnapi->hw_status->status_tag != tnapi->last_tag)
  9221. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  9222. msleep(10);
  9223. }
  9224. tg3_disable_ints(tp);
  9225. free_irq(tnapi->irq_vec, tnapi);
  9226. err = tg3_request_irq(tp, 0);
  9227. if (err)
  9228. return err;
  9229. if (intr_ok) {
  9230. /* Reenable MSI one shot mode. */
  9231. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  9232. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  9233. tw32(MSGINT_MODE, val);
  9234. }
  9235. return 0;
  9236. }
  9237. return -EIO;
  9238. }
  9239. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  9240. * successfully restored
  9241. */
  9242. static int tg3_test_msi(struct tg3 *tp)
  9243. {
  9244. int err;
  9245. u16 pci_cmd;
  9246. if (!tg3_flag(tp, USING_MSI))
  9247. return 0;
  9248. /* Turn off SERR reporting in case MSI terminates with Master
  9249. * Abort.
  9250. */
  9251. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9252. pci_write_config_word(tp->pdev, PCI_COMMAND,
  9253. pci_cmd & ~PCI_COMMAND_SERR);
  9254. err = tg3_test_interrupt(tp);
  9255. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9256. if (!err)
  9257. return 0;
  9258. /* other failures */
  9259. if (err != -EIO)
  9260. return err;
  9261. /* MSI test failed, go back to INTx mode */
  9262. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  9263. "to INTx mode. Please report this failure to the PCI "
  9264. "maintainer and include system chipset information\n");
  9265. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9266. pci_disable_msi(tp->pdev);
  9267. tg3_flag_clear(tp, USING_MSI);
  9268. tp->napi[0].irq_vec = tp->pdev->irq;
  9269. err = tg3_request_irq(tp, 0);
  9270. if (err)
  9271. return err;
  9272. /* Need to reset the chip because the MSI cycle may have terminated
  9273. * with Master Abort.
  9274. */
  9275. tg3_full_lock(tp, 1);
  9276. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9277. err = tg3_init_hw(tp, true);
  9278. tg3_full_unlock(tp);
  9279. if (err)
  9280. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9281. return err;
  9282. }
  9283. static int tg3_request_firmware(struct tg3 *tp)
  9284. {
  9285. const struct tg3_firmware_hdr *fw_hdr;
  9286. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  9287. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  9288. tp->fw_needed);
  9289. return -ENOENT;
  9290. }
  9291. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  9292. /* Firmware blob starts with version numbers, followed by
  9293. * start address and _full_ length including BSS sections
  9294. * (which must be longer than the actual data, of course
  9295. */
  9296. tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
  9297. if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
  9298. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  9299. tp->fw_len, tp->fw_needed);
  9300. release_firmware(tp->fw);
  9301. tp->fw = NULL;
  9302. return -EINVAL;
  9303. }
  9304. /* We no longer need firmware; we have it. */
  9305. tp->fw_needed = NULL;
  9306. return 0;
  9307. }
  9308. static u32 tg3_irq_count(struct tg3 *tp)
  9309. {
  9310. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  9311. if (irq_cnt > 1) {
  9312. /* We want as many rx rings enabled as there are cpus.
  9313. * In multiqueue MSI-X mode, the first MSI-X vector
  9314. * only deals with link interrupts, etc, so we add
  9315. * one to the number of vectors we are requesting.
  9316. */
  9317. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  9318. }
  9319. return irq_cnt;
  9320. }
  9321. static bool tg3_enable_msix(struct tg3 *tp)
  9322. {
  9323. int i, rc;
  9324. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  9325. tp->txq_cnt = tp->txq_req;
  9326. tp->rxq_cnt = tp->rxq_req;
  9327. if (!tp->rxq_cnt)
  9328. tp->rxq_cnt = netif_get_num_default_rss_queues();
  9329. if (tp->rxq_cnt > tp->rxq_max)
  9330. tp->rxq_cnt = tp->rxq_max;
  9331. /* Disable multiple TX rings by default. Simple round-robin hardware
  9332. * scheduling of the TX rings can cause starvation of rings with
  9333. * small packets when other rings have TSO or jumbo packets.
  9334. */
  9335. if (!tp->txq_req)
  9336. tp->txq_cnt = 1;
  9337. tp->irq_cnt = tg3_irq_count(tp);
  9338. for (i = 0; i < tp->irq_max; i++) {
  9339. msix_ent[i].entry = i;
  9340. msix_ent[i].vector = 0;
  9341. }
  9342. rc = pci_enable_msix_range(tp->pdev, msix_ent, 1, tp->irq_cnt);
  9343. if (rc < 0) {
  9344. return false;
  9345. } else if (rc < tp->irq_cnt) {
  9346. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  9347. tp->irq_cnt, rc);
  9348. tp->irq_cnt = rc;
  9349. tp->rxq_cnt = max(rc - 1, 1);
  9350. if (tp->txq_cnt)
  9351. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  9352. }
  9353. for (i = 0; i < tp->irq_max; i++)
  9354. tp->napi[i].irq_vec = msix_ent[i].vector;
  9355. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  9356. pci_disable_msix(tp->pdev);
  9357. return false;
  9358. }
  9359. if (tp->irq_cnt == 1)
  9360. return true;
  9361. tg3_flag_set(tp, ENABLE_RSS);
  9362. if (tp->txq_cnt > 1)
  9363. tg3_flag_set(tp, ENABLE_TSS);
  9364. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  9365. return true;
  9366. }
  9367. static void tg3_ints_init(struct tg3 *tp)
  9368. {
  9369. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  9370. !tg3_flag(tp, TAGGED_STATUS)) {
  9371. /* All MSI supporting chips should support tagged
  9372. * status. Assert that this is the case.
  9373. */
  9374. netdev_warn(tp->dev,
  9375. "MSI without TAGGED_STATUS? Not using MSI\n");
  9376. goto defcfg;
  9377. }
  9378. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  9379. tg3_flag_set(tp, USING_MSIX);
  9380. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  9381. tg3_flag_set(tp, USING_MSI);
  9382. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  9383. u32 msi_mode = tr32(MSGINT_MODE);
  9384. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  9385. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  9386. if (!tg3_flag(tp, 1SHOT_MSI))
  9387. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  9388. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  9389. }
  9390. defcfg:
  9391. if (!tg3_flag(tp, USING_MSIX)) {
  9392. tp->irq_cnt = 1;
  9393. tp->napi[0].irq_vec = tp->pdev->irq;
  9394. }
  9395. if (tp->irq_cnt == 1) {
  9396. tp->txq_cnt = 1;
  9397. tp->rxq_cnt = 1;
  9398. netif_set_real_num_tx_queues(tp->dev, 1);
  9399. netif_set_real_num_rx_queues(tp->dev, 1);
  9400. }
  9401. }
  9402. static void tg3_ints_fini(struct tg3 *tp)
  9403. {
  9404. if (tg3_flag(tp, USING_MSIX))
  9405. pci_disable_msix(tp->pdev);
  9406. else if (tg3_flag(tp, USING_MSI))
  9407. pci_disable_msi(tp->pdev);
  9408. tg3_flag_clear(tp, USING_MSI);
  9409. tg3_flag_clear(tp, USING_MSIX);
  9410. tg3_flag_clear(tp, ENABLE_RSS);
  9411. tg3_flag_clear(tp, ENABLE_TSS);
  9412. }
  9413. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
  9414. bool init)
  9415. {
  9416. struct net_device *dev = tp->dev;
  9417. int i, err;
  9418. /*
  9419. * Setup interrupts first so we know how
  9420. * many NAPI resources to allocate
  9421. */
  9422. tg3_ints_init(tp);
  9423. tg3_rss_check_indir_tbl(tp);
  9424. /* The placement of this call is tied
  9425. * to the setup and use of Host TX descriptors.
  9426. */
  9427. err = tg3_alloc_consistent(tp);
  9428. if (err)
  9429. goto out_ints_fini;
  9430. tg3_napi_init(tp);
  9431. tg3_napi_enable(tp);
  9432. for (i = 0; i < tp->irq_cnt; i++) {
  9433. struct tg3_napi *tnapi = &tp->napi[i];
  9434. err = tg3_request_irq(tp, i);
  9435. if (err) {
  9436. for (i--; i >= 0; i--) {
  9437. tnapi = &tp->napi[i];
  9438. free_irq(tnapi->irq_vec, tnapi);
  9439. }
  9440. goto out_napi_fini;
  9441. }
  9442. }
  9443. tg3_full_lock(tp, 0);
  9444. if (init)
  9445. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  9446. err = tg3_init_hw(tp, reset_phy);
  9447. if (err) {
  9448. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9449. tg3_free_rings(tp);
  9450. }
  9451. tg3_full_unlock(tp);
  9452. if (err)
  9453. goto out_free_irq;
  9454. if (test_irq && tg3_flag(tp, USING_MSI)) {
  9455. err = tg3_test_msi(tp);
  9456. if (err) {
  9457. tg3_full_lock(tp, 0);
  9458. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9459. tg3_free_rings(tp);
  9460. tg3_full_unlock(tp);
  9461. goto out_napi_fini;
  9462. }
  9463. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  9464. u32 val = tr32(PCIE_TRANSACTION_CFG);
  9465. tw32(PCIE_TRANSACTION_CFG,
  9466. val | PCIE_TRANS_CFG_1SHOT_MSI);
  9467. }
  9468. }
  9469. tg3_phy_start(tp);
  9470. tg3_hwmon_open(tp);
  9471. tg3_full_lock(tp, 0);
  9472. tg3_timer_start(tp);
  9473. tg3_flag_set(tp, INIT_COMPLETE);
  9474. tg3_enable_ints(tp);
  9475. if (init)
  9476. tg3_ptp_init(tp);
  9477. else
  9478. tg3_ptp_resume(tp);
  9479. tg3_full_unlock(tp);
  9480. netif_tx_start_all_queues(dev);
  9481. /*
  9482. * Reset loopback feature if it was turned on while the device was down
  9483. * make sure that it's installed properly now.
  9484. */
  9485. if (dev->features & NETIF_F_LOOPBACK)
  9486. tg3_set_loopback(dev, dev->features);
  9487. return 0;
  9488. out_free_irq:
  9489. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9490. struct tg3_napi *tnapi = &tp->napi[i];
  9491. free_irq(tnapi->irq_vec, tnapi);
  9492. }
  9493. out_napi_fini:
  9494. tg3_napi_disable(tp);
  9495. tg3_napi_fini(tp);
  9496. tg3_free_consistent(tp);
  9497. out_ints_fini:
  9498. tg3_ints_fini(tp);
  9499. return err;
  9500. }
  9501. static void tg3_stop(struct tg3 *tp)
  9502. {
  9503. int i;
  9504. tg3_reset_task_cancel(tp);
  9505. tg3_netif_stop(tp);
  9506. tg3_timer_stop(tp);
  9507. tg3_hwmon_close(tp);
  9508. tg3_phy_stop(tp);
  9509. tg3_full_lock(tp, 1);
  9510. tg3_disable_ints(tp);
  9511. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9512. tg3_free_rings(tp);
  9513. tg3_flag_clear(tp, INIT_COMPLETE);
  9514. tg3_full_unlock(tp);
  9515. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9516. struct tg3_napi *tnapi = &tp->napi[i];
  9517. free_irq(tnapi->irq_vec, tnapi);
  9518. }
  9519. tg3_ints_fini(tp);
  9520. tg3_napi_fini(tp);
  9521. tg3_free_consistent(tp);
  9522. }
  9523. static int tg3_open(struct net_device *dev)
  9524. {
  9525. struct tg3 *tp = netdev_priv(dev);
  9526. int err;
  9527. if (tp->fw_needed) {
  9528. err = tg3_request_firmware(tp);
  9529. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  9530. if (err) {
  9531. netdev_warn(tp->dev, "EEE capability disabled\n");
  9532. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9533. } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  9534. netdev_warn(tp->dev, "EEE capability restored\n");
  9535. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  9536. }
  9537. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  9538. if (err)
  9539. return err;
  9540. } else if (err) {
  9541. netdev_warn(tp->dev, "TSO capability disabled\n");
  9542. tg3_flag_clear(tp, TSO_CAPABLE);
  9543. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  9544. netdev_notice(tp->dev, "TSO capability restored\n");
  9545. tg3_flag_set(tp, TSO_CAPABLE);
  9546. }
  9547. }
  9548. tg3_carrier_off(tp);
  9549. err = tg3_power_up(tp);
  9550. if (err)
  9551. return err;
  9552. tg3_full_lock(tp, 0);
  9553. tg3_disable_ints(tp);
  9554. tg3_flag_clear(tp, INIT_COMPLETE);
  9555. tg3_full_unlock(tp);
  9556. err = tg3_start(tp,
  9557. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
  9558. true, true);
  9559. if (err) {
  9560. tg3_frob_aux_power(tp, false);
  9561. pci_set_power_state(tp->pdev, PCI_D3hot);
  9562. }
  9563. if (tg3_flag(tp, PTP_CAPABLE)) {
  9564. tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
  9565. &tp->pdev->dev);
  9566. if (IS_ERR(tp->ptp_clock))
  9567. tp->ptp_clock = NULL;
  9568. }
  9569. return err;
  9570. }
  9571. static int tg3_close(struct net_device *dev)
  9572. {
  9573. struct tg3 *tp = netdev_priv(dev);
  9574. tg3_ptp_fini(tp);
  9575. tg3_stop(tp);
  9576. /* Clear stats across close / open calls */
  9577. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  9578. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  9579. if (pci_device_is_present(tp->pdev)) {
  9580. tg3_power_down_prepare(tp);
  9581. tg3_carrier_off(tp);
  9582. }
  9583. return 0;
  9584. }
  9585. static inline u64 get_stat64(tg3_stat64_t *val)
  9586. {
  9587. return ((u64)val->high << 32) | ((u64)val->low);
  9588. }
  9589. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  9590. {
  9591. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9592. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9593. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  9594. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  9595. u32 val;
  9596. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  9597. tg3_writephy(tp, MII_TG3_TEST1,
  9598. val | MII_TG3_TEST1_CRC_EN);
  9599. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  9600. } else
  9601. val = 0;
  9602. tp->phy_crc_errors += val;
  9603. return tp->phy_crc_errors;
  9604. }
  9605. return get_stat64(&hw_stats->rx_fcs_errors);
  9606. }
  9607. #define ESTAT_ADD(member) \
  9608. estats->member = old_estats->member + \
  9609. get_stat64(&hw_stats->member)
  9610. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  9611. {
  9612. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  9613. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9614. ESTAT_ADD(rx_octets);
  9615. ESTAT_ADD(rx_fragments);
  9616. ESTAT_ADD(rx_ucast_packets);
  9617. ESTAT_ADD(rx_mcast_packets);
  9618. ESTAT_ADD(rx_bcast_packets);
  9619. ESTAT_ADD(rx_fcs_errors);
  9620. ESTAT_ADD(rx_align_errors);
  9621. ESTAT_ADD(rx_xon_pause_rcvd);
  9622. ESTAT_ADD(rx_xoff_pause_rcvd);
  9623. ESTAT_ADD(rx_mac_ctrl_rcvd);
  9624. ESTAT_ADD(rx_xoff_entered);
  9625. ESTAT_ADD(rx_frame_too_long_errors);
  9626. ESTAT_ADD(rx_jabbers);
  9627. ESTAT_ADD(rx_undersize_packets);
  9628. ESTAT_ADD(rx_in_length_errors);
  9629. ESTAT_ADD(rx_out_length_errors);
  9630. ESTAT_ADD(rx_64_or_less_octet_packets);
  9631. ESTAT_ADD(rx_65_to_127_octet_packets);
  9632. ESTAT_ADD(rx_128_to_255_octet_packets);
  9633. ESTAT_ADD(rx_256_to_511_octet_packets);
  9634. ESTAT_ADD(rx_512_to_1023_octet_packets);
  9635. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  9636. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  9637. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  9638. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  9639. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  9640. ESTAT_ADD(tx_octets);
  9641. ESTAT_ADD(tx_collisions);
  9642. ESTAT_ADD(tx_xon_sent);
  9643. ESTAT_ADD(tx_xoff_sent);
  9644. ESTAT_ADD(tx_flow_control);
  9645. ESTAT_ADD(tx_mac_errors);
  9646. ESTAT_ADD(tx_single_collisions);
  9647. ESTAT_ADD(tx_mult_collisions);
  9648. ESTAT_ADD(tx_deferred);
  9649. ESTAT_ADD(tx_excessive_collisions);
  9650. ESTAT_ADD(tx_late_collisions);
  9651. ESTAT_ADD(tx_collide_2times);
  9652. ESTAT_ADD(tx_collide_3times);
  9653. ESTAT_ADD(tx_collide_4times);
  9654. ESTAT_ADD(tx_collide_5times);
  9655. ESTAT_ADD(tx_collide_6times);
  9656. ESTAT_ADD(tx_collide_7times);
  9657. ESTAT_ADD(tx_collide_8times);
  9658. ESTAT_ADD(tx_collide_9times);
  9659. ESTAT_ADD(tx_collide_10times);
  9660. ESTAT_ADD(tx_collide_11times);
  9661. ESTAT_ADD(tx_collide_12times);
  9662. ESTAT_ADD(tx_collide_13times);
  9663. ESTAT_ADD(tx_collide_14times);
  9664. ESTAT_ADD(tx_collide_15times);
  9665. ESTAT_ADD(tx_ucast_packets);
  9666. ESTAT_ADD(tx_mcast_packets);
  9667. ESTAT_ADD(tx_bcast_packets);
  9668. ESTAT_ADD(tx_carrier_sense_errors);
  9669. ESTAT_ADD(tx_discards);
  9670. ESTAT_ADD(tx_errors);
  9671. ESTAT_ADD(dma_writeq_full);
  9672. ESTAT_ADD(dma_write_prioq_full);
  9673. ESTAT_ADD(rxbds_empty);
  9674. ESTAT_ADD(rx_discards);
  9675. ESTAT_ADD(rx_errors);
  9676. ESTAT_ADD(rx_threshold_hit);
  9677. ESTAT_ADD(dma_readq_full);
  9678. ESTAT_ADD(dma_read_prioq_full);
  9679. ESTAT_ADD(tx_comp_queue_full);
  9680. ESTAT_ADD(ring_set_send_prod_index);
  9681. ESTAT_ADD(ring_status_update);
  9682. ESTAT_ADD(nic_irqs);
  9683. ESTAT_ADD(nic_avoided_irqs);
  9684. ESTAT_ADD(nic_tx_threshold_hit);
  9685. ESTAT_ADD(mbuf_lwm_thresh_hit);
  9686. }
  9687. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  9688. {
  9689. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  9690. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9691. stats->rx_packets = old_stats->rx_packets +
  9692. get_stat64(&hw_stats->rx_ucast_packets) +
  9693. get_stat64(&hw_stats->rx_mcast_packets) +
  9694. get_stat64(&hw_stats->rx_bcast_packets);
  9695. stats->tx_packets = old_stats->tx_packets +
  9696. get_stat64(&hw_stats->tx_ucast_packets) +
  9697. get_stat64(&hw_stats->tx_mcast_packets) +
  9698. get_stat64(&hw_stats->tx_bcast_packets);
  9699. stats->rx_bytes = old_stats->rx_bytes +
  9700. get_stat64(&hw_stats->rx_octets);
  9701. stats->tx_bytes = old_stats->tx_bytes +
  9702. get_stat64(&hw_stats->tx_octets);
  9703. stats->rx_errors = old_stats->rx_errors +
  9704. get_stat64(&hw_stats->rx_errors);
  9705. stats->tx_errors = old_stats->tx_errors +
  9706. get_stat64(&hw_stats->tx_errors) +
  9707. get_stat64(&hw_stats->tx_mac_errors) +
  9708. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  9709. get_stat64(&hw_stats->tx_discards);
  9710. stats->multicast = old_stats->multicast +
  9711. get_stat64(&hw_stats->rx_mcast_packets);
  9712. stats->collisions = old_stats->collisions +
  9713. get_stat64(&hw_stats->tx_collisions);
  9714. stats->rx_length_errors = old_stats->rx_length_errors +
  9715. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  9716. get_stat64(&hw_stats->rx_undersize_packets);
  9717. stats->rx_frame_errors = old_stats->rx_frame_errors +
  9718. get_stat64(&hw_stats->rx_align_errors);
  9719. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  9720. get_stat64(&hw_stats->tx_discards);
  9721. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  9722. get_stat64(&hw_stats->tx_carrier_sense_errors);
  9723. stats->rx_crc_errors = old_stats->rx_crc_errors +
  9724. tg3_calc_crc_errors(tp);
  9725. stats->rx_missed_errors = old_stats->rx_missed_errors +
  9726. get_stat64(&hw_stats->rx_discards);
  9727. stats->rx_dropped = tp->rx_dropped;
  9728. stats->tx_dropped = tp->tx_dropped;
  9729. }
  9730. static int tg3_get_regs_len(struct net_device *dev)
  9731. {
  9732. return TG3_REG_BLK_SIZE;
  9733. }
  9734. static void tg3_get_regs(struct net_device *dev,
  9735. struct ethtool_regs *regs, void *_p)
  9736. {
  9737. struct tg3 *tp = netdev_priv(dev);
  9738. regs->version = 0;
  9739. memset(_p, 0, TG3_REG_BLK_SIZE);
  9740. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9741. return;
  9742. tg3_full_lock(tp, 0);
  9743. tg3_dump_legacy_regs(tp, (u32 *)_p);
  9744. tg3_full_unlock(tp);
  9745. }
  9746. static int tg3_get_eeprom_len(struct net_device *dev)
  9747. {
  9748. struct tg3 *tp = netdev_priv(dev);
  9749. return tp->nvram_size;
  9750. }
  9751. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9752. {
  9753. struct tg3 *tp = netdev_priv(dev);
  9754. int ret, cpmu_restore = 0;
  9755. u8 *pd;
  9756. u32 i, offset, len, b_offset, b_count, cpmu_val = 0;
  9757. __be32 val;
  9758. if (tg3_flag(tp, NO_NVRAM))
  9759. return -EINVAL;
  9760. offset = eeprom->offset;
  9761. len = eeprom->len;
  9762. eeprom->len = 0;
  9763. eeprom->magic = TG3_EEPROM_MAGIC;
  9764. /* Override clock, link aware and link idle modes */
  9765. if (tg3_flag(tp, CPMU_PRESENT)) {
  9766. cpmu_val = tr32(TG3_CPMU_CTRL);
  9767. if (cpmu_val & (CPMU_CTRL_LINK_AWARE_MODE |
  9768. CPMU_CTRL_LINK_IDLE_MODE)) {
  9769. tw32(TG3_CPMU_CTRL, cpmu_val &
  9770. ~(CPMU_CTRL_LINK_AWARE_MODE |
  9771. CPMU_CTRL_LINK_IDLE_MODE));
  9772. cpmu_restore = 1;
  9773. }
  9774. }
  9775. tg3_override_clk(tp);
  9776. if (offset & 3) {
  9777. /* adjustments to start on required 4 byte boundary */
  9778. b_offset = offset & 3;
  9779. b_count = 4 - b_offset;
  9780. if (b_count > len) {
  9781. /* i.e. offset=1 len=2 */
  9782. b_count = len;
  9783. }
  9784. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  9785. if (ret)
  9786. goto eeprom_done;
  9787. memcpy(data, ((char *)&val) + b_offset, b_count);
  9788. len -= b_count;
  9789. offset += b_count;
  9790. eeprom->len += b_count;
  9791. }
  9792. /* read bytes up to the last 4 byte boundary */
  9793. pd = &data[eeprom->len];
  9794. for (i = 0; i < (len - (len & 3)); i += 4) {
  9795. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  9796. if (ret) {
  9797. if (i)
  9798. i -= 4;
  9799. eeprom->len += i;
  9800. goto eeprom_done;
  9801. }
  9802. memcpy(pd + i, &val, 4);
  9803. if (need_resched()) {
  9804. if (signal_pending(current)) {
  9805. eeprom->len += i;
  9806. ret = -EINTR;
  9807. goto eeprom_done;
  9808. }
  9809. cond_resched();
  9810. }
  9811. }
  9812. eeprom->len += i;
  9813. if (len & 3) {
  9814. /* read last bytes not ending on 4 byte boundary */
  9815. pd = &data[eeprom->len];
  9816. b_count = len & 3;
  9817. b_offset = offset + len - b_count;
  9818. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  9819. if (ret)
  9820. goto eeprom_done;
  9821. memcpy(pd, &val, b_count);
  9822. eeprom->len += b_count;
  9823. }
  9824. ret = 0;
  9825. eeprom_done:
  9826. /* Restore clock, link aware and link idle modes */
  9827. tg3_restore_clk(tp);
  9828. if (cpmu_restore)
  9829. tw32(TG3_CPMU_CTRL, cpmu_val);
  9830. return ret;
  9831. }
  9832. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9833. {
  9834. struct tg3 *tp = netdev_priv(dev);
  9835. int ret;
  9836. u32 offset, len, b_offset, odd_len;
  9837. u8 *buf;
  9838. __be32 start, end;
  9839. if (tg3_flag(tp, NO_NVRAM) ||
  9840. eeprom->magic != TG3_EEPROM_MAGIC)
  9841. return -EINVAL;
  9842. offset = eeprom->offset;
  9843. len = eeprom->len;
  9844. if ((b_offset = (offset & 3))) {
  9845. /* adjustments to start on required 4 byte boundary */
  9846. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  9847. if (ret)
  9848. return ret;
  9849. len += b_offset;
  9850. offset &= ~3;
  9851. if (len < 4)
  9852. len = 4;
  9853. }
  9854. odd_len = 0;
  9855. if (len & 3) {
  9856. /* adjustments to end on required 4 byte boundary */
  9857. odd_len = 1;
  9858. len = (len + 3) & ~3;
  9859. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  9860. if (ret)
  9861. return ret;
  9862. }
  9863. buf = data;
  9864. if (b_offset || odd_len) {
  9865. buf = kmalloc(len, GFP_KERNEL);
  9866. if (!buf)
  9867. return -ENOMEM;
  9868. if (b_offset)
  9869. memcpy(buf, &start, 4);
  9870. if (odd_len)
  9871. memcpy(buf+len-4, &end, 4);
  9872. memcpy(buf + b_offset, data, eeprom->len);
  9873. }
  9874. ret = tg3_nvram_write_block(tp, offset, len, buf);
  9875. if (buf != data)
  9876. kfree(buf);
  9877. return ret;
  9878. }
  9879. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9880. {
  9881. struct tg3 *tp = netdev_priv(dev);
  9882. if (tg3_flag(tp, USE_PHYLIB)) {
  9883. struct phy_device *phydev;
  9884. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9885. return -EAGAIN;
  9886. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  9887. return phy_ethtool_gset(phydev, cmd);
  9888. }
  9889. cmd->supported = (SUPPORTED_Autoneg);
  9890. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9891. cmd->supported |= (SUPPORTED_1000baseT_Half |
  9892. SUPPORTED_1000baseT_Full);
  9893. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9894. cmd->supported |= (SUPPORTED_100baseT_Half |
  9895. SUPPORTED_100baseT_Full |
  9896. SUPPORTED_10baseT_Half |
  9897. SUPPORTED_10baseT_Full |
  9898. SUPPORTED_TP);
  9899. cmd->port = PORT_TP;
  9900. } else {
  9901. cmd->supported |= SUPPORTED_FIBRE;
  9902. cmd->port = PORT_FIBRE;
  9903. }
  9904. cmd->advertising = tp->link_config.advertising;
  9905. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  9906. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  9907. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9908. cmd->advertising |= ADVERTISED_Pause;
  9909. } else {
  9910. cmd->advertising |= ADVERTISED_Pause |
  9911. ADVERTISED_Asym_Pause;
  9912. }
  9913. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9914. cmd->advertising |= ADVERTISED_Asym_Pause;
  9915. }
  9916. }
  9917. if (netif_running(dev) && tp->link_up) {
  9918. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  9919. cmd->duplex = tp->link_config.active_duplex;
  9920. cmd->lp_advertising = tp->link_config.rmt_adv;
  9921. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9922. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  9923. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  9924. else
  9925. cmd->eth_tp_mdix = ETH_TP_MDI;
  9926. }
  9927. } else {
  9928. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  9929. cmd->duplex = DUPLEX_UNKNOWN;
  9930. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  9931. }
  9932. cmd->phy_address = tp->phy_addr;
  9933. cmd->transceiver = XCVR_INTERNAL;
  9934. cmd->autoneg = tp->link_config.autoneg;
  9935. cmd->maxtxpkt = 0;
  9936. cmd->maxrxpkt = 0;
  9937. return 0;
  9938. }
  9939. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9940. {
  9941. struct tg3 *tp = netdev_priv(dev);
  9942. u32 speed = ethtool_cmd_speed(cmd);
  9943. if (tg3_flag(tp, USE_PHYLIB)) {
  9944. struct phy_device *phydev;
  9945. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9946. return -EAGAIN;
  9947. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  9948. return phy_ethtool_sset(phydev, cmd);
  9949. }
  9950. if (cmd->autoneg != AUTONEG_ENABLE &&
  9951. cmd->autoneg != AUTONEG_DISABLE)
  9952. return -EINVAL;
  9953. if (cmd->autoneg == AUTONEG_DISABLE &&
  9954. cmd->duplex != DUPLEX_FULL &&
  9955. cmd->duplex != DUPLEX_HALF)
  9956. return -EINVAL;
  9957. if (cmd->autoneg == AUTONEG_ENABLE) {
  9958. u32 mask = ADVERTISED_Autoneg |
  9959. ADVERTISED_Pause |
  9960. ADVERTISED_Asym_Pause;
  9961. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9962. mask |= ADVERTISED_1000baseT_Half |
  9963. ADVERTISED_1000baseT_Full;
  9964. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  9965. mask |= ADVERTISED_100baseT_Half |
  9966. ADVERTISED_100baseT_Full |
  9967. ADVERTISED_10baseT_Half |
  9968. ADVERTISED_10baseT_Full |
  9969. ADVERTISED_TP;
  9970. else
  9971. mask |= ADVERTISED_FIBRE;
  9972. if (cmd->advertising & ~mask)
  9973. return -EINVAL;
  9974. mask &= (ADVERTISED_1000baseT_Half |
  9975. ADVERTISED_1000baseT_Full |
  9976. ADVERTISED_100baseT_Half |
  9977. ADVERTISED_100baseT_Full |
  9978. ADVERTISED_10baseT_Half |
  9979. ADVERTISED_10baseT_Full);
  9980. cmd->advertising &= mask;
  9981. } else {
  9982. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  9983. if (speed != SPEED_1000)
  9984. return -EINVAL;
  9985. if (cmd->duplex != DUPLEX_FULL)
  9986. return -EINVAL;
  9987. } else {
  9988. if (speed != SPEED_100 &&
  9989. speed != SPEED_10)
  9990. return -EINVAL;
  9991. }
  9992. }
  9993. tg3_full_lock(tp, 0);
  9994. tp->link_config.autoneg = cmd->autoneg;
  9995. if (cmd->autoneg == AUTONEG_ENABLE) {
  9996. tp->link_config.advertising = (cmd->advertising |
  9997. ADVERTISED_Autoneg);
  9998. tp->link_config.speed = SPEED_UNKNOWN;
  9999. tp->link_config.duplex = DUPLEX_UNKNOWN;
  10000. } else {
  10001. tp->link_config.advertising = 0;
  10002. tp->link_config.speed = speed;
  10003. tp->link_config.duplex = cmd->duplex;
  10004. }
  10005. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  10006. tg3_warn_mgmt_link_flap(tp);
  10007. if (netif_running(dev))
  10008. tg3_setup_phy(tp, true);
  10009. tg3_full_unlock(tp);
  10010. return 0;
  10011. }
  10012. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  10013. {
  10014. struct tg3 *tp = netdev_priv(dev);
  10015. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  10016. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  10017. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  10018. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  10019. }
  10020. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  10021. {
  10022. struct tg3 *tp = netdev_priv(dev);
  10023. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  10024. wol->supported = WAKE_MAGIC;
  10025. else
  10026. wol->supported = 0;
  10027. wol->wolopts = 0;
  10028. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  10029. wol->wolopts = WAKE_MAGIC;
  10030. memset(&wol->sopass, 0, sizeof(wol->sopass));
  10031. }
  10032. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  10033. {
  10034. struct tg3 *tp = netdev_priv(dev);
  10035. struct device *dp = &tp->pdev->dev;
  10036. if (wol->wolopts & ~WAKE_MAGIC)
  10037. return -EINVAL;
  10038. if ((wol->wolopts & WAKE_MAGIC) &&
  10039. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  10040. return -EINVAL;
  10041. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  10042. if (device_may_wakeup(dp))
  10043. tg3_flag_set(tp, WOL_ENABLE);
  10044. else
  10045. tg3_flag_clear(tp, WOL_ENABLE);
  10046. return 0;
  10047. }
  10048. static u32 tg3_get_msglevel(struct net_device *dev)
  10049. {
  10050. struct tg3 *tp = netdev_priv(dev);
  10051. return tp->msg_enable;
  10052. }
  10053. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  10054. {
  10055. struct tg3 *tp = netdev_priv(dev);
  10056. tp->msg_enable = value;
  10057. }
  10058. static int tg3_nway_reset(struct net_device *dev)
  10059. {
  10060. struct tg3 *tp = netdev_priv(dev);
  10061. int r;
  10062. if (!netif_running(dev))
  10063. return -EAGAIN;
  10064. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10065. return -EINVAL;
  10066. tg3_warn_mgmt_link_flap(tp);
  10067. if (tg3_flag(tp, USE_PHYLIB)) {
  10068. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10069. return -EAGAIN;
  10070. r = phy_start_aneg(tp->mdio_bus->phy_map[tp->phy_addr]);
  10071. } else {
  10072. u32 bmcr;
  10073. spin_lock_bh(&tp->lock);
  10074. r = -EINVAL;
  10075. tg3_readphy(tp, MII_BMCR, &bmcr);
  10076. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  10077. ((bmcr & BMCR_ANENABLE) ||
  10078. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  10079. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  10080. BMCR_ANENABLE);
  10081. r = 0;
  10082. }
  10083. spin_unlock_bh(&tp->lock);
  10084. }
  10085. return r;
  10086. }
  10087. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  10088. {
  10089. struct tg3 *tp = netdev_priv(dev);
  10090. ering->rx_max_pending = tp->rx_std_ring_mask;
  10091. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  10092. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  10093. else
  10094. ering->rx_jumbo_max_pending = 0;
  10095. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  10096. ering->rx_pending = tp->rx_pending;
  10097. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  10098. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  10099. else
  10100. ering->rx_jumbo_pending = 0;
  10101. ering->tx_pending = tp->napi[0].tx_pending;
  10102. }
  10103. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  10104. {
  10105. struct tg3 *tp = netdev_priv(dev);
  10106. int i, irq_sync = 0, err = 0;
  10107. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  10108. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  10109. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  10110. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  10111. (tg3_flag(tp, TSO_BUG) &&
  10112. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  10113. return -EINVAL;
  10114. if (netif_running(dev)) {
  10115. tg3_phy_stop(tp);
  10116. tg3_netif_stop(tp);
  10117. irq_sync = 1;
  10118. }
  10119. tg3_full_lock(tp, irq_sync);
  10120. tp->rx_pending = ering->rx_pending;
  10121. if (tg3_flag(tp, MAX_RXPEND_64) &&
  10122. tp->rx_pending > 63)
  10123. tp->rx_pending = 63;
  10124. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  10125. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  10126. for (i = 0; i < tp->irq_max; i++)
  10127. tp->napi[i].tx_pending = ering->tx_pending;
  10128. if (netif_running(dev)) {
  10129. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10130. err = tg3_restart_hw(tp, false);
  10131. if (!err)
  10132. tg3_netif_start(tp);
  10133. }
  10134. tg3_full_unlock(tp);
  10135. if (irq_sync && !err)
  10136. tg3_phy_start(tp);
  10137. return err;
  10138. }
  10139. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  10140. {
  10141. struct tg3 *tp = netdev_priv(dev);
  10142. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  10143. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  10144. epause->rx_pause = 1;
  10145. else
  10146. epause->rx_pause = 0;
  10147. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  10148. epause->tx_pause = 1;
  10149. else
  10150. epause->tx_pause = 0;
  10151. }
  10152. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  10153. {
  10154. struct tg3 *tp = netdev_priv(dev);
  10155. int err = 0;
  10156. if (tp->link_config.autoneg == AUTONEG_ENABLE)
  10157. tg3_warn_mgmt_link_flap(tp);
  10158. if (tg3_flag(tp, USE_PHYLIB)) {
  10159. u32 newadv;
  10160. struct phy_device *phydev;
  10161. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  10162. if (!(phydev->supported & SUPPORTED_Pause) ||
  10163. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  10164. (epause->rx_pause != epause->tx_pause)))
  10165. return -EINVAL;
  10166. tp->link_config.flowctrl = 0;
  10167. if (epause->rx_pause) {
  10168. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  10169. if (epause->tx_pause) {
  10170. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10171. newadv = ADVERTISED_Pause;
  10172. } else
  10173. newadv = ADVERTISED_Pause |
  10174. ADVERTISED_Asym_Pause;
  10175. } else if (epause->tx_pause) {
  10176. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10177. newadv = ADVERTISED_Asym_Pause;
  10178. } else
  10179. newadv = 0;
  10180. if (epause->autoneg)
  10181. tg3_flag_set(tp, PAUSE_AUTONEG);
  10182. else
  10183. tg3_flag_clear(tp, PAUSE_AUTONEG);
  10184. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  10185. u32 oldadv = phydev->advertising &
  10186. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  10187. if (oldadv != newadv) {
  10188. phydev->advertising &=
  10189. ~(ADVERTISED_Pause |
  10190. ADVERTISED_Asym_Pause);
  10191. phydev->advertising |= newadv;
  10192. if (phydev->autoneg) {
  10193. /*
  10194. * Always renegotiate the link to
  10195. * inform our link partner of our
  10196. * flow control settings, even if the
  10197. * flow control is forced. Let
  10198. * tg3_adjust_link() do the final
  10199. * flow control setup.
  10200. */
  10201. return phy_start_aneg(phydev);
  10202. }
  10203. }
  10204. if (!epause->autoneg)
  10205. tg3_setup_flow_control(tp, 0, 0);
  10206. } else {
  10207. tp->link_config.advertising &=
  10208. ~(ADVERTISED_Pause |
  10209. ADVERTISED_Asym_Pause);
  10210. tp->link_config.advertising |= newadv;
  10211. }
  10212. } else {
  10213. int irq_sync = 0;
  10214. if (netif_running(dev)) {
  10215. tg3_netif_stop(tp);
  10216. irq_sync = 1;
  10217. }
  10218. tg3_full_lock(tp, irq_sync);
  10219. if (epause->autoneg)
  10220. tg3_flag_set(tp, PAUSE_AUTONEG);
  10221. else
  10222. tg3_flag_clear(tp, PAUSE_AUTONEG);
  10223. if (epause->rx_pause)
  10224. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  10225. else
  10226. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  10227. if (epause->tx_pause)
  10228. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10229. else
  10230. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  10231. if (netif_running(dev)) {
  10232. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10233. err = tg3_restart_hw(tp, false);
  10234. if (!err)
  10235. tg3_netif_start(tp);
  10236. }
  10237. tg3_full_unlock(tp);
  10238. }
  10239. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  10240. return err;
  10241. }
  10242. static int tg3_get_sset_count(struct net_device *dev, int sset)
  10243. {
  10244. switch (sset) {
  10245. case ETH_SS_TEST:
  10246. return TG3_NUM_TEST;
  10247. case ETH_SS_STATS:
  10248. return TG3_NUM_STATS;
  10249. default:
  10250. return -EOPNOTSUPP;
  10251. }
  10252. }
  10253. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  10254. u32 *rules __always_unused)
  10255. {
  10256. struct tg3 *tp = netdev_priv(dev);
  10257. if (!tg3_flag(tp, SUPPORT_MSIX))
  10258. return -EOPNOTSUPP;
  10259. switch (info->cmd) {
  10260. case ETHTOOL_GRXRINGS:
  10261. if (netif_running(tp->dev))
  10262. info->data = tp->rxq_cnt;
  10263. else {
  10264. info->data = num_online_cpus();
  10265. if (info->data > TG3_RSS_MAX_NUM_QS)
  10266. info->data = TG3_RSS_MAX_NUM_QS;
  10267. }
  10268. /* The first interrupt vector only
  10269. * handles link interrupts.
  10270. */
  10271. info->data -= 1;
  10272. return 0;
  10273. default:
  10274. return -EOPNOTSUPP;
  10275. }
  10276. }
  10277. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  10278. {
  10279. u32 size = 0;
  10280. struct tg3 *tp = netdev_priv(dev);
  10281. if (tg3_flag(tp, SUPPORT_MSIX))
  10282. size = TG3_RSS_INDIR_TBL_SIZE;
  10283. return size;
  10284. }
  10285. static int tg3_get_rxfh(struct net_device *dev, u32 *indir, u8 *key)
  10286. {
  10287. struct tg3 *tp = netdev_priv(dev);
  10288. int i;
  10289. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10290. indir[i] = tp->rss_ind_tbl[i];
  10291. return 0;
  10292. }
  10293. static int tg3_set_rxfh(struct net_device *dev, const u32 *indir, const u8 *key)
  10294. {
  10295. struct tg3 *tp = netdev_priv(dev);
  10296. size_t i;
  10297. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10298. tp->rss_ind_tbl[i] = indir[i];
  10299. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  10300. return 0;
  10301. /* It is legal to write the indirection
  10302. * table while the device is running.
  10303. */
  10304. tg3_full_lock(tp, 0);
  10305. tg3_rss_write_indir_tbl(tp);
  10306. tg3_full_unlock(tp);
  10307. return 0;
  10308. }
  10309. static void tg3_get_channels(struct net_device *dev,
  10310. struct ethtool_channels *channel)
  10311. {
  10312. struct tg3 *tp = netdev_priv(dev);
  10313. u32 deflt_qs = netif_get_num_default_rss_queues();
  10314. channel->max_rx = tp->rxq_max;
  10315. channel->max_tx = tp->txq_max;
  10316. if (netif_running(dev)) {
  10317. channel->rx_count = tp->rxq_cnt;
  10318. channel->tx_count = tp->txq_cnt;
  10319. } else {
  10320. if (tp->rxq_req)
  10321. channel->rx_count = tp->rxq_req;
  10322. else
  10323. channel->rx_count = min(deflt_qs, tp->rxq_max);
  10324. if (tp->txq_req)
  10325. channel->tx_count = tp->txq_req;
  10326. else
  10327. channel->tx_count = min(deflt_qs, tp->txq_max);
  10328. }
  10329. }
  10330. static int tg3_set_channels(struct net_device *dev,
  10331. struct ethtool_channels *channel)
  10332. {
  10333. struct tg3 *tp = netdev_priv(dev);
  10334. if (!tg3_flag(tp, SUPPORT_MSIX))
  10335. return -EOPNOTSUPP;
  10336. if (channel->rx_count > tp->rxq_max ||
  10337. channel->tx_count > tp->txq_max)
  10338. return -EINVAL;
  10339. tp->rxq_req = channel->rx_count;
  10340. tp->txq_req = channel->tx_count;
  10341. if (!netif_running(dev))
  10342. return 0;
  10343. tg3_stop(tp);
  10344. tg3_carrier_off(tp);
  10345. tg3_start(tp, true, false, false);
  10346. return 0;
  10347. }
  10348. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  10349. {
  10350. switch (stringset) {
  10351. case ETH_SS_STATS:
  10352. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  10353. break;
  10354. case ETH_SS_TEST:
  10355. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  10356. break;
  10357. default:
  10358. WARN_ON(1); /* we need a WARN() */
  10359. break;
  10360. }
  10361. }
  10362. static int tg3_set_phys_id(struct net_device *dev,
  10363. enum ethtool_phys_id_state state)
  10364. {
  10365. struct tg3 *tp = netdev_priv(dev);
  10366. if (!netif_running(tp->dev))
  10367. return -EAGAIN;
  10368. switch (state) {
  10369. case ETHTOOL_ID_ACTIVE:
  10370. return 1; /* cycle on/off once per second */
  10371. case ETHTOOL_ID_ON:
  10372. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10373. LED_CTRL_1000MBPS_ON |
  10374. LED_CTRL_100MBPS_ON |
  10375. LED_CTRL_10MBPS_ON |
  10376. LED_CTRL_TRAFFIC_OVERRIDE |
  10377. LED_CTRL_TRAFFIC_BLINK |
  10378. LED_CTRL_TRAFFIC_LED);
  10379. break;
  10380. case ETHTOOL_ID_OFF:
  10381. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10382. LED_CTRL_TRAFFIC_OVERRIDE);
  10383. break;
  10384. case ETHTOOL_ID_INACTIVE:
  10385. tw32(MAC_LED_CTRL, tp->led_ctrl);
  10386. break;
  10387. }
  10388. return 0;
  10389. }
  10390. static void tg3_get_ethtool_stats(struct net_device *dev,
  10391. struct ethtool_stats *estats, u64 *tmp_stats)
  10392. {
  10393. struct tg3 *tp = netdev_priv(dev);
  10394. if (tp->hw_stats)
  10395. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  10396. else
  10397. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  10398. }
  10399. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  10400. {
  10401. int i;
  10402. __be32 *buf;
  10403. u32 offset = 0, len = 0;
  10404. u32 magic, val;
  10405. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  10406. return NULL;
  10407. if (magic == TG3_EEPROM_MAGIC) {
  10408. for (offset = TG3_NVM_DIR_START;
  10409. offset < TG3_NVM_DIR_END;
  10410. offset += TG3_NVM_DIRENT_SIZE) {
  10411. if (tg3_nvram_read(tp, offset, &val))
  10412. return NULL;
  10413. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  10414. TG3_NVM_DIRTYPE_EXTVPD)
  10415. break;
  10416. }
  10417. if (offset != TG3_NVM_DIR_END) {
  10418. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  10419. if (tg3_nvram_read(tp, offset + 4, &offset))
  10420. return NULL;
  10421. offset = tg3_nvram_logical_addr(tp, offset);
  10422. }
  10423. }
  10424. if (!offset || !len) {
  10425. offset = TG3_NVM_VPD_OFF;
  10426. len = TG3_NVM_VPD_LEN;
  10427. }
  10428. buf = kmalloc(len, GFP_KERNEL);
  10429. if (buf == NULL)
  10430. return NULL;
  10431. if (magic == TG3_EEPROM_MAGIC) {
  10432. for (i = 0; i < len; i += 4) {
  10433. /* The data is in little-endian format in NVRAM.
  10434. * Use the big-endian read routines to preserve
  10435. * the byte order as it exists in NVRAM.
  10436. */
  10437. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  10438. goto error;
  10439. }
  10440. } else {
  10441. u8 *ptr;
  10442. ssize_t cnt;
  10443. unsigned int pos = 0;
  10444. ptr = (u8 *)&buf[0];
  10445. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  10446. cnt = pci_read_vpd(tp->pdev, pos,
  10447. len - pos, ptr);
  10448. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  10449. cnt = 0;
  10450. else if (cnt < 0)
  10451. goto error;
  10452. }
  10453. if (pos != len)
  10454. goto error;
  10455. }
  10456. *vpdlen = len;
  10457. return buf;
  10458. error:
  10459. kfree(buf);
  10460. return NULL;
  10461. }
  10462. #define NVRAM_TEST_SIZE 0x100
  10463. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  10464. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  10465. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  10466. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  10467. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  10468. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  10469. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  10470. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  10471. static int tg3_test_nvram(struct tg3 *tp)
  10472. {
  10473. u32 csum, magic, len;
  10474. __be32 *buf;
  10475. int i, j, k, err = 0, size;
  10476. if (tg3_flag(tp, NO_NVRAM))
  10477. return 0;
  10478. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10479. return -EIO;
  10480. if (magic == TG3_EEPROM_MAGIC)
  10481. size = NVRAM_TEST_SIZE;
  10482. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  10483. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  10484. TG3_EEPROM_SB_FORMAT_1) {
  10485. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  10486. case TG3_EEPROM_SB_REVISION_0:
  10487. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  10488. break;
  10489. case TG3_EEPROM_SB_REVISION_2:
  10490. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  10491. break;
  10492. case TG3_EEPROM_SB_REVISION_3:
  10493. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  10494. break;
  10495. case TG3_EEPROM_SB_REVISION_4:
  10496. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  10497. break;
  10498. case TG3_EEPROM_SB_REVISION_5:
  10499. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  10500. break;
  10501. case TG3_EEPROM_SB_REVISION_6:
  10502. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  10503. break;
  10504. default:
  10505. return -EIO;
  10506. }
  10507. } else
  10508. return 0;
  10509. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10510. size = NVRAM_SELFBOOT_HW_SIZE;
  10511. else
  10512. return -EIO;
  10513. buf = kmalloc(size, GFP_KERNEL);
  10514. if (buf == NULL)
  10515. return -ENOMEM;
  10516. err = -EIO;
  10517. for (i = 0, j = 0; i < size; i += 4, j++) {
  10518. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  10519. if (err)
  10520. break;
  10521. }
  10522. if (i < size)
  10523. goto out;
  10524. /* Selfboot format */
  10525. magic = be32_to_cpu(buf[0]);
  10526. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  10527. TG3_EEPROM_MAGIC_FW) {
  10528. u8 *buf8 = (u8 *) buf, csum8 = 0;
  10529. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  10530. TG3_EEPROM_SB_REVISION_2) {
  10531. /* For rev 2, the csum doesn't include the MBA. */
  10532. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  10533. csum8 += buf8[i];
  10534. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  10535. csum8 += buf8[i];
  10536. } else {
  10537. for (i = 0; i < size; i++)
  10538. csum8 += buf8[i];
  10539. }
  10540. if (csum8 == 0) {
  10541. err = 0;
  10542. goto out;
  10543. }
  10544. err = -EIO;
  10545. goto out;
  10546. }
  10547. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  10548. TG3_EEPROM_MAGIC_HW) {
  10549. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  10550. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  10551. u8 *buf8 = (u8 *) buf;
  10552. /* Separate the parity bits and the data bytes. */
  10553. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  10554. if ((i == 0) || (i == 8)) {
  10555. int l;
  10556. u8 msk;
  10557. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  10558. parity[k++] = buf8[i] & msk;
  10559. i++;
  10560. } else if (i == 16) {
  10561. int l;
  10562. u8 msk;
  10563. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  10564. parity[k++] = buf8[i] & msk;
  10565. i++;
  10566. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  10567. parity[k++] = buf8[i] & msk;
  10568. i++;
  10569. }
  10570. data[j++] = buf8[i];
  10571. }
  10572. err = -EIO;
  10573. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  10574. u8 hw8 = hweight8(data[i]);
  10575. if ((hw8 & 0x1) && parity[i])
  10576. goto out;
  10577. else if (!(hw8 & 0x1) && !parity[i])
  10578. goto out;
  10579. }
  10580. err = 0;
  10581. goto out;
  10582. }
  10583. err = -EIO;
  10584. /* Bootstrap checksum at offset 0x10 */
  10585. csum = calc_crc((unsigned char *) buf, 0x10);
  10586. if (csum != le32_to_cpu(buf[0x10/4]))
  10587. goto out;
  10588. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  10589. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  10590. if (csum != le32_to_cpu(buf[0xfc/4]))
  10591. goto out;
  10592. kfree(buf);
  10593. buf = tg3_vpd_readblock(tp, &len);
  10594. if (!buf)
  10595. return -ENOMEM;
  10596. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  10597. if (i > 0) {
  10598. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  10599. if (j < 0)
  10600. goto out;
  10601. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  10602. goto out;
  10603. i += PCI_VPD_LRDT_TAG_SIZE;
  10604. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  10605. PCI_VPD_RO_KEYWORD_CHKSUM);
  10606. if (j > 0) {
  10607. u8 csum8 = 0;
  10608. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10609. for (i = 0; i <= j; i++)
  10610. csum8 += ((u8 *)buf)[i];
  10611. if (csum8)
  10612. goto out;
  10613. }
  10614. }
  10615. err = 0;
  10616. out:
  10617. kfree(buf);
  10618. return err;
  10619. }
  10620. #define TG3_SERDES_TIMEOUT_SEC 2
  10621. #define TG3_COPPER_TIMEOUT_SEC 6
  10622. static int tg3_test_link(struct tg3 *tp)
  10623. {
  10624. int i, max;
  10625. if (!netif_running(tp->dev))
  10626. return -ENODEV;
  10627. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10628. max = TG3_SERDES_TIMEOUT_SEC;
  10629. else
  10630. max = TG3_COPPER_TIMEOUT_SEC;
  10631. for (i = 0; i < max; i++) {
  10632. if (tp->link_up)
  10633. return 0;
  10634. if (msleep_interruptible(1000))
  10635. break;
  10636. }
  10637. return -EIO;
  10638. }
  10639. /* Only test the commonly used registers */
  10640. static int tg3_test_registers(struct tg3 *tp)
  10641. {
  10642. int i, is_5705, is_5750;
  10643. u32 offset, read_mask, write_mask, val, save_val, read_val;
  10644. static struct {
  10645. u16 offset;
  10646. u16 flags;
  10647. #define TG3_FL_5705 0x1
  10648. #define TG3_FL_NOT_5705 0x2
  10649. #define TG3_FL_NOT_5788 0x4
  10650. #define TG3_FL_NOT_5750 0x8
  10651. u32 read_mask;
  10652. u32 write_mask;
  10653. } reg_tbl[] = {
  10654. /* MAC Control Registers */
  10655. { MAC_MODE, TG3_FL_NOT_5705,
  10656. 0x00000000, 0x00ef6f8c },
  10657. { MAC_MODE, TG3_FL_5705,
  10658. 0x00000000, 0x01ef6b8c },
  10659. { MAC_STATUS, TG3_FL_NOT_5705,
  10660. 0x03800107, 0x00000000 },
  10661. { MAC_STATUS, TG3_FL_5705,
  10662. 0x03800100, 0x00000000 },
  10663. { MAC_ADDR_0_HIGH, 0x0000,
  10664. 0x00000000, 0x0000ffff },
  10665. { MAC_ADDR_0_LOW, 0x0000,
  10666. 0x00000000, 0xffffffff },
  10667. { MAC_RX_MTU_SIZE, 0x0000,
  10668. 0x00000000, 0x0000ffff },
  10669. { MAC_TX_MODE, 0x0000,
  10670. 0x00000000, 0x00000070 },
  10671. { MAC_TX_LENGTHS, 0x0000,
  10672. 0x00000000, 0x00003fff },
  10673. { MAC_RX_MODE, TG3_FL_NOT_5705,
  10674. 0x00000000, 0x000007fc },
  10675. { MAC_RX_MODE, TG3_FL_5705,
  10676. 0x00000000, 0x000007dc },
  10677. { MAC_HASH_REG_0, 0x0000,
  10678. 0x00000000, 0xffffffff },
  10679. { MAC_HASH_REG_1, 0x0000,
  10680. 0x00000000, 0xffffffff },
  10681. { MAC_HASH_REG_2, 0x0000,
  10682. 0x00000000, 0xffffffff },
  10683. { MAC_HASH_REG_3, 0x0000,
  10684. 0x00000000, 0xffffffff },
  10685. /* Receive Data and Receive BD Initiator Control Registers. */
  10686. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  10687. 0x00000000, 0xffffffff },
  10688. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  10689. 0x00000000, 0xffffffff },
  10690. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  10691. 0x00000000, 0x00000003 },
  10692. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  10693. 0x00000000, 0xffffffff },
  10694. { RCVDBDI_STD_BD+0, 0x0000,
  10695. 0x00000000, 0xffffffff },
  10696. { RCVDBDI_STD_BD+4, 0x0000,
  10697. 0x00000000, 0xffffffff },
  10698. { RCVDBDI_STD_BD+8, 0x0000,
  10699. 0x00000000, 0xffff0002 },
  10700. { RCVDBDI_STD_BD+0xc, 0x0000,
  10701. 0x00000000, 0xffffffff },
  10702. /* Receive BD Initiator Control Registers. */
  10703. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  10704. 0x00000000, 0xffffffff },
  10705. { RCVBDI_STD_THRESH, TG3_FL_5705,
  10706. 0x00000000, 0x000003ff },
  10707. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  10708. 0x00000000, 0xffffffff },
  10709. /* Host Coalescing Control Registers. */
  10710. { HOSTCC_MODE, TG3_FL_NOT_5705,
  10711. 0x00000000, 0x00000004 },
  10712. { HOSTCC_MODE, TG3_FL_5705,
  10713. 0x00000000, 0x000000f6 },
  10714. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  10715. 0x00000000, 0xffffffff },
  10716. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  10717. 0x00000000, 0x000003ff },
  10718. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  10719. 0x00000000, 0xffffffff },
  10720. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  10721. 0x00000000, 0x000003ff },
  10722. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  10723. 0x00000000, 0xffffffff },
  10724. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10725. 0x00000000, 0x000000ff },
  10726. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  10727. 0x00000000, 0xffffffff },
  10728. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10729. 0x00000000, 0x000000ff },
  10730. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10731. 0x00000000, 0xffffffff },
  10732. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10733. 0x00000000, 0xffffffff },
  10734. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10735. 0x00000000, 0xffffffff },
  10736. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10737. 0x00000000, 0x000000ff },
  10738. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10739. 0x00000000, 0xffffffff },
  10740. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10741. 0x00000000, 0x000000ff },
  10742. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  10743. 0x00000000, 0xffffffff },
  10744. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  10745. 0x00000000, 0xffffffff },
  10746. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  10747. 0x00000000, 0xffffffff },
  10748. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  10749. 0x00000000, 0xffffffff },
  10750. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  10751. 0x00000000, 0xffffffff },
  10752. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  10753. 0xffffffff, 0x00000000 },
  10754. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  10755. 0xffffffff, 0x00000000 },
  10756. /* Buffer Manager Control Registers. */
  10757. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  10758. 0x00000000, 0x007fff80 },
  10759. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  10760. 0x00000000, 0x007fffff },
  10761. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  10762. 0x00000000, 0x0000003f },
  10763. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  10764. 0x00000000, 0x000001ff },
  10765. { BUFMGR_MB_HIGH_WATER, 0x0000,
  10766. 0x00000000, 0x000001ff },
  10767. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  10768. 0xffffffff, 0x00000000 },
  10769. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  10770. 0xffffffff, 0x00000000 },
  10771. /* Mailbox Registers */
  10772. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  10773. 0x00000000, 0x000001ff },
  10774. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  10775. 0x00000000, 0x000001ff },
  10776. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  10777. 0x00000000, 0x000007ff },
  10778. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  10779. 0x00000000, 0x000001ff },
  10780. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  10781. };
  10782. is_5705 = is_5750 = 0;
  10783. if (tg3_flag(tp, 5705_PLUS)) {
  10784. is_5705 = 1;
  10785. if (tg3_flag(tp, 5750_PLUS))
  10786. is_5750 = 1;
  10787. }
  10788. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  10789. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  10790. continue;
  10791. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  10792. continue;
  10793. if (tg3_flag(tp, IS_5788) &&
  10794. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  10795. continue;
  10796. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  10797. continue;
  10798. offset = (u32) reg_tbl[i].offset;
  10799. read_mask = reg_tbl[i].read_mask;
  10800. write_mask = reg_tbl[i].write_mask;
  10801. /* Save the original register content */
  10802. save_val = tr32(offset);
  10803. /* Determine the read-only value. */
  10804. read_val = save_val & read_mask;
  10805. /* Write zero to the register, then make sure the read-only bits
  10806. * are not changed and the read/write bits are all zeros.
  10807. */
  10808. tw32(offset, 0);
  10809. val = tr32(offset);
  10810. /* Test the read-only and read/write bits. */
  10811. if (((val & read_mask) != read_val) || (val & write_mask))
  10812. goto out;
  10813. /* Write ones to all the bits defined by RdMask and WrMask, then
  10814. * make sure the read-only bits are not changed and the
  10815. * read/write bits are all ones.
  10816. */
  10817. tw32(offset, read_mask | write_mask);
  10818. val = tr32(offset);
  10819. /* Test the read-only bits. */
  10820. if ((val & read_mask) != read_val)
  10821. goto out;
  10822. /* Test the read/write bits. */
  10823. if ((val & write_mask) != write_mask)
  10824. goto out;
  10825. tw32(offset, save_val);
  10826. }
  10827. return 0;
  10828. out:
  10829. if (netif_msg_hw(tp))
  10830. netdev_err(tp->dev,
  10831. "Register test failed at offset %x\n", offset);
  10832. tw32(offset, save_val);
  10833. return -EIO;
  10834. }
  10835. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  10836. {
  10837. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  10838. int i;
  10839. u32 j;
  10840. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  10841. for (j = 0; j < len; j += 4) {
  10842. u32 val;
  10843. tg3_write_mem(tp, offset + j, test_pattern[i]);
  10844. tg3_read_mem(tp, offset + j, &val);
  10845. if (val != test_pattern[i])
  10846. return -EIO;
  10847. }
  10848. }
  10849. return 0;
  10850. }
  10851. static int tg3_test_memory(struct tg3 *tp)
  10852. {
  10853. static struct mem_entry {
  10854. u32 offset;
  10855. u32 len;
  10856. } mem_tbl_570x[] = {
  10857. { 0x00000000, 0x00b50},
  10858. { 0x00002000, 0x1c000},
  10859. { 0xffffffff, 0x00000}
  10860. }, mem_tbl_5705[] = {
  10861. { 0x00000100, 0x0000c},
  10862. { 0x00000200, 0x00008},
  10863. { 0x00004000, 0x00800},
  10864. { 0x00006000, 0x01000},
  10865. { 0x00008000, 0x02000},
  10866. { 0x00010000, 0x0e000},
  10867. { 0xffffffff, 0x00000}
  10868. }, mem_tbl_5755[] = {
  10869. { 0x00000200, 0x00008},
  10870. { 0x00004000, 0x00800},
  10871. { 0x00006000, 0x00800},
  10872. { 0x00008000, 0x02000},
  10873. { 0x00010000, 0x0c000},
  10874. { 0xffffffff, 0x00000}
  10875. }, mem_tbl_5906[] = {
  10876. { 0x00000200, 0x00008},
  10877. { 0x00004000, 0x00400},
  10878. { 0x00006000, 0x00400},
  10879. { 0x00008000, 0x01000},
  10880. { 0x00010000, 0x01000},
  10881. { 0xffffffff, 0x00000}
  10882. }, mem_tbl_5717[] = {
  10883. { 0x00000200, 0x00008},
  10884. { 0x00010000, 0x0a000},
  10885. { 0x00020000, 0x13c00},
  10886. { 0xffffffff, 0x00000}
  10887. }, mem_tbl_57765[] = {
  10888. { 0x00000200, 0x00008},
  10889. { 0x00004000, 0x00800},
  10890. { 0x00006000, 0x09800},
  10891. { 0x00010000, 0x0a000},
  10892. { 0xffffffff, 0x00000}
  10893. };
  10894. struct mem_entry *mem_tbl;
  10895. int err = 0;
  10896. int i;
  10897. if (tg3_flag(tp, 5717_PLUS))
  10898. mem_tbl = mem_tbl_5717;
  10899. else if (tg3_flag(tp, 57765_CLASS) ||
  10900. tg3_asic_rev(tp) == ASIC_REV_5762)
  10901. mem_tbl = mem_tbl_57765;
  10902. else if (tg3_flag(tp, 5755_PLUS))
  10903. mem_tbl = mem_tbl_5755;
  10904. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  10905. mem_tbl = mem_tbl_5906;
  10906. else if (tg3_flag(tp, 5705_PLUS))
  10907. mem_tbl = mem_tbl_5705;
  10908. else
  10909. mem_tbl = mem_tbl_570x;
  10910. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  10911. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  10912. if (err)
  10913. break;
  10914. }
  10915. return err;
  10916. }
  10917. #define TG3_TSO_MSS 500
  10918. #define TG3_TSO_IP_HDR_LEN 20
  10919. #define TG3_TSO_TCP_HDR_LEN 20
  10920. #define TG3_TSO_TCP_OPT_LEN 12
  10921. static const u8 tg3_tso_header[] = {
  10922. 0x08, 0x00,
  10923. 0x45, 0x00, 0x00, 0x00,
  10924. 0x00, 0x00, 0x40, 0x00,
  10925. 0x40, 0x06, 0x00, 0x00,
  10926. 0x0a, 0x00, 0x00, 0x01,
  10927. 0x0a, 0x00, 0x00, 0x02,
  10928. 0x0d, 0x00, 0xe0, 0x00,
  10929. 0x00, 0x00, 0x01, 0x00,
  10930. 0x00, 0x00, 0x02, 0x00,
  10931. 0x80, 0x10, 0x10, 0x00,
  10932. 0x14, 0x09, 0x00, 0x00,
  10933. 0x01, 0x01, 0x08, 0x0a,
  10934. 0x11, 0x11, 0x11, 0x11,
  10935. 0x11, 0x11, 0x11, 0x11,
  10936. };
  10937. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  10938. {
  10939. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  10940. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  10941. u32 budget;
  10942. struct sk_buff *skb;
  10943. u8 *tx_data, *rx_data;
  10944. dma_addr_t map;
  10945. int num_pkts, tx_len, rx_len, i, err;
  10946. struct tg3_rx_buffer_desc *desc;
  10947. struct tg3_napi *tnapi, *rnapi;
  10948. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  10949. tnapi = &tp->napi[0];
  10950. rnapi = &tp->napi[0];
  10951. if (tp->irq_cnt > 1) {
  10952. if (tg3_flag(tp, ENABLE_RSS))
  10953. rnapi = &tp->napi[1];
  10954. if (tg3_flag(tp, ENABLE_TSS))
  10955. tnapi = &tp->napi[1];
  10956. }
  10957. coal_now = tnapi->coal_now | rnapi->coal_now;
  10958. err = -EIO;
  10959. tx_len = pktsz;
  10960. skb = netdev_alloc_skb(tp->dev, tx_len);
  10961. if (!skb)
  10962. return -ENOMEM;
  10963. tx_data = skb_put(skb, tx_len);
  10964. memcpy(tx_data, tp->dev->dev_addr, ETH_ALEN);
  10965. memset(tx_data + ETH_ALEN, 0x0, 8);
  10966. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  10967. if (tso_loopback) {
  10968. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  10969. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  10970. TG3_TSO_TCP_OPT_LEN;
  10971. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  10972. sizeof(tg3_tso_header));
  10973. mss = TG3_TSO_MSS;
  10974. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  10975. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  10976. /* Set the total length field in the IP header */
  10977. iph->tot_len = htons((u16)(mss + hdr_len));
  10978. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  10979. TXD_FLAG_CPU_POST_DMA);
  10980. if (tg3_flag(tp, HW_TSO_1) ||
  10981. tg3_flag(tp, HW_TSO_2) ||
  10982. tg3_flag(tp, HW_TSO_3)) {
  10983. struct tcphdr *th;
  10984. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  10985. th = (struct tcphdr *)&tx_data[val];
  10986. th->check = 0;
  10987. } else
  10988. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  10989. if (tg3_flag(tp, HW_TSO_3)) {
  10990. mss |= (hdr_len & 0xc) << 12;
  10991. if (hdr_len & 0x10)
  10992. base_flags |= 0x00000010;
  10993. base_flags |= (hdr_len & 0x3e0) << 5;
  10994. } else if (tg3_flag(tp, HW_TSO_2))
  10995. mss |= hdr_len << 9;
  10996. else if (tg3_flag(tp, HW_TSO_1) ||
  10997. tg3_asic_rev(tp) == ASIC_REV_5705) {
  10998. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  10999. } else {
  11000. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  11001. }
  11002. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  11003. } else {
  11004. num_pkts = 1;
  11005. data_off = ETH_HLEN;
  11006. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  11007. tx_len > VLAN_ETH_FRAME_LEN)
  11008. base_flags |= TXD_FLAG_JMB_PKT;
  11009. }
  11010. for (i = data_off; i < tx_len; i++)
  11011. tx_data[i] = (u8) (i & 0xff);
  11012. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  11013. if (pci_dma_mapping_error(tp->pdev, map)) {
  11014. dev_kfree_skb(skb);
  11015. return -EIO;
  11016. }
  11017. val = tnapi->tx_prod;
  11018. tnapi->tx_buffers[val].skb = skb;
  11019. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  11020. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  11021. rnapi->coal_now);
  11022. udelay(10);
  11023. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  11024. budget = tg3_tx_avail(tnapi);
  11025. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  11026. base_flags | TXD_FLAG_END, mss, 0)) {
  11027. tnapi->tx_buffers[val].skb = NULL;
  11028. dev_kfree_skb(skb);
  11029. return -EIO;
  11030. }
  11031. tnapi->tx_prod++;
  11032. /* Sync BD data before updating mailbox */
  11033. wmb();
  11034. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  11035. tr32_mailbox(tnapi->prodmbox);
  11036. udelay(10);
  11037. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  11038. for (i = 0; i < 35; i++) {
  11039. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  11040. coal_now);
  11041. udelay(10);
  11042. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  11043. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  11044. if ((tx_idx == tnapi->tx_prod) &&
  11045. (rx_idx == (rx_start_idx + num_pkts)))
  11046. break;
  11047. }
  11048. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  11049. dev_kfree_skb(skb);
  11050. if (tx_idx != tnapi->tx_prod)
  11051. goto out;
  11052. if (rx_idx != rx_start_idx + num_pkts)
  11053. goto out;
  11054. val = data_off;
  11055. while (rx_idx != rx_start_idx) {
  11056. desc = &rnapi->rx_rcb[rx_start_idx++];
  11057. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  11058. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  11059. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  11060. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  11061. goto out;
  11062. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  11063. - ETH_FCS_LEN;
  11064. if (!tso_loopback) {
  11065. if (rx_len != tx_len)
  11066. goto out;
  11067. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  11068. if (opaque_key != RXD_OPAQUE_RING_STD)
  11069. goto out;
  11070. } else {
  11071. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  11072. goto out;
  11073. }
  11074. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  11075. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  11076. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  11077. goto out;
  11078. }
  11079. if (opaque_key == RXD_OPAQUE_RING_STD) {
  11080. rx_data = tpr->rx_std_buffers[desc_idx].data;
  11081. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  11082. mapping);
  11083. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  11084. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  11085. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  11086. mapping);
  11087. } else
  11088. goto out;
  11089. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  11090. PCI_DMA_FROMDEVICE);
  11091. rx_data += TG3_RX_OFFSET(tp);
  11092. for (i = data_off; i < rx_len; i++, val++) {
  11093. if (*(rx_data + i) != (u8) (val & 0xff))
  11094. goto out;
  11095. }
  11096. }
  11097. err = 0;
  11098. /* tg3_free_rings will unmap and free the rx_data */
  11099. out:
  11100. return err;
  11101. }
  11102. #define TG3_STD_LOOPBACK_FAILED 1
  11103. #define TG3_JMB_LOOPBACK_FAILED 2
  11104. #define TG3_TSO_LOOPBACK_FAILED 4
  11105. #define TG3_LOOPBACK_FAILED \
  11106. (TG3_STD_LOOPBACK_FAILED | \
  11107. TG3_JMB_LOOPBACK_FAILED | \
  11108. TG3_TSO_LOOPBACK_FAILED)
  11109. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  11110. {
  11111. int err = -EIO;
  11112. u32 eee_cap;
  11113. u32 jmb_pkt_sz = 9000;
  11114. if (tp->dma_limit)
  11115. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  11116. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  11117. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  11118. if (!netif_running(tp->dev)) {
  11119. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11120. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11121. if (do_extlpbk)
  11122. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11123. goto done;
  11124. }
  11125. err = tg3_reset_hw(tp, true);
  11126. if (err) {
  11127. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11128. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11129. if (do_extlpbk)
  11130. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11131. goto done;
  11132. }
  11133. if (tg3_flag(tp, ENABLE_RSS)) {
  11134. int i;
  11135. /* Reroute all rx packets to the 1st queue */
  11136. for (i = MAC_RSS_INDIR_TBL_0;
  11137. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  11138. tw32(i, 0x0);
  11139. }
  11140. /* HW errata - mac loopback fails in some cases on 5780.
  11141. * Normal traffic and PHY loopback are not affected by
  11142. * errata. Also, the MAC loopback test is deprecated for
  11143. * all newer ASIC revisions.
  11144. */
  11145. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  11146. !tg3_flag(tp, CPMU_PRESENT)) {
  11147. tg3_mac_loopback(tp, true);
  11148. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11149. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  11150. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11151. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11152. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  11153. tg3_mac_loopback(tp, false);
  11154. }
  11155. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  11156. !tg3_flag(tp, USE_PHYLIB)) {
  11157. int i;
  11158. tg3_phy_lpbk_set(tp, 0, false);
  11159. /* Wait for link */
  11160. for (i = 0; i < 100; i++) {
  11161. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  11162. break;
  11163. mdelay(1);
  11164. }
  11165. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11166. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  11167. if (tg3_flag(tp, TSO_CAPABLE) &&
  11168. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  11169. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  11170. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11171. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11172. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  11173. if (do_extlpbk) {
  11174. tg3_phy_lpbk_set(tp, 0, true);
  11175. /* All link indications report up, but the hardware
  11176. * isn't really ready for about 20 msec. Double it
  11177. * to be sure.
  11178. */
  11179. mdelay(40);
  11180. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11181. data[TG3_EXT_LOOPB_TEST] |=
  11182. TG3_STD_LOOPBACK_FAILED;
  11183. if (tg3_flag(tp, TSO_CAPABLE) &&
  11184. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  11185. data[TG3_EXT_LOOPB_TEST] |=
  11186. TG3_TSO_LOOPBACK_FAILED;
  11187. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11188. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11189. data[TG3_EXT_LOOPB_TEST] |=
  11190. TG3_JMB_LOOPBACK_FAILED;
  11191. }
  11192. /* Re-enable gphy autopowerdown. */
  11193. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  11194. tg3_phy_toggle_apd(tp, true);
  11195. }
  11196. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  11197. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  11198. done:
  11199. tp->phy_flags |= eee_cap;
  11200. return err;
  11201. }
  11202. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  11203. u64 *data)
  11204. {
  11205. struct tg3 *tp = netdev_priv(dev);
  11206. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  11207. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  11208. if (tg3_power_up(tp)) {
  11209. etest->flags |= ETH_TEST_FL_FAILED;
  11210. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  11211. return;
  11212. }
  11213. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  11214. }
  11215. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  11216. if (tg3_test_nvram(tp) != 0) {
  11217. etest->flags |= ETH_TEST_FL_FAILED;
  11218. data[TG3_NVRAM_TEST] = 1;
  11219. }
  11220. if (!doextlpbk && tg3_test_link(tp)) {
  11221. etest->flags |= ETH_TEST_FL_FAILED;
  11222. data[TG3_LINK_TEST] = 1;
  11223. }
  11224. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  11225. int err, err2 = 0, irq_sync = 0;
  11226. if (netif_running(dev)) {
  11227. tg3_phy_stop(tp);
  11228. tg3_netif_stop(tp);
  11229. irq_sync = 1;
  11230. }
  11231. tg3_full_lock(tp, irq_sync);
  11232. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  11233. err = tg3_nvram_lock(tp);
  11234. tg3_halt_cpu(tp, RX_CPU_BASE);
  11235. if (!tg3_flag(tp, 5705_PLUS))
  11236. tg3_halt_cpu(tp, TX_CPU_BASE);
  11237. if (!err)
  11238. tg3_nvram_unlock(tp);
  11239. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  11240. tg3_phy_reset(tp);
  11241. if (tg3_test_registers(tp) != 0) {
  11242. etest->flags |= ETH_TEST_FL_FAILED;
  11243. data[TG3_REGISTER_TEST] = 1;
  11244. }
  11245. if (tg3_test_memory(tp) != 0) {
  11246. etest->flags |= ETH_TEST_FL_FAILED;
  11247. data[TG3_MEMORY_TEST] = 1;
  11248. }
  11249. if (doextlpbk)
  11250. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  11251. if (tg3_test_loopback(tp, data, doextlpbk))
  11252. etest->flags |= ETH_TEST_FL_FAILED;
  11253. tg3_full_unlock(tp);
  11254. if (tg3_test_interrupt(tp) != 0) {
  11255. etest->flags |= ETH_TEST_FL_FAILED;
  11256. data[TG3_INTERRUPT_TEST] = 1;
  11257. }
  11258. tg3_full_lock(tp, 0);
  11259. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11260. if (netif_running(dev)) {
  11261. tg3_flag_set(tp, INIT_COMPLETE);
  11262. err2 = tg3_restart_hw(tp, true);
  11263. if (!err2)
  11264. tg3_netif_start(tp);
  11265. }
  11266. tg3_full_unlock(tp);
  11267. if (irq_sync && !err2)
  11268. tg3_phy_start(tp);
  11269. }
  11270. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  11271. tg3_power_down_prepare(tp);
  11272. }
  11273. static int tg3_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
  11274. {
  11275. struct tg3 *tp = netdev_priv(dev);
  11276. struct hwtstamp_config stmpconf;
  11277. if (!tg3_flag(tp, PTP_CAPABLE))
  11278. return -EOPNOTSUPP;
  11279. if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
  11280. return -EFAULT;
  11281. if (stmpconf.flags)
  11282. return -EINVAL;
  11283. if (stmpconf.tx_type != HWTSTAMP_TX_ON &&
  11284. stmpconf.tx_type != HWTSTAMP_TX_OFF)
  11285. return -ERANGE;
  11286. switch (stmpconf.rx_filter) {
  11287. case HWTSTAMP_FILTER_NONE:
  11288. tp->rxptpctl = 0;
  11289. break;
  11290. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  11291. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11292. TG3_RX_PTP_CTL_ALL_V1_EVENTS;
  11293. break;
  11294. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  11295. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11296. TG3_RX_PTP_CTL_SYNC_EVNT;
  11297. break;
  11298. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  11299. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11300. TG3_RX_PTP_CTL_DELAY_REQ;
  11301. break;
  11302. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  11303. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11304. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11305. break;
  11306. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  11307. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11308. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11309. break;
  11310. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  11311. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11312. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11313. break;
  11314. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  11315. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11316. TG3_RX_PTP_CTL_SYNC_EVNT;
  11317. break;
  11318. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  11319. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11320. TG3_RX_PTP_CTL_SYNC_EVNT;
  11321. break;
  11322. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  11323. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11324. TG3_RX_PTP_CTL_SYNC_EVNT;
  11325. break;
  11326. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  11327. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11328. TG3_RX_PTP_CTL_DELAY_REQ;
  11329. break;
  11330. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  11331. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11332. TG3_RX_PTP_CTL_DELAY_REQ;
  11333. break;
  11334. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  11335. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11336. TG3_RX_PTP_CTL_DELAY_REQ;
  11337. break;
  11338. default:
  11339. return -ERANGE;
  11340. }
  11341. if (netif_running(dev) && tp->rxptpctl)
  11342. tw32(TG3_RX_PTP_CTL,
  11343. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  11344. if (stmpconf.tx_type == HWTSTAMP_TX_ON)
  11345. tg3_flag_set(tp, TX_TSTAMP_EN);
  11346. else
  11347. tg3_flag_clear(tp, TX_TSTAMP_EN);
  11348. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  11349. -EFAULT : 0;
  11350. }
  11351. static int tg3_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
  11352. {
  11353. struct tg3 *tp = netdev_priv(dev);
  11354. struct hwtstamp_config stmpconf;
  11355. if (!tg3_flag(tp, PTP_CAPABLE))
  11356. return -EOPNOTSUPP;
  11357. stmpconf.flags = 0;
  11358. stmpconf.tx_type = (tg3_flag(tp, TX_TSTAMP_EN) ?
  11359. HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF);
  11360. switch (tp->rxptpctl) {
  11361. case 0:
  11362. stmpconf.rx_filter = HWTSTAMP_FILTER_NONE;
  11363. break;
  11364. case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_ALL_V1_EVENTS:
  11365. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
  11366. break;
  11367. case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11368. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
  11369. break;
  11370. case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11371. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
  11372. break;
  11373. case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
  11374. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
  11375. break;
  11376. case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
  11377. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
  11378. break;
  11379. case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
  11380. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
  11381. break;
  11382. case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11383. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
  11384. break;
  11385. case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11386. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_SYNC;
  11387. break;
  11388. case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11389. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
  11390. break;
  11391. case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11392. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
  11393. break;
  11394. case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11395. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ;
  11396. break;
  11397. case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11398. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
  11399. break;
  11400. default:
  11401. WARN_ON_ONCE(1);
  11402. return -ERANGE;
  11403. }
  11404. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  11405. -EFAULT : 0;
  11406. }
  11407. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  11408. {
  11409. struct mii_ioctl_data *data = if_mii(ifr);
  11410. struct tg3 *tp = netdev_priv(dev);
  11411. int err;
  11412. if (tg3_flag(tp, USE_PHYLIB)) {
  11413. struct phy_device *phydev;
  11414. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  11415. return -EAGAIN;
  11416. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  11417. return phy_mii_ioctl(phydev, ifr, cmd);
  11418. }
  11419. switch (cmd) {
  11420. case SIOCGMIIPHY:
  11421. data->phy_id = tp->phy_addr;
  11422. /* fallthru */
  11423. case SIOCGMIIREG: {
  11424. u32 mii_regval;
  11425. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11426. break; /* We have no PHY */
  11427. if (!netif_running(dev))
  11428. return -EAGAIN;
  11429. spin_lock_bh(&tp->lock);
  11430. err = __tg3_readphy(tp, data->phy_id & 0x1f,
  11431. data->reg_num & 0x1f, &mii_regval);
  11432. spin_unlock_bh(&tp->lock);
  11433. data->val_out = mii_regval;
  11434. return err;
  11435. }
  11436. case SIOCSMIIREG:
  11437. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11438. break; /* We have no PHY */
  11439. if (!netif_running(dev))
  11440. return -EAGAIN;
  11441. spin_lock_bh(&tp->lock);
  11442. err = __tg3_writephy(tp, data->phy_id & 0x1f,
  11443. data->reg_num & 0x1f, data->val_in);
  11444. spin_unlock_bh(&tp->lock);
  11445. return err;
  11446. case SIOCSHWTSTAMP:
  11447. return tg3_hwtstamp_set(dev, ifr);
  11448. case SIOCGHWTSTAMP:
  11449. return tg3_hwtstamp_get(dev, ifr);
  11450. default:
  11451. /* do nothing */
  11452. break;
  11453. }
  11454. return -EOPNOTSUPP;
  11455. }
  11456. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11457. {
  11458. struct tg3 *tp = netdev_priv(dev);
  11459. memcpy(ec, &tp->coal, sizeof(*ec));
  11460. return 0;
  11461. }
  11462. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11463. {
  11464. struct tg3 *tp = netdev_priv(dev);
  11465. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  11466. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  11467. if (!tg3_flag(tp, 5705_PLUS)) {
  11468. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  11469. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  11470. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  11471. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  11472. }
  11473. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  11474. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  11475. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  11476. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  11477. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  11478. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  11479. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  11480. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  11481. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  11482. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  11483. return -EINVAL;
  11484. /* No rx interrupts will be generated if both are zero */
  11485. if ((ec->rx_coalesce_usecs == 0) &&
  11486. (ec->rx_max_coalesced_frames == 0))
  11487. return -EINVAL;
  11488. /* No tx interrupts will be generated if both are zero */
  11489. if ((ec->tx_coalesce_usecs == 0) &&
  11490. (ec->tx_max_coalesced_frames == 0))
  11491. return -EINVAL;
  11492. /* Only copy relevant parameters, ignore all others. */
  11493. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  11494. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  11495. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  11496. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  11497. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  11498. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  11499. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  11500. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  11501. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  11502. if (netif_running(dev)) {
  11503. tg3_full_lock(tp, 0);
  11504. __tg3_set_coalesce(tp, &tp->coal);
  11505. tg3_full_unlock(tp);
  11506. }
  11507. return 0;
  11508. }
  11509. static int tg3_set_eee(struct net_device *dev, struct ethtool_eee *edata)
  11510. {
  11511. struct tg3 *tp = netdev_priv(dev);
  11512. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  11513. netdev_warn(tp->dev, "Board does not support EEE!\n");
  11514. return -EOPNOTSUPP;
  11515. }
  11516. if (edata->advertised != tp->eee.advertised) {
  11517. netdev_warn(tp->dev,
  11518. "Direct manipulation of EEE advertisement is not supported\n");
  11519. return -EINVAL;
  11520. }
  11521. if (edata->tx_lpi_timer > TG3_CPMU_DBTMR1_LNKIDLE_MAX) {
  11522. netdev_warn(tp->dev,
  11523. "Maximal Tx Lpi timer supported is %#x(u)\n",
  11524. TG3_CPMU_DBTMR1_LNKIDLE_MAX);
  11525. return -EINVAL;
  11526. }
  11527. tp->eee = *edata;
  11528. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  11529. tg3_warn_mgmt_link_flap(tp);
  11530. if (netif_running(tp->dev)) {
  11531. tg3_full_lock(tp, 0);
  11532. tg3_setup_eee(tp);
  11533. tg3_phy_reset(tp);
  11534. tg3_full_unlock(tp);
  11535. }
  11536. return 0;
  11537. }
  11538. static int tg3_get_eee(struct net_device *dev, struct ethtool_eee *edata)
  11539. {
  11540. struct tg3 *tp = netdev_priv(dev);
  11541. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  11542. netdev_warn(tp->dev,
  11543. "Board does not support EEE!\n");
  11544. return -EOPNOTSUPP;
  11545. }
  11546. *edata = tp->eee;
  11547. return 0;
  11548. }
  11549. static const struct ethtool_ops tg3_ethtool_ops = {
  11550. .get_settings = tg3_get_settings,
  11551. .set_settings = tg3_set_settings,
  11552. .get_drvinfo = tg3_get_drvinfo,
  11553. .get_regs_len = tg3_get_regs_len,
  11554. .get_regs = tg3_get_regs,
  11555. .get_wol = tg3_get_wol,
  11556. .set_wol = tg3_set_wol,
  11557. .get_msglevel = tg3_get_msglevel,
  11558. .set_msglevel = tg3_set_msglevel,
  11559. .nway_reset = tg3_nway_reset,
  11560. .get_link = ethtool_op_get_link,
  11561. .get_eeprom_len = tg3_get_eeprom_len,
  11562. .get_eeprom = tg3_get_eeprom,
  11563. .set_eeprom = tg3_set_eeprom,
  11564. .get_ringparam = tg3_get_ringparam,
  11565. .set_ringparam = tg3_set_ringparam,
  11566. .get_pauseparam = tg3_get_pauseparam,
  11567. .set_pauseparam = tg3_set_pauseparam,
  11568. .self_test = tg3_self_test,
  11569. .get_strings = tg3_get_strings,
  11570. .set_phys_id = tg3_set_phys_id,
  11571. .get_ethtool_stats = tg3_get_ethtool_stats,
  11572. .get_coalesce = tg3_get_coalesce,
  11573. .set_coalesce = tg3_set_coalesce,
  11574. .get_sset_count = tg3_get_sset_count,
  11575. .get_rxnfc = tg3_get_rxnfc,
  11576. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  11577. .get_rxfh = tg3_get_rxfh,
  11578. .set_rxfh = tg3_set_rxfh,
  11579. .get_channels = tg3_get_channels,
  11580. .set_channels = tg3_set_channels,
  11581. .get_ts_info = tg3_get_ts_info,
  11582. .get_eee = tg3_get_eee,
  11583. .set_eee = tg3_set_eee,
  11584. };
  11585. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  11586. struct rtnl_link_stats64 *stats)
  11587. {
  11588. struct tg3 *tp = netdev_priv(dev);
  11589. spin_lock_bh(&tp->lock);
  11590. if (!tp->hw_stats) {
  11591. spin_unlock_bh(&tp->lock);
  11592. return &tp->net_stats_prev;
  11593. }
  11594. tg3_get_nstats(tp, stats);
  11595. spin_unlock_bh(&tp->lock);
  11596. return stats;
  11597. }
  11598. static void tg3_set_rx_mode(struct net_device *dev)
  11599. {
  11600. struct tg3 *tp = netdev_priv(dev);
  11601. if (!netif_running(dev))
  11602. return;
  11603. tg3_full_lock(tp, 0);
  11604. __tg3_set_rx_mode(dev);
  11605. tg3_full_unlock(tp);
  11606. }
  11607. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  11608. int new_mtu)
  11609. {
  11610. dev->mtu = new_mtu;
  11611. if (new_mtu > ETH_DATA_LEN) {
  11612. if (tg3_flag(tp, 5780_CLASS)) {
  11613. netdev_update_features(dev);
  11614. tg3_flag_clear(tp, TSO_CAPABLE);
  11615. } else {
  11616. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11617. }
  11618. } else {
  11619. if (tg3_flag(tp, 5780_CLASS)) {
  11620. tg3_flag_set(tp, TSO_CAPABLE);
  11621. netdev_update_features(dev);
  11622. }
  11623. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  11624. }
  11625. }
  11626. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  11627. {
  11628. struct tg3 *tp = netdev_priv(dev);
  11629. int err;
  11630. bool reset_phy = false;
  11631. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  11632. return -EINVAL;
  11633. if (!netif_running(dev)) {
  11634. /* We'll just catch it later when the
  11635. * device is up'd.
  11636. */
  11637. tg3_set_mtu(dev, tp, new_mtu);
  11638. return 0;
  11639. }
  11640. tg3_phy_stop(tp);
  11641. tg3_netif_stop(tp);
  11642. tg3_set_mtu(dev, tp, new_mtu);
  11643. tg3_full_lock(tp, 1);
  11644. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11645. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  11646. * breaks all requests to 256 bytes.
  11647. */
  11648. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  11649. reset_phy = true;
  11650. err = tg3_restart_hw(tp, reset_phy);
  11651. if (!err)
  11652. tg3_netif_start(tp);
  11653. tg3_full_unlock(tp);
  11654. if (!err)
  11655. tg3_phy_start(tp);
  11656. return err;
  11657. }
  11658. static const struct net_device_ops tg3_netdev_ops = {
  11659. .ndo_open = tg3_open,
  11660. .ndo_stop = tg3_close,
  11661. .ndo_start_xmit = tg3_start_xmit,
  11662. .ndo_get_stats64 = tg3_get_stats64,
  11663. .ndo_validate_addr = eth_validate_addr,
  11664. .ndo_set_rx_mode = tg3_set_rx_mode,
  11665. .ndo_set_mac_address = tg3_set_mac_addr,
  11666. .ndo_do_ioctl = tg3_ioctl,
  11667. .ndo_tx_timeout = tg3_tx_timeout,
  11668. .ndo_change_mtu = tg3_change_mtu,
  11669. .ndo_fix_features = tg3_fix_features,
  11670. .ndo_set_features = tg3_set_features,
  11671. #ifdef CONFIG_NET_POLL_CONTROLLER
  11672. .ndo_poll_controller = tg3_poll_controller,
  11673. #endif
  11674. };
  11675. static void tg3_get_eeprom_size(struct tg3 *tp)
  11676. {
  11677. u32 cursize, val, magic;
  11678. tp->nvram_size = EEPROM_CHIP_SIZE;
  11679. if (tg3_nvram_read(tp, 0, &magic) != 0)
  11680. return;
  11681. if ((magic != TG3_EEPROM_MAGIC) &&
  11682. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  11683. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  11684. return;
  11685. /*
  11686. * Size the chip by reading offsets at increasing powers of two.
  11687. * When we encounter our validation signature, we know the addressing
  11688. * has wrapped around, and thus have our chip size.
  11689. */
  11690. cursize = 0x10;
  11691. while (cursize < tp->nvram_size) {
  11692. if (tg3_nvram_read(tp, cursize, &val) != 0)
  11693. return;
  11694. if (val == magic)
  11695. break;
  11696. cursize <<= 1;
  11697. }
  11698. tp->nvram_size = cursize;
  11699. }
  11700. static void tg3_get_nvram_size(struct tg3 *tp)
  11701. {
  11702. u32 val;
  11703. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  11704. return;
  11705. /* Selfboot format */
  11706. if (val != TG3_EEPROM_MAGIC) {
  11707. tg3_get_eeprom_size(tp);
  11708. return;
  11709. }
  11710. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  11711. if (val != 0) {
  11712. /* This is confusing. We want to operate on the
  11713. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  11714. * call will read from NVRAM and byteswap the data
  11715. * according to the byteswapping settings for all
  11716. * other register accesses. This ensures the data we
  11717. * want will always reside in the lower 16-bits.
  11718. * However, the data in NVRAM is in LE format, which
  11719. * means the data from the NVRAM read will always be
  11720. * opposite the endianness of the CPU. The 16-bit
  11721. * byteswap then brings the data to CPU endianness.
  11722. */
  11723. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  11724. return;
  11725. }
  11726. }
  11727. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11728. }
  11729. static void tg3_get_nvram_info(struct tg3 *tp)
  11730. {
  11731. u32 nvcfg1;
  11732. nvcfg1 = tr32(NVRAM_CFG1);
  11733. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  11734. tg3_flag_set(tp, FLASH);
  11735. } else {
  11736. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11737. tw32(NVRAM_CFG1, nvcfg1);
  11738. }
  11739. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  11740. tg3_flag(tp, 5780_CLASS)) {
  11741. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  11742. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  11743. tp->nvram_jedecnum = JEDEC_ATMEL;
  11744. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11745. tg3_flag_set(tp, NVRAM_BUFFERED);
  11746. break;
  11747. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  11748. tp->nvram_jedecnum = JEDEC_ATMEL;
  11749. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  11750. break;
  11751. case FLASH_VENDOR_ATMEL_EEPROM:
  11752. tp->nvram_jedecnum = JEDEC_ATMEL;
  11753. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11754. tg3_flag_set(tp, NVRAM_BUFFERED);
  11755. break;
  11756. case FLASH_VENDOR_ST:
  11757. tp->nvram_jedecnum = JEDEC_ST;
  11758. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  11759. tg3_flag_set(tp, NVRAM_BUFFERED);
  11760. break;
  11761. case FLASH_VENDOR_SAIFUN:
  11762. tp->nvram_jedecnum = JEDEC_SAIFUN;
  11763. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  11764. break;
  11765. case FLASH_VENDOR_SST_SMALL:
  11766. case FLASH_VENDOR_SST_LARGE:
  11767. tp->nvram_jedecnum = JEDEC_SST;
  11768. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  11769. break;
  11770. }
  11771. } else {
  11772. tp->nvram_jedecnum = JEDEC_ATMEL;
  11773. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11774. tg3_flag_set(tp, NVRAM_BUFFERED);
  11775. }
  11776. }
  11777. static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  11778. {
  11779. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  11780. case FLASH_5752PAGE_SIZE_256:
  11781. tp->nvram_pagesize = 256;
  11782. break;
  11783. case FLASH_5752PAGE_SIZE_512:
  11784. tp->nvram_pagesize = 512;
  11785. break;
  11786. case FLASH_5752PAGE_SIZE_1K:
  11787. tp->nvram_pagesize = 1024;
  11788. break;
  11789. case FLASH_5752PAGE_SIZE_2K:
  11790. tp->nvram_pagesize = 2048;
  11791. break;
  11792. case FLASH_5752PAGE_SIZE_4K:
  11793. tp->nvram_pagesize = 4096;
  11794. break;
  11795. case FLASH_5752PAGE_SIZE_264:
  11796. tp->nvram_pagesize = 264;
  11797. break;
  11798. case FLASH_5752PAGE_SIZE_528:
  11799. tp->nvram_pagesize = 528;
  11800. break;
  11801. }
  11802. }
  11803. static void tg3_get_5752_nvram_info(struct tg3 *tp)
  11804. {
  11805. u32 nvcfg1;
  11806. nvcfg1 = tr32(NVRAM_CFG1);
  11807. /* NVRAM protection for TPM */
  11808. if (nvcfg1 & (1 << 27))
  11809. tg3_flag_set(tp, PROTECTED_NVRAM);
  11810. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11811. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  11812. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  11813. tp->nvram_jedecnum = JEDEC_ATMEL;
  11814. tg3_flag_set(tp, NVRAM_BUFFERED);
  11815. break;
  11816. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11817. tp->nvram_jedecnum = JEDEC_ATMEL;
  11818. tg3_flag_set(tp, NVRAM_BUFFERED);
  11819. tg3_flag_set(tp, FLASH);
  11820. break;
  11821. case FLASH_5752VENDOR_ST_M45PE10:
  11822. case FLASH_5752VENDOR_ST_M45PE20:
  11823. case FLASH_5752VENDOR_ST_M45PE40:
  11824. tp->nvram_jedecnum = JEDEC_ST;
  11825. tg3_flag_set(tp, NVRAM_BUFFERED);
  11826. tg3_flag_set(tp, FLASH);
  11827. break;
  11828. }
  11829. if (tg3_flag(tp, FLASH)) {
  11830. tg3_nvram_get_pagesize(tp, nvcfg1);
  11831. } else {
  11832. /* For eeprom, set pagesize to maximum eeprom size */
  11833. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11834. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11835. tw32(NVRAM_CFG1, nvcfg1);
  11836. }
  11837. }
  11838. static void tg3_get_5755_nvram_info(struct tg3 *tp)
  11839. {
  11840. u32 nvcfg1, protect = 0;
  11841. nvcfg1 = tr32(NVRAM_CFG1);
  11842. /* NVRAM protection for TPM */
  11843. if (nvcfg1 & (1 << 27)) {
  11844. tg3_flag_set(tp, PROTECTED_NVRAM);
  11845. protect = 1;
  11846. }
  11847. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11848. switch (nvcfg1) {
  11849. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11850. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11851. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11852. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  11853. tp->nvram_jedecnum = JEDEC_ATMEL;
  11854. tg3_flag_set(tp, NVRAM_BUFFERED);
  11855. tg3_flag_set(tp, FLASH);
  11856. tp->nvram_pagesize = 264;
  11857. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  11858. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  11859. tp->nvram_size = (protect ? 0x3e200 :
  11860. TG3_NVRAM_SIZE_512KB);
  11861. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  11862. tp->nvram_size = (protect ? 0x1f200 :
  11863. TG3_NVRAM_SIZE_256KB);
  11864. else
  11865. tp->nvram_size = (protect ? 0x1f200 :
  11866. TG3_NVRAM_SIZE_128KB);
  11867. break;
  11868. case FLASH_5752VENDOR_ST_M45PE10:
  11869. case FLASH_5752VENDOR_ST_M45PE20:
  11870. case FLASH_5752VENDOR_ST_M45PE40:
  11871. tp->nvram_jedecnum = JEDEC_ST;
  11872. tg3_flag_set(tp, NVRAM_BUFFERED);
  11873. tg3_flag_set(tp, FLASH);
  11874. tp->nvram_pagesize = 256;
  11875. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  11876. tp->nvram_size = (protect ?
  11877. TG3_NVRAM_SIZE_64KB :
  11878. TG3_NVRAM_SIZE_128KB);
  11879. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  11880. tp->nvram_size = (protect ?
  11881. TG3_NVRAM_SIZE_64KB :
  11882. TG3_NVRAM_SIZE_256KB);
  11883. else
  11884. tp->nvram_size = (protect ?
  11885. TG3_NVRAM_SIZE_128KB :
  11886. TG3_NVRAM_SIZE_512KB);
  11887. break;
  11888. }
  11889. }
  11890. static void tg3_get_5787_nvram_info(struct tg3 *tp)
  11891. {
  11892. u32 nvcfg1;
  11893. nvcfg1 = tr32(NVRAM_CFG1);
  11894. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11895. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  11896. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11897. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  11898. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11899. tp->nvram_jedecnum = JEDEC_ATMEL;
  11900. tg3_flag_set(tp, NVRAM_BUFFERED);
  11901. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11902. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11903. tw32(NVRAM_CFG1, nvcfg1);
  11904. break;
  11905. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11906. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11907. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11908. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11909. tp->nvram_jedecnum = JEDEC_ATMEL;
  11910. tg3_flag_set(tp, NVRAM_BUFFERED);
  11911. tg3_flag_set(tp, FLASH);
  11912. tp->nvram_pagesize = 264;
  11913. break;
  11914. case FLASH_5752VENDOR_ST_M45PE10:
  11915. case FLASH_5752VENDOR_ST_M45PE20:
  11916. case FLASH_5752VENDOR_ST_M45PE40:
  11917. tp->nvram_jedecnum = JEDEC_ST;
  11918. tg3_flag_set(tp, NVRAM_BUFFERED);
  11919. tg3_flag_set(tp, FLASH);
  11920. tp->nvram_pagesize = 256;
  11921. break;
  11922. }
  11923. }
  11924. static void tg3_get_5761_nvram_info(struct tg3 *tp)
  11925. {
  11926. u32 nvcfg1, protect = 0;
  11927. nvcfg1 = tr32(NVRAM_CFG1);
  11928. /* NVRAM protection for TPM */
  11929. if (nvcfg1 & (1 << 27)) {
  11930. tg3_flag_set(tp, PROTECTED_NVRAM);
  11931. protect = 1;
  11932. }
  11933. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11934. switch (nvcfg1) {
  11935. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11936. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11937. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11938. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11939. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11940. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11941. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11942. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11943. tp->nvram_jedecnum = JEDEC_ATMEL;
  11944. tg3_flag_set(tp, NVRAM_BUFFERED);
  11945. tg3_flag_set(tp, FLASH);
  11946. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11947. tp->nvram_pagesize = 256;
  11948. break;
  11949. case FLASH_5761VENDOR_ST_A_M45PE20:
  11950. case FLASH_5761VENDOR_ST_A_M45PE40:
  11951. case FLASH_5761VENDOR_ST_A_M45PE80:
  11952. case FLASH_5761VENDOR_ST_A_M45PE16:
  11953. case FLASH_5761VENDOR_ST_M_M45PE20:
  11954. case FLASH_5761VENDOR_ST_M_M45PE40:
  11955. case FLASH_5761VENDOR_ST_M_M45PE80:
  11956. case FLASH_5761VENDOR_ST_M_M45PE16:
  11957. tp->nvram_jedecnum = JEDEC_ST;
  11958. tg3_flag_set(tp, NVRAM_BUFFERED);
  11959. tg3_flag_set(tp, FLASH);
  11960. tp->nvram_pagesize = 256;
  11961. break;
  11962. }
  11963. if (protect) {
  11964. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  11965. } else {
  11966. switch (nvcfg1) {
  11967. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11968. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11969. case FLASH_5761VENDOR_ST_A_M45PE16:
  11970. case FLASH_5761VENDOR_ST_M_M45PE16:
  11971. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  11972. break;
  11973. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11974. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11975. case FLASH_5761VENDOR_ST_A_M45PE80:
  11976. case FLASH_5761VENDOR_ST_M_M45PE80:
  11977. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11978. break;
  11979. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11980. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11981. case FLASH_5761VENDOR_ST_A_M45PE40:
  11982. case FLASH_5761VENDOR_ST_M_M45PE40:
  11983. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11984. break;
  11985. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11986. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11987. case FLASH_5761VENDOR_ST_A_M45PE20:
  11988. case FLASH_5761VENDOR_ST_M_M45PE20:
  11989. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11990. break;
  11991. }
  11992. }
  11993. }
  11994. static void tg3_get_5906_nvram_info(struct tg3 *tp)
  11995. {
  11996. tp->nvram_jedecnum = JEDEC_ATMEL;
  11997. tg3_flag_set(tp, NVRAM_BUFFERED);
  11998. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11999. }
  12000. static void tg3_get_57780_nvram_info(struct tg3 *tp)
  12001. {
  12002. u32 nvcfg1;
  12003. nvcfg1 = tr32(NVRAM_CFG1);
  12004. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12005. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  12006. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  12007. tp->nvram_jedecnum = JEDEC_ATMEL;
  12008. tg3_flag_set(tp, NVRAM_BUFFERED);
  12009. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12010. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  12011. tw32(NVRAM_CFG1, nvcfg1);
  12012. return;
  12013. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  12014. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  12015. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  12016. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  12017. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  12018. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  12019. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  12020. tp->nvram_jedecnum = JEDEC_ATMEL;
  12021. tg3_flag_set(tp, NVRAM_BUFFERED);
  12022. tg3_flag_set(tp, FLASH);
  12023. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12024. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  12025. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  12026. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  12027. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12028. break;
  12029. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  12030. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  12031. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12032. break;
  12033. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  12034. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  12035. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12036. break;
  12037. }
  12038. break;
  12039. case FLASH_5752VENDOR_ST_M45PE10:
  12040. case FLASH_5752VENDOR_ST_M45PE20:
  12041. case FLASH_5752VENDOR_ST_M45PE40:
  12042. tp->nvram_jedecnum = JEDEC_ST;
  12043. tg3_flag_set(tp, NVRAM_BUFFERED);
  12044. tg3_flag_set(tp, FLASH);
  12045. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12046. case FLASH_5752VENDOR_ST_M45PE10:
  12047. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12048. break;
  12049. case FLASH_5752VENDOR_ST_M45PE20:
  12050. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12051. break;
  12052. case FLASH_5752VENDOR_ST_M45PE40:
  12053. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12054. break;
  12055. }
  12056. break;
  12057. default:
  12058. tg3_flag_set(tp, NO_NVRAM);
  12059. return;
  12060. }
  12061. tg3_nvram_get_pagesize(tp, nvcfg1);
  12062. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12063. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12064. }
  12065. static void tg3_get_5717_nvram_info(struct tg3 *tp)
  12066. {
  12067. u32 nvcfg1;
  12068. nvcfg1 = tr32(NVRAM_CFG1);
  12069. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12070. case FLASH_5717VENDOR_ATMEL_EEPROM:
  12071. case FLASH_5717VENDOR_MICRO_EEPROM:
  12072. tp->nvram_jedecnum = JEDEC_ATMEL;
  12073. tg3_flag_set(tp, NVRAM_BUFFERED);
  12074. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12075. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  12076. tw32(NVRAM_CFG1, nvcfg1);
  12077. return;
  12078. case FLASH_5717VENDOR_ATMEL_MDB011D:
  12079. case FLASH_5717VENDOR_ATMEL_ADB011B:
  12080. case FLASH_5717VENDOR_ATMEL_ADB011D:
  12081. case FLASH_5717VENDOR_ATMEL_MDB021D:
  12082. case FLASH_5717VENDOR_ATMEL_ADB021B:
  12083. case FLASH_5717VENDOR_ATMEL_ADB021D:
  12084. case FLASH_5717VENDOR_ATMEL_45USPT:
  12085. tp->nvram_jedecnum = JEDEC_ATMEL;
  12086. tg3_flag_set(tp, NVRAM_BUFFERED);
  12087. tg3_flag_set(tp, FLASH);
  12088. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12089. case FLASH_5717VENDOR_ATMEL_MDB021D:
  12090. /* Detect size with tg3_nvram_get_size() */
  12091. break;
  12092. case FLASH_5717VENDOR_ATMEL_ADB021B:
  12093. case FLASH_5717VENDOR_ATMEL_ADB021D:
  12094. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12095. break;
  12096. default:
  12097. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12098. break;
  12099. }
  12100. break;
  12101. case FLASH_5717VENDOR_ST_M_M25PE10:
  12102. case FLASH_5717VENDOR_ST_A_M25PE10:
  12103. case FLASH_5717VENDOR_ST_M_M45PE10:
  12104. case FLASH_5717VENDOR_ST_A_M45PE10:
  12105. case FLASH_5717VENDOR_ST_M_M25PE20:
  12106. case FLASH_5717VENDOR_ST_A_M25PE20:
  12107. case FLASH_5717VENDOR_ST_M_M45PE20:
  12108. case FLASH_5717VENDOR_ST_A_M45PE20:
  12109. case FLASH_5717VENDOR_ST_25USPT:
  12110. case FLASH_5717VENDOR_ST_45USPT:
  12111. tp->nvram_jedecnum = JEDEC_ST;
  12112. tg3_flag_set(tp, NVRAM_BUFFERED);
  12113. tg3_flag_set(tp, FLASH);
  12114. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12115. case FLASH_5717VENDOR_ST_M_M25PE20:
  12116. case FLASH_5717VENDOR_ST_M_M45PE20:
  12117. /* Detect size with tg3_nvram_get_size() */
  12118. break;
  12119. case FLASH_5717VENDOR_ST_A_M25PE20:
  12120. case FLASH_5717VENDOR_ST_A_M45PE20:
  12121. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12122. break;
  12123. default:
  12124. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12125. break;
  12126. }
  12127. break;
  12128. default:
  12129. tg3_flag_set(tp, NO_NVRAM);
  12130. return;
  12131. }
  12132. tg3_nvram_get_pagesize(tp, nvcfg1);
  12133. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12134. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12135. }
  12136. static void tg3_get_5720_nvram_info(struct tg3 *tp)
  12137. {
  12138. u32 nvcfg1, nvmpinstrp;
  12139. nvcfg1 = tr32(NVRAM_CFG1);
  12140. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  12141. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  12142. if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
  12143. tg3_flag_set(tp, NO_NVRAM);
  12144. return;
  12145. }
  12146. switch (nvmpinstrp) {
  12147. case FLASH_5762_EEPROM_HD:
  12148. nvmpinstrp = FLASH_5720_EEPROM_HD;
  12149. break;
  12150. case FLASH_5762_EEPROM_LD:
  12151. nvmpinstrp = FLASH_5720_EEPROM_LD;
  12152. break;
  12153. case FLASH_5720VENDOR_M_ST_M45PE20:
  12154. /* This pinstrap supports multiple sizes, so force it
  12155. * to read the actual size from location 0xf0.
  12156. */
  12157. nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
  12158. break;
  12159. }
  12160. }
  12161. switch (nvmpinstrp) {
  12162. case FLASH_5720_EEPROM_HD:
  12163. case FLASH_5720_EEPROM_LD:
  12164. tp->nvram_jedecnum = JEDEC_ATMEL;
  12165. tg3_flag_set(tp, NVRAM_BUFFERED);
  12166. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  12167. tw32(NVRAM_CFG1, nvcfg1);
  12168. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  12169. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12170. else
  12171. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  12172. return;
  12173. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  12174. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  12175. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  12176. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  12177. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  12178. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  12179. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  12180. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  12181. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  12182. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  12183. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  12184. case FLASH_5720VENDOR_ATMEL_45USPT:
  12185. tp->nvram_jedecnum = JEDEC_ATMEL;
  12186. tg3_flag_set(tp, NVRAM_BUFFERED);
  12187. tg3_flag_set(tp, FLASH);
  12188. switch (nvmpinstrp) {
  12189. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  12190. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  12191. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  12192. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12193. break;
  12194. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  12195. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  12196. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  12197. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12198. break;
  12199. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  12200. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  12201. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12202. break;
  12203. default:
  12204. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12205. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12206. break;
  12207. }
  12208. break;
  12209. case FLASH_5720VENDOR_M_ST_M25PE10:
  12210. case FLASH_5720VENDOR_M_ST_M45PE10:
  12211. case FLASH_5720VENDOR_A_ST_M25PE10:
  12212. case FLASH_5720VENDOR_A_ST_M45PE10:
  12213. case FLASH_5720VENDOR_M_ST_M25PE20:
  12214. case FLASH_5720VENDOR_M_ST_M45PE20:
  12215. case FLASH_5720VENDOR_A_ST_M25PE20:
  12216. case FLASH_5720VENDOR_A_ST_M45PE20:
  12217. case FLASH_5720VENDOR_M_ST_M25PE40:
  12218. case FLASH_5720VENDOR_M_ST_M45PE40:
  12219. case FLASH_5720VENDOR_A_ST_M25PE40:
  12220. case FLASH_5720VENDOR_A_ST_M45PE40:
  12221. case FLASH_5720VENDOR_M_ST_M25PE80:
  12222. case FLASH_5720VENDOR_M_ST_M45PE80:
  12223. case FLASH_5720VENDOR_A_ST_M25PE80:
  12224. case FLASH_5720VENDOR_A_ST_M45PE80:
  12225. case FLASH_5720VENDOR_ST_25USPT:
  12226. case FLASH_5720VENDOR_ST_45USPT:
  12227. tp->nvram_jedecnum = JEDEC_ST;
  12228. tg3_flag_set(tp, NVRAM_BUFFERED);
  12229. tg3_flag_set(tp, FLASH);
  12230. switch (nvmpinstrp) {
  12231. case FLASH_5720VENDOR_M_ST_M25PE20:
  12232. case FLASH_5720VENDOR_M_ST_M45PE20:
  12233. case FLASH_5720VENDOR_A_ST_M25PE20:
  12234. case FLASH_5720VENDOR_A_ST_M45PE20:
  12235. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12236. break;
  12237. case FLASH_5720VENDOR_M_ST_M25PE40:
  12238. case FLASH_5720VENDOR_M_ST_M45PE40:
  12239. case FLASH_5720VENDOR_A_ST_M25PE40:
  12240. case FLASH_5720VENDOR_A_ST_M45PE40:
  12241. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12242. break;
  12243. case FLASH_5720VENDOR_M_ST_M25PE80:
  12244. case FLASH_5720VENDOR_M_ST_M45PE80:
  12245. case FLASH_5720VENDOR_A_ST_M25PE80:
  12246. case FLASH_5720VENDOR_A_ST_M45PE80:
  12247. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12248. break;
  12249. default:
  12250. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12251. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12252. break;
  12253. }
  12254. break;
  12255. default:
  12256. tg3_flag_set(tp, NO_NVRAM);
  12257. return;
  12258. }
  12259. tg3_nvram_get_pagesize(tp, nvcfg1);
  12260. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12261. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12262. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  12263. u32 val;
  12264. if (tg3_nvram_read(tp, 0, &val))
  12265. return;
  12266. if (val != TG3_EEPROM_MAGIC &&
  12267. (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
  12268. tg3_flag_set(tp, NO_NVRAM);
  12269. }
  12270. }
  12271. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  12272. static void tg3_nvram_init(struct tg3 *tp)
  12273. {
  12274. if (tg3_flag(tp, IS_SSB_CORE)) {
  12275. /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
  12276. tg3_flag_clear(tp, NVRAM);
  12277. tg3_flag_clear(tp, NVRAM_BUFFERED);
  12278. tg3_flag_set(tp, NO_NVRAM);
  12279. return;
  12280. }
  12281. tw32_f(GRC_EEPROM_ADDR,
  12282. (EEPROM_ADDR_FSM_RESET |
  12283. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  12284. EEPROM_ADDR_CLKPERD_SHIFT)));
  12285. msleep(1);
  12286. /* Enable seeprom accesses. */
  12287. tw32_f(GRC_LOCAL_CTRL,
  12288. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  12289. udelay(100);
  12290. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12291. tg3_asic_rev(tp) != ASIC_REV_5701) {
  12292. tg3_flag_set(tp, NVRAM);
  12293. if (tg3_nvram_lock(tp)) {
  12294. netdev_warn(tp->dev,
  12295. "Cannot get nvram lock, %s failed\n",
  12296. __func__);
  12297. return;
  12298. }
  12299. tg3_enable_nvram_access(tp);
  12300. tp->nvram_size = 0;
  12301. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  12302. tg3_get_5752_nvram_info(tp);
  12303. else if (tg3_asic_rev(tp) == ASIC_REV_5755)
  12304. tg3_get_5755_nvram_info(tp);
  12305. else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
  12306. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  12307. tg3_asic_rev(tp) == ASIC_REV_5785)
  12308. tg3_get_5787_nvram_info(tp);
  12309. else if (tg3_asic_rev(tp) == ASIC_REV_5761)
  12310. tg3_get_5761_nvram_info(tp);
  12311. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  12312. tg3_get_5906_nvram_info(tp);
  12313. else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
  12314. tg3_flag(tp, 57765_CLASS))
  12315. tg3_get_57780_nvram_info(tp);
  12316. else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12317. tg3_asic_rev(tp) == ASIC_REV_5719)
  12318. tg3_get_5717_nvram_info(tp);
  12319. else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12320. tg3_asic_rev(tp) == ASIC_REV_5762)
  12321. tg3_get_5720_nvram_info(tp);
  12322. else
  12323. tg3_get_nvram_info(tp);
  12324. if (tp->nvram_size == 0)
  12325. tg3_get_nvram_size(tp);
  12326. tg3_disable_nvram_access(tp);
  12327. tg3_nvram_unlock(tp);
  12328. } else {
  12329. tg3_flag_clear(tp, NVRAM);
  12330. tg3_flag_clear(tp, NVRAM_BUFFERED);
  12331. tg3_get_eeprom_size(tp);
  12332. }
  12333. }
  12334. struct subsys_tbl_ent {
  12335. u16 subsys_vendor, subsys_devid;
  12336. u32 phy_id;
  12337. };
  12338. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  12339. /* Broadcom boards. */
  12340. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12341. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  12342. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12343. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  12344. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12345. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  12346. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12347. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  12348. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12349. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  12350. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12351. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  12352. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12353. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  12354. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12355. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  12356. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12357. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  12358. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12359. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  12360. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12361. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  12362. /* 3com boards. */
  12363. { TG3PCI_SUBVENDOR_ID_3COM,
  12364. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  12365. { TG3PCI_SUBVENDOR_ID_3COM,
  12366. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  12367. { TG3PCI_SUBVENDOR_ID_3COM,
  12368. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  12369. { TG3PCI_SUBVENDOR_ID_3COM,
  12370. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  12371. { TG3PCI_SUBVENDOR_ID_3COM,
  12372. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  12373. /* DELL boards. */
  12374. { TG3PCI_SUBVENDOR_ID_DELL,
  12375. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  12376. { TG3PCI_SUBVENDOR_ID_DELL,
  12377. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  12378. { TG3PCI_SUBVENDOR_ID_DELL,
  12379. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  12380. { TG3PCI_SUBVENDOR_ID_DELL,
  12381. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  12382. /* Compaq boards. */
  12383. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12384. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  12385. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12386. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  12387. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12388. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  12389. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12390. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  12391. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12392. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  12393. /* IBM boards. */
  12394. { TG3PCI_SUBVENDOR_ID_IBM,
  12395. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  12396. };
  12397. static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
  12398. {
  12399. int i;
  12400. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  12401. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  12402. tp->pdev->subsystem_vendor) &&
  12403. (subsys_id_to_phy_id[i].subsys_devid ==
  12404. tp->pdev->subsystem_device))
  12405. return &subsys_id_to_phy_id[i];
  12406. }
  12407. return NULL;
  12408. }
  12409. static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  12410. {
  12411. u32 val;
  12412. tp->phy_id = TG3_PHY_ID_INVALID;
  12413. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12414. /* Assume an onboard device and WOL capable by default. */
  12415. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12416. tg3_flag_set(tp, WOL_CAP);
  12417. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12418. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  12419. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12420. tg3_flag_set(tp, IS_NIC);
  12421. }
  12422. val = tr32(VCPU_CFGSHDW);
  12423. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  12424. tg3_flag_set(tp, ASPM_WORKAROUND);
  12425. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  12426. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  12427. tg3_flag_set(tp, WOL_ENABLE);
  12428. device_set_wakeup_enable(&tp->pdev->dev, true);
  12429. }
  12430. goto done;
  12431. }
  12432. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  12433. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  12434. u32 nic_cfg, led_cfg;
  12435. u32 cfg2 = 0, cfg4 = 0, cfg5 = 0;
  12436. u32 nic_phy_id, ver, eeprom_phy_id;
  12437. int eeprom_phy_serdes = 0;
  12438. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  12439. tp->nic_sram_data_cfg = nic_cfg;
  12440. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  12441. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  12442. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12443. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  12444. tg3_asic_rev(tp) != ASIC_REV_5703 &&
  12445. (ver > 0) && (ver < 0x100))
  12446. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  12447. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  12448. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  12449. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12450. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12451. tg3_asic_rev(tp) == ASIC_REV_5720)
  12452. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_5, &cfg5);
  12453. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  12454. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  12455. eeprom_phy_serdes = 1;
  12456. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  12457. if (nic_phy_id != 0) {
  12458. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  12459. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  12460. eeprom_phy_id = (id1 >> 16) << 10;
  12461. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  12462. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  12463. } else
  12464. eeprom_phy_id = 0;
  12465. tp->phy_id = eeprom_phy_id;
  12466. if (eeprom_phy_serdes) {
  12467. if (!tg3_flag(tp, 5705_PLUS))
  12468. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12469. else
  12470. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  12471. }
  12472. if (tg3_flag(tp, 5750_PLUS))
  12473. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  12474. SHASTA_EXT_LED_MODE_MASK);
  12475. else
  12476. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  12477. switch (led_cfg) {
  12478. default:
  12479. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  12480. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12481. break;
  12482. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  12483. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12484. break;
  12485. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  12486. tp->led_ctrl = LED_CTRL_MODE_MAC;
  12487. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  12488. * read on some older 5700/5701 bootcode.
  12489. */
  12490. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12491. tg3_asic_rev(tp) == ASIC_REV_5701)
  12492. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12493. break;
  12494. case SHASTA_EXT_LED_SHARED:
  12495. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  12496. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  12497. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
  12498. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12499. LED_CTRL_MODE_PHY_2);
  12500. if (tg3_flag(tp, 5717_PLUS) ||
  12501. tg3_asic_rev(tp) == ASIC_REV_5762)
  12502. tp->led_ctrl |= LED_CTRL_BLINK_RATE_OVERRIDE |
  12503. LED_CTRL_BLINK_RATE_MASK;
  12504. break;
  12505. case SHASTA_EXT_LED_MAC:
  12506. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  12507. break;
  12508. case SHASTA_EXT_LED_COMBO:
  12509. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  12510. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
  12511. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12512. LED_CTRL_MODE_PHY_2);
  12513. break;
  12514. }
  12515. if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12516. tg3_asic_rev(tp) == ASIC_REV_5701) &&
  12517. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  12518. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12519. if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
  12520. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12521. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  12522. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12523. if ((tp->pdev->subsystem_vendor ==
  12524. PCI_VENDOR_ID_ARIMA) &&
  12525. (tp->pdev->subsystem_device == 0x205a ||
  12526. tp->pdev->subsystem_device == 0x2063))
  12527. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12528. } else {
  12529. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12530. tg3_flag_set(tp, IS_NIC);
  12531. }
  12532. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  12533. tg3_flag_set(tp, ENABLE_ASF);
  12534. if (tg3_flag(tp, 5750_PLUS))
  12535. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  12536. }
  12537. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  12538. tg3_flag(tp, 5750_PLUS))
  12539. tg3_flag_set(tp, ENABLE_APE);
  12540. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  12541. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  12542. tg3_flag_clear(tp, WOL_CAP);
  12543. if (tg3_flag(tp, WOL_CAP) &&
  12544. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  12545. tg3_flag_set(tp, WOL_ENABLE);
  12546. device_set_wakeup_enable(&tp->pdev->dev, true);
  12547. }
  12548. if (cfg2 & (1 << 17))
  12549. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  12550. /* serdes signal pre-emphasis in register 0x590 set by */
  12551. /* bootcode if bit 18 is set */
  12552. if (cfg2 & (1 << 18))
  12553. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  12554. if ((tg3_flag(tp, 57765_PLUS) ||
  12555. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  12556. tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
  12557. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  12558. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  12559. if (tg3_flag(tp, PCI_EXPRESS)) {
  12560. u32 cfg3;
  12561. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  12562. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  12563. !tg3_flag(tp, 57765_PLUS) &&
  12564. (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
  12565. tg3_flag_set(tp, ASPM_WORKAROUND);
  12566. if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
  12567. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  12568. if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
  12569. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  12570. }
  12571. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  12572. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  12573. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  12574. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  12575. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  12576. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  12577. if (cfg5 & NIC_SRAM_DISABLE_1G_HALF_ADV)
  12578. tp->phy_flags |= TG3_PHYFLG_DISABLE_1G_HD_ADV;
  12579. }
  12580. done:
  12581. if (tg3_flag(tp, WOL_CAP))
  12582. device_set_wakeup_enable(&tp->pdev->dev,
  12583. tg3_flag(tp, WOL_ENABLE));
  12584. else
  12585. device_set_wakeup_capable(&tp->pdev->dev, false);
  12586. }
  12587. static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
  12588. {
  12589. int i, err;
  12590. u32 val2, off = offset * 8;
  12591. err = tg3_nvram_lock(tp);
  12592. if (err)
  12593. return err;
  12594. tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
  12595. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
  12596. APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
  12597. tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
  12598. udelay(10);
  12599. for (i = 0; i < 100; i++) {
  12600. val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
  12601. if (val2 & APE_OTP_STATUS_CMD_DONE) {
  12602. *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
  12603. break;
  12604. }
  12605. udelay(10);
  12606. }
  12607. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
  12608. tg3_nvram_unlock(tp);
  12609. if (val2 & APE_OTP_STATUS_CMD_DONE)
  12610. return 0;
  12611. return -EBUSY;
  12612. }
  12613. static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  12614. {
  12615. int i;
  12616. u32 val;
  12617. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  12618. tw32(OTP_CTRL, cmd);
  12619. /* Wait for up to 1 ms for command to execute. */
  12620. for (i = 0; i < 100; i++) {
  12621. val = tr32(OTP_STATUS);
  12622. if (val & OTP_STATUS_CMD_DONE)
  12623. break;
  12624. udelay(10);
  12625. }
  12626. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  12627. }
  12628. /* Read the gphy configuration from the OTP region of the chip. The gphy
  12629. * configuration is a 32-bit value that straddles the alignment boundary.
  12630. * We do two 32-bit reads and then shift and merge the results.
  12631. */
  12632. static u32 tg3_read_otp_phycfg(struct tg3 *tp)
  12633. {
  12634. u32 bhalf_otp, thalf_otp;
  12635. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  12636. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  12637. return 0;
  12638. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  12639. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12640. return 0;
  12641. thalf_otp = tr32(OTP_READ_DATA);
  12642. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  12643. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12644. return 0;
  12645. bhalf_otp = tr32(OTP_READ_DATA);
  12646. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  12647. }
  12648. static void tg3_phy_init_link_config(struct tg3 *tp)
  12649. {
  12650. u32 adv = ADVERTISED_Autoneg;
  12651. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  12652. if (!(tp->phy_flags & TG3_PHYFLG_DISABLE_1G_HD_ADV))
  12653. adv |= ADVERTISED_1000baseT_Half;
  12654. adv |= ADVERTISED_1000baseT_Full;
  12655. }
  12656. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12657. adv |= ADVERTISED_100baseT_Half |
  12658. ADVERTISED_100baseT_Full |
  12659. ADVERTISED_10baseT_Half |
  12660. ADVERTISED_10baseT_Full |
  12661. ADVERTISED_TP;
  12662. else
  12663. adv |= ADVERTISED_FIBRE;
  12664. tp->link_config.advertising = adv;
  12665. tp->link_config.speed = SPEED_UNKNOWN;
  12666. tp->link_config.duplex = DUPLEX_UNKNOWN;
  12667. tp->link_config.autoneg = AUTONEG_ENABLE;
  12668. tp->link_config.active_speed = SPEED_UNKNOWN;
  12669. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  12670. tp->old_link = -1;
  12671. }
  12672. static int tg3_phy_probe(struct tg3 *tp)
  12673. {
  12674. u32 hw_phy_id_1, hw_phy_id_2;
  12675. u32 hw_phy_id, hw_phy_id_masked;
  12676. int err;
  12677. /* flow control autonegotiation is default behavior */
  12678. tg3_flag_set(tp, PAUSE_AUTONEG);
  12679. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12680. if (tg3_flag(tp, ENABLE_APE)) {
  12681. switch (tp->pci_fn) {
  12682. case 0:
  12683. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  12684. break;
  12685. case 1:
  12686. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  12687. break;
  12688. case 2:
  12689. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  12690. break;
  12691. case 3:
  12692. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  12693. break;
  12694. }
  12695. }
  12696. if (!tg3_flag(tp, ENABLE_ASF) &&
  12697. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12698. !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  12699. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  12700. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  12701. if (tg3_flag(tp, USE_PHYLIB))
  12702. return tg3_phy_init(tp);
  12703. /* Reading the PHY ID register can conflict with ASF
  12704. * firmware access to the PHY hardware.
  12705. */
  12706. err = 0;
  12707. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  12708. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  12709. } else {
  12710. /* Now read the physical PHY_ID from the chip and verify
  12711. * that it is sane. If it doesn't look good, we fall back
  12712. * to either the hard-coded table based PHY_ID and failing
  12713. * that the value found in the eeprom area.
  12714. */
  12715. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  12716. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  12717. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  12718. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  12719. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  12720. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  12721. }
  12722. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  12723. tp->phy_id = hw_phy_id;
  12724. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  12725. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12726. else
  12727. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  12728. } else {
  12729. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  12730. /* Do nothing, phy ID already set up in
  12731. * tg3_get_eeprom_hw_cfg().
  12732. */
  12733. } else {
  12734. struct subsys_tbl_ent *p;
  12735. /* No eeprom signature? Try the hardcoded
  12736. * subsys device table.
  12737. */
  12738. p = tg3_lookup_by_subsys(tp);
  12739. if (p) {
  12740. tp->phy_id = p->phy_id;
  12741. } else if (!tg3_flag(tp, IS_SSB_CORE)) {
  12742. /* For now we saw the IDs 0xbc050cd0,
  12743. * 0xbc050f80 and 0xbc050c30 on devices
  12744. * connected to an BCM4785 and there are
  12745. * probably more. Just assume that the phy is
  12746. * supported when it is connected to a SSB core
  12747. * for now.
  12748. */
  12749. return -ENODEV;
  12750. }
  12751. if (!tp->phy_id ||
  12752. tp->phy_id == TG3_PHY_ID_BCM8002)
  12753. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12754. }
  12755. }
  12756. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12757. (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12758. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12759. tg3_asic_rev(tp) == ASIC_REV_57766 ||
  12760. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  12761. (tg3_asic_rev(tp) == ASIC_REV_5717 &&
  12762. tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
  12763. (tg3_asic_rev(tp) == ASIC_REV_57765 &&
  12764. tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0))) {
  12765. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  12766. tp->eee.supported = SUPPORTED_100baseT_Full |
  12767. SUPPORTED_1000baseT_Full;
  12768. tp->eee.advertised = ADVERTISED_100baseT_Full |
  12769. ADVERTISED_1000baseT_Full;
  12770. tp->eee.eee_enabled = 1;
  12771. tp->eee.tx_lpi_enabled = 1;
  12772. tp->eee.tx_lpi_timer = TG3_CPMU_DBTMR1_LNKIDLE_2047US;
  12773. }
  12774. tg3_phy_init_link_config(tp);
  12775. if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  12776. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12777. !tg3_flag(tp, ENABLE_APE) &&
  12778. !tg3_flag(tp, ENABLE_ASF)) {
  12779. u32 bmsr, dummy;
  12780. tg3_readphy(tp, MII_BMSR, &bmsr);
  12781. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  12782. (bmsr & BMSR_LSTATUS))
  12783. goto skip_phy_reset;
  12784. err = tg3_phy_reset(tp);
  12785. if (err)
  12786. return err;
  12787. tg3_phy_set_wirespeed(tp);
  12788. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  12789. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  12790. tp->link_config.flowctrl);
  12791. tg3_writephy(tp, MII_BMCR,
  12792. BMCR_ANENABLE | BMCR_ANRESTART);
  12793. }
  12794. }
  12795. skip_phy_reset:
  12796. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  12797. err = tg3_init_5401phy_dsp(tp);
  12798. if (err)
  12799. return err;
  12800. err = tg3_init_5401phy_dsp(tp);
  12801. }
  12802. return err;
  12803. }
  12804. static void tg3_read_vpd(struct tg3 *tp)
  12805. {
  12806. u8 *vpd_data;
  12807. unsigned int block_end, rosize, len;
  12808. u32 vpdlen;
  12809. int j, i = 0;
  12810. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  12811. if (!vpd_data)
  12812. goto out_no_vpd;
  12813. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  12814. if (i < 0)
  12815. goto out_not_found;
  12816. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  12817. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  12818. i += PCI_VPD_LRDT_TAG_SIZE;
  12819. if (block_end > vpdlen)
  12820. goto out_not_found;
  12821. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12822. PCI_VPD_RO_KEYWORD_MFR_ID);
  12823. if (j > 0) {
  12824. len = pci_vpd_info_field_size(&vpd_data[j]);
  12825. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12826. if (j + len > block_end || len != 4 ||
  12827. memcmp(&vpd_data[j], "1028", 4))
  12828. goto partno;
  12829. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12830. PCI_VPD_RO_KEYWORD_VENDOR0);
  12831. if (j < 0)
  12832. goto partno;
  12833. len = pci_vpd_info_field_size(&vpd_data[j]);
  12834. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12835. if (j + len > block_end)
  12836. goto partno;
  12837. if (len >= sizeof(tp->fw_ver))
  12838. len = sizeof(tp->fw_ver) - 1;
  12839. memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
  12840. snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
  12841. &vpd_data[j]);
  12842. }
  12843. partno:
  12844. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12845. PCI_VPD_RO_KEYWORD_PARTNO);
  12846. if (i < 0)
  12847. goto out_not_found;
  12848. len = pci_vpd_info_field_size(&vpd_data[i]);
  12849. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  12850. if (len > TG3_BPN_SIZE ||
  12851. (len + i) > vpdlen)
  12852. goto out_not_found;
  12853. memcpy(tp->board_part_number, &vpd_data[i], len);
  12854. out_not_found:
  12855. kfree(vpd_data);
  12856. if (tp->board_part_number[0])
  12857. return;
  12858. out_no_vpd:
  12859. if (tg3_asic_rev(tp) == ASIC_REV_5717) {
  12860. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12861. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  12862. strcpy(tp->board_part_number, "BCM5717");
  12863. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  12864. strcpy(tp->board_part_number, "BCM5718");
  12865. else
  12866. goto nomatch;
  12867. } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  12868. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  12869. strcpy(tp->board_part_number, "BCM57780");
  12870. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  12871. strcpy(tp->board_part_number, "BCM57760");
  12872. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  12873. strcpy(tp->board_part_number, "BCM57790");
  12874. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  12875. strcpy(tp->board_part_number, "BCM57788");
  12876. else
  12877. goto nomatch;
  12878. } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
  12879. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  12880. strcpy(tp->board_part_number, "BCM57761");
  12881. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  12882. strcpy(tp->board_part_number, "BCM57765");
  12883. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  12884. strcpy(tp->board_part_number, "BCM57781");
  12885. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  12886. strcpy(tp->board_part_number, "BCM57785");
  12887. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  12888. strcpy(tp->board_part_number, "BCM57791");
  12889. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  12890. strcpy(tp->board_part_number, "BCM57795");
  12891. else
  12892. goto nomatch;
  12893. } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  12894. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  12895. strcpy(tp->board_part_number, "BCM57762");
  12896. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  12897. strcpy(tp->board_part_number, "BCM57766");
  12898. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  12899. strcpy(tp->board_part_number, "BCM57782");
  12900. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12901. strcpy(tp->board_part_number, "BCM57786");
  12902. else
  12903. goto nomatch;
  12904. } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12905. strcpy(tp->board_part_number, "BCM95906");
  12906. } else {
  12907. nomatch:
  12908. strcpy(tp->board_part_number, "none");
  12909. }
  12910. }
  12911. static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  12912. {
  12913. u32 val;
  12914. if (tg3_nvram_read(tp, offset, &val) ||
  12915. (val & 0xfc000000) != 0x0c000000 ||
  12916. tg3_nvram_read(tp, offset + 4, &val) ||
  12917. val != 0)
  12918. return 0;
  12919. return 1;
  12920. }
  12921. static void tg3_read_bc_ver(struct tg3 *tp)
  12922. {
  12923. u32 val, offset, start, ver_offset;
  12924. int i, dst_off;
  12925. bool newver = false;
  12926. if (tg3_nvram_read(tp, 0xc, &offset) ||
  12927. tg3_nvram_read(tp, 0x4, &start))
  12928. return;
  12929. offset = tg3_nvram_logical_addr(tp, offset);
  12930. if (tg3_nvram_read(tp, offset, &val))
  12931. return;
  12932. if ((val & 0xfc000000) == 0x0c000000) {
  12933. if (tg3_nvram_read(tp, offset + 4, &val))
  12934. return;
  12935. if (val == 0)
  12936. newver = true;
  12937. }
  12938. dst_off = strlen(tp->fw_ver);
  12939. if (newver) {
  12940. if (TG3_VER_SIZE - dst_off < 16 ||
  12941. tg3_nvram_read(tp, offset + 8, &ver_offset))
  12942. return;
  12943. offset = offset + ver_offset - start;
  12944. for (i = 0; i < 16; i += 4) {
  12945. __be32 v;
  12946. if (tg3_nvram_read_be32(tp, offset + i, &v))
  12947. return;
  12948. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  12949. }
  12950. } else {
  12951. u32 major, minor;
  12952. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  12953. return;
  12954. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  12955. TG3_NVM_BCVER_MAJSFT;
  12956. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  12957. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  12958. "v%d.%02d", major, minor);
  12959. }
  12960. }
  12961. static void tg3_read_hwsb_ver(struct tg3 *tp)
  12962. {
  12963. u32 val, major, minor;
  12964. /* Use native endian representation */
  12965. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  12966. return;
  12967. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  12968. TG3_NVM_HWSB_CFG1_MAJSFT;
  12969. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  12970. TG3_NVM_HWSB_CFG1_MINSFT;
  12971. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  12972. }
  12973. static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
  12974. {
  12975. u32 offset, major, minor, build;
  12976. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  12977. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  12978. return;
  12979. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  12980. case TG3_EEPROM_SB_REVISION_0:
  12981. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  12982. break;
  12983. case TG3_EEPROM_SB_REVISION_2:
  12984. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  12985. break;
  12986. case TG3_EEPROM_SB_REVISION_3:
  12987. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  12988. break;
  12989. case TG3_EEPROM_SB_REVISION_4:
  12990. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  12991. break;
  12992. case TG3_EEPROM_SB_REVISION_5:
  12993. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  12994. break;
  12995. case TG3_EEPROM_SB_REVISION_6:
  12996. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  12997. break;
  12998. default:
  12999. return;
  13000. }
  13001. if (tg3_nvram_read(tp, offset, &val))
  13002. return;
  13003. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  13004. TG3_EEPROM_SB_EDH_BLD_SHFT;
  13005. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  13006. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  13007. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  13008. if (minor > 99 || build > 26)
  13009. return;
  13010. offset = strlen(tp->fw_ver);
  13011. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  13012. " v%d.%02d", major, minor);
  13013. if (build > 0) {
  13014. offset = strlen(tp->fw_ver);
  13015. if (offset < TG3_VER_SIZE - 1)
  13016. tp->fw_ver[offset] = 'a' + build - 1;
  13017. }
  13018. }
  13019. static void tg3_read_mgmtfw_ver(struct tg3 *tp)
  13020. {
  13021. u32 val, offset, start;
  13022. int i, vlen;
  13023. for (offset = TG3_NVM_DIR_START;
  13024. offset < TG3_NVM_DIR_END;
  13025. offset += TG3_NVM_DIRENT_SIZE) {
  13026. if (tg3_nvram_read(tp, offset, &val))
  13027. return;
  13028. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  13029. break;
  13030. }
  13031. if (offset == TG3_NVM_DIR_END)
  13032. return;
  13033. if (!tg3_flag(tp, 5705_PLUS))
  13034. start = 0x08000000;
  13035. else if (tg3_nvram_read(tp, offset - 4, &start))
  13036. return;
  13037. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  13038. !tg3_fw_img_is_valid(tp, offset) ||
  13039. tg3_nvram_read(tp, offset + 8, &val))
  13040. return;
  13041. offset += val - start;
  13042. vlen = strlen(tp->fw_ver);
  13043. tp->fw_ver[vlen++] = ',';
  13044. tp->fw_ver[vlen++] = ' ';
  13045. for (i = 0; i < 4; i++) {
  13046. __be32 v;
  13047. if (tg3_nvram_read_be32(tp, offset, &v))
  13048. return;
  13049. offset += sizeof(v);
  13050. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  13051. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  13052. break;
  13053. }
  13054. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  13055. vlen += sizeof(v);
  13056. }
  13057. }
  13058. static void tg3_probe_ncsi(struct tg3 *tp)
  13059. {
  13060. u32 apedata;
  13061. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  13062. if (apedata != APE_SEG_SIG_MAGIC)
  13063. return;
  13064. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  13065. if (!(apedata & APE_FW_STATUS_READY))
  13066. return;
  13067. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  13068. tg3_flag_set(tp, APE_HAS_NCSI);
  13069. }
  13070. static void tg3_read_dash_ver(struct tg3 *tp)
  13071. {
  13072. int vlen;
  13073. u32 apedata;
  13074. char *fwtype;
  13075. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  13076. if (tg3_flag(tp, APE_HAS_NCSI))
  13077. fwtype = "NCSI";
  13078. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
  13079. fwtype = "SMASH";
  13080. else
  13081. fwtype = "DASH";
  13082. vlen = strlen(tp->fw_ver);
  13083. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  13084. fwtype,
  13085. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  13086. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  13087. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  13088. (apedata & APE_FW_VERSION_BLDMSK));
  13089. }
  13090. static void tg3_read_otp_ver(struct tg3 *tp)
  13091. {
  13092. u32 val, val2;
  13093. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  13094. return;
  13095. if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
  13096. !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
  13097. TG3_OTP_MAGIC0_VALID(val)) {
  13098. u64 val64 = (u64) val << 32 | val2;
  13099. u32 ver = 0;
  13100. int i, vlen;
  13101. for (i = 0; i < 7; i++) {
  13102. if ((val64 & 0xff) == 0)
  13103. break;
  13104. ver = val64 & 0xff;
  13105. val64 >>= 8;
  13106. }
  13107. vlen = strlen(tp->fw_ver);
  13108. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
  13109. }
  13110. }
  13111. static void tg3_read_fw_ver(struct tg3 *tp)
  13112. {
  13113. u32 val;
  13114. bool vpd_vers = false;
  13115. if (tp->fw_ver[0] != 0)
  13116. vpd_vers = true;
  13117. if (tg3_flag(tp, NO_NVRAM)) {
  13118. strcat(tp->fw_ver, "sb");
  13119. tg3_read_otp_ver(tp);
  13120. return;
  13121. }
  13122. if (tg3_nvram_read(tp, 0, &val))
  13123. return;
  13124. if (val == TG3_EEPROM_MAGIC)
  13125. tg3_read_bc_ver(tp);
  13126. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  13127. tg3_read_sb_ver(tp, val);
  13128. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  13129. tg3_read_hwsb_ver(tp);
  13130. if (tg3_flag(tp, ENABLE_ASF)) {
  13131. if (tg3_flag(tp, ENABLE_APE)) {
  13132. tg3_probe_ncsi(tp);
  13133. if (!vpd_vers)
  13134. tg3_read_dash_ver(tp);
  13135. } else if (!vpd_vers) {
  13136. tg3_read_mgmtfw_ver(tp);
  13137. }
  13138. }
  13139. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  13140. }
  13141. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  13142. {
  13143. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  13144. return TG3_RX_RET_MAX_SIZE_5717;
  13145. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  13146. return TG3_RX_RET_MAX_SIZE_5700;
  13147. else
  13148. return TG3_RX_RET_MAX_SIZE_5705;
  13149. }
  13150. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  13151. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  13152. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  13153. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  13154. { },
  13155. };
  13156. static struct pci_dev *tg3_find_peer(struct tg3 *tp)
  13157. {
  13158. struct pci_dev *peer;
  13159. unsigned int func, devnr = tp->pdev->devfn & ~7;
  13160. for (func = 0; func < 8; func++) {
  13161. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  13162. if (peer && peer != tp->pdev)
  13163. break;
  13164. pci_dev_put(peer);
  13165. }
  13166. /* 5704 can be configured in single-port mode, set peer to
  13167. * tp->pdev in that case.
  13168. */
  13169. if (!peer) {
  13170. peer = tp->pdev;
  13171. return peer;
  13172. }
  13173. /*
  13174. * We don't need to keep the refcount elevated; there's no way
  13175. * to remove one half of this device without removing the other
  13176. */
  13177. pci_dev_put(peer);
  13178. return peer;
  13179. }
  13180. static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  13181. {
  13182. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  13183. if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
  13184. u32 reg;
  13185. /* All devices that use the alternate
  13186. * ASIC REV location have a CPMU.
  13187. */
  13188. tg3_flag_set(tp, CPMU_PRESENT);
  13189. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13190. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  13191. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13192. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13193. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  13194. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
  13195. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
  13196. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  13197. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  13198. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
  13199. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787)
  13200. reg = TG3PCI_GEN2_PRODID_ASICREV;
  13201. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  13202. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  13203. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  13204. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  13205. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  13206. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  13207. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  13208. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  13209. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  13210. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  13211. reg = TG3PCI_GEN15_PRODID_ASICREV;
  13212. else
  13213. reg = TG3PCI_PRODID_ASICREV;
  13214. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  13215. }
  13216. /* Wrong chip ID in 5752 A0. This code can be removed later
  13217. * as A0 is not in production.
  13218. */
  13219. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
  13220. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  13221. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
  13222. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  13223. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13224. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13225. tg3_asic_rev(tp) == ASIC_REV_5720)
  13226. tg3_flag_set(tp, 5717_PLUS);
  13227. if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
  13228. tg3_asic_rev(tp) == ASIC_REV_57766)
  13229. tg3_flag_set(tp, 57765_CLASS);
  13230. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
  13231. tg3_asic_rev(tp) == ASIC_REV_5762)
  13232. tg3_flag_set(tp, 57765_PLUS);
  13233. /* Intentionally exclude ASIC_REV_5906 */
  13234. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13235. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13236. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13237. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13238. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13239. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13240. tg3_flag(tp, 57765_PLUS))
  13241. tg3_flag_set(tp, 5755_PLUS);
  13242. if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
  13243. tg3_asic_rev(tp) == ASIC_REV_5714)
  13244. tg3_flag_set(tp, 5780_CLASS);
  13245. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13246. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13247. tg3_asic_rev(tp) == ASIC_REV_5906 ||
  13248. tg3_flag(tp, 5755_PLUS) ||
  13249. tg3_flag(tp, 5780_CLASS))
  13250. tg3_flag_set(tp, 5750_PLUS);
  13251. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  13252. tg3_flag(tp, 5750_PLUS))
  13253. tg3_flag_set(tp, 5705_PLUS);
  13254. }
  13255. static bool tg3_10_100_only_device(struct tg3 *tp,
  13256. const struct pci_device_id *ent)
  13257. {
  13258. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  13259. if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
  13260. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  13261. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  13262. return true;
  13263. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  13264. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  13265. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  13266. return true;
  13267. } else {
  13268. return true;
  13269. }
  13270. }
  13271. return false;
  13272. }
  13273. static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
  13274. {
  13275. u32 misc_ctrl_reg;
  13276. u32 pci_state_reg, grc_misc_cfg;
  13277. u32 val;
  13278. u16 pci_cmd;
  13279. int err;
  13280. /* Force memory write invalidate off. If we leave it on,
  13281. * then on 5700_BX chips we have to enable a workaround.
  13282. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  13283. * to match the cacheline size. The Broadcom driver have this
  13284. * workaround but turns MWI off all the times so never uses
  13285. * it. This seems to suggest that the workaround is insufficient.
  13286. */
  13287. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13288. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  13289. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13290. /* Important! -- Make sure register accesses are byteswapped
  13291. * correctly. Also, for those chips that require it, make
  13292. * sure that indirect register accesses are enabled before
  13293. * the first operation.
  13294. */
  13295. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13296. &misc_ctrl_reg);
  13297. tp->misc_host_ctrl |= (misc_ctrl_reg &
  13298. MISC_HOST_CTRL_CHIPREV);
  13299. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13300. tp->misc_host_ctrl);
  13301. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  13302. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  13303. * we need to disable memory and use config. cycles
  13304. * only to access all registers. The 5702/03 chips
  13305. * can mistakenly decode the special cycles from the
  13306. * ICH chipsets as memory write cycles, causing corruption
  13307. * of register and memory space. Only certain ICH bridges
  13308. * will drive special cycles with non-zero data during the
  13309. * address phase which can fall within the 5703's address
  13310. * range. This is not an ICH bug as the PCI spec allows
  13311. * non-zero address during special cycles. However, only
  13312. * these ICH bridges are known to drive non-zero addresses
  13313. * during special cycles.
  13314. *
  13315. * Since special cycles do not cross PCI bridges, we only
  13316. * enable this workaround if the 5703 is on the secondary
  13317. * bus of these ICH bridges.
  13318. */
  13319. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
  13320. (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
  13321. static struct tg3_dev_id {
  13322. u32 vendor;
  13323. u32 device;
  13324. u32 rev;
  13325. } ich_chipsets[] = {
  13326. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  13327. PCI_ANY_ID },
  13328. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  13329. PCI_ANY_ID },
  13330. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  13331. 0xa },
  13332. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  13333. PCI_ANY_ID },
  13334. { },
  13335. };
  13336. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  13337. struct pci_dev *bridge = NULL;
  13338. while (pci_id->vendor != 0) {
  13339. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  13340. bridge);
  13341. if (!bridge) {
  13342. pci_id++;
  13343. continue;
  13344. }
  13345. if (pci_id->rev != PCI_ANY_ID) {
  13346. if (bridge->revision > pci_id->rev)
  13347. continue;
  13348. }
  13349. if (bridge->subordinate &&
  13350. (bridge->subordinate->number ==
  13351. tp->pdev->bus->number)) {
  13352. tg3_flag_set(tp, ICH_WORKAROUND);
  13353. pci_dev_put(bridge);
  13354. break;
  13355. }
  13356. }
  13357. }
  13358. if (tg3_asic_rev(tp) == ASIC_REV_5701) {
  13359. static struct tg3_dev_id {
  13360. u32 vendor;
  13361. u32 device;
  13362. } bridge_chipsets[] = {
  13363. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  13364. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  13365. { },
  13366. };
  13367. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  13368. struct pci_dev *bridge = NULL;
  13369. while (pci_id->vendor != 0) {
  13370. bridge = pci_get_device(pci_id->vendor,
  13371. pci_id->device,
  13372. bridge);
  13373. if (!bridge) {
  13374. pci_id++;
  13375. continue;
  13376. }
  13377. if (bridge->subordinate &&
  13378. (bridge->subordinate->number <=
  13379. tp->pdev->bus->number) &&
  13380. (bridge->subordinate->busn_res.end >=
  13381. tp->pdev->bus->number)) {
  13382. tg3_flag_set(tp, 5701_DMA_BUG);
  13383. pci_dev_put(bridge);
  13384. break;
  13385. }
  13386. }
  13387. }
  13388. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  13389. * DMA addresses > 40-bit. This bridge may have other additional
  13390. * 57xx devices behind it in some 4-port NIC designs for example.
  13391. * Any tg3 device found behind the bridge will also need the 40-bit
  13392. * DMA workaround.
  13393. */
  13394. if (tg3_flag(tp, 5780_CLASS)) {
  13395. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13396. tp->msi_cap = tp->pdev->msi_cap;
  13397. } else {
  13398. struct pci_dev *bridge = NULL;
  13399. do {
  13400. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  13401. PCI_DEVICE_ID_SERVERWORKS_EPB,
  13402. bridge);
  13403. if (bridge && bridge->subordinate &&
  13404. (bridge->subordinate->number <=
  13405. tp->pdev->bus->number) &&
  13406. (bridge->subordinate->busn_res.end >=
  13407. tp->pdev->bus->number)) {
  13408. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13409. pci_dev_put(bridge);
  13410. break;
  13411. }
  13412. } while (bridge);
  13413. }
  13414. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13415. tg3_asic_rev(tp) == ASIC_REV_5714)
  13416. tp->pdev_peer = tg3_find_peer(tp);
  13417. /* Determine TSO capabilities */
  13418. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
  13419. ; /* Do nothing. HW bug. */
  13420. else if (tg3_flag(tp, 57765_PLUS))
  13421. tg3_flag_set(tp, HW_TSO_3);
  13422. else if (tg3_flag(tp, 5755_PLUS) ||
  13423. tg3_asic_rev(tp) == ASIC_REV_5906)
  13424. tg3_flag_set(tp, HW_TSO_2);
  13425. else if (tg3_flag(tp, 5750_PLUS)) {
  13426. tg3_flag_set(tp, HW_TSO_1);
  13427. tg3_flag_set(tp, TSO_BUG);
  13428. if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
  13429. tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
  13430. tg3_flag_clear(tp, TSO_BUG);
  13431. } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13432. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  13433. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  13434. tg3_flag_set(tp, FW_TSO);
  13435. tg3_flag_set(tp, TSO_BUG);
  13436. if (tg3_asic_rev(tp) == ASIC_REV_5705)
  13437. tp->fw_needed = FIRMWARE_TG3TSO5;
  13438. else
  13439. tp->fw_needed = FIRMWARE_TG3TSO;
  13440. }
  13441. /* Selectively allow TSO based on operating conditions */
  13442. if (tg3_flag(tp, HW_TSO_1) ||
  13443. tg3_flag(tp, HW_TSO_2) ||
  13444. tg3_flag(tp, HW_TSO_3) ||
  13445. tg3_flag(tp, FW_TSO)) {
  13446. /* For firmware TSO, assume ASF is disabled.
  13447. * We'll disable TSO later if we discover ASF
  13448. * is enabled in tg3_get_eeprom_hw_cfg().
  13449. */
  13450. tg3_flag_set(tp, TSO_CAPABLE);
  13451. } else {
  13452. tg3_flag_clear(tp, TSO_CAPABLE);
  13453. tg3_flag_clear(tp, TSO_BUG);
  13454. tp->fw_needed = NULL;
  13455. }
  13456. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
  13457. tp->fw_needed = FIRMWARE_TG3;
  13458. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  13459. tp->fw_needed = FIRMWARE_TG357766;
  13460. tp->irq_max = 1;
  13461. if (tg3_flag(tp, 5750_PLUS)) {
  13462. tg3_flag_set(tp, SUPPORT_MSI);
  13463. if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
  13464. tg3_chip_rev(tp) == CHIPREV_5750_BX ||
  13465. (tg3_asic_rev(tp) == ASIC_REV_5714 &&
  13466. tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
  13467. tp->pdev_peer == tp->pdev))
  13468. tg3_flag_clear(tp, SUPPORT_MSI);
  13469. if (tg3_flag(tp, 5755_PLUS) ||
  13470. tg3_asic_rev(tp) == ASIC_REV_5906) {
  13471. tg3_flag_set(tp, 1SHOT_MSI);
  13472. }
  13473. if (tg3_flag(tp, 57765_PLUS)) {
  13474. tg3_flag_set(tp, SUPPORT_MSIX);
  13475. tp->irq_max = TG3_IRQ_MAX_VECS;
  13476. }
  13477. }
  13478. tp->txq_max = 1;
  13479. tp->rxq_max = 1;
  13480. if (tp->irq_max > 1) {
  13481. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  13482. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  13483. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13484. tg3_asic_rev(tp) == ASIC_REV_5720)
  13485. tp->txq_max = tp->irq_max - 1;
  13486. }
  13487. if (tg3_flag(tp, 5755_PLUS) ||
  13488. tg3_asic_rev(tp) == ASIC_REV_5906)
  13489. tg3_flag_set(tp, SHORT_DMA_BUG);
  13490. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  13491. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  13492. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13493. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13494. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13495. tg3_asic_rev(tp) == ASIC_REV_5762)
  13496. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  13497. if (tg3_flag(tp, 57765_PLUS) &&
  13498. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
  13499. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  13500. if (!tg3_flag(tp, 5705_PLUS) ||
  13501. tg3_flag(tp, 5780_CLASS) ||
  13502. tg3_flag(tp, USE_JUMBO_BDFLAG))
  13503. tg3_flag_set(tp, JUMBO_CAPABLE);
  13504. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13505. &pci_state_reg);
  13506. if (pci_is_pcie(tp->pdev)) {
  13507. u16 lnkctl;
  13508. tg3_flag_set(tp, PCI_EXPRESS);
  13509. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  13510. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  13511. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13512. tg3_flag_clear(tp, HW_TSO_2);
  13513. tg3_flag_clear(tp, TSO_CAPABLE);
  13514. }
  13515. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13516. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13517. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
  13518. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
  13519. tg3_flag_set(tp, CLKREQ_BUG);
  13520. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
  13521. tg3_flag_set(tp, L1PLLPD_EN);
  13522. }
  13523. } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  13524. /* BCM5785 devices are effectively PCIe devices, and should
  13525. * follow PCIe codepaths, but do not have a PCIe capabilities
  13526. * section.
  13527. */
  13528. tg3_flag_set(tp, PCI_EXPRESS);
  13529. } else if (!tg3_flag(tp, 5705_PLUS) ||
  13530. tg3_flag(tp, 5780_CLASS)) {
  13531. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  13532. if (!tp->pcix_cap) {
  13533. dev_err(&tp->pdev->dev,
  13534. "Cannot find PCI-X capability, aborting\n");
  13535. return -EIO;
  13536. }
  13537. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  13538. tg3_flag_set(tp, PCIX_MODE);
  13539. }
  13540. /* If we have an AMD 762 or VIA K8T800 chipset, write
  13541. * reordering to the mailbox registers done by the host
  13542. * controller can cause major troubles. We read back from
  13543. * every mailbox register write to force the writes to be
  13544. * posted to the chip in order.
  13545. */
  13546. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  13547. !tg3_flag(tp, PCI_EXPRESS))
  13548. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  13549. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  13550. &tp->pci_cacheline_sz);
  13551. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13552. &tp->pci_lat_timer);
  13553. if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
  13554. tp->pci_lat_timer < 64) {
  13555. tp->pci_lat_timer = 64;
  13556. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13557. tp->pci_lat_timer);
  13558. }
  13559. /* Important! -- It is critical that the PCI-X hw workaround
  13560. * situation is decided before the first MMIO register access.
  13561. */
  13562. if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
  13563. /* 5700 BX chips need to have their TX producer index
  13564. * mailboxes written twice to workaround a bug.
  13565. */
  13566. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  13567. /* If we are in PCI-X mode, enable register write workaround.
  13568. *
  13569. * The workaround is to use indirect register accesses
  13570. * for all chip writes not to mailbox registers.
  13571. */
  13572. if (tg3_flag(tp, PCIX_MODE)) {
  13573. u32 pm_reg;
  13574. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13575. /* The chip can have it's power management PCI config
  13576. * space registers clobbered due to this bug.
  13577. * So explicitly force the chip into D0 here.
  13578. */
  13579. pci_read_config_dword(tp->pdev,
  13580. tp->pdev->pm_cap + PCI_PM_CTRL,
  13581. &pm_reg);
  13582. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  13583. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  13584. pci_write_config_dword(tp->pdev,
  13585. tp->pdev->pm_cap + PCI_PM_CTRL,
  13586. pm_reg);
  13587. /* Also, force SERR#/PERR# in PCI command. */
  13588. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13589. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  13590. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13591. }
  13592. }
  13593. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  13594. tg3_flag_set(tp, PCI_HIGH_SPEED);
  13595. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  13596. tg3_flag_set(tp, PCI_32BIT);
  13597. /* Chip-specific fixup from Broadcom driver */
  13598. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
  13599. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  13600. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  13601. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  13602. }
  13603. /* Default fast path register access methods */
  13604. tp->read32 = tg3_read32;
  13605. tp->write32 = tg3_write32;
  13606. tp->read32_mbox = tg3_read32;
  13607. tp->write32_mbox = tg3_write32;
  13608. tp->write32_tx_mbox = tg3_write32;
  13609. tp->write32_rx_mbox = tg3_write32;
  13610. /* Various workaround register access methods */
  13611. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  13612. tp->write32 = tg3_write_indirect_reg32;
  13613. else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
  13614. (tg3_flag(tp, PCI_EXPRESS) &&
  13615. tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
  13616. /*
  13617. * Back to back register writes can cause problems on these
  13618. * chips, the workaround is to read back all reg writes
  13619. * except those to mailbox regs.
  13620. *
  13621. * See tg3_write_indirect_reg32().
  13622. */
  13623. tp->write32 = tg3_write_flush_reg32;
  13624. }
  13625. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  13626. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  13627. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  13628. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13629. }
  13630. if (tg3_flag(tp, ICH_WORKAROUND)) {
  13631. tp->read32 = tg3_read_indirect_reg32;
  13632. tp->write32 = tg3_write_indirect_reg32;
  13633. tp->read32_mbox = tg3_read_indirect_mbox;
  13634. tp->write32_mbox = tg3_write_indirect_mbox;
  13635. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  13636. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  13637. iounmap(tp->regs);
  13638. tp->regs = NULL;
  13639. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13640. pci_cmd &= ~PCI_COMMAND_MEMORY;
  13641. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13642. }
  13643. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13644. tp->read32_mbox = tg3_read32_mbox_5906;
  13645. tp->write32_mbox = tg3_write32_mbox_5906;
  13646. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  13647. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  13648. }
  13649. if (tp->write32 == tg3_write_indirect_reg32 ||
  13650. (tg3_flag(tp, PCIX_MODE) &&
  13651. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13652. tg3_asic_rev(tp) == ASIC_REV_5701)))
  13653. tg3_flag_set(tp, SRAM_USE_CONFIG);
  13654. /* The memory arbiter has to be enabled in order for SRAM accesses
  13655. * to succeed. Normally on powerup the tg3 chip firmware will make
  13656. * sure it is enabled, but other entities such as system netboot
  13657. * code might disable it.
  13658. */
  13659. val = tr32(MEMARB_MODE);
  13660. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  13661. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  13662. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13663. tg3_flag(tp, 5780_CLASS)) {
  13664. if (tg3_flag(tp, PCIX_MODE)) {
  13665. pci_read_config_dword(tp->pdev,
  13666. tp->pcix_cap + PCI_X_STATUS,
  13667. &val);
  13668. tp->pci_fn = val & 0x7;
  13669. }
  13670. } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13671. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13672. tg3_asic_rev(tp) == ASIC_REV_5720) {
  13673. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  13674. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
  13675. val = tr32(TG3_CPMU_STATUS);
  13676. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  13677. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
  13678. else
  13679. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  13680. TG3_CPMU_STATUS_FSHFT_5719;
  13681. }
  13682. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  13683. tp->write32_tx_mbox = tg3_write_flush_reg32;
  13684. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13685. }
  13686. /* Get eeprom hw config before calling tg3_set_power_state().
  13687. * In particular, the TG3_FLAG_IS_NIC flag must be
  13688. * determined before calling tg3_set_power_state() so that
  13689. * we know whether or not to switch out of Vaux power.
  13690. * When the flag is set, it means that GPIO1 is used for eeprom
  13691. * write protect and also implies that it is a LOM where GPIOs
  13692. * are not used to switch power.
  13693. */
  13694. tg3_get_eeprom_hw_cfg(tp);
  13695. if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
  13696. tg3_flag_clear(tp, TSO_CAPABLE);
  13697. tg3_flag_clear(tp, TSO_BUG);
  13698. tp->fw_needed = NULL;
  13699. }
  13700. if (tg3_flag(tp, ENABLE_APE)) {
  13701. /* Allow reads and writes to the
  13702. * APE register and memory space.
  13703. */
  13704. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  13705. PCISTATE_ALLOW_APE_SHMEM_WR |
  13706. PCISTATE_ALLOW_APE_PSPACE_WR;
  13707. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13708. pci_state_reg);
  13709. tg3_ape_lock_init(tp);
  13710. }
  13711. /* Set up tp->grc_local_ctrl before calling
  13712. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  13713. * will bring 5700's external PHY out of reset.
  13714. * It is also used as eeprom write protect on LOMs.
  13715. */
  13716. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  13717. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13718. tg3_flag(tp, EEPROM_WRITE_PROT))
  13719. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  13720. GRC_LCLCTRL_GPIO_OUTPUT1);
  13721. /* Unused GPIO3 must be driven as output on 5752 because there
  13722. * are no pull-up resistors on unused GPIO pins.
  13723. */
  13724. else if (tg3_asic_rev(tp) == ASIC_REV_5752)
  13725. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  13726. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13727. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13728. tg3_flag(tp, 57765_CLASS))
  13729. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13730. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13731. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  13732. /* Turn off the debug UART. */
  13733. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13734. if (tg3_flag(tp, IS_NIC))
  13735. /* Keep VMain power. */
  13736. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  13737. GRC_LCLCTRL_GPIO_OUTPUT0;
  13738. }
  13739. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  13740. tp->grc_local_ctrl |=
  13741. tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
  13742. /* Switch out of Vaux if it is a NIC */
  13743. tg3_pwrsrc_switch_to_vmain(tp);
  13744. /* Derive initial jumbo mode from MTU assigned in
  13745. * ether_setup() via the alloc_etherdev() call
  13746. */
  13747. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  13748. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  13749. /* Determine WakeOnLan speed to use. */
  13750. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13751. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13752. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13753. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
  13754. tg3_flag_clear(tp, WOL_SPEED_100MB);
  13755. } else {
  13756. tg3_flag_set(tp, WOL_SPEED_100MB);
  13757. }
  13758. if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13759. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  13760. /* A few boards don't want Ethernet@WireSpeed phy feature */
  13761. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13762. (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13763. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
  13764. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
  13765. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  13766. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  13767. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  13768. if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
  13769. tg3_chip_rev(tp) == CHIPREV_5704_AX)
  13770. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  13771. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
  13772. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  13773. if (tg3_flag(tp, 5705_PLUS) &&
  13774. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  13775. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  13776. tg3_asic_rev(tp) != ASIC_REV_57780 &&
  13777. !tg3_flag(tp, 57765_PLUS)) {
  13778. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13779. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13780. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13781. tg3_asic_rev(tp) == ASIC_REV_5761) {
  13782. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  13783. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  13784. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  13785. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  13786. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  13787. } else
  13788. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  13789. }
  13790. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  13791. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  13792. tp->phy_otp = tg3_read_otp_phycfg(tp);
  13793. if (tp->phy_otp == 0)
  13794. tp->phy_otp = TG3_OTP_DEFAULT;
  13795. }
  13796. if (tg3_flag(tp, CPMU_PRESENT))
  13797. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  13798. else
  13799. tp->mi_mode = MAC_MI_MODE_BASE;
  13800. tp->coalesce_mode = 0;
  13801. if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
  13802. tg3_chip_rev(tp) != CHIPREV_5700_BX)
  13803. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  13804. /* Set these bits to enable statistics workaround. */
  13805. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13806. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  13807. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  13808. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
  13809. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  13810. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  13811. }
  13812. if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13813. tg3_asic_rev(tp) == ASIC_REV_57780)
  13814. tg3_flag_set(tp, USE_PHYLIB);
  13815. err = tg3_mdio_init(tp);
  13816. if (err)
  13817. return err;
  13818. /* Initialize data/descriptor byte/word swapping. */
  13819. val = tr32(GRC_MODE);
  13820. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13821. tg3_asic_rev(tp) == ASIC_REV_5762)
  13822. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  13823. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  13824. GRC_MODE_B2HRX_ENABLE |
  13825. GRC_MODE_HTX2B_ENABLE |
  13826. GRC_MODE_HOST_STACKUP);
  13827. else
  13828. val &= GRC_MODE_HOST_STACKUP;
  13829. tw32(GRC_MODE, val | tp->grc_mode);
  13830. tg3_switch_clocks(tp);
  13831. /* Clear this out for sanity. */
  13832. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13833. /* Clear TG3PCI_REG_BASE_ADDR to prevent hangs. */
  13834. tw32(TG3PCI_REG_BASE_ADDR, 0);
  13835. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13836. &pci_state_reg);
  13837. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  13838. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  13839. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13840. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13841. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
  13842. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
  13843. void __iomem *sram_base;
  13844. /* Write some dummy words into the SRAM status block
  13845. * area, see if it reads back correctly. If the return
  13846. * value is bad, force enable the PCIX workaround.
  13847. */
  13848. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  13849. writel(0x00000000, sram_base);
  13850. writel(0x00000000, sram_base + 4);
  13851. writel(0xffffffff, sram_base + 4);
  13852. if (readl(sram_base) != 0x00000000)
  13853. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13854. }
  13855. }
  13856. udelay(50);
  13857. tg3_nvram_init(tp);
  13858. /* If the device has an NVRAM, no need to load patch firmware */
  13859. if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
  13860. !tg3_flag(tp, NO_NVRAM))
  13861. tp->fw_needed = NULL;
  13862. grc_misc_cfg = tr32(GRC_MISC_CFG);
  13863. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  13864. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13865. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  13866. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  13867. tg3_flag_set(tp, IS_5788);
  13868. if (!tg3_flag(tp, IS_5788) &&
  13869. tg3_asic_rev(tp) != ASIC_REV_5700)
  13870. tg3_flag_set(tp, TAGGED_STATUS);
  13871. if (tg3_flag(tp, TAGGED_STATUS)) {
  13872. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  13873. HOSTCC_MODE_CLRTICK_TXBD);
  13874. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  13875. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13876. tp->misc_host_ctrl);
  13877. }
  13878. /* Preserve the APE MAC_MODE bits */
  13879. if (tg3_flag(tp, ENABLE_APE))
  13880. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  13881. else
  13882. tp->mac_mode = 0;
  13883. if (tg3_10_100_only_device(tp, ent))
  13884. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  13885. err = tg3_phy_probe(tp);
  13886. if (err) {
  13887. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  13888. /* ... but do not return immediately ... */
  13889. tg3_mdio_fini(tp);
  13890. }
  13891. tg3_read_vpd(tp);
  13892. tg3_read_fw_ver(tp);
  13893. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  13894. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13895. } else {
  13896. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13897. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13898. else
  13899. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13900. }
  13901. /* 5700 {AX,BX} chips have a broken status block link
  13902. * change bit implementation, so we must use the
  13903. * status register in those cases.
  13904. */
  13905. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13906. tg3_flag_set(tp, USE_LINKCHG_REG);
  13907. else
  13908. tg3_flag_clear(tp, USE_LINKCHG_REG);
  13909. /* The led_ctrl is set during tg3_phy_probe, here we might
  13910. * have to force the link status polling mechanism based
  13911. * upon subsystem IDs.
  13912. */
  13913. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  13914. tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13915. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  13916. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13917. tg3_flag_set(tp, USE_LINKCHG_REG);
  13918. }
  13919. /* For all SERDES we poll the MAC status register. */
  13920. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  13921. tg3_flag_set(tp, POLL_SERDES);
  13922. else
  13923. tg3_flag_clear(tp, POLL_SERDES);
  13924. if (tg3_flag(tp, ENABLE_APE) && tg3_flag(tp, ENABLE_ASF))
  13925. tg3_flag_set(tp, POLL_CPMU_LINK);
  13926. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  13927. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  13928. if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13929. tg3_flag(tp, PCIX_MODE)) {
  13930. tp->rx_offset = NET_SKB_PAD;
  13931. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  13932. tp->rx_copy_thresh = ~(u16)0;
  13933. #endif
  13934. }
  13935. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  13936. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  13937. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  13938. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  13939. /* Increment the rx prod index on the rx std ring by at most
  13940. * 8 for these chips to workaround hw errata.
  13941. */
  13942. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13943. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13944. tg3_asic_rev(tp) == ASIC_REV_5755)
  13945. tp->rx_std_max_post = 8;
  13946. if (tg3_flag(tp, ASPM_WORKAROUND))
  13947. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  13948. PCIE_PWR_MGMT_L1_THRESH_MSK;
  13949. return err;
  13950. }
  13951. #ifdef CONFIG_SPARC
  13952. static int tg3_get_macaddr_sparc(struct tg3 *tp)
  13953. {
  13954. struct net_device *dev = tp->dev;
  13955. struct pci_dev *pdev = tp->pdev;
  13956. struct device_node *dp = pci_device_to_OF_node(pdev);
  13957. const unsigned char *addr;
  13958. int len;
  13959. addr = of_get_property(dp, "local-mac-address", &len);
  13960. if (addr && len == ETH_ALEN) {
  13961. memcpy(dev->dev_addr, addr, ETH_ALEN);
  13962. return 0;
  13963. }
  13964. return -ENODEV;
  13965. }
  13966. static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
  13967. {
  13968. struct net_device *dev = tp->dev;
  13969. memcpy(dev->dev_addr, idprom->id_ethaddr, ETH_ALEN);
  13970. return 0;
  13971. }
  13972. #endif
  13973. static int tg3_get_device_address(struct tg3 *tp)
  13974. {
  13975. struct net_device *dev = tp->dev;
  13976. u32 hi, lo, mac_offset;
  13977. int addr_ok = 0;
  13978. int err;
  13979. #ifdef CONFIG_SPARC
  13980. if (!tg3_get_macaddr_sparc(tp))
  13981. return 0;
  13982. #endif
  13983. if (tg3_flag(tp, IS_SSB_CORE)) {
  13984. err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
  13985. if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
  13986. return 0;
  13987. }
  13988. mac_offset = 0x7c;
  13989. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13990. tg3_flag(tp, 5780_CLASS)) {
  13991. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  13992. mac_offset = 0xcc;
  13993. if (tg3_nvram_lock(tp))
  13994. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  13995. else
  13996. tg3_nvram_unlock(tp);
  13997. } else if (tg3_flag(tp, 5717_PLUS)) {
  13998. if (tp->pci_fn & 1)
  13999. mac_offset = 0xcc;
  14000. if (tp->pci_fn > 1)
  14001. mac_offset += 0x18c;
  14002. } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  14003. mac_offset = 0x10;
  14004. /* First try to get it from MAC address mailbox. */
  14005. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  14006. if ((hi >> 16) == 0x484b) {
  14007. dev->dev_addr[0] = (hi >> 8) & 0xff;
  14008. dev->dev_addr[1] = (hi >> 0) & 0xff;
  14009. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  14010. dev->dev_addr[2] = (lo >> 24) & 0xff;
  14011. dev->dev_addr[3] = (lo >> 16) & 0xff;
  14012. dev->dev_addr[4] = (lo >> 8) & 0xff;
  14013. dev->dev_addr[5] = (lo >> 0) & 0xff;
  14014. /* Some old bootcode may report a 0 MAC address in SRAM */
  14015. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  14016. }
  14017. if (!addr_ok) {
  14018. /* Next, try NVRAM. */
  14019. if (!tg3_flag(tp, NO_NVRAM) &&
  14020. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  14021. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  14022. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  14023. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  14024. }
  14025. /* Finally just fetch it out of the MAC control regs. */
  14026. else {
  14027. hi = tr32(MAC_ADDR_0_HIGH);
  14028. lo = tr32(MAC_ADDR_0_LOW);
  14029. dev->dev_addr[5] = lo & 0xff;
  14030. dev->dev_addr[4] = (lo >> 8) & 0xff;
  14031. dev->dev_addr[3] = (lo >> 16) & 0xff;
  14032. dev->dev_addr[2] = (lo >> 24) & 0xff;
  14033. dev->dev_addr[1] = hi & 0xff;
  14034. dev->dev_addr[0] = (hi >> 8) & 0xff;
  14035. }
  14036. }
  14037. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  14038. #ifdef CONFIG_SPARC
  14039. if (!tg3_get_default_macaddr_sparc(tp))
  14040. return 0;
  14041. #endif
  14042. return -EINVAL;
  14043. }
  14044. return 0;
  14045. }
  14046. #define BOUNDARY_SINGLE_CACHELINE 1
  14047. #define BOUNDARY_MULTI_CACHELINE 2
  14048. static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  14049. {
  14050. int cacheline_size;
  14051. u8 byte;
  14052. int goal;
  14053. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  14054. if (byte == 0)
  14055. cacheline_size = 1024;
  14056. else
  14057. cacheline_size = (int) byte * 4;
  14058. /* On 5703 and later chips, the boundary bits have no
  14059. * effect.
  14060. */
  14061. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  14062. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  14063. !tg3_flag(tp, PCI_EXPRESS))
  14064. goto out;
  14065. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  14066. goal = BOUNDARY_MULTI_CACHELINE;
  14067. #else
  14068. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  14069. goal = BOUNDARY_SINGLE_CACHELINE;
  14070. #else
  14071. goal = 0;
  14072. #endif
  14073. #endif
  14074. if (tg3_flag(tp, 57765_PLUS)) {
  14075. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  14076. goto out;
  14077. }
  14078. if (!goal)
  14079. goto out;
  14080. /* PCI controllers on most RISC systems tend to disconnect
  14081. * when a device tries to burst across a cache-line boundary.
  14082. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  14083. *
  14084. * Unfortunately, for PCI-E there are only limited
  14085. * write-side controls for this, and thus for reads
  14086. * we will still get the disconnects. We'll also waste
  14087. * these PCI cycles for both read and write for chips
  14088. * other than 5700 and 5701 which do not implement the
  14089. * boundary bits.
  14090. */
  14091. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  14092. switch (cacheline_size) {
  14093. case 16:
  14094. case 32:
  14095. case 64:
  14096. case 128:
  14097. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14098. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  14099. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  14100. } else {
  14101. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  14102. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  14103. }
  14104. break;
  14105. case 256:
  14106. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  14107. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  14108. break;
  14109. default:
  14110. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  14111. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  14112. break;
  14113. }
  14114. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  14115. switch (cacheline_size) {
  14116. case 16:
  14117. case 32:
  14118. case 64:
  14119. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14120. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  14121. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  14122. break;
  14123. }
  14124. /* fallthrough */
  14125. case 128:
  14126. default:
  14127. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  14128. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  14129. break;
  14130. }
  14131. } else {
  14132. switch (cacheline_size) {
  14133. case 16:
  14134. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14135. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  14136. DMA_RWCTRL_WRITE_BNDRY_16);
  14137. break;
  14138. }
  14139. /* fallthrough */
  14140. case 32:
  14141. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14142. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  14143. DMA_RWCTRL_WRITE_BNDRY_32);
  14144. break;
  14145. }
  14146. /* fallthrough */
  14147. case 64:
  14148. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14149. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  14150. DMA_RWCTRL_WRITE_BNDRY_64);
  14151. break;
  14152. }
  14153. /* fallthrough */
  14154. case 128:
  14155. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14156. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  14157. DMA_RWCTRL_WRITE_BNDRY_128);
  14158. break;
  14159. }
  14160. /* fallthrough */
  14161. case 256:
  14162. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  14163. DMA_RWCTRL_WRITE_BNDRY_256);
  14164. break;
  14165. case 512:
  14166. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  14167. DMA_RWCTRL_WRITE_BNDRY_512);
  14168. break;
  14169. case 1024:
  14170. default:
  14171. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  14172. DMA_RWCTRL_WRITE_BNDRY_1024);
  14173. break;
  14174. }
  14175. }
  14176. out:
  14177. return val;
  14178. }
  14179. static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
  14180. int size, bool to_device)
  14181. {
  14182. struct tg3_internal_buffer_desc test_desc;
  14183. u32 sram_dma_descs;
  14184. int i, ret;
  14185. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  14186. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  14187. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  14188. tw32(RDMAC_STATUS, 0);
  14189. tw32(WDMAC_STATUS, 0);
  14190. tw32(BUFMGR_MODE, 0);
  14191. tw32(FTQ_RESET, 0);
  14192. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  14193. test_desc.addr_lo = buf_dma & 0xffffffff;
  14194. test_desc.nic_mbuf = 0x00002100;
  14195. test_desc.len = size;
  14196. /*
  14197. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  14198. * the *second* time the tg3 driver was getting loaded after an
  14199. * initial scan.
  14200. *
  14201. * Broadcom tells me:
  14202. * ...the DMA engine is connected to the GRC block and a DMA
  14203. * reset may affect the GRC block in some unpredictable way...
  14204. * The behavior of resets to individual blocks has not been tested.
  14205. *
  14206. * Broadcom noted the GRC reset will also reset all sub-components.
  14207. */
  14208. if (to_device) {
  14209. test_desc.cqid_sqid = (13 << 8) | 2;
  14210. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  14211. udelay(40);
  14212. } else {
  14213. test_desc.cqid_sqid = (16 << 8) | 7;
  14214. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  14215. udelay(40);
  14216. }
  14217. test_desc.flags = 0x00000005;
  14218. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  14219. u32 val;
  14220. val = *(((u32 *)&test_desc) + i);
  14221. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  14222. sram_dma_descs + (i * sizeof(u32)));
  14223. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  14224. }
  14225. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  14226. if (to_device)
  14227. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  14228. else
  14229. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  14230. ret = -ENODEV;
  14231. for (i = 0; i < 40; i++) {
  14232. u32 val;
  14233. if (to_device)
  14234. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  14235. else
  14236. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  14237. if ((val & 0xffff) == sram_dma_descs) {
  14238. ret = 0;
  14239. break;
  14240. }
  14241. udelay(100);
  14242. }
  14243. return ret;
  14244. }
  14245. #define TEST_BUFFER_SIZE 0x2000
  14246. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  14247. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  14248. { },
  14249. };
  14250. static int tg3_test_dma(struct tg3 *tp)
  14251. {
  14252. dma_addr_t buf_dma;
  14253. u32 *buf, saved_dma_rwctrl;
  14254. int ret = 0;
  14255. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  14256. &buf_dma, GFP_KERNEL);
  14257. if (!buf) {
  14258. ret = -ENOMEM;
  14259. goto out_nofree;
  14260. }
  14261. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  14262. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  14263. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  14264. if (tg3_flag(tp, 57765_PLUS))
  14265. goto out;
  14266. if (tg3_flag(tp, PCI_EXPRESS)) {
  14267. /* DMA read watermark not used on PCIE */
  14268. tp->dma_rwctrl |= 0x00180000;
  14269. } else if (!tg3_flag(tp, PCIX_MODE)) {
  14270. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  14271. tg3_asic_rev(tp) == ASIC_REV_5750)
  14272. tp->dma_rwctrl |= 0x003f0000;
  14273. else
  14274. tp->dma_rwctrl |= 0x003f000f;
  14275. } else {
  14276. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  14277. tg3_asic_rev(tp) == ASIC_REV_5704) {
  14278. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  14279. u32 read_water = 0x7;
  14280. /* If the 5704 is behind the EPB bridge, we can
  14281. * do the less restrictive ONE_DMA workaround for
  14282. * better performance.
  14283. */
  14284. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  14285. tg3_asic_rev(tp) == ASIC_REV_5704)
  14286. tp->dma_rwctrl |= 0x8000;
  14287. else if (ccval == 0x6 || ccval == 0x7)
  14288. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  14289. if (tg3_asic_rev(tp) == ASIC_REV_5703)
  14290. read_water = 4;
  14291. /* Set bit 23 to enable PCIX hw bug fix */
  14292. tp->dma_rwctrl |=
  14293. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  14294. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  14295. (1 << 23);
  14296. } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
  14297. /* 5780 always in PCIX mode */
  14298. tp->dma_rwctrl |= 0x00144000;
  14299. } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  14300. /* 5714 always in PCIX mode */
  14301. tp->dma_rwctrl |= 0x00148000;
  14302. } else {
  14303. tp->dma_rwctrl |= 0x001b000f;
  14304. }
  14305. }
  14306. if (tg3_flag(tp, ONE_DMA_AT_ONCE))
  14307. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  14308. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  14309. tg3_asic_rev(tp) == ASIC_REV_5704)
  14310. tp->dma_rwctrl &= 0xfffffff0;
  14311. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  14312. tg3_asic_rev(tp) == ASIC_REV_5701) {
  14313. /* Remove this if it causes problems for some boards. */
  14314. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  14315. /* On 5700/5701 chips, we need to set this bit.
  14316. * Otherwise the chip will issue cacheline transactions
  14317. * to streamable DMA memory with not all the byte
  14318. * enables turned on. This is an error on several
  14319. * RISC PCI controllers, in particular sparc64.
  14320. *
  14321. * On 5703/5704 chips, this bit has been reassigned
  14322. * a different meaning. In particular, it is used
  14323. * on those chips to enable a PCI-X workaround.
  14324. */
  14325. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  14326. }
  14327. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14328. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  14329. tg3_asic_rev(tp) != ASIC_REV_5701)
  14330. goto out;
  14331. /* It is best to perform DMA test with maximum write burst size
  14332. * to expose the 5700/5701 write DMA bug.
  14333. */
  14334. saved_dma_rwctrl = tp->dma_rwctrl;
  14335. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14336. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14337. while (1) {
  14338. u32 *p = buf, i;
  14339. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  14340. p[i] = i;
  14341. /* Send the buffer to the chip. */
  14342. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, true);
  14343. if (ret) {
  14344. dev_err(&tp->pdev->dev,
  14345. "%s: Buffer write failed. err = %d\n",
  14346. __func__, ret);
  14347. break;
  14348. }
  14349. /* Now read it back. */
  14350. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, false);
  14351. if (ret) {
  14352. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  14353. "err = %d\n", __func__, ret);
  14354. break;
  14355. }
  14356. /* Verify it. */
  14357. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  14358. if (p[i] == i)
  14359. continue;
  14360. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  14361. DMA_RWCTRL_WRITE_BNDRY_16) {
  14362. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14363. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  14364. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14365. break;
  14366. } else {
  14367. dev_err(&tp->pdev->dev,
  14368. "%s: Buffer corrupted on read back! "
  14369. "(%d != %d)\n", __func__, p[i], i);
  14370. ret = -ENODEV;
  14371. goto out;
  14372. }
  14373. }
  14374. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  14375. /* Success. */
  14376. ret = 0;
  14377. break;
  14378. }
  14379. }
  14380. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  14381. DMA_RWCTRL_WRITE_BNDRY_16) {
  14382. /* DMA test passed without adjusting DMA boundary,
  14383. * now look for chipsets that are known to expose the
  14384. * DMA bug without failing the test.
  14385. */
  14386. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  14387. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14388. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  14389. } else {
  14390. /* Safe to use the calculated DMA boundary. */
  14391. tp->dma_rwctrl = saved_dma_rwctrl;
  14392. }
  14393. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14394. }
  14395. out:
  14396. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  14397. out_nofree:
  14398. return ret;
  14399. }
  14400. static void tg3_init_bufmgr_config(struct tg3 *tp)
  14401. {
  14402. if (tg3_flag(tp, 57765_PLUS)) {
  14403. tp->bufmgr_config.mbuf_read_dma_low_water =
  14404. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14405. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14406. DEFAULT_MB_MACRX_LOW_WATER_57765;
  14407. tp->bufmgr_config.mbuf_high_water =
  14408. DEFAULT_MB_HIGH_WATER_57765;
  14409. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14410. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14411. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14412. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  14413. tp->bufmgr_config.mbuf_high_water_jumbo =
  14414. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  14415. } else if (tg3_flag(tp, 5705_PLUS)) {
  14416. tp->bufmgr_config.mbuf_read_dma_low_water =
  14417. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14418. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14419. DEFAULT_MB_MACRX_LOW_WATER_5705;
  14420. tp->bufmgr_config.mbuf_high_water =
  14421. DEFAULT_MB_HIGH_WATER_5705;
  14422. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  14423. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14424. DEFAULT_MB_MACRX_LOW_WATER_5906;
  14425. tp->bufmgr_config.mbuf_high_water =
  14426. DEFAULT_MB_HIGH_WATER_5906;
  14427. }
  14428. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14429. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  14430. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14431. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  14432. tp->bufmgr_config.mbuf_high_water_jumbo =
  14433. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  14434. } else {
  14435. tp->bufmgr_config.mbuf_read_dma_low_water =
  14436. DEFAULT_MB_RDMA_LOW_WATER;
  14437. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14438. DEFAULT_MB_MACRX_LOW_WATER;
  14439. tp->bufmgr_config.mbuf_high_water =
  14440. DEFAULT_MB_HIGH_WATER;
  14441. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14442. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  14443. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14444. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  14445. tp->bufmgr_config.mbuf_high_water_jumbo =
  14446. DEFAULT_MB_HIGH_WATER_JUMBO;
  14447. }
  14448. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  14449. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  14450. }
  14451. static char *tg3_phy_string(struct tg3 *tp)
  14452. {
  14453. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  14454. case TG3_PHY_ID_BCM5400: return "5400";
  14455. case TG3_PHY_ID_BCM5401: return "5401";
  14456. case TG3_PHY_ID_BCM5411: return "5411";
  14457. case TG3_PHY_ID_BCM5701: return "5701";
  14458. case TG3_PHY_ID_BCM5703: return "5703";
  14459. case TG3_PHY_ID_BCM5704: return "5704";
  14460. case TG3_PHY_ID_BCM5705: return "5705";
  14461. case TG3_PHY_ID_BCM5750: return "5750";
  14462. case TG3_PHY_ID_BCM5752: return "5752";
  14463. case TG3_PHY_ID_BCM5714: return "5714";
  14464. case TG3_PHY_ID_BCM5780: return "5780";
  14465. case TG3_PHY_ID_BCM5755: return "5755";
  14466. case TG3_PHY_ID_BCM5787: return "5787";
  14467. case TG3_PHY_ID_BCM5784: return "5784";
  14468. case TG3_PHY_ID_BCM5756: return "5722/5756";
  14469. case TG3_PHY_ID_BCM5906: return "5906";
  14470. case TG3_PHY_ID_BCM5761: return "5761";
  14471. case TG3_PHY_ID_BCM5718C: return "5718C";
  14472. case TG3_PHY_ID_BCM5718S: return "5718S";
  14473. case TG3_PHY_ID_BCM57765: return "57765";
  14474. case TG3_PHY_ID_BCM5719C: return "5719C";
  14475. case TG3_PHY_ID_BCM5720C: return "5720C";
  14476. case TG3_PHY_ID_BCM5762: return "5762C";
  14477. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  14478. case 0: return "serdes";
  14479. default: return "unknown";
  14480. }
  14481. }
  14482. static char *tg3_bus_string(struct tg3 *tp, char *str)
  14483. {
  14484. if (tg3_flag(tp, PCI_EXPRESS)) {
  14485. strcpy(str, "PCI Express");
  14486. return str;
  14487. } else if (tg3_flag(tp, PCIX_MODE)) {
  14488. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  14489. strcpy(str, "PCIX:");
  14490. if ((clock_ctrl == 7) ||
  14491. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  14492. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  14493. strcat(str, "133MHz");
  14494. else if (clock_ctrl == 0)
  14495. strcat(str, "33MHz");
  14496. else if (clock_ctrl == 2)
  14497. strcat(str, "50MHz");
  14498. else if (clock_ctrl == 4)
  14499. strcat(str, "66MHz");
  14500. else if (clock_ctrl == 6)
  14501. strcat(str, "100MHz");
  14502. } else {
  14503. strcpy(str, "PCI:");
  14504. if (tg3_flag(tp, PCI_HIGH_SPEED))
  14505. strcat(str, "66MHz");
  14506. else
  14507. strcat(str, "33MHz");
  14508. }
  14509. if (tg3_flag(tp, PCI_32BIT))
  14510. strcat(str, ":32-bit");
  14511. else
  14512. strcat(str, ":64-bit");
  14513. return str;
  14514. }
  14515. static void tg3_init_coal(struct tg3 *tp)
  14516. {
  14517. struct ethtool_coalesce *ec = &tp->coal;
  14518. memset(ec, 0, sizeof(*ec));
  14519. ec->cmd = ETHTOOL_GCOALESCE;
  14520. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  14521. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  14522. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  14523. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  14524. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  14525. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  14526. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  14527. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  14528. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  14529. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  14530. HOSTCC_MODE_CLRTICK_TXBD)) {
  14531. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  14532. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  14533. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  14534. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  14535. }
  14536. if (tg3_flag(tp, 5705_PLUS)) {
  14537. ec->rx_coalesce_usecs_irq = 0;
  14538. ec->tx_coalesce_usecs_irq = 0;
  14539. ec->stats_block_coalesce_usecs = 0;
  14540. }
  14541. }
  14542. static int tg3_init_one(struct pci_dev *pdev,
  14543. const struct pci_device_id *ent)
  14544. {
  14545. struct net_device *dev;
  14546. struct tg3 *tp;
  14547. int i, err;
  14548. u32 sndmbx, rcvmbx, intmbx;
  14549. char str[40];
  14550. u64 dma_mask, persist_dma_mask;
  14551. netdev_features_t features = 0;
  14552. printk_once(KERN_INFO "%s\n", version);
  14553. err = pci_enable_device(pdev);
  14554. if (err) {
  14555. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  14556. return err;
  14557. }
  14558. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  14559. if (err) {
  14560. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  14561. goto err_out_disable_pdev;
  14562. }
  14563. pci_set_master(pdev);
  14564. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  14565. if (!dev) {
  14566. err = -ENOMEM;
  14567. goto err_out_free_res;
  14568. }
  14569. SET_NETDEV_DEV(dev, &pdev->dev);
  14570. tp = netdev_priv(dev);
  14571. tp->pdev = pdev;
  14572. tp->dev = dev;
  14573. tp->rx_mode = TG3_DEF_RX_MODE;
  14574. tp->tx_mode = TG3_DEF_TX_MODE;
  14575. tp->irq_sync = 1;
  14576. if (tg3_debug > 0)
  14577. tp->msg_enable = tg3_debug;
  14578. else
  14579. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  14580. if (pdev_is_ssb_gige_core(pdev)) {
  14581. tg3_flag_set(tp, IS_SSB_CORE);
  14582. if (ssb_gige_must_flush_posted_writes(pdev))
  14583. tg3_flag_set(tp, FLUSH_POSTED_WRITES);
  14584. if (ssb_gige_one_dma_at_once(pdev))
  14585. tg3_flag_set(tp, ONE_DMA_AT_ONCE);
  14586. if (ssb_gige_have_roboswitch(pdev)) {
  14587. tg3_flag_set(tp, USE_PHYLIB);
  14588. tg3_flag_set(tp, ROBOSWITCH);
  14589. }
  14590. if (ssb_gige_is_rgmii(pdev))
  14591. tg3_flag_set(tp, RGMII_MODE);
  14592. }
  14593. /* The word/byte swap controls here control register access byte
  14594. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  14595. * setting below.
  14596. */
  14597. tp->misc_host_ctrl =
  14598. MISC_HOST_CTRL_MASK_PCI_INT |
  14599. MISC_HOST_CTRL_WORD_SWAP |
  14600. MISC_HOST_CTRL_INDIR_ACCESS |
  14601. MISC_HOST_CTRL_PCISTATE_RW;
  14602. /* The NONFRM (non-frame) byte/word swap controls take effect
  14603. * on descriptor entries, anything which isn't packet data.
  14604. *
  14605. * The StrongARM chips on the board (one for tx, one for rx)
  14606. * are running in big-endian mode.
  14607. */
  14608. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  14609. GRC_MODE_WSWAP_NONFRM_DATA);
  14610. #ifdef __BIG_ENDIAN
  14611. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  14612. #endif
  14613. spin_lock_init(&tp->lock);
  14614. spin_lock_init(&tp->indirect_lock);
  14615. INIT_WORK(&tp->reset_task, tg3_reset_task);
  14616. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  14617. if (!tp->regs) {
  14618. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  14619. err = -ENOMEM;
  14620. goto err_out_free_dev;
  14621. }
  14622. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  14623. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  14624. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  14625. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  14626. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  14627. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  14628. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  14629. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  14630. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  14631. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
  14632. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
  14633. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  14634. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  14635. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
  14636. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787) {
  14637. tg3_flag_set(tp, ENABLE_APE);
  14638. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  14639. if (!tp->aperegs) {
  14640. dev_err(&pdev->dev,
  14641. "Cannot map APE registers, aborting\n");
  14642. err = -ENOMEM;
  14643. goto err_out_iounmap;
  14644. }
  14645. }
  14646. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  14647. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  14648. dev->ethtool_ops = &tg3_ethtool_ops;
  14649. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  14650. dev->netdev_ops = &tg3_netdev_ops;
  14651. dev->irq = pdev->irq;
  14652. err = tg3_get_invariants(tp, ent);
  14653. if (err) {
  14654. dev_err(&pdev->dev,
  14655. "Problem fetching invariants of chip, aborting\n");
  14656. goto err_out_apeunmap;
  14657. }
  14658. /* The EPB bridge inside 5714, 5715, and 5780 and any
  14659. * device behind the EPB cannot support DMA addresses > 40-bit.
  14660. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  14661. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  14662. * do DMA address check in tg3_start_xmit().
  14663. */
  14664. if (tg3_flag(tp, IS_5788))
  14665. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  14666. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  14667. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  14668. #ifdef CONFIG_HIGHMEM
  14669. dma_mask = DMA_BIT_MASK(64);
  14670. #endif
  14671. } else
  14672. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  14673. /* Configure DMA attributes. */
  14674. if (dma_mask > DMA_BIT_MASK(32)) {
  14675. err = pci_set_dma_mask(pdev, dma_mask);
  14676. if (!err) {
  14677. features |= NETIF_F_HIGHDMA;
  14678. err = pci_set_consistent_dma_mask(pdev,
  14679. persist_dma_mask);
  14680. if (err < 0) {
  14681. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  14682. "DMA for consistent allocations\n");
  14683. goto err_out_apeunmap;
  14684. }
  14685. }
  14686. }
  14687. if (err || dma_mask == DMA_BIT_MASK(32)) {
  14688. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  14689. if (err) {
  14690. dev_err(&pdev->dev,
  14691. "No usable DMA configuration, aborting\n");
  14692. goto err_out_apeunmap;
  14693. }
  14694. }
  14695. tg3_init_bufmgr_config(tp);
  14696. /* 5700 B0 chips do not support checksumming correctly due
  14697. * to hardware bugs.
  14698. */
  14699. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
  14700. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  14701. if (tg3_flag(tp, 5755_PLUS))
  14702. features |= NETIF_F_IPV6_CSUM;
  14703. }
  14704. /* TSO is on by default on chips that support hardware TSO.
  14705. * Firmware TSO on older chips gives lower performance, so it
  14706. * is off by default, but can be enabled using ethtool.
  14707. */
  14708. if ((tg3_flag(tp, HW_TSO_1) ||
  14709. tg3_flag(tp, HW_TSO_2) ||
  14710. tg3_flag(tp, HW_TSO_3)) &&
  14711. (features & NETIF_F_IP_CSUM))
  14712. features |= NETIF_F_TSO;
  14713. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  14714. if (features & NETIF_F_IPV6_CSUM)
  14715. features |= NETIF_F_TSO6;
  14716. if (tg3_flag(tp, HW_TSO_3) ||
  14717. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  14718. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  14719. tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
  14720. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  14721. tg3_asic_rev(tp) == ASIC_REV_57780)
  14722. features |= NETIF_F_TSO_ECN;
  14723. }
  14724. dev->features |= features | NETIF_F_HW_VLAN_CTAG_TX |
  14725. NETIF_F_HW_VLAN_CTAG_RX;
  14726. dev->vlan_features |= features;
  14727. /*
  14728. * Add loopback capability only for a subset of devices that support
  14729. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  14730. * loopback for the remaining devices.
  14731. */
  14732. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  14733. !tg3_flag(tp, CPMU_PRESENT))
  14734. /* Add the loopback capability */
  14735. features |= NETIF_F_LOOPBACK;
  14736. dev->hw_features |= features;
  14737. dev->priv_flags |= IFF_UNICAST_FLT;
  14738. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
  14739. !tg3_flag(tp, TSO_CAPABLE) &&
  14740. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  14741. tg3_flag_set(tp, MAX_RXPEND_64);
  14742. tp->rx_pending = 63;
  14743. }
  14744. err = tg3_get_device_address(tp);
  14745. if (err) {
  14746. dev_err(&pdev->dev,
  14747. "Could not obtain valid ethernet address, aborting\n");
  14748. goto err_out_apeunmap;
  14749. }
  14750. /*
  14751. * Reset chip in case UNDI or EFI driver did not shutdown
  14752. * DMA self test will enable WDMAC and we'll see (spurious)
  14753. * pending DMA on the PCI bus at that point.
  14754. */
  14755. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  14756. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  14757. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  14758. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14759. }
  14760. err = tg3_test_dma(tp);
  14761. if (err) {
  14762. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  14763. goto err_out_apeunmap;
  14764. }
  14765. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  14766. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  14767. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  14768. for (i = 0; i < tp->irq_max; i++) {
  14769. struct tg3_napi *tnapi = &tp->napi[i];
  14770. tnapi->tp = tp;
  14771. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  14772. tnapi->int_mbox = intmbx;
  14773. if (i <= 4)
  14774. intmbx += 0x8;
  14775. else
  14776. intmbx += 0x4;
  14777. tnapi->consmbox = rcvmbx;
  14778. tnapi->prodmbox = sndmbx;
  14779. if (i)
  14780. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  14781. else
  14782. tnapi->coal_now = HOSTCC_MODE_NOW;
  14783. if (!tg3_flag(tp, SUPPORT_MSIX))
  14784. break;
  14785. /*
  14786. * If we support MSIX, we'll be using RSS. If we're using
  14787. * RSS, the first vector only handles link interrupts and the
  14788. * remaining vectors handle rx and tx interrupts. Reuse the
  14789. * mailbox values for the next iteration. The values we setup
  14790. * above are still useful for the single vectored mode.
  14791. */
  14792. if (!i)
  14793. continue;
  14794. rcvmbx += 0x8;
  14795. if (sndmbx & 0x4)
  14796. sndmbx -= 0x4;
  14797. else
  14798. sndmbx += 0xc;
  14799. }
  14800. tg3_init_coal(tp);
  14801. pci_set_drvdata(pdev, dev);
  14802. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  14803. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  14804. tg3_asic_rev(tp) == ASIC_REV_5762)
  14805. tg3_flag_set(tp, PTP_CAPABLE);
  14806. tg3_timer_init(tp);
  14807. tg3_carrier_off(tp);
  14808. err = register_netdev(dev);
  14809. if (err) {
  14810. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  14811. goto err_out_apeunmap;
  14812. }
  14813. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  14814. tp->board_part_number,
  14815. tg3_chip_rev_id(tp),
  14816. tg3_bus_string(tp, str),
  14817. dev->dev_addr);
  14818. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  14819. struct phy_device *phydev;
  14820. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  14821. netdev_info(dev,
  14822. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  14823. phydev->drv->name, dev_name(&phydev->dev));
  14824. } else {
  14825. char *ethtype;
  14826. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  14827. ethtype = "10/100Base-TX";
  14828. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  14829. ethtype = "1000Base-SX";
  14830. else
  14831. ethtype = "10/100/1000Base-T";
  14832. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  14833. "(WireSpeed[%d], EEE[%d])\n",
  14834. tg3_phy_string(tp), ethtype,
  14835. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  14836. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  14837. }
  14838. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  14839. (dev->features & NETIF_F_RXCSUM) != 0,
  14840. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  14841. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  14842. tg3_flag(tp, ENABLE_ASF) != 0,
  14843. tg3_flag(tp, TSO_CAPABLE) != 0);
  14844. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  14845. tp->dma_rwctrl,
  14846. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  14847. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  14848. pci_save_state(pdev);
  14849. return 0;
  14850. err_out_apeunmap:
  14851. if (tp->aperegs) {
  14852. iounmap(tp->aperegs);
  14853. tp->aperegs = NULL;
  14854. }
  14855. err_out_iounmap:
  14856. if (tp->regs) {
  14857. iounmap(tp->regs);
  14858. tp->regs = NULL;
  14859. }
  14860. err_out_free_dev:
  14861. free_netdev(dev);
  14862. err_out_free_res:
  14863. pci_release_regions(pdev);
  14864. err_out_disable_pdev:
  14865. if (pci_is_enabled(pdev))
  14866. pci_disable_device(pdev);
  14867. return err;
  14868. }
  14869. static void tg3_remove_one(struct pci_dev *pdev)
  14870. {
  14871. struct net_device *dev = pci_get_drvdata(pdev);
  14872. if (dev) {
  14873. struct tg3 *tp = netdev_priv(dev);
  14874. release_firmware(tp->fw);
  14875. tg3_reset_task_cancel(tp);
  14876. if (tg3_flag(tp, USE_PHYLIB)) {
  14877. tg3_phy_fini(tp);
  14878. tg3_mdio_fini(tp);
  14879. }
  14880. unregister_netdev(dev);
  14881. if (tp->aperegs) {
  14882. iounmap(tp->aperegs);
  14883. tp->aperegs = NULL;
  14884. }
  14885. if (tp->regs) {
  14886. iounmap(tp->regs);
  14887. tp->regs = NULL;
  14888. }
  14889. free_netdev(dev);
  14890. pci_release_regions(pdev);
  14891. pci_disable_device(pdev);
  14892. }
  14893. }
  14894. #ifdef CONFIG_PM_SLEEP
  14895. static int tg3_suspend(struct device *device)
  14896. {
  14897. struct pci_dev *pdev = to_pci_dev(device);
  14898. struct net_device *dev = pci_get_drvdata(pdev);
  14899. struct tg3 *tp = netdev_priv(dev);
  14900. int err = 0;
  14901. rtnl_lock();
  14902. if (!netif_running(dev))
  14903. goto unlock;
  14904. tg3_reset_task_cancel(tp);
  14905. tg3_phy_stop(tp);
  14906. tg3_netif_stop(tp);
  14907. tg3_timer_stop(tp);
  14908. tg3_full_lock(tp, 1);
  14909. tg3_disable_ints(tp);
  14910. tg3_full_unlock(tp);
  14911. netif_device_detach(dev);
  14912. tg3_full_lock(tp, 0);
  14913. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14914. tg3_flag_clear(tp, INIT_COMPLETE);
  14915. tg3_full_unlock(tp);
  14916. err = tg3_power_down_prepare(tp);
  14917. if (err) {
  14918. int err2;
  14919. tg3_full_lock(tp, 0);
  14920. tg3_flag_set(tp, INIT_COMPLETE);
  14921. err2 = tg3_restart_hw(tp, true);
  14922. if (err2)
  14923. goto out;
  14924. tg3_timer_start(tp);
  14925. netif_device_attach(dev);
  14926. tg3_netif_start(tp);
  14927. out:
  14928. tg3_full_unlock(tp);
  14929. if (!err2)
  14930. tg3_phy_start(tp);
  14931. }
  14932. unlock:
  14933. rtnl_unlock();
  14934. return err;
  14935. }
  14936. static int tg3_resume(struct device *device)
  14937. {
  14938. struct pci_dev *pdev = to_pci_dev(device);
  14939. struct net_device *dev = pci_get_drvdata(pdev);
  14940. struct tg3 *tp = netdev_priv(dev);
  14941. int err = 0;
  14942. rtnl_lock();
  14943. if (!netif_running(dev))
  14944. goto unlock;
  14945. netif_device_attach(dev);
  14946. tg3_full_lock(tp, 0);
  14947. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  14948. tg3_flag_set(tp, INIT_COMPLETE);
  14949. err = tg3_restart_hw(tp,
  14950. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
  14951. if (err)
  14952. goto out;
  14953. tg3_timer_start(tp);
  14954. tg3_netif_start(tp);
  14955. out:
  14956. tg3_full_unlock(tp);
  14957. if (!err)
  14958. tg3_phy_start(tp);
  14959. unlock:
  14960. rtnl_unlock();
  14961. return err;
  14962. }
  14963. #endif /* CONFIG_PM_SLEEP */
  14964. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  14965. static void tg3_shutdown(struct pci_dev *pdev)
  14966. {
  14967. struct net_device *dev = pci_get_drvdata(pdev);
  14968. struct tg3 *tp = netdev_priv(dev);
  14969. rtnl_lock();
  14970. netif_device_detach(dev);
  14971. if (netif_running(dev))
  14972. dev_close(dev);
  14973. if (system_state == SYSTEM_POWER_OFF)
  14974. tg3_power_down(tp);
  14975. rtnl_unlock();
  14976. }
  14977. /**
  14978. * tg3_io_error_detected - called when PCI error is detected
  14979. * @pdev: Pointer to PCI device
  14980. * @state: The current pci connection state
  14981. *
  14982. * This function is called after a PCI bus error affecting
  14983. * this device has been detected.
  14984. */
  14985. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  14986. pci_channel_state_t state)
  14987. {
  14988. struct net_device *netdev = pci_get_drvdata(pdev);
  14989. struct tg3 *tp = netdev_priv(netdev);
  14990. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  14991. netdev_info(netdev, "PCI I/O error detected\n");
  14992. rtnl_lock();
  14993. /* We probably don't have netdev yet */
  14994. if (!netdev || !netif_running(netdev))
  14995. goto done;
  14996. tg3_phy_stop(tp);
  14997. tg3_netif_stop(tp);
  14998. tg3_timer_stop(tp);
  14999. /* Want to make sure that the reset task doesn't run */
  15000. tg3_reset_task_cancel(tp);
  15001. netif_device_detach(netdev);
  15002. /* Clean up software state, even if MMIO is blocked */
  15003. tg3_full_lock(tp, 0);
  15004. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  15005. tg3_full_unlock(tp);
  15006. done:
  15007. if (state == pci_channel_io_perm_failure) {
  15008. if (netdev) {
  15009. tg3_napi_enable(tp);
  15010. dev_close(netdev);
  15011. }
  15012. err = PCI_ERS_RESULT_DISCONNECT;
  15013. } else {
  15014. pci_disable_device(pdev);
  15015. }
  15016. rtnl_unlock();
  15017. return err;
  15018. }
  15019. /**
  15020. * tg3_io_slot_reset - called after the pci bus has been reset.
  15021. * @pdev: Pointer to PCI device
  15022. *
  15023. * Restart the card from scratch, as if from a cold-boot.
  15024. * At this point, the card has exprienced a hard reset,
  15025. * followed by fixups by BIOS, and has its config space
  15026. * set up identically to what it was at cold boot.
  15027. */
  15028. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  15029. {
  15030. struct net_device *netdev = pci_get_drvdata(pdev);
  15031. struct tg3 *tp = netdev_priv(netdev);
  15032. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  15033. int err;
  15034. rtnl_lock();
  15035. if (pci_enable_device(pdev)) {
  15036. dev_err(&pdev->dev,
  15037. "Cannot re-enable PCI device after reset.\n");
  15038. goto done;
  15039. }
  15040. pci_set_master(pdev);
  15041. pci_restore_state(pdev);
  15042. pci_save_state(pdev);
  15043. if (!netdev || !netif_running(netdev)) {
  15044. rc = PCI_ERS_RESULT_RECOVERED;
  15045. goto done;
  15046. }
  15047. err = tg3_power_up(tp);
  15048. if (err)
  15049. goto done;
  15050. rc = PCI_ERS_RESULT_RECOVERED;
  15051. done:
  15052. if (rc != PCI_ERS_RESULT_RECOVERED && netdev && netif_running(netdev)) {
  15053. tg3_napi_enable(tp);
  15054. dev_close(netdev);
  15055. }
  15056. rtnl_unlock();
  15057. return rc;
  15058. }
  15059. /**
  15060. * tg3_io_resume - called when traffic can start flowing again.
  15061. * @pdev: Pointer to PCI device
  15062. *
  15063. * This callback is called when the error recovery driver tells
  15064. * us that its OK to resume normal operation.
  15065. */
  15066. static void tg3_io_resume(struct pci_dev *pdev)
  15067. {
  15068. struct net_device *netdev = pci_get_drvdata(pdev);
  15069. struct tg3 *tp = netdev_priv(netdev);
  15070. int err;
  15071. rtnl_lock();
  15072. if (!netif_running(netdev))
  15073. goto done;
  15074. tg3_full_lock(tp, 0);
  15075. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  15076. tg3_flag_set(tp, INIT_COMPLETE);
  15077. err = tg3_restart_hw(tp, true);
  15078. if (err) {
  15079. tg3_full_unlock(tp);
  15080. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  15081. goto done;
  15082. }
  15083. netif_device_attach(netdev);
  15084. tg3_timer_start(tp);
  15085. tg3_netif_start(tp);
  15086. tg3_full_unlock(tp);
  15087. tg3_phy_start(tp);
  15088. done:
  15089. rtnl_unlock();
  15090. }
  15091. static const struct pci_error_handlers tg3_err_handler = {
  15092. .error_detected = tg3_io_error_detected,
  15093. .slot_reset = tg3_io_slot_reset,
  15094. .resume = tg3_io_resume
  15095. };
  15096. static struct pci_driver tg3_driver = {
  15097. .name = DRV_MODULE_NAME,
  15098. .id_table = tg3_pci_tbl,
  15099. .probe = tg3_init_one,
  15100. .remove = tg3_remove_one,
  15101. .err_handler = &tg3_err_handler,
  15102. .driver.pm = &tg3_pm_ops,
  15103. .shutdown = tg3_shutdown,
  15104. };
  15105. module_pci_driver(tg3_driver);