bcmgenet.c 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584
  1. /*
  2. * Broadcom GENET (Gigabit Ethernet) controller driver
  3. *
  4. * Copyright (c) 2014 Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. */
  19. #define pr_fmt(fmt) "bcmgenet: " fmt
  20. #include <linux/kernel.h>
  21. #include <linux/module.h>
  22. #include <linux/sched.h>
  23. #include <linux/types.h>
  24. #include <linux/fcntl.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/string.h>
  27. #include <linux/if_ether.h>
  28. #include <linux/init.h>
  29. #include <linux/errno.h>
  30. #include <linux/delay.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/dma-mapping.h>
  33. #include <linux/pm.h>
  34. #include <linux/clk.h>
  35. #include <linux/of.h>
  36. #include <linux/of_address.h>
  37. #include <linux/of_irq.h>
  38. #include <linux/of_net.h>
  39. #include <linux/of_platform.h>
  40. #include <net/arp.h>
  41. #include <linux/mii.h>
  42. #include <linux/ethtool.h>
  43. #include <linux/netdevice.h>
  44. #include <linux/inetdevice.h>
  45. #include <linux/etherdevice.h>
  46. #include <linux/skbuff.h>
  47. #include <linux/in.h>
  48. #include <linux/ip.h>
  49. #include <linux/ipv6.h>
  50. #include <linux/phy.h>
  51. #include <asm/unaligned.h>
  52. #include "bcmgenet.h"
  53. /* Maximum number of hardware queues, downsized if needed */
  54. #define GENET_MAX_MQ_CNT 4
  55. /* Default highest priority queue for multi queue support */
  56. #define GENET_Q0_PRIORITY 0
  57. #define GENET_DEFAULT_BD_CNT \
  58. (TOTAL_DESC - priv->hw_params->tx_queues * priv->hw_params->bds_cnt)
  59. #define RX_BUF_LENGTH 2048
  60. #define SKB_ALIGNMENT 32
  61. /* Tx/Rx DMA register offset, skip 256 descriptors */
  62. #define WORDS_PER_BD(p) (p->hw_params->words_per_bd)
  63. #define DMA_DESC_SIZE (WORDS_PER_BD(priv) * sizeof(u32))
  64. #define GENET_TDMA_REG_OFF (priv->hw_params->tdma_offset + \
  65. TOTAL_DESC * DMA_DESC_SIZE)
  66. #define GENET_RDMA_REG_OFF (priv->hw_params->rdma_offset + \
  67. TOTAL_DESC * DMA_DESC_SIZE)
  68. static inline void dmadesc_set_length_status(struct bcmgenet_priv *priv,
  69. void __iomem *d, u32 value)
  70. {
  71. __raw_writel(value, d + DMA_DESC_LENGTH_STATUS);
  72. }
  73. static inline u32 dmadesc_get_length_status(struct bcmgenet_priv *priv,
  74. void __iomem *d)
  75. {
  76. return __raw_readl(d + DMA_DESC_LENGTH_STATUS);
  77. }
  78. static inline void dmadesc_set_addr(struct bcmgenet_priv *priv,
  79. void __iomem *d,
  80. dma_addr_t addr)
  81. {
  82. __raw_writel(lower_32_bits(addr), d + DMA_DESC_ADDRESS_LO);
  83. /* Register writes to GISB bus can take couple hundred nanoseconds
  84. * and are done for each packet, save these expensive writes unless
  85. * the platform is explicitely configured for 64-bits/LPAE.
  86. */
  87. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  88. if (priv->hw_params->flags & GENET_HAS_40BITS)
  89. __raw_writel(upper_32_bits(addr), d + DMA_DESC_ADDRESS_HI);
  90. #endif
  91. }
  92. /* Combined address + length/status setter */
  93. static inline void dmadesc_set(struct bcmgenet_priv *priv,
  94. void __iomem *d, dma_addr_t addr, u32 val)
  95. {
  96. dmadesc_set_length_status(priv, d, val);
  97. dmadesc_set_addr(priv, d, addr);
  98. }
  99. static inline dma_addr_t dmadesc_get_addr(struct bcmgenet_priv *priv,
  100. void __iomem *d)
  101. {
  102. dma_addr_t addr;
  103. addr = __raw_readl(d + DMA_DESC_ADDRESS_LO);
  104. /* Register writes to GISB bus can take couple hundred nanoseconds
  105. * and are done for each packet, save these expensive writes unless
  106. * the platform is explicitely configured for 64-bits/LPAE.
  107. */
  108. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  109. if (priv->hw_params->flags & GENET_HAS_40BITS)
  110. addr |= (u64)__raw_readl(d + DMA_DESC_ADDRESS_HI) << 32;
  111. #endif
  112. return addr;
  113. }
  114. #define GENET_VER_FMT "%1d.%1d EPHY: 0x%04x"
  115. #define GENET_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
  116. NETIF_MSG_LINK)
  117. static inline u32 bcmgenet_rbuf_ctrl_get(struct bcmgenet_priv *priv)
  118. {
  119. if (GENET_IS_V1(priv))
  120. return bcmgenet_rbuf_readl(priv, RBUF_FLUSH_CTRL_V1);
  121. else
  122. return bcmgenet_sys_readl(priv, SYS_RBUF_FLUSH_CTRL);
  123. }
  124. static inline void bcmgenet_rbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
  125. {
  126. if (GENET_IS_V1(priv))
  127. bcmgenet_rbuf_writel(priv, val, RBUF_FLUSH_CTRL_V1);
  128. else
  129. bcmgenet_sys_writel(priv, val, SYS_RBUF_FLUSH_CTRL);
  130. }
  131. /* These macros are defined to deal with register map change
  132. * between GENET1.1 and GENET2. Only those currently being used
  133. * by driver are defined.
  134. */
  135. static inline u32 bcmgenet_tbuf_ctrl_get(struct bcmgenet_priv *priv)
  136. {
  137. if (GENET_IS_V1(priv))
  138. return bcmgenet_rbuf_readl(priv, TBUF_CTRL_V1);
  139. else
  140. return __raw_readl(priv->base +
  141. priv->hw_params->tbuf_offset + TBUF_CTRL);
  142. }
  143. static inline void bcmgenet_tbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
  144. {
  145. if (GENET_IS_V1(priv))
  146. bcmgenet_rbuf_writel(priv, val, TBUF_CTRL_V1);
  147. else
  148. __raw_writel(val, priv->base +
  149. priv->hw_params->tbuf_offset + TBUF_CTRL);
  150. }
  151. static inline u32 bcmgenet_bp_mc_get(struct bcmgenet_priv *priv)
  152. {
  153. if (GENET_IS_V1(priv))
  154. return bcmgenet_rbuf_readl(priv, TBUF_BP_MC_V1);
  155. else
  156. return __raw_readl(priv->base +
  157. priv->hw_params->tbuf_offset + TBUF_BP_MC);
  158. }
  159. static inline void bcmgenet_bp_mc_set(struct bcmgenet_priv *priv, u32 val)
  160. {
  161. if (GENET_IS_V1(priv))
  162. bcmgenet_rbuf_writel(priv, val, TBUF_BP_MC_V1);
  163. else
  164. __raw_writel(val, priv->base +
  165. priv->hw_params->tbuf_offset + TBUF_BP_MC);
  166. }
  167. /* RX/TX DMA register accessors */
  168. enum dma_reg {
  169. DMA_RING_CFG = 0,
  170. DMA_CTRL,
  171. DMA_STATUS,
  172. DMA_SCB_BURST_SIZE,
  173. DMA_ARB_CTRL,
  174. DMA_PRIORITY,
  175. DMA_RING_PRIORITY,
  176. };
  177. static const u8 bcmgenet_dma_regs_v3plus[] = {
  178. [DMA_RING_CFG] = 0x00,
  179. [DMA_CTRL] = 0x04,
  180. [DMA_STATUS] = 0x08,
  181. [DMA_SCB_BURST_SIZE] = 0x0C,
  182. [DMA_ARB_CTRL] = 0x2C,
  183. [DMA_PRIORITY] = 0x30,
  184. [DMA_RING_PRIORITY] = 0x38,
  185. };
  186. static const u8 bcmgenet_dma_regs_v2[] = {
  187. [DMA_RING_CFG] = 0x00,
  188. [DMA_CTRL] = 0x04,
  189. [DMA_STATUS] = 0x08,
  190. [DMA_SCB_BURST_SIZE] = 0x0C,
  191. [DMA_ARB_CTRL] = 0x30,
  192. [DMA_PRIORITY] = 0x34,
  193. [DMA_RING_PRIORITY] = 0x3C,
  194. };
  195. static const u8 bcmgenet_dma_regs_v1[] = {
  196. [DMA_CTRL] = 0x00,
  197. [DMA_STATUS] = 0x04,
  198. [DMA_SCB_BURST_SIZE] = 0x0C,
  199. [DMA_ARB_CTRL] = 0x30,
  200. [DMA_PRIORITY] = 0x34,
  201. [DMA_RING_PRIORITY] = 0x3C,
  202. };
  203. /* Set at runtime once bcmgenet version is known */
  204. static const u8 *bcmgenet_dma_regs;
  205. static inline struct bcmgenet_priv *dev_to_priv(struct device *dev)
  206. {
  207. return netdev_priv(dev_get_drvdata(dev));
  208. }
  209. static inline u32 bcmgenet_tdma_readl(struct bcmgenet_priv *priv,
  210. enum dma_reg r)
  211. {
  212. return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
  213. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  214. }
  215. static inline void bcmgenet_tdma_writel(struct bcmgenet_priv *priv,
  216. u32 val, enum dma_reg r)
  217. {
  218. __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
  219. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  220. }
  221. static inline u32 bcmgenet_rdma_readl(struct bcmgenet_priv *priv,
  222. enum dma_reg r)
  223. {
  224. return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
  225. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  226. }
  227. static inline void bcmgenet_rdma_writel(struct bcmgenet_priv *priv,
  228. u32 val, enum dma_reg r)
  229. {
  230. __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
  231. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  232. }
  233. /* RDMA/TDMA ring registers and accessors
  234. * we merge the common fields and just prefix with T/D the registers
  235. * having different meaning depending on the direction
  236. */
  237. enum dma_ring_reg {
  238. TDMA_READ_PTR = 0,
  239. RDMA_WRITE_PTR = TDMA_READ_PTR,
  240. TDMA_READ_PTR_HI,
  241. RDMA_WRITE_PTR_HI = TDMA_READ_PTR_HI,
  242. TDMA_CONS_INDEX,
  243. RDMA_PROD_INDEX = TDMA_CONS_INDEX,
  244. TDMA_PROD_INDEX,
  245. RDMA_CONS_INDEX = TDMA_PROD_INDEX,
  246. DMA_RING_BUF_SIZE,
  247. DMA_START_ADDR,
  248. DMA_START_ADDR_HI,
  249. DMA_END_ADDR,
  250. DMA_END_ADDR_HI,
  251. DMA_MBUF_DONE_THRESH,
  252. TDMA_FLOW_PERIOD,
  253. RDMA_XON_XOFF_THRESH = TDMA_FLOW_PERIOD,
  254. TDMA_WRITE_PTR,
  255. RDMA_READ_PTR = TDMA_WRITE_PTR,
  256. TDMA_WRITE_PTR_HI,
  257. RDMA_READ_PTR_HI = TDMA_WRITE_PTR_HI
  258. };
  259. /* GENET v4 supports 40-bits pointer addressing
  260. * for obvious reasons the LO and HI word parts
  261. * are contiguous, but this offsets the other
  262. * registers.
  263. */
  264. static const u8 genet_dma_ring_regs_v4[] = {
  265. [TDMA_READ_PTR] = 0x00,
  266. [TDMA_READ_PTR_HI] = 0x04,
  267. [TDMA_CONS_INDEX] = 0x08,
  268. [TDMA_PROD_INDEX] = 0x0C,
  269. [DMA_RING_BUF_SIZE] = 0x10,
  270. [DMA_START_ADDR] = 0x14,
  271. [DMA_START_ADDR_HI] = 0x18,
  272. [DMA_END_ADDR] = 0x1C,
  273. [DMA_END_ADDR_HI] = 0x20,
  274. [DMA_MBUF_DONE_THRESH] = 0x24,
  275. [TDMA_FLOW_PERIOD] = 0x28,
  276. [TDMA_WRITE_PTR] = 0x2C,
  277. [TDMA_WRITE_PTR_HI] = 0x30,
  278. };
  279. static const u8 genet_dma_ring_regs_v123[] = {
  280. [TDMA_READ_PTR] = 0x00,
  281. [TDMA_CONS_INDEX] = 0x04,
  282. [TDMA_PROD_INDEX] = 0x08,
  283. [DMA_RING_BUF_SIZE] = 0x0C,
  284. [DMA_START_ADDR] = 0x10,
  285. [DMA_END_ADDR] = 0x14,
  286. [DMA_MBUF_DONE_THRESH] = 0x18,
  287. [TDMA_FLOW_PERIOD] = 0x1C,
  288. [TDMA_WRITE_PTR] = 0x20,
  289. };
  290. /* Set at runtime once GENET version is known */
  291. static const u8 *genet_dma_ring_regs;
  292. static inline u32 bcmgenet_tdma_ring_readl(struct bcmgenet_priv *priv,
  293. unsigned int ring,
  294. enum dma_ring_reg r)
  295. {
  296. return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
  297. (DMA_RING_SIZE * ring) +
  298. genet_dma_ring_regs[r]);
  299. }
  300. static inline void bcmgenet_tdma_ring_writel(struct bcmgenet_priv *priv,
  301. unsigned int ring,
  302. u32 val,
  303. enum dma_ring_reg r)
  304. {
  305. __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
  306. (DMA_RING_SIZE * ring) +
  307. genet_dma_ring_regs[r]);
  308. }
  309. static inline u32 bcmgenet_rdma_ring_readl(struct bcmgenet_priv *priv,
  310. unsigned int ring,
  311. enum dma_ring_reg r)
  312. {
  313. return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
  314. (DMA_RING_SIZE * ring) +
  315. genet_dma_ring_regs[r]);
  316. }
  317. static inline void bcmgenet_rdma_ring_writel(struct bcmgenet_priv *priv,
  318. unsigned int ring,
  319. u32 val,
  320. enum dma_ring_reg r)
  321. {
  322. __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
  323. (DMA_RING_SIZE * ring) +
  324. genet_dma_ring_regs[r]);
  325. }
  326. static int bcmgenet_get_settings(struct net_device *dev,
  327. struct ethtool_cmd *cmd)
  328. {
  329. struct bcmgenet_priv *priv = netdev_priv(dev);
  330. if (!netif_running(dev))
  331. return -EINVAL;
  332. if (!priv->phydev)
  333. return -ENODEV;
  334. return phy_ethtool_gset(priv->phydev, cmd);
  335. }
  336. static int bcmgenet_set_settings(struct net_device *dev,
  337. struct ethtool_cmd *cmd)
  338. {
  339. struct bcmgenet_priv *priv = netdev_priv(dev);
  340. if (!netif_running(dev))
  341. return -EINVAL;
  342. if (!priv->phydev)
  343. return -ENODEV;
  344. return phy_ethtool_sset(priv->phydev, cmd);
  345. }
  346. static int bcmgenet_set_rx_csum(struct net_device *dev,
  347. netdev_features_t wanted)
  348. {
  349. struct bcmgenet_priv *priv = netdev_priv(dev);
  350. u32 rbuf_chk_ctrl;
  351. bool rx_csum_en;
  352. rx_csum_en = !!(wanted & NETIF_F_RXCSUM);
  353. rbuf_chk_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CHK_CTRL);
  354. /* enable rx checksumming */
  355. if (rx_csum_en)
  356. rbuf_chk_ctrl |= RBUF_RXCHK_EN;
  357. else
  358. rbuf_chk_ctrl &= ~RBUF_RXCHK_EN;
  359. priv->desc_rxchk_en = rx_csum_en;
  360. /* If UniMAC forwards CRC, we need to skip over it to get
  361. * a valid CHK bit to be set in the per-packet status word
  362. */
  363. if (rx_csum_en && priv->crc_fwd_en)
  364. rbuf_chk_ctrl |= RBUF_SKIP_FCS;
  365. else
  366. rbuf_chk_ctrl &= ~RBUF_SKIP_FCS;
  367. bcmgenet_rbuf_writel(priv, rbuf_chk_ctrl, RBUF_CHK_CTRL);
  368. return 0;
  369. }
  370. static int bcmgenet_set_tx_csum(struct net_device *dev,
  371. netdev_features_t wanted)
  372. {
  373. struct bcmgenet_priv *priv = netdev_priv(dev);
  374. bool desc_64b_en;
  375. u32 tbuf_ctrl, rbuf_ctrl;
  376. tbuf_ctrl = bcmgenet_tbuf_ctrl_get(priv);
  377. rbuf_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
  378. desc_64b_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
  379. /* enable 64 bytes descriptor in both directions (RBUF and TBUF) */
  380. if (desc_64b_en) {
  381. tbuf_ctrl |= RBUF_64B_EN;
  382. rbuf_ctrl |= RBUF_64B_EN;
  383. } else {
  384. tbuf_ctrl &= ~RBUF_64B_EN;
  385. rbuf_ctrl &= ~RBUF_64B_EN;
  386. }
  387. priv->desc_64b_en = desc_64b_en;
  388. bcmgenet_tbuf_ctrl_set(priv, tbuf_ctrl);
  389. bcmgenet_rbuf_writel(priv, rbuf_ctrl, RBUF_CTRL);
  390. return 0;
  391. }
  392. static int bcmgenet_set_features(struct net_device *dev,
  393. netdev_features_t features)
  394. {
  395. netdev_features_t changed = features ^ dev->features;
  396. netdev_features_t wanted = dev->wanted_features;
  397. int ret = 0;
  398. if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
  399. ret = bcmgenet_set_tx_csum(dev, wanted);
  400. if (changed & (NETIF_F_RXCSUM))
  401. ret = bcmgenet_set_rx_csum(dev, wanted);
  402. return ret;
  403. }
  404. static u32 bcmgenet_get_msglevel(struct net_device *dev)
  405. {
  406. struct bcmgenet_priv *priv = netdev_priv(dev);
  407. return priv->msg_enable;
  408. }
  409. static void bcmgenet_set_msglevel(struct net_device *dev, u32 level)
  410. {
  411. struct bcmgenet_priv *priv = netdev_priv(dev);
  412. priv->msg_enable = level;
  413. }
  414. /* standard ethtool support functions. */
  415. enum bcmgenet_stat_type {
  416. BCMGENET_STAT_NETDEV = -1,
  417. BCMGENET_STAT_MIB_RX,
  418. BCMGENET_STAT_MIB_TX,
  419. BCMGENET_STAT_RUNT,
  420. BCMGENET_STAT_MISC,
  421. };
  422. struct bcmgenet_stats {
  423. char stat_string[ETH_GSTRING_LEN];
  424. int stat_sizeof;
  425. int stat_offset;
  426. enum bcmgenet_stat_type type;
  427. /* reg offset from UMAC base for misc counters */
  428. u16 reg_offset;
  429. };
  430. #define STAT_NETDEV(m) { \
  431. .stat_string = __stringify(m), \
  432. .stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \
  433. .stat_offset = offsetof(struct net_device_stats, m), \
  434. .type = BCMGENET_STAT_NETDEV, \
  435. }
  436. #define STAT_GENET_MIB(str, m, _type) { \
  437. .stat_string = str, \
  438. .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
  439. .stat_offset = offsetof(struct bcmgenet_priv, m), \
  440. .type = _type, \
  441. }
  442. #define STAT_GENET_MIB_RX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_RX)
  443. #define STAT_GENET_MIB_TX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_TX)
  444. #define STAT_GENET_RUNT(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_RUNT)
  445. #define STAT_GENET_MISC(str, m, offset) { \
  446. .stat_string = str, \
  447. .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
  448. .stat_offset = offsetof(struct bcmgenet_priv, m), \
  449. .type = BCMGENET_STAT_MISC, \
  450. .reg_offset = offset, \
  451. }
  452. /* There is a 0xC gap between the end of RX and beginning of TX stats and then
  453. * between the end of TX stats and the beginning of the RX RUNT
  454. */
  455. #define BCMGENET_STAT_OFFSET 0xc
  456. /* Hardware counters must be kept in sync because the order/offset
  457. * is important here (order in structure declaration = order in hardware)
  458. */
  459. static const struct bcmgenet_stats bcmgenet_gstrings_stats[] = {
  460. /* general stats */
  461. STAT_NETDEV(rx_packets),
  462. STAT_NETDEV(tx_packets),
  463. STAT_NETDEV(rx_bytes),
  464. STAT_NETDEV(tx_bytes),
  465. STAT_NETDEV(rx_errors),
  466. STAT_NETDEV(tx_errors),
  467. STAT_NETDEV(rx_dropped),
  468. STAT_NETDEV(tx_dropped),
  469. STAT_NETDEV(multicast),
  470. /* UniMAC RSV counters */
  471. STAT_GENET_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
  472. STAT_GENET_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
  473. STAT_GENET_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
  474. STAT_GENET_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
  475. STAT_GENET_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
  476. STAT_GENET_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
  477. STAT_GENET_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
  478. STAT_GENET_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
  479. STAT_GENET_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
  480. STAT_GENET_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
  481. STAT_GENET_MIB_RX("rx_pkts", mib.rx.pkt),
  482. STAT_GENET_MIB_RX("rx_bytes", mib.rx.bytes),
  483. STAT_GENET_MIB_RX("rx_multicast", mib.rx.mca),
  484. STAT_GENET_MIB_RX("rx_broadcast", mib.rx.bca),
  485. STAT_GENET_MIB_RX("rx_fcs", mib.rx.fcs),
  486. STAT_GENET_MIB_RX("rx_control", mib.rx.cf),
  487. STAT_GENET_MIB_RX("rx_pause", mib.rx.pf),
  488. STAT_GENET_MIB_RX("rx_unknown", mib.rx.uo),
  489. STAT_GENET_MIB_RX("rx_align", mib.rx.aln),
  490. STAT_GENET_MIB_RX("rx_outrange", mib.rx.flr),
  491. STAT_GENET_MIB_RX("rx_code", mib.rx.cde),
  492. STAT_GENET_MIB_RX("rx_carrier", mib.rx.fcr),
  493. STAT_GENET_MIB_RX("rx_oversize", mib.rx.ovr),
  494. STAT_GENET_MIB_RX("rx_jabber", mib.rx.jbr),
  495. STAT_GENET_MIB_RX("rx_mtu_err", mib.rx.mtue),
  496. STAT_GENET_MIB_RX("rx_good_pkts", mib.rx.pok),
  497. STAT_GENET_MIB_RX("rx_unicast", mib.rx.uc),
  498. STAT_GENET_MIB_RX("rx_ppp", mib.rx.ppp),
  499. STAT_GENET_MIB_RX("rx_crc", mib.rx.rcrc),
  500. /* UniMAC TSV counters */
  501. STAT_GENET_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
  502. STAT_GENET_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
  503. STAT_GENET_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
  504. STAT_GENET_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
  505. STAT_GENET_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
  506. STAT_GENET_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
  507. STAT_GENET_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
  508. STAT_GENET_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
  509. STAT_GENET_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
  510. STAT_GENET_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
  511. STAT_GENET_MIB_TX("tx_pkts", mib.tx.pkts),
  512. STAT_GENET_MIB_TX("tx_multicast", mib.tx.mca),
  513. STAT_GENET_MIB_TX("tx_broadcast", mib.tx.bca),
  514. STAT_GENET_MIB_TX("tx_pause", mib.tx.pf),
  515. STAT_GENET_MIB_TX("tx_control", mib.tx.cf),
  516. STAT_GENET_MIB_TX("tx_fcs_err", mib.tx.fcs),
  517. STAT_GENET_MIB_TX("tx_oversize", mib.tx.ovr),
  518. STAT_GENET_MIB_TX("tx_defer", mib.tx.drf),
  519. STAT_GENET_MIB_TX("tx_excess_defer", mib.tx.edf),
  520. STAT_GENET_MIB_TX("tx_single_col", mib.tx.scl),
  521. STAT_GENET_MIB_TX("tx_multi_col", mib.tx.mcl),
  522. STAT_GENET_MIB_TX("tx_late_col", mib.tx.lcl),
  523. STAT_GENET_MIB_TX("tx_excess_col", mib.tx.ecl),
  524. STAT_GENET_MIB_TX("tx_frags", mib.tx.frg),
  525. STAT_GENET_MIB_TX("tx_total_col", mib.tx.ncl),
  526. STAT_GENET_MIB_TX("tx_jabber", mib.tx.jbr),
  527. STAT_GENET_MIB_TX("tx_bytes", mib.tx.bytes),
  528. STAT_GENET_MIB_TX("tx_good_pkts", mib.tx.pok),
  529. STAT_GENET_MIB_TX("tx_unicast", mib.tx.uc),
  530. /* UniMAC RUNT counters */
  531. STAT_GENET_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
  532. STAT_GENET_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
  533. STAT_GENET_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
  534. STAT_GENET_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
  535. /* Misc UniMAC counters */
  536. STAT_GENET_MISC("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt,
  537. UMAC_RBUF_OVFL_CNT),
  538. STAT_GENET_MISC("rbuf_err_cnt", mib.rbuf_err_cnt, UMAC_RBUF_ERR_CNT),
  539. STAT_GENET_MISC("mdf_err_cnt", mib.mdf_err_cnt, UMAC_MDF_ERR_CNT),
  540. };
  541. #define BCMGENET_STATS_LEN ARRAY_SIZE(bcmgenet_gstrings_stats)
  542. static void bcmgenet_get_drvinfo(struct net_device *dev,
  543. struct ethtool_drvinfo *info)
  544. {
  545. strlcpy(info->driver, "bcmgenet", sizeof(info->driver));
  546. strlcpy(info->version, "v2.0", sizeof(info->version));
  547. info->n_stats = BCMGENET_STATS_LEN;
  548. }
  549. static int bcmgenet_get_sset_count(struct net_device *dev, int string_set)
  550. {
  551. switch (string_set) {
  552. case ETH_SS_STATS:
  553. return BCMGENET_STATS_LEN;
  554. default:
  555. return -EOPNOTSUPP;
  556. }
  557. }
  558. static void bcmgenet_get_strings(struct net_device *dev,
  559. u32 stringset, u8 *data)
  560. {
  561. int i;
  562. switch (stringset) {
  563. case ETH_SS_STATS:
  564. for (i = 0; i < BCMGENET_STATS_LEN; i++) {
  565. memcpy(data + i * ETH_GSTRING_LEN,
  566. bcmgenet_gstrings_stats[i].stat_string,
  567. ETH_GSTRING_LEN);
  568. }
  569. break;
  570. }
  571. }
  572. static void bcmgenet_update_mib_counters(struct bcmgenet_priv *priv)
  573. {
  574. int i, j = 0;
  575. for (i = 0; i < BCMGENET_STATS_LEN; i++) {
  576. const struct bcmgenet_stats *s;
  577. u8 offset = 0;
  578. u32 val = 0;
  579. char *p;
  580. s = &bcmgenet_gstrings_stats[i];
  581. switch (s->type) {
  582. case BCMGENET_STAT_NETDEV:
  583. continue;
  584. case BCMGENET_STAT_MIB_RX:
  585. case BCMGENET_STAT_MIB_TX:
  586. case BCMGENET_STAT_RUNT:
  587. if (s->type != BCMGENET_STAT_MIB_RX)
  588. offset = BCMGENET_STAT_OFFSET;
  589. val = bcmgenet_umac_readl(priv, UMAC_MIB_START +
  590. j + offset);
  591. break;
  592. case BCMGENET_STAT_MISC:
  593. val = bcmgenet_umac_readl(priv, s->reg_offset);
  594. /* clear if overflowed */
  595. if (val == ~0)
  596. bcmgenet_umac_writel(priv, 0, s->reg_offset);
  597. break;
  598. }
  599. j += s->stat_sizeof;
  600. p = (char *)priv + s->stat_offset;
  601. *(u32 *)p = val;
  602. }
  603. }
  604. static void bcmgenet_get_ethtool_stats(struct net_device *dev,
  605. struct ethtool_stats *stats,
  606. u64 *data)
  607. {
  608. struct bcmgenet_priv *priv = netdev_priv(dev);
  609. int i;
  610. if (netif_running(dev))
  611. bcmgenet_update_mib_counters(priv);
  612. for (i = 0; i < BCMGENET_STATS_LEN; i++) {
  613. const struct bcmgenet_stats *s;
  614. char *p;
  615. s = &bcmgenet_gstrings_stats[i];
  616. if (s->type == BCMGENET_STAT_NETDEV)
  617. p = (char *)&dev->stats;
  618. else
  619. p = (char *)priv;
  620. p += s->stat_offset;
  621. data[i] = *(u32 *)p;
  622. }
  623. }
  624. /* standard ethtool support functions. */
  625. static struct ethtool_ops bcmgenet_ethtool_ops = {
  626. .get_strings = bcmgenet_get_strings,
  627. .get_sset_count = bcmgenet_get_sset_count,
  628. .get_ethtool_stats = bcmgenet_get_ethtool_stats,
  629. .get_settings = bcmgenet_get_settings,
  630. .set_settings = bcmgenet_set_settings,
  631. .get_drvinfo = bcmgenet_get_drvinfo,
  632. .get_link = ethtool_op_get_link,
  633. .get_msglevel = bcmgenet_get_msglevel,
  634. .set_msglevel = bcmgenet_set_msglevel,
  635. };
  636. /* Power down the unimac, based on mode. */
  637. static void bcmgenet_power_down(struct bcmgenet_priv *priv,
  638. enum bcmgenet_power_mode mode)
  639. {
  640. u32 reg;
  641. switch (mode) {
  642. case GENET_POWER_CABLE_SENSE:
  643. phy_detach(priv->phydev);
  644. break;
  645. case GENET_POWER_PASSIVE:
  646. /* Power down LED */
  647. bcmgenet_mii_reset(priv->dev);
  648. if (priv->hw_params->flags & GENET_HAS_EXT) {
  649. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  650. reg |= (EXT_PWR_DOWN_PHY |
  651. EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
  652. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  653. }
  654. break;
  655. default:
  656. break;
  657. }
  658. }
  659. static void bcmgenet_power_up(struct bcmgenet_priv *priv,
  660. enum bcmgenet_power_mode mode)
  661. {
  662. u32 reg;
  663. if (!(priv->hw_params->flags & GENET_HAS_EXT))
  664. return;
  665. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  666. switch (mode) {
  667. case GENET_POWER_PASSIVE:
  668. reg &= ~(EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_PHY |
  669. EXT_PWR_DOWN_BIAS);
  670. /* fallthrough */
  671. case GENET_POWER_CABLE_SENSE:
  672. /* enable APD */
  673. reg |= EXT_PWR_DN_EN_LD;
  674. break;
  675. default:
  676. break;
  677. }
  678. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  679. bcmgenet_mii_reset(priv->dev);
  680. }
  681. /* ioctl handle special commands that are not present in ethtool. */
  682. static int bcmgenet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  683. {
  684. struct bcmgenet_priv *priv = netdev_priv(dev);
  685. int val = 0;
  686. if (!netif_running(dev))
  687. return -EINVAL;
  688. switch (cmd) {
  689. case SIOCGMIIPHY:
  690. case SIOCGMIIREG:
  691. case SIOCSMIIREG:
  692. if (!priv->phydev)
  693. val = -ENODEV;
  694. else
  695. val = phy_mii_ioctl(priv->phydev, rq, cmd);
  696. break;
  697. default:
  698. val = -EINVAL;
  699. break;
  700. }
  701. return val;
  702. }
  703. static struct enet_cb *bcmgenet_get_txcb(struct bcmgenet_priv *priv,
  704. struct bcmgenet_tx_ring *ring)
  705. {
  706. struct enet_cb *tx_cb_ptr;
  707. tx_cb_ptr = ring->cbs;
  708. tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
  709. tx_cb_ptr->bd_addr = priv->tx_bds + ring->write_ptr * DMA_DESC_SIZE;
  710. /* Advancing local write pointer */
  711. if (ring->write_ptr == ring->end_ptr)
  712. ring->write_ptr = ring->cb_ptr;
  713. else
  714. ring->write_ptr++;
  715. return tx_cb_ptr;
  716. }
  717. /* Simple helper to free a control block's resources */
  718. static void bcmgenet_free_cb(struct enet_cb *cb)
  719. {
  720. dev_kfree_skb_any(cb->skb);
  721. cb->skb = NULL;
  722. dma_unmap_addr_set(cb, dma_addr, 0);
  723. }
  724. static inline void bcmgenet_tx_ring16_int_disable(struct bcmgenet_priv *priv,
  725. struct bcmgenet_tx_ring *ring)
  726. {
  727. bcmgenet_intrl2_0_writel(priv,
  728. UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE,
  729. INTRL2_CPU_MASK_SET);
  730. }
  731. static inline void bcmgenet_tx_ring16_int_enable(struct bcmgenet_priv *priv,
  732. struct bcmgenet_tx_ring *ring)
  733. {
  734. bcmgenet_intrl2_0_writel(priv,
  735. UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE,
  736. INTRL2_CPU_MASK_CLEAR);
  737. }
  738. static inline void bcmgenet_tx_ring_int_enable(struct bcmgenet_priv *priv,
  739. struct bcmgenet_tx_ring *ring)
  740. {
  741. bcmgenet_intrl2_1_writel(priv,
  742. (1 << ring->index), INTRL2_CPU_MASK_CLEAR);
  743. priv->int1_mask &= ~(1 << ring->index);
  744. }
  745. static inline void bcmgenet_tx_ring_int_disable(struct bcmgenet_priv *priv,
  746. struct bcmgenet_tx_ring *ring)
  747. {
  748. bcmgenet_intrl2_1_writel(priv,
  749. (1 << ring->index), INTRL2_CPU_MASK_SET);
  750. priv->int1_mask |= (1 << ring->index);
  751. }
  752. /* Unlocked version of the reclaim routine */
  753. static void __bcmgenet_tx_reclaim(struct net_device *dev,
  754. struct bcmgenet_tx_ring *ring)
  755. {
  756. struct bcmgenet_priv *priv = netdev_priv(dev);
  757. int last_tx_cn, last_c_index, num_tx_bds;
  758. struct enet_cb *tx_cb_ptr;
  759. struct netdev_queue *txq;
  760. unsigned int c_index;
  761. /* Compute how many buffers are transmited since last xmit call */
  762. c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
  763. txq = netdev_get_tx_queue(dev, ring->queue);
  764. last_c_index = ring->c_index;
  765. num_tx_bds = ring->size;
  766. c_index &= (num_tx_bds - 1);
  767. if (c_index >= last_c_index)
  768. last_tx_cn = c_index - last_c_index;
  769. else
  770. last_tx_cn = num_tx_bds - last_c_index + c_index;
  771. netif_dbg(priv, tx_done, dev,
  772. "%s ring=%d index=%d last_tx_cn=%d last_index=%d\n",
  773. __func__, ring->index,
  774. c_index, last_tx_cn, last_c_index);
  775. /* Reclaim transmitted buffers */
  776. while (last_tx_cn-- > 0) {
  777. tx_cb_ptr = ring->cbs + last_c_index;
  778. if (tx_cb_ptr->skb) {
  779. dev->stats.tx_bytes += tx_cb_ptr->skb->len;
  780. dma_unmap_single(&dev->dev,
  781. dma_unmap_addr(tx_cb_ptr, dma_addr),
  782. tx_cb_ptr->skb->len,
  783. DMA_TO_DEVICE);
  784. bcmgenet_free_cb(tx_cb_ptr);
  785. } else if (dma_unmap_addr(tx_cb_ptr, dma_addr)) {
  786. dev->stats.tx_bytes +=
  787. dma_unmap_len(tx_cb_ptr, dma_len);
  788. dma_unmap_page(&dev->dev,
  789. dma_unmap_addr(tx_cb_ptr, dma_addr),
  790. dma_unmap_len(tx_cb_ptr, dma_len),
  791. DMA_TO_DEVICE);
  792. dma_unmap_addr_set(tx_cb_ptr, dma_addr, 0);
  793. }
  794. dev->stats.tx_packets++;
  795. ring->free_bds += 1;
  796. last_c_index++;
  797. last_c_index &= (num_tx_bds - 1);
  798. }
  799. if (ring->free_bds > (MAX_SKB_FRAGS + 1))
  800. ring->int_disable(priv, ring);
  801. if (netif_tx_queue_stopped(txq))
  802. netif_tx_wake_queue(txq);
  803. ring->c_index = c_index;
  804. }
  805. static void bcmgenet_tx_reclaim(struct net_device *dev,
  806. struct bcmgenet_tx_ring *ring)
  807. {
  808. unsigned long flags;
  809. spin_lock_irqsave(&ring->lock, flags);
  810. __bcmgenet_tx_reclaim(dev, ring);
  811. spin_unlock_irqrestore(&ring->lock, flags);
  812. }
  813. static void bcmgenet_tx_reclaim_all(struct net_device *dev)
  814. {
  815. struct bcmgenet_priv *priv = netdev_priv(dev);
  816. int i;
  817. if (netif_is_multiqueue(dev)) {
  818. for (i = 0; i < priv->hw_params->tx_queues; i++)
  819. bcmgenet_tx_reclaim(dev, &priv->tx_rings[i]);
  820. }
  821. bcmgenet_tx_reclaim(dev, &priv->tx_rings[DESC_INDEX]);
  822. }
  823. /* Transmits a single SKB (either head of a fragment or a single SKB)
  824. * caller must hold priv->lock
  825. */
  826. static int bcmgenet_xmit_single(struct net_device *dev,
  827. struct sk_buff *skb,
  828. u16 dma_desc_flags,
  829. struct bcmgenet_tx_ring *ring)
  830. {
  831. struct bcmgenet_priv *priv = netdev_priv(dev);
  832. struct device *kdev = &priv->pdev->dev;
  833. struct enet_cb *tx_cb_ptr;
  834. unsigned int skb_len;
  835. dma_addr_t mapping;
  836. u32 length_status;
  837. int ret;
  838. tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
  839. if (unlikely(!tx_cb_ptr))
  840. BUG();
  841. tx_cb_ptr->skb = skb;
  842. skb_len = skb_headlen(skb) < ETH_ZLEN ? ETH_ZLEN : skb_headlen(skb);
  843. mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
  844. ret = dma_mapping_error(kdev, mapping);
  845. if (ret) {
  846. netif_err(priv, tx_err, dev, "Tx DMA map failed\n");
  847. dev_kfree_skb(skb);
  848. return ret;
  849. }
  850. dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
  851. dma_unmap_len_set(tx_cb_ptr, dma_len, skb->len);
  852. length_status = (skb_len << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
  853. (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT) |
  854. DMA_TX_APPEND_CRC;
  855. if (skb->ip_summed == CHECKSUM_PARTIAL)
  856. length_status |= DMA_TX_DO_CSUM;
  857. dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping, length_status);
  858. /* Decrement total BD count and advance our write pointer */
  859. ring->free_bds -= 1;
  860. ring->prod_index += 1;
  861. ring->prod_index &= DMA_P_INDEX_MASK;
  862. return 0;
  863. }
  864. /* Transmit a SKB fragement */
  865. static int bcmgenet_xmit_frag(struct net_device *dev,
  866. skb_frag_t *frag,
  867. u16 dma_desc_flags,
  868. struct bcmgenet_tx_ring *ring)
  869. {
  870. struct bcmgenet_priv *priv = netdev_priv(dev);
  871. struct device *kdev = &priv->pdev->dev;
  872. struct enet_cb *tx_cb_ptr;
  873. dma_addr_t mapping;
  874. int ret;
  875. tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
  876. if (unlikely(!tx_cb_ptr))
  877. BUG();
  878. tx_cb_ptr->skb = NULL;
  879. mapping = skb_frag_dma_map(kdev, frag, 0,
  880. skb_frag_size(frag), DMA_TO_DEVICE);
  881. ret = dma_mapping_error(kdev, mapping);
  882. if (ret) {
  883. netif_err(priv, tx_err, dev, "%s: Tx DMA map failed\n",
  884. __func__);
  885. return ret;
  886. }
  887. dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
  888. dma_unmap_len_set(tx_cb_ptr, dma_len, frag->size);
  889. dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping,
  890. (frag->size << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
  891. (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT));
  892. ring->free_bds -= 1;
  893. ring->prod_index += 1;
  894. ring->prod_index &= DMA_P_INDEX_MASK;
  895. return 0;
  896. }
  897. /* Reallocate the SKB to put enough headroom in front of it and insert
  898. * the transmit checksum offsets in the descriptors
  899. */
  900. static int bcmgenet_put_tx_csum(struct net_device *dev, struct sk_buff *skb)
  901. {
  902. struct status_64 *status = NULL;
  903. struct sk_buff *new_skb;
  904. u16 offset;
  905. u8 ip_proto;
  906. u16 ip_ver;
  907. u32 tx_csum_info;
  908. if (unlikely(skb_headroom(skb) < sizeof(*status))) {
  909. /* If 64 byte status block enabled, must make sure skb has
  910. * enough headroom for us to insert 64B status block.
  911. */
  912. new_skb = skb_realloc_headroom(skb, sizeof(*status));
  913. dev_kfree_skb(skb);
  914. if (!new_skb) {
  915. dev->stats.tx_errors++;
  916. dev->stats.tx_dropped++;
  917. return -ENOMEM;
  918. }
  919. skb = new_skb;
  920. }
  921. skb_push(skb, sizeof(*status));
  922. status = (struct status_64 *)skb->data;
  923. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  924. ip_ver = htons(skb->protocol);
  925. switch (ip_ver) {
  926. case ETH_P_IP:
  927. ip_proto = ip_hdr(skb)->protocol;
  928. break;
  929. case ETH_P_IPV6:
  930. ip_proto = ipv6_hdr(skb)->nexthdr;
  931. break;
  932. default:
  933. return 0;
  934. }
  935. offset = skb_checksum_start_offset(skb) - sizeof(*status);
  936. tx_csum_info = (offset << STATUS_TX_CSUM_START_SHIFT) |
  937. (offset + skb->csum_offset);
  938. /* Set the length valid bit for TCP and UDP and just set
  939. * the special UDP flag for IPv4, else just set to 0.
  940. */
  941. if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
  942. tx_csum_info |= STATUS_TX_CSUM_LV;
  943. if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
  944. tx_csum_info |= STATUS_TX_CSUM_PROTO_UDP;
  945. } else
  946. tx_csum_info = 0;
  947. status->tx_csum_info = tx_csum_info;
  948. }
  949. return 0;
  950. }
  951. static netdev_tx_t bcmgenet_xmit(struct sk_buff *skb, struct net_device *dev)
  952. {
  953. struct bcmgenet_priv *priv = netdev_priv(dev);
  954. struct bcmgenet_tx_ring *ring = NULL;
  955. struct netdev_queue *txq;
  956. unsigned long flags = 0;
  957. int nr_frags, index;
  958. u16 dma_desc_flags;
  959. int ret;
  960. int i;
  961. index = skb_get_queue_mapping(skb);
  962. /* Mapping strategy:
  963. * queue_mapping = 0, unclassified, packet xmited through ring16
  964. * queue_mapping = 1, goes to ring 0. (highest priority queue
  965. * queue_mapping = 2, goes to ring 1.
  966. * queue_mapping = 3, goes to ring 2.
  967. * queue_mapping = 4, goes to ring 3.
  968. */
  969. if (index == 0)
  970. index = DESC_INDEX;
  971. else
  972. index -= 1;
  973. nr_frags = skb_shinfo(skb)->nr_frags;
  974. ring = &priv->tx_rings[index];
  975. txq = netdev_get_tx_queue(dev, ring->queue);
  976. spin_lock_irqsave(&ring->lock, flags);
  977. if (ring->free_bds <= nr_frags + 1) {
  978. netif_tx_stop_queue(txq);
  979. netdev_err(dev, "%s: tx ring %d full when queue %d awake\n",
  980. __func__, index, ring->queue);
  981. ret = NETDEV_TX_BUSY;
  982. goto out;
  983. }
  984. if (skb_padto(skb, ETH_ZLEN)) {
  985. ret = NETDEV_TX_OK;
  986. goto out;
  987. }
  988. /* set the SKB transmit checksum */
  989. if (priv->desc_64b_en) {
  990. ret = bcmgenet_put_tx_csum(dev, skb);
  991. if (ret) {
  992. ret = NETDEV_TX_OK;
  993. goto out;
  994. }
  995. }
  996. dma_desc_flags = DMA_SOP;
  997. if (nr_frags == 0)
  998. dma_desc_flags |= DMA_EOP;
  999. /* Transmit single SKB or head of fragment list */
  1000. ret = bcmgenet_xmit_single(dev, skb, dma_desc_flags, ring);
  1001. if (ret) {
  1002. ret = NETDEV_TX_OK;
  1003. goto out;
  1004. }
  1005. /* xmit fragment */
  1006. for (i = 0; i < nr_frags; i++) {
  1007. ret = bcmgenet_xmit_frag(dev,
  1008. &skb_shinfo(skb)->frags[i],
  1009. (i == nr_frags - 1) ? DMA_EOP : 0, ring);
  1010. if (ret) {
  1011. ret = NETDEV_TX_OK;
  1012. goto out;
  1013. }
  1014. }
  1015. skb_tx_timestamp(skb);
  1016. /* we kept a software copy of how much we should advance the TDMA
  1017. * producer index, now write it down to the hardware
  1018. */
  1019. bcmgenet_tdma_ring_writel(priv, ring->index,
  1020. ring->prod_index, TDMA_PROD_INDEX);
  1021. if (ring->free_bds <= (MAX_SKB_FRAGS + 1)) {
  1022. netif_tx_stop_queue(txq);
  1023. ring->int_enable(priv, ring);
  1024. }
  1025. out:
  1026. spin_unlock_irqrestore(&ring->lock, flags);
  1027. return ret;
  1028. }
  1029. static int bcmgenet_rx_refill(struct bcmgenet_priv *priv,
  1030. struct enet_cb *cb)
  1031. {
  1032. struct device *kdev = &priv->pdev->dev;
  1033. struct sk_buff *skb;
  1034. dma_addr_t mapping;
  1035. int ret;
  1036. skb = netdev_alloc_skb(priv->dev,
  1037. priv->rx_buf_len + SKB_ALIGNMENT);
  1038. if (!skb)
  1039. return -ENOMEM;
  1040. /* a caller did not release this control block */
  1041. WARN_ON(cb->skb != NULL);
  1042. cb->skb = skb;
  1043. mapping = dma_map_single(kdev, skb->data,
  1044. priv->rx_buf_len, DMA_FROM_DEVICE);
  1045. ret = dma_mapping_error(kdev, mapping);
  1046. if (ret) {
  1047. bcmgenet_free_cb(cb);
  1048. netif_err(priv, rx_err, priv->dev,
  1049. "%s DMA map failed\n", __func__);
  1050. return ret;
  1051. }
  1052. dma_unmap_addr_set(cb, dma_addr, mapping);
  1053. /* assign packet, prepare descriptor, and advance pointer */
  1054. dmadesc_set_addr(priv, priv->rx_bd_assign_ptr, mapping);
  1055. /* turn on the newly assigned BD for DMA to use */
  1056. priv->rx_bd_assign_index++;
  1057. priv->rx_bd_assign_index &= (priv->num_rx_bds - 1);
  1058. priv->rx_bd_assign_ptr = priv->rx_bds +
  1059. (priv->rx_bd_assign_index * DMA_DESC_SIZE);
  1060. return 0;
  1061. }
  1062. /* bcmgenet_desc_rx - descriptor based rx process.
  1063. * this could be called from bottom half, or from NAPI polling method.
  1064. */
  1065. static unsigned int bcmgenet_desc_rx(struct bcmgenet_priv *priv,
  1066. unsigned int budget)
  1067. {
  1068. struct net_device *dev = priv->dev;
  1069. struct enet_cb *cb;
  1070. struct sk_buff *skb;
  1071. u32 dma_length_status;
  1072. unsigned long dma_flag;
  1073. int len, err;
  1074. unsigned int rxpktprocessed = 0, rxpkttoprocess;
  1075. unsigned int p_index;
  1076. unsigned int chksum_ok = 0;
  1077. p_index = bcmgenet_rdma_ring_readl(priv,
  1078. DESC_INDEX, RDMA_PROD_INDEX);
  1079. p_index &= DMA_P_INDEX_MASK;
  1080. if (p_index < priv->rx_c_index)
  1081. rxpkttoprocess = (DMA_C_INDEX_MASK + 1) -
  1082. priv->rx_c_index + p_index;
  1083. else
  1084. rxpkttoprocess = p_index - priv->rx_c_index;
  1085. netif_dbg(priv, rx_status, dev,
  1086. "RDMA: rxpkttoprocess=%d\n", rxpkttoprocess);
  1087. while ((rxpktprocessed < rxpkttoprocess) &&
  1088. (rxpktprocessed < budget)) {
  1089. /* Unmap the packet contents such that we can use the
  1090. * RSV from the 64 bytes descriptor when enabled and save
  1091. * a 32-bits register read
  1092. */
  1093. cb = &priv->rx_cbs[priv->rx_read_ptr];
  1094. skb = cb->skb;
  1095. dma_unmap_single(&dev->dev, dma_unmap_addr(cb, dma_addr),
  1096. priv->rx_buf_len, DMA_FROM_DEVICE);
  1097. if (!priv->desc_64b_en) {
  1098. dma_length_status = dmadesc_get_length_status(priv,
  1099. priv->rx_bds +
  1100. (priv->rx_read_ptr *
  1101. DMA_DESC_SIZE));
  1102. } else {
  1103. struct status_64 *status;
  1104. status = (struct status_64 *)skb->data;
  1105. dma_length_status = status->length_status;
  1106. }
  1107. /* DMA flags and length are still valid no matter how
  1108. * we got the Receive Status Vector (64B RSB or register)
  1109. */
  1110. dma_flag = dma_length_status & 0xffff;
  1111. len = dma_length_status >> DMA_BUFLENGTH_SHIFT;
  1112. netif_dbg(priv, rx_status, dev,
  1113. "%s: p_ind=%d c_ind=%d read_ptr=%d len_stat=0x%08x\n",
  1114. __func__, p_index, priv->rx_c_index, priv->rx_read_ptr,
  1115. dma_length_status);
  1116. rxpktprocessed++;
  1117. priv->rx_read_ptr++;
  1118. priv->rx_read_ptr &= (priv->num_rx_bds - 1);
  1119. /* out of memory, just drop packets at the hardware level */
  1120. if (unlikely(!skb)) {
  1121. dev->stats.rx_dropped++;
  1122. dev->stats.rx_errors++;
  1123. goto refill;
  1124. }
  1125. if (unlikely(!(dma_flag & DMA_EOP) || !(dma_flag & DMA_SOP))) {
  1126. netif_err(priv, rx_status, dev,
  1127. "Droping fragmented packet!\n");
  1128. dev->stats.rx_dropped++;
  1129. dev->stats.rx_errors++;
  1130. dev_kfree_skb_any(cb->skb);
  1131. cb->skb = NULL;
  1132. goto refill;
  1133. }
  1134. /* report errors */
  1135. if (unlikely(dma_flag & (DMA_RX_CRC_ERROR |
  1136. DMA_RX_OV |
  1137. DMA_RX_NO |
  1138. DMA_RX_LG |
  1139. DMA_RX_RXER))) {
  1140. netif_err(priv, rx_status, dev, "dma_flag=0x%x\n",
  1141. (unsigned int)dma_flag);
  1142. if (dma_flag & DMA_RX_CRC_ERROR)
  1143. dev->stats.rx_crc_errors++;
  1144. if (dma_flag & DMA_RX_OV)
  1145. dev->stats.rx_over_errors++;
  1146. if (dma_flag & DMA_RX_NO)
  1147. dev->stats.rx_frame_errors++;
  1148. if (dma_flag & DMA_RX_LG)
  1149. dev->stats.rx_length_errors++;
  1150. dev->stats.rx_dropped++;
  1151. dev->stats.rx_errors++;
  1152. /* discard the packet and advance consumer index.*/
  1153. dev_kfree_skb_any(cb->skb);
  1154. cb->skb = NULL;
  1155. goto refill;
  1156. } /* error packet */
  1157. chksum_ok = (dma_flag & priv->dma_rx_chk_bit) &&
  1158. priv->desc_rxchk_en;
  1159. skb_put(skb, len);
  1160. if (priv->desc_64b_en) {
  1161. skb_pull(skb, 64);
  1162. len -= 64;
  1163. }
  1164. if (likely(chksum_ok))
  1165. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1166. /* remove hardware 2bytes added for IP alignment */
  1167. skb_pull(skb, 2);
  1168. len -= 2;
  1169. if (priv->crc_fwd_en) {
  1170. skb_trim(skb, len - ETH_FCS_LEN);
  1171. len -= ETH_FCS_LEN;
  1172. }
  1173. /*Finish setting up the received SKB and send it to the kernel*/
  1174. skb->protocol = eth_type_trans(skb, priv->dev);
  1175. dev->stats.rx_packets++;
  1176. dev->stats.rx_bytes += len;
  1177. if (dma_flag & DMA_RX_MULT)
  1178. dev->stats.multicast++;
  1179. /* Notify kernel */
  1180. napi_gro_receive(&priv->napi, skb);
  1181. cb->skb = NULL;
  1182. netif_dbg(priv, rx_status, dev, "pushed up to kernel\n");
  1183. /* refill RX path on the current control block */
  1184. refill:
  1185. err = bcmgenet_rx_refill(priv, cb);
  1186. if (err)
  1187. netif_err(priv, rx_err, dev, "Rx refill failed\n");
  1188. }
  1189. return rxpktprocessed;
  1190. }
  1191. /* Assign skb to RX DMA descriptor. */
  1192. static int bcmgenet_alloc_rx_buffers(struct bcmgenet_priv *priv)
  1193. {
  1194. struct enet_cb *cb;
  1195. int ret = 0;
  1196. int i;
  1197. netif_dbg(priv, hw, priv->dev, "%s:\n", __func__);
  1198. /* loop here for each buffer needing assign */
  1199. for (i = 0; i < priv->num_rx_bds; i++) {
  1200. cb = &priv->rx_cbs[priv->rx_bd_assign_index];
  1201. if (cb->skb)
  1202. continue;
  1203. ret = bcmgenet_rx_refill(priv, cb);
  1204. if (ret)
  1205. break;
  1206. }
  1207. return ret;
  1208. }
  1209. static void bcmgenet_free_rx_buffers(struct bcmgenet_priv *priv)
  1210. {
  1211. struct enet_cb *cb;
  1212. int i;
  1213. for (i = 0; i < priv->num_rx_bds; i++) {
  1214. cb = &priv->rx_cbs[i];
  1215. if (dma_unmap_addr(cb, dma_addr)) {
  1216. dma_unmap_single(&priv->dev->dev,
  1217. dma_unmap_addr(cb, dma_addr),
  1218. priv->rx_buf_len, DMA_FROM_DEVICE);
  1219. dma_unmap_addr_set(cb, dma_addr, 0);
  1220. }
  1221. if (cb->skb)
  1222. bcmgenet_free_cb(cb);
  1223. }
  1224. }
  1225. static int reset_umac(struct bcmgenet_priv *priv)
  1226. {
  1227. struct device *kdev = &priv->pdev->dev;
  1228. unsigned int timeout = 0;
  1229. u32 reg;
  1230. /* 7358a0/7552a0: bad default in RBUF_FLUSH_CTRL.umac_sw_rst */
  1231. bcmgenet_rbuf_ctrl_set(priv, 0);
  1232. udelay(10);
  1233. /* disable MAC while updating its registers */
  1234. bcmgenet_umac_writel(priv, 0, UMAC_CMD);
  1235. /* issue soft reset, wait for it to complete */
  1236. bcmgenet_umac_writel(priv, CMD_SW_RESET, UMAC_CMD);
  1237. while (timeout++ < 1000) {
  1238. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1239. if (!(reg & CMD_SW_RESET))
  1240. return 0;
  1241. udelay(1);
  1242. }
  1243. if (timeout == 1000) {
  1244. dev_err(kdev,
  1245. "timeout waiting for MAC to come out of resetn\n");
  1246. return -ETIMEDOUT;
  1247. }
  1248. return 0;
  1249. }
  1250. static int init_umac(struct bcmgenet_priv *priv)
  1251. {
  1252. struct device *kdev = &priv->pdev->dev;
  1253. int ret;
  1254. u32 reg, cpu_mask_clear;
  1255. dev_dbg(&priv->pdev->dev, "bcmgenet: init_umac\n");
  1256. ret = reset_umac(priv);
  1257. if (ret)
  1258. return ret;
  1259. bcmgenet_umac_writel(priv, 0, UMAC_CMD);
  1260. /* clear tx/rx counter */
  1261. bcmgenet_umac_writel(priv,
  1262. MIB_RESET_RX | MIB_RESET_TX | MIB_RESET_RUNT, UMAC_MIB_CTRL);
  1263. bcmgenet_umac_writel(priv, 0, UMAC_MIB_CTRL);
  1264. bcmgenet_umac_writel(priv, ENET_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1265. /* init rx registers, enable ip header optimization */
  1266. reg = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
  1267. reg |= RBUF_ALIGN_2B;
  1268. bcmgenet_rbuf_writel(priv, reg, RBUF_CTRL);
  1269. if (!GENET_IS_V1(priv) && !GENET_IS_V2(priv))
  1270. bcmgenet_rbuf_writel(priv, 1, RBUF_TBUF_SIZE_CTRL);
  1271. /* Mask all interrupts.*/
  1272. bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
  1273. bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
  1274. bcmgenet_intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  1275. cpu_mask_clear = UMAC_IRQ_RXDMA_BDONE;
  1276. dev_dbg(kdev, "%s:Enabling RXDMA_BDONE interrupt\n", __func__);
  1277. /* Monitor cable plug/unpluged event for internal PHY */
  1278. if (phy_is_internal(priv->phydev))
  1279. cpu_mask_clear |= (UMAC_IRQ_LINK_DOWN | UMAC_IRQ_LINK_UP);
  1280. else if (priv->ext_phy)
  1281. cpu_mask_clear |= (UMAC_IRQ_LINK_DOWN | UMAC_IRQ_LINK_UP);
  1282. else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
  1283. reg = bcmgenet_bp_mc_get(priv);
  1284. reg |= BIT(priv->hw_params->bp_in_en_shift);
  1285. /* bp_mask: back pressure mask */
  1286. if (netif_is_multiqueue(priv->dev))
  1287. reg |= priv->hw_params->bp_in_mask;
  1288. else
  1289. reg &= ~priv->hw_params->bp_in_mask;
  1290. bcmgenet_bp_mc_set(priv, reg);
  1291. }
  1292. /* Enable MDIO interrupts on GENET v3+ */
  1293. if (priv->hw_params->flags & GENET_HAS_MDIO_INTR)
  1294. cpu_mask_clear |= UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR;
  1295. bcmgenet_intrl2_0_writel(priv, cpu_mask_clear,
  1296. INTRL2_CPU_MASK_CLEAR);
  1297. /* Enable rx/tx engine.*/
  1298. dev_dbg(kdev, "done init umac\n");
  1299. return 0;
  1300. }
  1301. /* Initialize all house-keeping variables for a TX ring, along
  1302. * with corresponding hardware registers
  1303. */
  1304. static void bcmgenet_init_tx_ring(struct bcmgenet_priv *priv,
  1305. unsigned int index, unsigned int size,
  1306. unsigned int write_ptr, unsigned int end_ptr)
  1307. {
  1308. struct bcmgenet_tx_ring *ring = &priv->tx_rings[index];
  1309. u32 words_per_bd = WORDS_PER_BD(priv);
  1310. u32 flow_period_val = 0;
  1311. unsigned int first_bd;
  1312. spin_lock_init(&ring->lock);
  1313. ring->index = index;
  1314. if (index == DESC_INDEX) {
  1315. ring->queue = 0;
  1316. ring->int_enable = bcmgenet_tx_ring16_int_enable;
  1317. ring->int_disable = bcmgenet_tx_ring16_int_disable;
  1318. } else {
  1319. ring->queue = index + 1;
  1320. ring->int_enable = bcmgenet_tx_ring_int_enable;
  1321. ring->int_disable = bcmgenet_tx_ring_int_disable;
  1322. }
  1323. ring->cbs = priv->tx_cbs + write_ptr;
  1324. ring->size = size;
  1325. ring->c_index = 0;
  1326. ring->free_bds = size;
  1327. ring->write_ptr = write_ptr;
  1328. ring->cb_ptr = write_ptr;
  1329. ring->end_ptr = end_ptr - 1;
  1330. ring->prod_index = 0;
  1331. /* Set flow period for ring != 16 */
  1332. if (index != DESC_INDEX)
  1333. flow_period_val = ENET_MAX_MTU_SIZE << 16;
  1334. bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_PROD_INDEX);
  1335. bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_CONS_INDEX);
  1336. bcmgenet_tdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
  1337. /* Disable rate control for now */
  1338. bcmgenet_tdma_ring_writel(priv, index, flow_period_val,
  1339. TDMA_FLOW_PERIOD);
  1340. /* Unclassified traffic goes to ring 16 */
  1341. bcmgenet_tdma_ring_writel(priv, index,
  1342. ((size << DMA_RING_SIZE_SHIFT) | RX_BUF_LENGTH),
  1343. DMA_RING_BUF_SIZE);
  1344. first_bd = write_ptr;
  1345. /* Set start and end address, read and write pointers */
  1346. bcmgenet_tdma_ring_writel(priv, index, first_bd * words_per_bd,
  1347. DMA_START_ADDR);
  1348. bcmgenet_tdma_ring_writel(priv, index, first_bd * words_per_bd,
  1349. TDMA_READ_PTR);
  1350. bcmgenet_tdma_ring_writel(priv, index, first_bd,
  1351. TDMA_WRITE_PTR);
  1352. bcmgenet_tdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
  1353. DMA_END_ADDR);
  1354. }
  1355. /* Initialize a RDMA ring */
  1356. static int bcmgenet_init_rx_ring(struct bcmgenet_priv *priv,
  1357. unsigned int index, unsigned int size)
  1358. {
  1359. u32 words_per_bd = WORDS_PER_BD(priv);
  1360. int ret;
  1361. priv->num_rx_bds = TOTAL_DESC;
  1362. priv->rx_bds = priv->base + priv->hw_params->rdma_offset;
  1363. priv->rx_bd_assign_ptr = priv->rx_bds;
  1364. priv->rx_bd_assign_index = 0;
  1365. priv->rx_c_index = 0;
  1366. priv->rx_read_ptr = 0;
  1367. priv->rx_cbs = kzalloc(priv->num_rx_bds * sizeof(struct enet_cb),
  1368. GFP_KERNEL);
  1369. if (!priv->rx_cbs)
  1370. return -ENOMEM;
  1371. ret = bcmgenet_alloc_rx_buffers(priv);
  1372. if (ret) {
  1373. kfree(priv->rx_cbs);
  1374. return ret;
  1375. }
  1376. bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_WRITE_PTR);
  1377. bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_PROD_INDEX);
  1378. bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_CONS_INDEX);
  1379. bcmgenet_rdma_ring_writel(priv, index,
  1380. ((size << DMA_RING_SIZE_SHIFT) | RX_BUF_LENGTH),
  1381. DMA_RING_BUF_SIZE);
  1382. bcmgenet_rdma_ring_writel(priv, index, 0, DMA_START_ADDR);
  1383. bcmgenet_rdma_ring_writel(priv, index,
  1384. words_per_bd * size - 1, DMA_END_ADDR);
  1385. bcmgenet_rdma_ring_writel(priv, index,
  1386. (DMA_FC_THRESH_LO << DMA_XOFF_THRESHOLD_SHIFT) |
  1387. DMA_FC_THRESH_HI, RDMA_XON_XOFF_THRESH);
  1388. bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_READ_PTR);
  1389. return ret;
  1390. }
  1391. /* init multi xmit queues, only available for GENET2+
  1392. * the queue is partitioned as follows:
  1393. *
  1394. * queue 0 - 3 is priority based, each one has 32 descriptors,
  1395. * with queue 0 being the highest priority queue.
  1396. *
  1397. * queue 16 is the default tx queue with GENET_DEFAULT_BD_CNT
  1398. * descriptors: 256 - (number of tx queues * bds per queues) = 128
  1399. * descriptors.
  1400. *
  1401. * The transmit control block pool is then partitioned as following:
  1402. * - tx_cbs[0...127] are for queue 16
  1403. * - tx_ring_cbs[0] points to tx_cbs[128..159]
  1404. * - tx_ring_cbs[1] points to tx_cbs[160..191]
  1405. * - tx_ring_cbs[2] points to tx_cbs[192..223]
  1406. * - tx_ring_cbs[3] points to tx_cbs[224..255]
  1407. */
  1408. static void bcmgenet_init_multiq(struct net_device *dev)
  1409. {
  1410. struct bcmgenet_priv *priv = netdev_priv(dev);
  1411. unsigned int i, dma_enable;
  1412. u32 reg, dma_ctrl, ring_cfg = 0, dma_priority = 0;
  1413. if (!netif_is_multiqueue(dev)) {
  1414. netdev_warn(dev, "called with non multi queue aware HW\n");
  1415. return;
  1416. }
  1417. dma_ctrl = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1418. dma_enable = dma_ctrl & DMA_EN;
  1419. dma_ctrl &= ~DMA_EN;
  1420. bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
  1421. /* Enable strict priority arbiter mode */
  1422. bcmgenet_tdma_writel(priv, DMA_ARBITER_SP, DMA_ARB_CTRL);
  1423. for (i = 0; i < priv->hw_params->tx_queues; i++) {
  1424. /* first 64 tx_cbs are reserved for default tx queue
  1425. * (ring 16)
  1426. */
  1427. bcmgenet_init_tx_ring(priv, i, priv->hw_params->bds_cnt,
  1428. i * priv->hw_params->bds_cnt,
  1429. (i + 1) * priv->hw_params->bds_cnt);
  1430. /* Configure ring as decriptor ring and setup priority */
  1431. ring_cfg |= 1 << i;
  1432. dma_priority |= ((GENET_Q0_PRIORITY + i) <<
  1433. (GENET_MAX_MQ_CNT + 1) * i);
  1434. dma_ctrl |= 1 << (i + DMA_RING_BUF_EN_SHIFT);
  1435. }
  1436. /* Enable rings */
  1437. reg = bcmgenet_tdma_readl(priv, DMA_RING_CFG);
  1438. reg |= ring_cfg;
  1439. bcmgenet_tdma_writel(priv, reg, DMA_RING_CFG);
  1440. /* Use configured rings priority and set ring #16 priority */
  1441. reg = bcmgenet_tdma_readl(priv, DMA_RING_PRIORITY);
  1442. reg |= ((GENET_Q0_PRIORITY + priv->hw_params->tx_queues) << 20);
  1443. reg |= dma_priority;
  1444. bcmgenet_tdma_writel(priv, reg, DMA_PRIORITY);
  1445. /* Configure ring as descriptor ring and re-enable DMA if enabled */
  1446. reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1447. reg |= dma_ctrl;
  1448. if (dma_enable)
  1449. reg |= DMA_EN;
  1450. bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
  1451. }
  1452. static void bcmgenet_fini_dma(struct bcmgenet_priv *priv)
  1453. {
  1454. int i;
  1455. /* disable DMA */
  1456. bcmgenet_rdma_writel(priv, 0, DMA_CTRL);
  1457. bcmgenet_tdma_writel(priv, 0, DMA_CTRL);
  1458. for (i = 0; i < priv->num_tx_bds; i++) {
  1459. if (priv->tx_cbs[i].skb != NULL) {
  1460. dev_kfree_skb(priv->tx_cbs[i].skb);
  1461. priv->tx_cbs[i].skb = NULL;
  1462. }
  1463. }
  1464. bcmgenet_free_rx_buffers(priv);
  1465. kfree(priv->rx_cbs);
  1466. kfree(priv->tx_cbs);
  1467. }
  1468. /* init_edma: Initialize DMA control register */
  1469. static int bcmgenet_init_dma(struct bcmgenet_priv *priv)
  1470. {
  1471. int ret;
  1472. netif_dbg(priv, hw, priv->dev, "bcmgenet: init_edma\n");
  1473. /* by default, enable ring 16 (descriptor based) */
  1474. ret = bcmgenet_init_rx_ring(priv, DESC_INDEX, TOTAL_DESC);
  1475. if (ret) {
  1476. netdev_err(priv->dev, "failed to initialize RX ring\n");
  1477. return ret;
  1478. }
  1479. /* init rDma */
  1480. bcmgenet_rdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
  1481. /* Init tDma */
  1482. bcmgenet_tdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
  1483. /* Initialize commont TX ring structures */
  1484. priv->tx_bds = priv->base + priv->hw_params->tdma_offset;
  1485. priv->num_tx_bds = TOTAL_DESC;
  1486. priv->tx_cbs = kzalloc(priv->num_tx_bds * sizeof(struct enet_cb),
  1487. GFP_KERNEL);
  1488. if (!priv->tx_cbs) {
  1489. bcmgenet_fini_dma(priv);
  1490. return -ENOMEM;
  1491. }
  1492. /* initialize multi xmit queue */
  1493. bcmgenet_init_multiq(priv->dev);
  1494. /* initialize special ring 16 */
  1495. bcmgenet_init_tx_ring(priv, DESC_INDEX, GENET_DEFAULT_BD_CNT,
  1496. priv->hw_params->tx_queues * priv->hw_params->bds_cnt,
  1497. TOTAL_DESC);
  1498. return 0;
  1499. }
  1500. /* NAPI polling method*/
  1501. static int bcmgenet_poll(struct napi_struct *napi, int budget)
  1502. {
  1503. struct bcmgenet_priv *priv = container_of(napi,
  1504. struct bcmgenet_priv, napi);
  1505. unsigned int work_done;
  1506. /* tx reclaim */
  1507. bcmgenet_tx_reclaim(priv->dev, &priv->tx_rings[DESC_INDEX]);
  1508. work_done = bcmgenet_desc_rx(priv, budget);
  1509. /* Advancing our consumer index*/
  1510. priv->rx_c_index += work_done;
  1511. priv->rx_c_index &= DMA_C_INDEX_MASK;
  1512. bcmgenet_rdma_ring_writel(priv, DESC_INDEX,
  1513. priv->rx_c_index, RDMA_CONS_INDEX);
  1514. if (work_done < budget) {
  1515. napi_complete(napi);
  1516. bcmgenet_intrl2_0_writel(priv,
  1517. UMAC_IRQ_RXDMA_BDONE, INTRL2_CPU_MASK_CLEAR);
  1518. }
  1519. return work_done;
  1520. }
  1521. /* Interrupt bottom half */
  1522. static void bcmgenet_irq_task(struct work_struct *work)
  1523. {
  1524. struct bcmgenet_priv *priv = container_of(
  1525. work, struct bcmgenet_priv, bcmgenet_irq_work);
  1526. netif_dbg(priv, intr, priv->dev, "%s\n", __func__);
  1527. /* Link UP/DOWN event */
  1528. if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
  1529. (priv->irq0_stat & (UMAC_IRQ_LINK_UP|UMAC_IRQ_LINK_DOWN))) {
  1530. phy_mac_interrupt(priv->phydev,
  1531. priv->irq0_stat & UMAC_IRQ_LINK_UP);
  1532. priv->irq0_stat &= ~(UMAC_IRQ_LINK_UP|UMAC_IRQ_LINK_DOWN);
  1533. }
  1534. }
  1535. /* bcmgenet_isr1: interrupt handler for ring buffer. */
  1536. static irqreturn_t bcmgenet_isr1(int irq, void *dev_id)
  1537. {
  1538. struct bcmgenet_priv *priv = dev_id;
  1539. unsigned int index;
  1540. /* Save irq status for bottom-half processing. */
  1541. priv->irq1_stat =
  1542. bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_STAT) &
  1543. ~priv->int1_mask;
  1544. /* clear inerrupts*/
  1545. bcmgenet_intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
  1546. netif_dbg(priv, intr, priv->dev,
  1547. "%s: IRQ=0x%x\n", __func__, priv->irq1_stat);
  1548. /* Check the MBDONE interrupts.
  1549. * packet is done, reclaim descriptors
  1550. */
  1551. if (priv->irq1_stat & 0x0000ffff) {
  1552. index = 0;
  1553. for (index = 0; index < 16; index++) {
  1554. if (priv->irq1_stat & (1 << index))
  1555. bcmgenet_tx_reclaim(priv->dev,
  1556. &priv->tx_rings[index]);
  1557. }
  1558. }
  1559. return IRQ_HANDLED;
  1560. }
  1561. /* bcmgenet_isr0: Handle various interrupts. */
  1562. static irqreturn_t bcmgenet_isr0(int irq, void *dev_id)
  1563. {
  1564. struct bcmgenet_priv *priv = dev_id;
  1565. /* Save irq status for bottom-half processing. */
  1566. priv->irq0_stat =
  1567. bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_STAT) &
  1568. ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
  1569. /* clear inerrupts*/
  1570. bcmgenet_intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  1571. netif_dbg(priv, intr, priv->dev,
  1572. "IRQ=0x%x\n", priv->irq0_stat);
  1573. if (priv->irq0_stat & (UMAC_IRQ_RXDMA_BDONE | UMAC_IRQ_RXDMA_PDONE)) {
  1574. /* We use NAPI(software interrupt throttling, if
  1575. * Rx Descriptor throttling is not used.
  1576. * Disable interrupt, will be enabled in the poll method.
  1577. */
  1578. if (likely(napi_schedule_prep(&priv->napi))) {
  1579. bcmgenet_intrl2_0_writel(priv,
  1580. UMAC_IRQ_RXDMA_BDONE, INTRL2_CPU_MASK_SET);
  1581. __napi_schedule(&priv->napi);
  1582. }
  1583. }
  1584. if (priv->irq0_stat &
  1585. (UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE)) {
  1586. /* Tx reclaim */
  1587. bcmgenet_tx_reclaim(priv->dev, &priv->tx_rings[DESC_INDEX]);
  1588. }
  1589. if (priv->irq0_stat & (UMAC_IRQ_PHY_DET_R |
  1590. UMAC_IRQ_PHY_DET_F |
  1591. UMAC_IRQ_LINK_UP |
  1592. UMAC_IRQ_LINK_DOWN |
  1593. UMAC_IRQ_HFB_SM |
  1594. UMAC_IRQ_HFB_MM |
  1595. UMAC_IRQ_MPD_R)) {
  1596. /* all other interested interrupts handled in bottom half */
  1597. schedule_work(&priv->bcmgenet_irq_work);
  1598. }
  1599. if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
  1600. priv->irq0_stat & (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR)) {
  1601. priv->irq0_stat &= ~(UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
  1602. wake_up(&priv->wq);
  1603. }
  1604. return IRQ_HANDLED;
  1605. }
  1606. static void bcmgenet_umac_reset(struct bcmgenet_priv *priv)
  1607. {
  1608. u32 reg;
  1609. reg = bcmgenet_rbuf_ctrl_get(priv);
  1610. reg |= BIT(1);
  1611. bcmgenet_rbuf_ctrl_set(priv, reg);
  1612. udelay(10);
  1613. reg &= ~BIT(1);
  1614. bcmgenet_rbuf_ctrl_set(priv, reg);
  1615. udelay(10);
  1616. }
  1617. static void bcmgenet_set_hw_addr(struct bcmgenet_priv *priv,
  1618. unsigned char *addr)
  1619. {
  1620. bcmgenet_umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
  1621. (addr[2] << 8) | addr[3], UMAC_MAC0);
  1622. bcmgenet_umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
  1623. }
  1624. static int bcmgenet_wol_resume(struct bcmgenet_priv *priv)
  1625. {
  1626. int ret;
  1627. /* From WOL-enabled suspend, switch to regular clock */
  1628. clk_disable(priv->clk_wol);
  1629. /* init umac registers to synchronize s/w with h/w */
  1630. ret = init_umac(priv);
  1631. if (ret)
  1632. return ret;
  1633. phy_init_hw(priv->phydev);
  1634. /* Speed settings must be restored */
  1635. bcmgenet_mii_config(priv->dev);
  1636. return 0;
  1637. }
  1638. /* Returns a reusable dma control register value */
  1639. static u32 bcmgenet_dma_disable(struct bcmgenet_priv *priv)
  1640. {
  1641. u32 reg;
  1642. u32 dma_ctrl;
  1643. /* disable DMA */
  1644. dma_ctrl = 1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT) | DMA_EN;
  1645. reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1646. reg &= ~dma_ctrl;
  1647. bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
  1648. reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
  1649. reg &= ~dma_ctrl;
  1650. bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
  1651. bcmgenet_umac_writel(priv, 1, UMAC_TX_FLUSH);
  1652. udelay(10);
  1653. bcmgenet_umac_writel(priv, 0, UMAC_TX_FLUSH);
  1654. return dma_ctrl;
  1655. }
  1656. static void bcmgenet_enable_dma(struct bcmgenet_priv *priv, u32 dma_ctrl)
  1657. {
  1658. u32 reg;
  1659. reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
  1660. reg |= dma_ctrl;
  1661. bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
  1662. reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1663. reg |= dma_ctrl;
  1664. bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
  1665. }
  1666. static int bcmgenet_open(struct net_device *dev)
  1667. {
  1668. struct bcmgenet_priv *priv = netdev_priv(dev);
  1669. unsigned long dma_ctrl;
  1670. u32 reg;
  1671. int ret;
  1672. netif_dbg(priv, ifup, dev, "bcmgenet_open\n");
  1673. /* Turn on the clock */
  1674. if (!IS_ERR(priv->clk))
  1675. clk_prepare_enable(priv->clk);
  1676. /* take MAC out of reset */
  1677. bcmgenet_umac_reset(priv);
  1678. ret = init_umac(priv);
  1679. if (ret)
  1680. goto err_clk_disable;
  1681. /* disable ethernet MAC while updating its registers */
  1682. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1683. reg &= ~(CMD_TX_EN | CMD_RX_EN);
  1684. bcmgenet_umac_writel(priv, reg, UMAC_CMD);
  1685. bcmgenet_set_hw_addr(priv, dev->dev_addr);
  1686. if (priv->wol_enabled) {
  1687. ret = bcmgenet_wol_resume(priv);
  1688. if (ret)
  1689. return ret;
  1690. }
  1691. if (phy_is_internal(priv->phydev)) {
  1692. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  1693. reg |= EXT_ENERGY_DET_MASK;
  1694. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  1695. }
  1696. /* Disable RX/TX DMA and flush TX queues */
  1697. dma_ctrl = bcmgenet_dma_disable(priv);
  1698. /* Reinitialize TDMA and RDMA and SW housekeeping */
  1699. ret = bcmgenet_init_dma(priv);
  1700. if (ret) {
  1701. netdev_err(dev, "failed to initialize DMA\n");
  1702. goto err_fini_dma;
  1703. }
  1704. /* Always enable ring 16 - descriptor ring */
  1705. bcmgenet_enable_dma(priv, dma_ctrl);
  1706. ret = request_irq(priv->irq0, bcmgenet_isr0, IRQF_SHARED,
  1707. dev->name, priv);
  1708. if (ret < 0) {
  1709. netdev_err(dev, "can't request IRQ %d\n", priv->irq0);
  1710. goto err_fini_dma;
  1711. }
  1712. ret = request_irq(priv->irq1, bcmgenet_isr1, IRQF_SHARED,
  1713. dev->name, priv);
  1714. if (ret < 0) {
  1715. netdev_err(dev, "can't request IRQ %d\n", priv->irq1);
  1716. goto err_irq0;
  1717. }
  1718. /* Start the network engine */
  1719. napi_enable(&priv->napi);
  1720. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1721. reg |= (CMD_TX_EN | CMD_RX_EN);
  1722. bcmgenet_umac_writel(priv, reg, UMAC_CMD);
  1723. /* Make sure we reflect the value of CRC_CMD_FWD */
  1724. priv->crc_fwd_en = !!(reg & CMD_CRC_FWD);
  1725. device_set_wakeup_capable(&dev->dev, 1);
  1726. if (phy_is_internal(priv->phydev))
  1727. bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
  1728. netif_tx_start_all_queues(dev);
  1729. phy_start(priv->phydev);
  1730. return 0;
  1731. err_irq0:
  1732. free_irq(priv->irq0, dev);
  1733. err_fini_dma:
  1734. bcmgenet_fini_dma(priv);
  1735. err_clk_disable:
  1736. if (!IS_ERR(priv->clk))
  1737. clk_disable_unprepare(priv->clk);
  1738. return ret;
  1739. }
  1740. static int bcmgenet_dma_teardown(struct bcmgenet_priv *priv)
  1741. {
  1742. int ret = 0;
  1743. int timeout = 0;
  1744. u32 reg;
  1745. /* Disable TDMA to stop add more frames in TX DMA */
  1746. reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1747. reg &= ~DMA_EN;
  1748. bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
  1749. /* Check TDMA status register to confirm TDMA is disabled */
  1750. while (timeout++ < DMA_TIMEOUT_VAL) {
  1751. reg = bcmgenet_tdma_readl(priv, DMA_STATUS);
  1752. if (reg & DMA_DISABLED)
  1753. break;
  1754. udelay(1);
  1755. }
  1756. if (timeout == DMA_TIMEOUT_VAL) {
  1757. netdev_warn(priv->dev,
  1758. "Timed out while disabling TX DMA\n");
  1759. ret = -ETIMEDOUT;
  1760. }
  1761. /* Wait 10ms for packet drain in both tx and rx dma */
  1762. usleep_range(10000, 20000);
  1763. /* Disable RDMA */
  1764. reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
  1765. reg &= ~DMA_EN;
  1766. bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
  1767. timeout = 0;
  1768. /* Check RDMA status register to confirm RDMA is disabled */
  1769. while (timeout++ < DMA_TIMEOUT_VAL) {
  1770. reg = bcmgenet_rdma_readl(priv, DMA_STATUS);
  1771. if (reg & DMA_DISABLED)
  1772. break;
  1773. udelay(1);
  1774. }
  1775. if (timeout == DMA_TIMEOUT_VAL) {
  1776. netdev_warn(priv->dev,
  1777. "Timed out while disabling RX DMA\n");
  1778. ret = -ETIMEDOUT;
  1779. }
  1780. return ret;
  1781. }
  1782. static int bcmgenet_close(struct net_device *dev)
  1783. {
  1784. struct bcmgenet_priv *priv = netdev_priv(dev);
  1785. int ret;
  1786. u32 reg;
  1787. netif_dbg(priv, ifdown, dev, "bcmgenet_close\n");
  1788. phy_stop(priv->phydev);
  1789. /* Disable MAC receive */
  1790. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1791. reg &= ~CMD_RX_EN;
  1792. bcmgenet_umac_writel(priv, reg, UMAC_CMD);
  1793. netif_tx_stop_all_queues(dev);
  1794. ret = bcmgenet_dma_teardown(priv);
  1795. if (ret)
  1796. return ret;
  1797. /* Disable MAC transmit. TX DMA disabled have to done before this */
  1798. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1799. reg &= ~CMD_TX_EN;
  1800. bcmgenet_umac_writel(priv, reg, UMAC_CMD);
  1801. napi_disable(&priv->napi);
  1802. /* tx reclaim */
  1803. bcmgenet_tx_reclaim_all(dev);
  1804. bcmgenet_fini_dma(priv);
  1805. free_irq(priv->irq0, priv);
  1806. free_irq(priv->irq1, priv);
  1807. /* Wait for pending work items to complete - we are stopping
  1808. * the clock now. Since interrupts are disabled, no new work
  1809. * will be scheduled.
  1810. */
  1811. cancel_work_sync(&priv->bcmgenet_irq_work);
  1812. if (phy_is_internal(priv->phydev))
  1813. bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
  1814. if (priv->wol_enabled)
  1815. clk_enable(priv->clk_wol);
  1816. if (!IS_ERR(priv->clk))
  1817. clk_disable_unprepare(priv->clk);
  1818. return 0;
  1819. }
  1820. static void bcmgenet_timeout(struct net_device *dev)
  1821. {
  1822. struct bcmgenet_priv *priv = netdev_priv(dev);
  1823. netif_dbg(priv, tx_err, dev, "bcmgenet_timeout\n");
  1824. dev->trans_start = jiffies;
  1825. dev->stats.tx_errors++;
  1826. netif_tx_wake_all_queues(dev);
  1827. }
  1828. #define MAX_MC_COUNT 16
  1829. static inline void bcmgenet_set_mdf_addr(struct bcmgenet_priv *priv,
  1830. unsigned char *addr,
  1831. int *i,
  1832. int *mc)
  1833. {
  1834. u32 reg;
  1835. bcmgenet_umac_writel(priv,
  1836. addr[0] << 8 | addr[1], UMAC_MDF_ADDR + (*i * 4));
  1837. bcmgenet_umac_writel(priv,
  1838. addr[2] << 24 | addr[3] << 16 |
  1839. addr[4] << 8 | addr[5],
  1840. UMAC_MDF_ADDR + ((*i + 1) * 4));
  1841. reg = bcmgenet_umac_readl(priv, UMAC_MDF_CTRL);
  1842. reg |= (1 << (MAX_MC_COUNT - *mc));
  1843. bcmgenet_umac_writel(priv, reg, UMAC_MDF_CTRL);
  1844. *i += 2;
  1845. (*mc)++;
  1846. }
  1847. static void bcmgenet_set_rx_mode(struct net_device *dev)
  1848. {
  1849. struct bcmgenet_priv *priv = netdev_priv(dev);
  1850. struct netdev_hw_addr *ha;
  1851. int i, mc;
  1852. u32 reg;
  1853. netif_dbg(priv, hw, dev, "%s: %08X\n", __func__, dev->flags);
  1854. /* Promiscous mode */
  1855. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1856. if (dev->flags & IFF_PROMISC) {
  1857. reg |= CMD_PROMISC;
  1858. bcmgenet_umac_writel(priv, reg, UMAC_CMD);
  1859. bcmgenet_umac_writel(priv, 0, UMAC_MDF_CTRL);
  1860. return;
  1861. } else {
  1862. reg &= ~CMD_PROMISC;
  1863. bcmgenet_umac_writel(priv, reg, UMAC_CMD);
  1864. }
  1865. /* UniMac doesn't support ALLMULTI */
  1866. if (dev->flags & IFF_ALLMULTI) {
  1867. netdev_warn(dev, "ALLMULTI is not supported\n");
  1868. return;
  1869. }
  1870. /* update MDF filter */
  1871. i = 0;
  1872. mc = 0;
  1873. /* Broadcast */
  1874. bcmgenet_set_mdf_addr(priv, dev->broadcast, &i, &mc);
  1875. /* my own address.*/
  1876. bcmgenet_set_mdf_addr(priv, dev->dev_addr, &i, &mc);
  1877. /* Unicast list*/
  1878. if (netdev_uc_count(dev) > (MAX_MC_COUNT - mc))
  1879. return;
  1880. if (!netdev_uc_empty(dev))
  1881. netdev_for_each_uc_addr(ha, dev)
  1882. bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
  1883. /* Multicast */
  1884. if (netdev_mc_empty(dev) || netdev_mc_count(dev) >= (MAX_MC_COUNT - mc))
  1885. return;
  1886. netdev_for_each_mc_addr(ha, dev)
  1887. bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
  1888. }
  1889. /* Set the hardware MAC address. */
  1890. static int bcmgenet_set_mac_addr(struct net_device *dev, void *p)
  1891. {
  1892. struct sockaddr *addr = p;
  1893. /* Setting the MAC address at the hardware level is not possible
  1894. * without disabling the UniMAC RX/TX enable bits.
  1895. */
  1896. if (netif_running(dev))
  1897. return -EBUSY;
  1898. ether_addr_copy(dev->dev_addr, addr->sa_data);
  1899. return 0;
  1900. }
  1901. static const struct net_device_ops bcmgenet_netdev_ops = {
  1902. .ndo_open = bcmgenet_open,
  1903. .ndo_stop = bcmgenet_close,
  1904. .ndo_start_xmit = bcmgenet_xmit,
  1905. .ndo_tx_timeout = bcmgenet_timeout,
  1906. .ndo_set_rx_mode = bcmgenet_set_rx_mode,
  1907. .ndo_set_mac_address = bcmgenet_set_mac_addr,
  1908. .ndo_do_ioctl = bcmgenet_ioctl,
  1909. .ndo_set_features = bcmgenet_set_features,
  1910. };
  1911. /* Array of GENET hardware parameters/characteristics */
  1912. static struct bcmgenet_hw_params bcmgenet_hw_params[] = {
  1913. [GENET_V1] = {
  1914. .tx_queues = 0,
  1915. .rx_queues = 0,
  1916. .bds_cnt = 0,
  1917. .bp_in_en_shift = 16,
  1918. .bp_in_mask = 0xffff,
  1919. .hfb_filter_cnt = 16,
  1920. .qtag_mask = 0x1F,
  1921. .hfb_offset = 0x1000,
  1922. .rdma_offset = 0x2000,
  1923. .tdma_offset = 0x3000,
  1924. .words_per_bd = 2,
  1925. },
  1926. [GENET_V2] = {
  1927. .tx_queues = 4,
  1928. .rx_queues = 4,
  1929. .bds_cnt = 32,
  1930. .bp_in_en_shift = 16,
  1931. .bp_in_mask = 0xffff,
  1932. .hfb_filter_cnt = 16,
  1933. .qtag_mask = 0x1F,
  1934. .tbuf_offset = 0x0600,
  1935. .hfb_offset = 0x1000,
  1936. .hfb_reg_offset = 0x2000,
  1937. .rdma_offset = 0x3000,
  1938. .tdma_offset = 0x4000,
  1939. .words_per_bd = 2,
  1940. .flags = GENET_HAS_EXT,
  1941. },
  1942. [GENET_V3] = {
  1943. .tx_queues = 4,
  1944. .rx_queues = 4,
  1945. .bds_cnt = 32,
  1946. .bp_in_en_shift = 17,
  1947. .bp_in_mask = 0x1ffff,
  1948. .hfb_filter_cnt = 48,
  1949. .qtag_mask = 0x3F,
  1950. .tbuf_offset = 0x0600,
  1951. .hfb_offset = 0x8000,
  1952. .hfb_reg_offset = 0xfc00,
  1953. .rdma_offset = 0x10000,
  1954. .tdma_offset = 0x11000,
  1955. .words_per_bd = 2,
  1956. .flags = GENET_HAS_EXT | GENET_HAS_MDIO_INTR,
  1957. },
  1958. [GENET_V4] = {
  1959. .tx_queues = 4,
  1960. .rx_queues = 4,
  1961. .bds_cnt = 32,
  1962. .bp_in_en_shift = 17,
  1963. .bp_in_mask = 0x1ffff,
  1964. .hfb_filter_cnt = 48,
  1965. .qtag_mask = 0x3F,
  1966. .tbuf_offset = 0x0600,
  1967. .hfb_offset = 0x8000,
  1968. .hfb_reg_offset = 0xfc00,
  1969. .rdma_offset = 0x2000,
  1970. .tdma_offset = 0x4000,
  1971. .words_per_bd = 3,
  1972. .flags = GENET_HAS_40BITS | GENET_HAS_EXT | GENET_HAS_MDIO_INTR,
  1973. },
  1974. };
  1975. /* Infer hardware parameters from the detected GENET version */
  1976. static void bcmgenet_set_hw_params(struct bcmgenet_priv *priv)
  1977. {
  1978. struct bcmgenet_hw_params *params;
  1979. u32 reg;
  1980. u8 major;
  1981. if (GENET_IS_V4(priv)) {
  1982. bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
  1983. genet_dma_ring_regs = genet_dma_ring_regs_v4;
  1984. priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
  1985. priv->version = GENET_V4;
  1986. } else if (GENET_IS_V3(priv)) {
  1987. bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
  1988. genet_dma_ring_regs = genet_dma_ring_regs_v123;
  1989. priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
  1990. priv->version = GENET_V3;
  1991. } else if (GENET_IS_V2(priv)) {
  1992. bcmgenet_dma_regs = bcmgenet_dma_regs_v2;
  1993. genet_dma_ring_regs = genet_dma_ring_regs_v123;
  1994. priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
  1995. priv->version = GENET_V2;
  1996. } else if (GENET_IS_V1(priv)) {
  1997. bcmgenet_dma_regs = bcmgenet_dma_regs_v1;
  1998. genet_dma_ring_regs = genet_dma_ring_regs_v123;
  1999. priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
  2000. priv->version = GENET_V1;
  2001. }
  2002. /* enum genet_version starts at 1 */
  2003. priv->hw_params = &bcmgenet_hw_params[priv->version];
  2004. params = priv->hw_params;
  2005. /* Read GENET HW version */
  2006. reg = bcmgenet_sys_readl(priv, SYS_REV_CTRL);
  2007. major = (reg >> 24 & 0x0f);
  2008. if (major == 5)
  2009. major = 4;
  2010. else if (major == 0)
  2011. major = 1;
  2012. if (major != priv->version) {
  2013. dev_err(&priv->pdev->dev,
  2014. "GENET version mismatch, got: %d, configured for: %d\n",
  2015. major, priv->version);
  2016. }
  2017. /* Print the GENET core version */
  2018. dev_info(&priv->pdev->dev, "GENET " GENET_VER_FMT,
  2019. major, (reg >> 16) & 0x0f, reg & 0xffff);
  2020. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  2021. if (!(params->flags & GENET_HAS_40BITS))
  2022. pr_warn("GENET does not support 40-bits PA\n");
  2023. #endif
  2024. pr_debug("Configuration for version: %d\n"
  2025. "TXq: %1d, RXq: %1d, BDs: %1d\n"
  2026. "BP << en: %2d, BP msk: 0x%05x\n"
  2027. "HFB count: %2d, QTAQ msk: 0x%05x\n"
  2028. "TBUF: 0x%04x, HFB: 0x%04x, HFBreg: 0x%04x\n"
  2029. "RDMA: 0x%05x, TDMA: 0x%05x\n"
  2030. "Words/BD: %d\n",
  2031. priv->version,
  2032. params->tx_queues, params->rx_queues, params->bds_cnt,
  2033. params->bp_in_en_shift, params->bp_in_mask,
  2034. params->hfb_filter_cnt, params->qtag_mask,
  2035. params->tbuf_offset, params->hfb_offset,
  2036. params->hfb_reg_offset,
  2037. params->rdma_offset, params->tdma_offset,
  2038. params->words_per_bd);
  2039. }
  2040. static const struct of_device_id bcmgenet_match[] = {
  2041. { .compatible = "brcm,genet-v1", .data = (void *)GENET_V1 },
  2042. { .compatible = "brcm,genet-v2", .data = (void *)GENET_V2 },
  2043. { .compatible = "brcm,genet-v3", .data = (void *)GENET_V3 },
  2044. { .compatible = "brcm,genet-v4", .data = (void *)GENET_V4 },
  2045. { },
  2046. };
  2047. static int bcmgenet_probe(struct platform_device *pdev)
  2048. {
  2049. struct device_node *dn = pdev->dev.of_node;
  2050. const struct of_device_id *of_id;
  2051. struct bcmgenet_priv *priv;
  2052. struct net_device *dev;
  2053. const void *macaddr;
  2054. struct resource *r;
  2055. int err = -EIO;
  2056. /* Up to GENET_MAX_MQ_CNT + 1 TX queues and a single RX queue */
  2057. dev = alloc_etherdev_mqs(sizeof(*priv), GENET_MAX_MQ_CNT + 1, 1);
  2058. if (!dev) {
  2059. dev_err(&pdev->dev, "can't allocate net device\n");
  2060. return -ENOMEM;
  2061. }
  2062. of_id = of_match_node(bcmgenet_match, dn);
  2063. if (!of_id)
  2064. return -EINVAL;
  2065. priv = netdev_priv(dev);
  2066. priv->irq0 = platform_get_irq(pdev, 0);
  2067. priv->irq1 = platform_get_irq(pdev, 1);
  2068. if (!priv->irq0 || !priv->irq1) {
  2069. dev_err(&pdev->dev, "can't find IRQs\n");
  2070. err = -EINVAL;
  2071. goto err;
  2072. }
  2073. macaddr = of_get_mac_address(dn);
  2074. if (!macaddr) {
  2075. dev_err(&pdev->dev, "can't find MAC address\n");
  2076. err = -EINVAL;
  2077. goto err;
  2078. }
  2079. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2080. priv->base = devm_ioremap_resource(&pdev->dev, r);
  2081. if (IS_ERR(priv->base)) {
  2082. err = PTR_ERR(priv->base);
  2083. goto err;
  2084. }
  2085. SET_NETDEV_DEV(dev, &pdev->dev);
  2086. dev_set_drvdata(&pdev->dev, dev);
  2087. ether_addr_copy(dev->dev_addr, macaddr);
  2088. dev->watchdog_timeo = 2 * HZ;
  2089. dev->ethtool_ops = &bcmgenet_ethtool_ops;
  2090. dev->netdev_ops = &bcmgenet_netdev_ops;
  2091. netif_napi_add(dev, &priv->napi, bcmgenet_poll, 64);
  2092. priv->msg_enable = netif_msg_init(-1, GENET_MSG_DEFAULT);
  2093. /* Set hardware features */
  2094. dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
  2095. NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM;
  2096. /* Set the needed headroom to account for any possible
  2097. * features enabling/disabling at runtime
  2098. */
  2099. dev->needed_headroom += 64;
  2100. netdev_boot_setup_check(dev);
  2101. priv->dev = dev;
  2102. priv->pdev = pdev;
  2103. priv->version = (enum bcmgenet_version)of_id->data;
  2104. bcmgenet_set_hw_params(priv);
  2105. /* Mii wait queue */
  2106. init_waitqueue_head(&priv->wq);
  2107. /* Always use RX_BUF_LENGTH (2KB) buffer for all chips */
  2108. priv->rx_buf_len = RX_BUF_LENGTH;
  2109. INIT_WORK(&priv->bcmgenet_irq_work, bcmgenet_irq_task);
  2110. priv->clk = devm_clk_get(&priv->pdev->dev, "enet");
  2111. if (IS_ERR(priv->clk))
  2112. dev_warn(&priv->pdev->dev, "failed to get enet clock\n");
  2113. priv->clk_wol = devm_clk_get(&priv->pdev->dev, "enet-wol");
  2114. if (IS_ERR(priv->clk_wol))
  2115. dev_warn(&priv->pdev->dev, "failed to get enet-wol clock\n");
  2116. if (!IS_ERR(priv->clk))
  2117. clk_prepare_enable(priv->clk);
  2118. err = reset_umac(priv);
  2119. if (err)
  2120. goto err_clk_disable;
  2121. err = bcmgenet_mii_init(dev);
  2122. if (err)
  2123. goto err_clk_disable;
  2124. /* setup number of real queues + 1 (GENET_V1 has 0 hardware queues
  2125. * just the ring 16 descriptor based TX
  2126. */
  2127. netif_set_real_num_tx_queues(priv->dev, priv->hw_params->tx_queues + 1);
  2128. netif_set_real_num_rx_queues(priv->dev, priv->hw_params->rx_queues + 1);
  2129. /* libphy will determine the link state */
  2130. netif_carrier_off(dev);
  2131. /* Turn off the main clock, WOL clock is handled separately */
  2132. if (!IS_ERR(priv->clk))
  2133. clk_disable_unprepare(priv->clk);
  2134. err = register_netdev(dev);
  2135. if (err)
  2136. goto err;
  2137. return err;
  2138. err_clk_disable:
  2139. if (!IS_ERR(priv->clk))
  2140. clk_disable_unprepare(priv->clk);
  2141. err:
  2142. free_netdev(dev);
  2143. return err;
  2144. }
  2145. static int bcmgenet_remove(struct platform_device *pdev)
  2146. {
  2147. struct bcmgenet_priv *priv = dev_to_priv(&pdev->dev);
  2148. dev_set_drvdata(&pdev->dev, NULL);
  2149. unregister_netdev(priv->dev);
  2150. bcmgenet_mii_exit(priv->dev);
  2151. free_netdev(priv->dev);
  2152. return 0;
  2153. }
  2154. static struct platform_driver bcmgenet_driver = {
  2155. .probe = bcmgenet_probe,
  2156. .remove = bcmgenet_remove,
  2157. .driver = {
  2158. .name = "bcmgenet",
  2159. .owner = THIS_MODULE,
  2160. .of_match_table = bcmgenet_match,
  2161. },
  2162. };
  2163. module_platform_driver(bcmgenet_driver);
  2164. MODULE_AUTHOR("Broadcom Corporation");
  2165. MODULE_DESCRIPTION("Broadcom GENET Ethernet controller driver");
  2166. MODULE_ALIAS("platform:bcmgenet");
  2167. MODULE_LICENSE("GPL");